blob: 9d0ab77edb4ae2630830026b642d2003e8020a15 [file] [log] [blame]
Juergen Beiserta1292592017-04-18 10:48:25 +02001/*
2 * Copyright (C) 2017 Pengutronix, Juergen Borleis <kernel@pengutronix.de>
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/gpio/consumer.h>
17#include <linux/regmap.h>
18#include <linux/mutex.h>
19#include <linux/mii.h>
20
21#include "lan9303.h"
22
23#define LAN9303_CHIP_REV 0x14
24# define LAN9303_CHIP_ID 0x9303
25#define LAN9303_IRQ_CFG 0x15
26# define LAN9303_IRQ_CFG_IRQ_ENABLE BIT(8)
27# define LAN9303_IRQ_CFG_IRQ_POL BIT(4)
28# define LAN9303_IRQ_CFG_IRQ_TYPE BIT(0)
29#define LAN9303_INT_STS 0x16
30# define LAN9303_INT_STS_PHY_INT2 BIT(27)
31# define LAN9303_INT_STS_PHY_INT1 BIT(26)
32#define LAN9303_INT_EN 0x17
33# define LAN9303_INT_EN_PHY_INT2_EN BIT(27)
34# define LAN9303_INT_EN_PHY_INT1_EN BIT(26)
35#define LAN9303_HW_CFG 0x1D
36# define LAN9303_HW_CFG_READY BIT(27)
37# define LAN9303_HW_CFG_AMDX_EN_PORT2 BIT(26)
38# define LAN9303_HW_CFG_AMDX_EN_PORT1 BIT(25)
39#define LAN9303_PMI_DATA 0x29
40#define LAN9303_PMI_ACCESS 0x2A
41# define LAN9303_PMI_ACCESS_PHY_ADDR(x) (((x) & 0x1f) << 11)
42# define LAN9303_PMI_ACCESS_MIIRINDA(x) (((x) & 0x1f) << 6)
43# define LAN9303_PMI_ACCESS_MII_BUSY BIT(0)
44# define LAN9303_PMI_ACCESS_MII_WRITE BIT(1)
45#define LAN9303_MANUAL_FC_1 0x68
46#define LAN9303_MANUAL_FC_2 0x69
47#define LAN9303_MANUAL_FC_0 0x6a
48#define LAN9303_SWITCH_CSR_DATA 0x6b
49#define LAN9303_SWITCH_CSR_CMD 0x6c
50#define LAN9303_SWITCH_CSR_CMD_BUSY BIT(31)
51#define LAN9303_SWITCH_CSR_CMD_RW BIT(30)
52#define LAN9303_SWITCH_CSR_CMD_LANES (BIT(19) | BIT(18) | BIT(17) | BIT(16))
53#define LAN9303_VIRT_PHY_BASE 0x70
54#define LAN9303_VIRT_SPECIAL_CTRL 0x77
55
56#define LAN9303_SW_DEV_ID 0x0000
57#define LAN9303_SW_RESET 0x0001
58#define LAN9303_SW_RESET_RESET BIT(0)
59#define LAN9303_SW_IMR 0x0004
60#define LAN9303_SW_IPR 0x0005
61#define LAN9303_MAC_VER_ID_0 0x0400
62#define LAN9303_MAC_RX_CFG_0 0x0401
63# define LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES BIT(1)
64# define LAN9303_MAC_RX_CFG_X_RX_ENABLE BIT(0)
65#define LAN9303_MAC_RX_UNDSZE_CNT_0 0x0410
66#define LAN9303_MAC_RX_64_CNT_0 0x0411
67#define LAN9303_MAC_RX_127_CNT_0 0x0412
68#define LAN9303_MAC_RX_255_CNT_0 0x413
69#define LAN9303_MAC_RX_511_CNT_0 0x0414
70#define LAN9303_MAC_RX_1023_CNT_0 0x0415
71#define LAN9303_MAC_RX_MAX_CNT_0 0x0416
72#define LAN9303_MAC_RX_OVRSZE_CNT_0 0x0417
73#define LAN9303_MAC_RX_PKTOK_CNT_0 0x0418
74#define LAN9303_MAC_RX_CRCERR_CNT_0 0x0419
75#define LAN9303_MAC_RX_MULCST_CNT_0 0x041a
76#define LAN9303_MAC_RX_BRDCST_CNT_0 0x041b
77#define LAN9303_MAC_RX_PAUSE_CNT_0 0x041c
78#define LAN9303_MAC_RX_FRAG_CNT_0 0x041d
79#define LAN9303_MAC_RX_JABB_CNT_0 0x041e
80#define LAN9303_MAC_RX_ALIGN_CNT_0 0x041f
81#define LAN9303_MAC_RX_PKTLEN_CNT_0 0x0420
82#define LAN9303_MAC_RX_GOODPKTLEN_CNT_0 0x0421
83#define LAN9303_MAC_RX_SYMBL_CNT_0 0x0422
84#define LAN9303_MAC_RX_CTLFRM_CNT_0 0x0423
85
86#define LAN9303_MAC_TX_CFG_0 0x0440
87# define LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT (21 << 2)
88# define LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE BIT(1)
89# define LAN9303_MAC_TX_CFG_X_TX_ENABLE BIT(0)
90#define LAN9303_MAC_TX_DEFER_CNT_0 0x0451
91#define LAN9303_MAC_TX_PAUSE_CNT_0 0x0452
92#define LAN9303_MAC_TX_PKTOK_CNT_0 0x0453
93#define LAN9303_MAC_TX_64_CNT_0 0x0454
94#define LAN9303_MAC_TX_127_CNT_0 0x0455
95#define LAN9303_MAC_TX_255_CNT_0 0x0456
96#define LAN9303_MAC_TX_511_CNT_0 0x0457
97#define LAN9303_MAC_TX_1023_CNT_0 0x0458
98#define LAN9303_MAC_TX_MAX_CNT_0 0x0459
99#define LAN9303_MAC_TX_UNDSZE_CNT_0 0x045a
100#define LAN9303_MAC_TX_PKTLEN_CNT_0 0x045c
101#define LAN9303_MAC_TX_BRDCST_CNT_0 0x045d
102#define LAN9303_MAC_TX_MULCST_CNT_0 0x045e
103#define LAN9303_MAC_TX_LATECOL_0 0x045f
104#define LAN9303_MAC_TX_EXCOL_CNT_0 0x0460
105#define LAN9303_MAC_TX_SNGLECOL_CNT_0 0x0461
106#define LAN9303_MAC_TX_MULTICOL_CNT_0 0x0462
107#define LAN9303_MAC_TX_TOTALCOL_CNT_0 0x0463
108
109#define LAN9303_MAC_VER_ID_1 0x0800
110#define LAN9303_MAC_RX_CFG_1 0x0801
111#define LAN9303_MAC_TX_CFG_1 0x0840
112#define LAN9303_MAC_VER_ID_2 0x0c00
113#define LAN9303_MAC_RX_CFG_2 0x0c01
114#define LAN9303_MAC_TX_CFG_2 0x0c40
115#define LAN9303_SWE_ALR_CMD 0x1800
116#define LAN9303_SWE_VLAN_CMD 0x180b
117# define LAN9303_SWE_VLAN_CMD_RNW BIT(5)
118# define LAN9303_SWE_VLAN_CMD_PVIDNVLAN BIT(4)
119#define LAN9303_SWE_VLAN_WR_DATA 0x180c
120#define LAN9303_SWE_VLAN_RD_DATA 0x180e
121# define LAN9303_SWE_VLAN_MEMBER_PORT2 BIT(17)
122# define LAN9303_SWE_VLAN_UNTAG_PORT2 BIT(16)
123# define LAN9303_SWE_VLAN_MEMBER_PORT1 BIT(15)
124# define LAN9303_SWE_VLAN_UNTAG_PORT1 BIT(14)
125# define LAN9303_SWE_VLAN_MEMBER_PORT0 BIT(13)
126# define LAN9303_SWE_VLAN_UNTAG_PORT0 BIT(12)
127#define LAN9303_SWE_VLAN_CMD_STS 0x1810
128#define LAN9303_SWE_GLB_INGRESS_CFG 0x1840
129#define LAN9303_SWE_PORT_STATE 0x1843
130# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT2 (0)
131# define LAN9303_SWE_PORT_STATE_LEARNING_PORT2 BIT(5)
132# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT2 BIT(4)
133# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT1 (0)
134# define LAN9303_SWE_PORT_STATE_LEARNING_PORT1 BIT(3)
135# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 BIT(2)
136# define LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 (0)
137# define LAN9303_SWE_PORT_STATE_LEARNING_PORT0 BIT(1)
138# define LAN9303_SWE_PORT_STATE_BLOCKING_PORT0 BIT(0)
139#define LAN9303_SWE_PORT_MIRROR 0x1846
140# define LAN9303_SWE_PORT_MIRROR_SNIFF_ALL BIT(8)
141# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT2 BIT(7)
142# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT1 BIT(6)
143# define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 BIT(5)
144# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 BIT(4)
145# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 BIT(3)
146# define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT0 BIT(2)
147# define LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING BIT(1)
148# define LAN9303_SWE_PORT_MIRROR_ENABLE_TX_MIRRORING BIT(0)
149#define LAN9303_SWE_INGRESS_PORT_TYPE 0x1847
150#define LAN9303_BM_CFG 0x1c00
151#define LAN9303_BM_EGRSS_PORT_TYPE 0x1c0c
152# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT2 (BIT(17) | BIT(16))
153# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT1 (BIT(9) | BIT(8))
154# define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0 (BIT(1) | BIT(0))
155
156#define LAN9303_PORT_0_OFFSET 0x400
157#define LAN9303_PORT_1_OFFSET 0x800
158#define LAN9303_PORT_2_OFFSET 0xc00
159
160/* the built-in PHYs are of type LAN911X */
161#define MII_LAN911X_SPECIAL_MODES 0x12
162#define MII_LAN911X_SPECIAL_CONTROL_STATUS 0x1f
163
164static const struct regmap_range lan9303_valid_regs[] = {
165 regmap_reg_range(0x14, 0x17), /* misc, interrupt */
166 regmap_reg_range(0x19, 0x19), /* endian test */
167 regmap_reg_range(0x1d, 0x1d), /* hardware config */
168 regmap_reg_range(0x23, 0x24), /* general purpose timer */
169 regmap_reg_range(0x27, 0x27), /* counter */
170 regmap_reg_range(0x29, 0x2a), /* PMI index regs */
171 regmap_reg_range(0x68, 0x6a), /* flow control */
172 regmap_reg_range(0x6b, 0x6c), /* switch fabric indirect regs */
173 regmap_reg_range(0x6d, 0x6f), /* misc */
174 regmap_reg_range(0x70, 0x77), /* virtual phy */
175 regmap_reg_range(0x78, 0x7a), /* GPIO */
176 regmap_reg_range(0x7c, 0x7e), /* MAC & reset */
177 regmap_reg_range(0x80, 0xb7), /* switch fabric direct regs (wr only) */
178};
179
180static const struct regmap_range lan9303_reserved_ranges[] = {
181 regmap_reg_range(0x00, 0x13),
182 regmap_reg_range(0x18, 0x18),
183 regmap_reg_range(0x1a, 0x1c),
184 regmap_reg_range(0x1e, 0x22),
185 regmap_reg_range(0x25, 0x26),
186 regmap_reg_range(0x28, 0x28),
187 regmap_reg_range(0x2b, 0x67),
188 regmap_reg_range(0x7b, 0x7b),
189 regmap_reg_range(0x7f, 0x7f),
190 regmap_reg_range(0xb8, 0xff),
191};
192
193const struct regmap_access_table lan9303_register_set = {
194 .yes_ranges = lan9303_valid_regs,
195 .n_yes_ranges = ARRAY_SIZE(lan9303_valid_regs),
196 .no_ranges = lan9303_reserved_ranges,
197 .n_no_ranges = ARRAY_SIZE(lan9303_reserved_ranges),
198};
199EXPORT_SYMBOL(lan9303_register_set);
200
201static int lan9303_read(struct regmap *regmap, unsigned int offset, u32 *reg)
202{
203 int ret, i;
204
205 /* we can lose arbitration for the I2C case, because the device
206 * tries to detect and read an external EEPROM after reset and acts as
207 * a master on the shared I2C bus itself. This conflicts with our
208 * attempts to access the device as a slave at the same moment.
209 */
210 for (i = 0; i < 5; i++) {
211 ret = regmap_read(regmap, offset, reg);
212 if (!ret)
213 return 0;
214 if (ret != -EAGAIN)
215 break;
216 msleep(500);
217 }
218
219 return -EIO;
220}
221
222static int lan9303_virt_phy_reg_read(struct lan9303 *chip, int regnum)
223{
224 int ret;
225 u32 val;
226
227 if (regnum > MII_EXPANSION)
228 return -EINVAL;
229
230 ret = lan9303_read(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, &val);
231 if (ret)
232 return ret;
233
234 return val & 0xffff;
235}
236
237static int lan9303_virt_phy_reg_write(struct lan9303 *chip, int regnum, u16 val)
238{
239 if (regnum > MII_EXPANSION)
240 return -EINVAL;
241
242 return regmap_write(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, val);
243}
244
245static int lan9303_port_phy_reg_wait_for_completion(struct lan9303 *chip)
246{
247 int ret, i;
248 u32 reg;
249
250 for (i = 0; i < 25; i++) {
251 ret = lan9303_read(chip->regmap, LAN9303_PMI_ACCESS, &reg);
252 if (ret) {
253 dev_err(chip->dev,
254 "Failed to read pmi access status: %d\n", ret);
255 return ret;
256 }
257 if (!(reg & LAN9303_PMI_ACCESS_MII_BUSY))
258 return 0;
259 msleep(1);
260 }
261
262 return -EIO;
263}
264
265static int lan9303_port_phy_reg_read(struct lan9303 *chip, int addr, int regnum)
266{
267 int ret;
268 u32 val;
269
270 val = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
271 val |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
272
273 mutex_lock(&chip->indirect_mutex);
274
275 ret = lan9303_port_phy_reg_wait_for_completion(chip);
276 if (ret)
277 goto on_error;
278
279 /* start the MII read cycle */
280 ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, val);
281 if (ret)
282 goto on_error;
283
284 ret = lan9303_port_phy_reg_wait_for_completion(chip);
285 if (ret)
286 goto on_error;
287
288 /* read the result of this operation */
289 ret = lan9303_read(chip->regmap, LAN9303_PMI_DATA, &val);
290 if (ret)
291 goto on_error;
292
293 mutex_unlock(&chip->indirect_mutex);
294
295 return val & 0xffff;
296
297on_error:
298 mutex_unlock(&chip->indirect_mutex);
299 return ret;
300}
301
302static int lan9303_phy_reg_write(struct lan9303 *chip, int addr, int regnum,
303 unsigned int val)
304{
305 int ret;
306 u32 reg;
307
308 reg = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
309 reg |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
310 reg |= LAN9303_PMI_ACCESS_MII_WRITE;
311
312 mutex_lock(&chip->indirect_mutex);
313
314 ret = lan9303_port_phy_reg_wait_for_completion(chip);
315 if (ret)
316 goto on_error;
317
318 /* write the data first... */
319 ret = regmap_write(chip->regmap, LAN9303_PMI_DATA, val);
320 if (ret)
321 goto on_error;
322
323 /* ...then start the MII write cycle */
324 ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, reg);
325
326on_error:
327 mutex_unlock(&chip->indirect_mutex);
328 return ret;
329}
330
331static int lan9303_switch_wait_for_completion(struct lan9303 *chip)
332{
333 int ret, i;
334 u32 reg;
335
336 for (i = 0; i < 25; i++) {
337 ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_CMD, &reg);
338 if (ret) {
339 dev_err(chip->dev,
340 "Failed to read csr command status: %d\n", ret);
341 return ret;
342 }
343 if (!(reg & LAN9303_SWITCH_CSR_CMD_BUSY))
344 return 0;
345 msleep(1);
346 }
347
348 return -EIO;
349}
350
351static int lan9303_write_switch_reg(struct lan9303 *chip, u16 regnum, u32 val)
352{
353 u32 reg;
354 int ret;
355
356 reg = regnum;
357 reg |= LAN9303_SWITCH_CSR_CMD_LANES;
358 reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
359
360 mutex_lock(&chip->indirect_mutex);
361
362 ret = lan9303_switch_wait_for_completion(chip);
363 if (ret)
364 goto on_error;
365
366 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
367 if (ret) {
368 dev_err(chip->dev, "Failed to write csr data reg: %d\n", ret);
369 goto on_error;
370 }
371
372 /* trigger write */
373 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
374 if (ret)
375 dev_err(chip->dev, "Failed to write csr command reg: %d\n",
376 ret);
377
378on_error:
379 mutex_unlock(&chip->indirect_mutex);
380 return ret;
381}
382
383static int lan9303_read_switch_reg(struct lan9303 *chip, u16 regnum, u32 *val)
384{
385 u32 reg;
386 int ret;
387
388 reg = regnum;
389 reg |= LAN9303_SWITCH_CSR_CMD_LANES;
390 reg |= LAN9303_SWITCH_CSR_CMD_RW;
391 reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
392
393 mutex_lock(&chip->indirect_mutex);
394
395 ret = lan9303_switch_wait_for_completion(chip);
396 if (ret)
397 goto on_error;
398
399 /* trigger read */
400 ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
401 if (ret) {
402 dev_err(chip->dev, "Failed to write csr command reg: %d\n",
403 ret);
404 goto on_error;
405 }
406
407 ret = lan9303_switch_wait_for_completion(chip);
408 if (ret)
409 goto on_error;
410
411 ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
412 if (ret)
413 dev_err(chip->dev, "Failed to read csr data reg: %d\n", ret);
414on_error:
415 mutex_unlock(&chip->indirect_mutex);
416 return ret;
417}
418
419static int lan9303_detect_phy_setup(struct lan9303 *chip)
420{
421 int reg;
422
423 /* depending on the 'phy_addr_sel_strap' setting, the three phys are
424 * using IDs 0-1-2 or IDs 1-2-3. We cannot read back the
425 * 'phy_addr_sel_strap' setting directly, so we need a test, which
426 * configuration is active:
427 * Special reg 18 of phy 3 reads as 0x0000, if 'phy_addr_sel_strap' is 0
428 * and the IDs are 0-1-2, else it contains something different from
429 * 0x0000, which means 'phy_addr_sel_strap' is 1 and the IDs are 1-2-3.
Egil Hjelmelandd329ac82017-07-30 19:58:53 +0200430 * 0xffff is returned on MDIO read with no response.
Juergen Beiserta1292592017-04-18 10:48:25 +0200431 */
432 reg = lan9303_port_phy_reg_read(chip, 3, MII_LAN911X_SPECIAL_MODES);
433 if (reg < 0) {
434 dev_err(chip->dev, "Failed to detect phy config: %d\n", reg);
435 return reg;
436 }
437
Egil Hjelmelandd329ac82017-07-30 19:58:53 +0200438 if ((reg != 0) && (reg != 0xffff))
Juergen Beiserta1292592017-04-18 10:48:25 +0200439 chip->phy_addr_sel_strap = 1;
440 else
441 chip->phy_addr_sel_strap = 0;
442
443 dev_dbg(chip->dev, "Phy setup '%s' detected\n",
444 chip->phy_addr_sel_strap ? "1-2-3" : "0-1-2");
445
446 return 0;
447}
448
449#define LAN9303_MAC_RX_CFG_OFFS (LAN9303_MAC_RX_CFG_0 - LAN9303_PORT_0_OFFSET)
450#define LAN9303_MAC_TX_CFG_OFFS (LAN9303_MAC_TX_CFG_0 - LAN9303_PORT_0_OFFSET)
451
452static int lan9303_disable_packet_processing(struct lan9303 *chip,
453 unsigned int port)
454{
455 int ret;
456
457 /* disable RX, but keep register reset default values else */
458 ret = lan9303_write_switch_reg(chip, LAN9303_MAC_RX_CFG_OFFS + port,
459 LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES);
460 if (ret)
461 return ret;
462
463 /* disable TX, but keep register reset default values else */
464 return lan9303_write_switch_reg(chip, LAN9303_MAC_TX_CFG_OFFS + port,
465 LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
466 LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE);
467}
468
469static int lan9303_enable_packet_processing(struct lan9303 *chip,
470 unsigned int port)
471{
472 int ret;
473
474 /* enable RX and keep register reset default values else */
475 ret = lan9303_write_switch_reg(chip, LAN9303_MAC_RX_CFG_OFFS + port,
476 LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES |
477 LAN9303_MAC_RX_CFG_X_RX_ENABLE);
478 if (ret)
479 return ret;
480
481 /* enable TX and keep register reset default values else */
482 return lan9303_write_switch_reg(chip, LAN9303_MAC_TX_CFG_OFFS + port,
483 LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
484 LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE |
485 LAN9303_MAC_TX_CFG_X_TX_ENABLE);
486}
487
488/* We want a special working switch:
489 * - do not forward packets between port 1 and 2
490 * - forward everything from port 1 to port 0
491 * - forward everything from port 2 to port 0
492 * - forward special tagged packets from port 0 to port 1 *or* port 2
493 */
494static int lan9303_separate_ports(struct lan9303 *chip)
495{
496 int ret;
497
498 ret = lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
499 LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 |
500 LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 |
501 LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 |
502 LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING |
503 LAN9303_SWE_PORT_MIRROR_SNIFF_ALL);
504 if (ret)
505 return ret;
506
507 /* enable defining the destination port via special VLAN tagging
508 * for port 0
509 */
510 ret = lan9303_write_switch_reg(chip, LAN9303_SWE_INGRESS_PORT_TYPE,
511 0x03);
512 if (ret)
513 return ret;
514
515 /* tag incoming packets at port 1 and 2 on their way to port 0 to be
516 * able to discover their source port
517 */
518 ret = lan9303_write_switch_reg(chip, LAN9303_BM_EGRSS_PORT_TYPE,
519 LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0);
520 if (ret)
521 return ret;
522
523 /* prevent port 1 and 2 from forwarding packets by their own */
524 return lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
525 LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 |
526 LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 |
527 LAN9303_SWE_PORT_STATE_BLOCKING_PORT2);
528}
529
530static int lan9303_handle_reset(struct lan9303 *chip)
531{
532 if (!chip->reset_gpio)
533 return 0;
534
535 if (chip->reset_duration != 0)
536 msleep(chip->reset_duration);
537
538 /* release (deassert) reset and activate the device */
539 gpiod_set_value_cansleep(chip->reset_gpio, 0);
540
541 return 0;
542}
543
544/* stop processing packets for all ports */
545static int lan9303_disable_processing(struct lan9303 *chip)
546{
547 int ret;
548
549 ret = lan9303_disable_packet_processing(chip, LAN9303_PORT_0_OFFSET);
550 if (ret)
551 return ret;
552 ret = lan9303_disable_packet_processing(chip, LAN9303_PORT_1_OFFSET);
553 if (ret)
554 return ret;
555 return lan9303_disable_packet_processing(chip, LAN9303_PORT_2_OFFSET);
556}
557
558static int lan9303_check_device(struct lan9303 *chip)
559{
560 int ret;
561 u32 reg;
562
563 ret = lan9303_read(chip->regmap, LAN9303_CHIP_REV, &reg);
564 if (ret) {
565 dev_err(chip->dev, "failed to read chip revision register: %d\n",
566 ret);
567 if (!chip->reset_gpio) {
568 dev_dbg(chip->dev,
569 "hint: maybe failed due to missing reset GPIO\n");
570 }
571 return ret;
572 }
573
574 if ((reg >> 16) != LAN9303_CHIP_ID) {
575 dev_err(chip->dev, "expecting LAN9303 chip, but found: %X\n",
576 reg >> 16);
577 return ret;
578 }
579
580 /* The default state of the LAN9303 device is to forward packets between
581 * all ports (if not configured differently by an external EEPROM).
582 * The initial state of a DSA device must be forwarding packets only
583 * between the external and the internal ports and no forwarding
584 * between the external ports. In preparation we stop packet handling
585 * at all for now until the LAN9303 device is re-programmed accordingly.
586 */
587 ret = lan9303_disable_processing(chip);
588 if (ret)
589 dev_warn(chip->dev, "failed to disable switching %d\n", ret);
590
591 dev_info(chip->dev, "Found LAN9303 rev. %u\n", reg & 0xffff);
592
593 ret = lan9303_detect_phy_setup(chip);
594 if (ret) {
595 dev_err(chip->dev,
596 "failed to discover phy bootstrap setup: %d\n", ret);
597 return ret;
598 }
599
600 return 0;
601}
602
603/* ---------------------------- DSA -----------------------------------*/
604
605static enum dsa_tag_protocol lan9303_get_tag_protocol(struct dsa_switch *ds)
606{
607 return DSA_TAG_PROTO_LAN9303;
608}
609
610static int lan9303_setup(struct dsa_switch *ds)
611{
612 struct lan9303 *chip = ds->priv;
613 int ret;
614
615 /* Make sure that port 0 is the cpu port */
616 if (!dsa_is_cpu_port(ds, 0)) {
617 dev_err(chip->dev, "port 0 is not the CPU port\n");
618 return -EINVAL;
619 }
620
621 ret = lan9303_separate_ports(chip);
622 if (ret)
623 dev_err(chip->dev, "failed to separate ports %d\n", ret);
624
625 ret = lan9303_enable_packet_processing(chip, LAN9303_PORT_0_OFFSET);
626 if (ret)
627 dev_err(chip->dev, "failed to re-enable switching %d\n", ret);
628
629 return 0;
630}
631
632struct lan9303_mib_desc {
633 unsigned int offset; /* offset of first MAC */
634 const char *name;
635};
636
637static const struct lan9303_mib_desc lan9303_mib[] = {
638 { .offset = LAN9303_MAC_RX_BRDCST_CNT_0, .name = "RxBroad", },
639 { .offset = LAN9303_MAC_RX_PAUSE_CNT_0, .name = "RxPause", },
640 { .offset = LAN9303_MAC_RX_MULCST_CNT_0, .name = "RxMulti", },
641 { .offset = LAN9303_MAC_RX_PKTOK_CNT_0, .name = "RxOk", },
642 { .offset = LAN9303_MAC_RX_CRCERR_CNT_0, .name = "RxCrcErr", },
643 { .offset = LAN9303_MAC_RX_ALIGN_CNT_0, .name = "RxAlignErr", },
644 { .offset = LAN9303_MAC_RX_JABB_CNT_0, .name = "RxJabber", },
645 { .offset = LAN9303_MAC_RX_FRAG_CNT_0, .name = "RxFragment", },
646 { .offset = LAN9303_MAC_RX_64_CNT_0, .name = "Rx64Byte", },
647 { .offset = LAN9303_MAC_RX_127_CNT_0, .name = "Rx128Byte", },
648 { .offset = LAN9303_MAC_RX_255_CNT_0, .name = "Rx256Byte", },
649 { .offset = LAN9303_MAC_RX_511_CNT_0, .name = "Rx512Byte", },
650 { .offset = LAN9303_MAC_RX_1023_CNT_0, .name = "Rx1024Byte", },
651 { .offset = LAN9303_MAC_RX_MAX_CNT_0, .name = "RxMaxByte", },
652 { .offset = LAN9303_MAC_RX_PKTLEN_CNT_0, .name = "RxByteCnt", },
653 { .offset = LAN9303_MAC_RX_SYMBL_CNT_0, .name = "RxSymbolCnt", },
654 { .offset = LAN9303_MAC_RX_CTLFRM_CNT_0, .name = "RxCfs", },
655 { .offset = LAN9303_MAC_RX_OVRSZE_CNT_0, .name = "RxOverFlow", },
656 { .offset = LAN9303_MAC_TX_UNDSZE_CNT_0, .name = "TxShort", },
657 { .offset = LAN9303_MAC_TX_BRDCST_CNT_0, .name = "TxBroad", },
658 { .offset = LAN9303_MAC_TX_PAUSE_CNT_0, .name = "TxPause", },
659 { .offset = LAN9303_MAC_TX_MULCST_CNT_0, .name = "TxMulti", },
660 { .offset = LAN9303_MAC_RX_UNDSZE_CNT_0, .name = "TxUnderRun", },
661 { .offset = LAN9303_MAC_TX_64_CNT_0, .name = "Tx64Byte", },
662 { .offset = LAN9303_MAC_TX_127_CNT_0, .name = "Tx128Byte", },
663 { .offset = LAN9303_MAC_TX_255_CNT_0, .name = "Tx256Byte", },
664 { .offset = LAN9303_MAC_TX_511_CNT_0, .name = "Tx512Byte", },
665 { .offset = LAN9303_MAC_TX_1023_CNT_0, .name = "Tx1024Byte", },
666 { .offset = LAN9303_MAC_TX_MAX_CNT_0, .name = "TxMaxByte", },
667 { .offset = LAN9303_MAC_TX_PKTLEN_CNT_0, .name = "TxByteCnt", },
668 { .offset = LAN9303_MAC_TX_PKTOK_CNT_0, .name = "TxOk", },
669 { .offset = LAN9303_MAC_TX_TOTALCOL_CNT_0, .name = "TxCollision", },
670 { .offset = LAN9303_MAC_TX_MULTICOL_CNT_0, .name = "TxMultiCol", },
671 { .offset = LAN9303_MAC_TX_SNGLECOL_CNT_0, .name = "TxSingleCol", },
672 { .offset = LAN9303_MAC_TX_EXCOL_CNT_0, .name = "TxExcCol", },
673 { .offset = LAN9303_MAC_TX_DEFER_CNT_0, .name = "TxDefer", },
674 { .offset = LAN9303_MAC_TX_LATECOL_0, .name = "TxLateCol", },
675};
676
677static void lan9303_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
678{
679 unsigned int u;
680
681 for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
682 strncpy(data + u * ETH_GSTRING_LEN, lan9303_mib[u].name,
683 ETH_GSTRING_LEN);
684 }
685}
686
687static void lan9303_get_ethtool_stats(struct dsa_switch *ds, int port,
688 uint64_t *data)
689{
690 struct lan9303 *chip = ds->priv;
691 u32 reg;
692 unsigned int u, poff;
693 int ret;
694
695 poff = port * 0x400;
696
697 for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
698 ret = lan9303_read_switch_reg(chip,
699 lan9303_mib[u].offset + poff,
700 &reg);
701 if (ret)
702 dev_warn(chip->dev, "Reading status reg %u failed\n",
703 lan9303_mib[u].offset + poff);
704 data[u] = reg;
705 }
706}
707
708static int lan9303_get_sset_count(struct dsa_switch *ds)
709{
710 return ARRAY_SIZE(lan9303_mib);
711}
712
713static int lan9303_phy_read(struct dsa_switch *ds, int phy, int regnum)
714{
715 struct lan9303 *chip = ds->priv;
716 int phy_base = chip->phy_addr_sel_strap;
717
718 if (phy == phy_base)
719 return lan9303_virt_phy_reg_read(chip, regnum);
720 if (phy > phy_base + 2)
721 return -ENODEV;
722
723 return lan9303_port_phy_reg_read(chip, phy, regnum);
724}
725
726static int lan9303_phy_write(struct dsa_switch *ds, int phy, int regnum,
727 u16 val)
728{
729 struct lan9303 *chip = ds->priv;
730 int phy_base = chip->phy_addr_sel_strap;
731
732 if (phy == phy_base)
733 return lan9303_virt_phy_reg_write(chip, regnum, val);
734 if (phy > phy_base + 2)
735 return -ENODEV;
736
737 return lan9303_phy_reg_write(chip, phy, regnum, val);
738}
739
740static int lan9303_port_enable(struct dsa_switch *ds, int port,
741 struct phy_device *phy)
742{
743 struct lan9303 *chip = ds->priv;
744
745 /* enable internal packet processing */
746 switch (port) {
747 case 1:
748 return lan9303_enable_packet_processing(chip,
749 LAN9303_PORT_1_OFFSET);
750 case 2:
751 return lan9303_enable_packet_processing(chip,
752 LAN9303_PORT_2_OFFSET);
753 default:
754 dev_dbg(chip->dev,
755 "Error: request to power up invalid port %d\n", port);
756 }
757
758 return -ENODEV;
759}
760
761static void lan9303_port_disable(struct dsa_switch *ds, int port,
762 struct phy_device *phy)
763{
764 struct lan9303 *chip = ds->priv;
765
766 /* disable internal packet processing */
767 switch (port) {
768 case 1:
769 lan9303_disable_packet_processing(chip, LAN9303_PORT_1_OFFSET);
770 lan9303_phy_reg_write(chip, chip->phy_addr_sel_strap + 1,
771 MII_BMCR, BMCR_PDOWN);
772 break;
773 case 2:
774 lan9303_disable_packet_processing(chip, LAN9303_PORT_2_OFFSET);
775 lan9303_phy_reg_write(chip, chip->phy_addr_sel_strap + 2,
776 MII_BMCR, BMCR_PDOWN);
777 break;
778 default:
779 dev_dbg(chip->dev,
780 "Error: request to power down invalid port %d\n", port);
781 }
782}
783
784static struct dsa_switch_ops lan9303_switch_ops = {
785 .get_tag_protocol = lan9303_get_tag_protocol,
786 .setup = lan9303_setup,
787 .get_strings = lan9303_get_strings,
788 .phy_read = lan9303_phy_read,
789 .phy_write = lan9303_phy_write,
790 .get_ethtool_stats = lan9303_get_ethtool_stats,
791 .get_sset_count = lan9303_get_sset_count,
792 .port_enable = lan9303_port_enable,
793 .port_disable = lan9303_port_disable,
794};
795
796static int lan9303_register_switch(struct lan9303 *chip)
797{
798 chip->ds = dsa_switch_alloc(chip->dev, DSA_MAX_PORTS);
799 if (!chip->ds)
800 return -ENOMEM;
801
802 chip->ds->priv = chip;
803 chip->ds->ops = &lan9303_switch_ops;
804 chip->ds->phys_mii_mask = chip->phy_addr_sel_strap ? 0xe : 0x7;
805
Vivien Didelot23c9ee42017-05-26 18:12:51 -0400806 return dsa_register_switch(chip->ds);
Juergen Beiserta1292592017-04-18 10:48:25 +0200807}
808
809static void lan9303_probe_reset_gpio(struct lan9303 *chip,
810 struct device_node *np)
811{
812 chip->reset_gpio = devm_gpiod_get_optional(chip->dev, "reset",
813 GPIOD_OUT_LOW);
814
815 if (!chip->reset_gpio) {
816 dev_dbg(chip->dev, "No reset GPIO defined\n");
817 return;
818 }
819
820 chip->reset_duration = 200;
821
822 if (np) {
823 of_property_read_u32(np, "reset-duration",
824 &chip->reset_duration);
825 } else {
826 dev_dbg(chip->dev, "reset duration defaults to 200 ms\n");
827 }
828
829 /* A sane reset duration should not be longer than 1s */
830 if (chip->reset_duration > 1000)
831 chip->reset_duration = 1000;
832}
833
834int lan9303_probe(struct lan9303 *chip, struct device_node *np)
835{
836 int ret;
837
838 mutex_init(&chip->indirect_mutex);
839
840 lan9303_probe_reset_gpio(chip, np);
841
842 ret = lan9303_handle_reset(chip);
843 if (ret)
844 return ret;
845
846 ret = lan9303_check_device(chip);
847 if (ret)
848 return ret;
849
850 ret = lan9303_register_switch(chip);
851 if (ret) {
852 dev_dbg(chip->dev, "Failed to register switch: %d\n", ret);
853 return ret;
854 }
855
856 return 0;
857}
858EXPORT_SYMBOL(lan9303_probe);
859
860int lan9303_remove(struct lan9303 *chip)
861{
862 int rc;
863
864 rc = lan9303_disable_processing(chip);
865 if (rc != 0)
866 dev_warn(chip->dev, "shutting down failed\n");
867
868 dsa_unregister_switch(chip->ds);
869
870 /* assert reset to the whole device to prevent it from doing anything */
871 gpiod_set_value_cansleep(chip->reset_gpio, 1);
872 gpiod_unexport(chip->reset_gpio);
873
874 return 0;
875}
876EXPORT_SYMBOL(lan9303_remove);
877
878MODULE_AUTHOR("Juergen Borleis <kernel@pengutronix.de>");
879MODULE_DESCRIPTION("Core driver for SMSC/Microchip LAN9303 three port ethernet switch");
880MODULE_LICENSE("GPL v2");