blob: 61d4a7a8e0bea5ea45d42e308c48188930b5e7da [file] [log] [blame]
Greg Rose7f12ad72013-12-21 06:12:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Greg Rose7f12ad72013-12-21 06:12:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Jesse Brandeburgb8316072014-04-05 07:46:11 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
17 *
Greg Rose7f12ad72013-12-21 06:12:51 +000018 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Paul Gortmaker7ed3f5f2014-01-11 04:00:31 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Paul Gortmaker7ed3f5f2014-01-11 04:00:31 +000029
Greg Rose7f12ad72013-12-21 06:12:51 +000030#include "i40evf.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000031#include "i40e_prototype.h"
Greg Rose7f12ad72013-12-21 06:12:51 +000032
33static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
34 u32 td_tag)
35{
36 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
37 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
38 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
39 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
40 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
41}
42
43#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
44
45/**
46 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
47 * @ring: the ring that owns the buffer
48 * @tx_buffer: the buffer to free
49 **/
50static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
51 struct i40e_tx_buffer *tx_buffer)
52{
53 if (tx_buffer->skb) {
Kiran Patila42e7a32015-11-06 15:26:03 -080054 dev_kfree_skb_any(tx_buffer->skb);
Greg Rose7f12ad72013-12-21 06:12:51 +000055 if (dma_unmap_len(tx_buffer, len))
56 dma_unmap_single(ring->dev,
57 dma_unmap_addr(tx_buffer, dma),
58 dma_unmap_len(tx_buffer, len),
59 DMA_TO_DEVICE);
60 } else if (dma_unmap_len(tx_buffer, len)) {
61 dma_unmap_page(ring->dev,
62 dma_unmap_addr(tx_buffer, dma),
63 dma_unmap_len(tx_buffer, len),
64 DMA_TO_DEVICE);
65 }
Kiran Patila42e7a32015-11-06 15:26:03 -080066
67 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
68 kfree(tx_buffer->raw_buf);
69
Greg Rose7f12ad72013-12-21 06:12:51 +000070 tx_buffer->next_to_watch = NULL;
71 tx_buffer->skb = NULL;
72 dma_unmap_len_set(tx_buffer, len, 0);
73 /* tx_buffer must be completely set up in the transmit path */
74}
75
76/**
77 * i40evf_clean_tx_ring - Free any empty Tx buffers
78 * @tx_ring: ring to be cleaned
79 **/
80void i40evf_clean_tx_ring(struct i40e_ring *tx_ring)
81{
82 unsigned long bi_size;
83 u16 i;
84
85 /* ring already cleared, nothing to do */
86 if (!tx_ring->tx_bi)
87 return;
88
89 /* Free all the Tx ring sk_buffs */
90 for (i = 0; i < tx_ring->count; i++)
91 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
92
93 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
94 memset(tx_ring->tx_bi, 0, bi_size);
95
96 /* Zero out the descriptor ring */
97 memset(tx_ring->desc, 0, tx_ring->size);
98
99 tx_ring->next_to_use = 0;
100 tx_ring->next_to_clean = 0;
101
102 if (!tx_ring->netdev)
103 return;
104
105 /* cleanup Tx queue statistics */
106 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
107 tx_ring->queue_index));
108}
109
110/**
111 * i40evf_free_tx_resources - Free Tx resources per queue
112 * @tx_ring: Tx descriptor ring for a specific queue
113 *
114 * Free all transmit software resources
115 **/
116void i40evf_free_tx_resources(struct i40e_ring *tx_ring)
117{
118 i40evf_clean_tx_ring(tx_ring);
119 kfree(tx_ring->tx_bi);
120 tx_ring->tx_bi = NULL;
121
122 if (tx_ring->desc) {
123 dma_free_coherent(tx_ring->dev, tx_ring->size,
124 tx_ring->desc, tx_ring->dma);
125 tx_ring->desc = NULL;
126 }
127}
128
129/**
Kiran Patil9c6c1252015-11-06 15:26:02 -0800130 * i40evf_get_tx_pending - how many Tx descriptors not processed
131 * @tx_ring: the ring of descriptors
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800132 * @in_sw: is tx_pending being checked in SW or HW
Jesse Brandeburga68de582015-02-24 05:26:03 +0000133 *
Kiran Patil9c6c1252015-11-06 15:26:02 -0800134 * Since there is no access to the ring head register
135 * in XL710, we need to use our local copies
Jesse Brandeburga68de582015-02-24 05:26:03 +0000136 **/
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800137u32 i40evf_get_tx_pending(struct i40e_ring *ring, bool in_sw)
Jesse Brandeburga68de582015-02-24 05:26:03 +0000138{
Kiran Patil9c6c1252015-11-06 15:26:02 -0800139 u32 head, tail;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000140
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800141 if (!in_sw)
142 head = i40e_get_head(ring);
143 else
144 head = ring->next_to_clean;
Kiran Patil9c6c1252015-11-06 15:26:02 -0800145 tail = readl(ring->tail);
146
147 if (head != tail)
148 return (head < tail) ?
149 tail - head : (tail + ring->count - head);
150
151 return 0;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000152}
153
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000154#define WB_STRIDE 0x3
155
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000156/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000157 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800158 * @vsi: the VSI we care about
159 * @tx_ring: Tx ring to clean
160 * @napi_budget: Used to determine if we are in netpoll
Greg Rose7f12ad72013-12-21 06:12:51 +0000161 *
162 * Returns true if there's any budget left (e.g. the clean is finished)
163 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800164static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
165 struct i40e_ring *tx_ring, int napi_budget)
Greg Rose7f12ad72013-12-21 06:12:51 +0000166{
167 u16 i = tx_ring->next_to_clean;
168 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000169 struct i40e_tx_desc *tx_head;
Greg Rose7f12ad72013-12-21 06:12:51 +0000170 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800171 unsigned int total_bytes = 0, total_packets = 0;
172 unsigned int budget = vsi->work_limit;
Greg Rose7f12ad72013-12-21 06:12:51 +0000173
174 tx_buf = &tx_ring->tx_bi[i];
175 tx_desc = I40E_TX_DESC(tx_ring, i);
176 i -= tx_ring->count;
177
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000178 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
179
Greg Rose7f12ad72013-12-21 06:12:51 +0000180 do {
181 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
182
183 /* if next_to_watch is not set then there is no work pending */
184 if (!eop_desc)
185 break;
186
187 /* prevent any other reads prior to eop_desc */
188 read_barrier_depends();
189
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000190 /* we have caught up to head, no work left to do */
191 if (tx_head == tx_desc)
Greg Rose7f12ad72013-12-21 06:12:51 +0000192 break;
193
194 /* clear next_to_watch to prevent false hangs */
195 tx_buf->next_to_watch = NULL;
196
197 /* update the statistics for this packet */
198 total_bytes += tx_buf->bytecount;
199 total_packets += tx_buf->gso_segs;
200
201 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800202 napi_consume_skb(tx_buf->skb, napi_budget);
Greg Rose7f12ad72013-12-21 06:12:51 +0000203
204 /* unmap skb header data */
205 dma_unmap_single(tx_ring->dev,
206 dma_unmap_addr(tx_buf, dma),
207 dma_unmap_len(tx_buf, len),
208 DMA_TO_DEVICE);
209
210 /* clear tx_buffer data */
211 tx_buf->skb = NULL;
212 dma_unmap_len_set(tx_buf, len, 0);
213
214 /* unmap remaining buffers */
215 while (tx_desc != eop_desc) {
216
217 tx_buf++;
218 tx_desc++;
219 i++;
220 if (unlikely(!i)) {
221 i -= tx_ring->count;
222 tx_buf = tx_ring->tx_bi;
223 tx_desc = I40E_TX_DESC(tx_ring, 0);
224 }
225
226 /* unmap any remaining paged data */
227 if (dma_unmap_len(tx_buf, len)) {
228 dma_unmap_page(tx_ring->dev,
229 dma_unmap_addr(tx_buf, dma),
230 dma_unmap_len(tx_buf, len),
231 DMA_TO_DEVICE);
232 dma_unmap_len_set(tx_buf, len, 0);
233 }
234 }
235
236 /* move us one more past the eop_desc for start of next pkt */
237 tx_buf++;
238 tx_desc++;
239 i++;
240 if (unlikely(!i)) {
241 i -= tx_ring->count;
242 tx_buf = tx_ring->tx_bi;
243 tx_desc = I40E_TX_DESC(tx_ring, 0);
244 }
245
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000246 prefetch(tx_desc);
247
Greg Rose7f12ad72013-12-21 06:12:51 +0000248 /* update budget accounting */
249 budget--;
250 } while (likely(budget));
251
252 i += tx_ring->count;
253 tx_ring->next_to_clean = i;
254 u64_stats_update_begin(&tx_ring->syncp);
255 tx_ring->stats.bytes += total_bytes;
256 tx_ring->stats.packets += total_packets;
257 u64_stats_update_end(&tx_ring->syncp);
258 tx_ring->q_vector->tx.total_bytes += total_bytes;
259 tx_ring->q_vector->tx.total_packets += total_packets;
260
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800261 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
262 unsigned int j = 0;
263 /* check to see if there are < 4 descriptors
264 * waiting to be written back, then kick the hardware to force
265 * them to be written back in case we stay in NAPI.
266 * In this mode on X722 we do not enable Interrupt.
267 */
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800268 j = i40evf_get_tx_pending(tx_ring, false);
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800269
270 if (budget &&
271 ((j / (WB_STRIDE + 1)) == 0) && (j > 0) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800272 !test_bit(__I40E_DOWN, &vsi->state) &&
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800273 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
274 tx_ring->arm_wb = true;
275 }
276
Greg Rose7f12ad72013-12-21 06:12:51 +0000277 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
278 tx_ring->queue_index),
279 total_packets, total_bytes);
280
281#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
282 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
283 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
284 /* Make sure that anybody stopping the queue after this
285 * sees the new next_to_clean.
286 */
287 smp_mb();
288 if (__netif_subqueue_stopped(tx_ring->netdev,
289 tx_ring->queue_index) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800290 !test_bit(__I40E_DOWN, &vsi->state)) {
Greg Rose7f12ad72013-12-21 06:12:51 +0000291 netif_wake_subqueue(tx_ring->netdev,
292 tx_ring->queue_index);
293 ++tx_ring->tx_stats.restart_queue;
294 }
295 }
296
Kiran Patilb03a8c12015-09-24 18:13:15 -0400297 return !!budget;
Greg Rose7f12ad72013-12-21 06:12:51 +0000298}
299
300/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800301 * i40evf_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
302 * @vsi: the VSI we care about
303 * @q_vector: the vector on which to enable writeback
304 *
305 **/
306static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
307 struct i40e_q_vector *q_vector)
308{
309 u16 flags = q_vector->tx.ring[0].flags;
310 u32 val;
311
312 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
313 return;
314
315 if (q_vector->arm_wb_state)
316 return;
317
318 val = I40E_VFINT_DYN_CTLN1_WB_ON_ITR_MASK |
319 I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK; /* set noitr */
320
321 wr32(&vsi->back->hw,
322 I40E_VFINT_DYN_CTLN1(q_vector->v_idx +
323 vsi->base_vector - 1), val);
324 q_vector->arm_wb_state = true;
325}
326
327/**
328 * i40evf_force_wb - Issue SW Interrupt so HW does a wb
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000329 * @vsi: the VSI we care about
330 * @q_vector: the vector on which to force writeback
331 *
332 **/
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800333void i40evf_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000334{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800335 u32 val = I40E_VFINT_DYN_CTLN1_INTENA_MASK |
336 I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK | /* set noitr */
337 I40E_VFINT_DYN_CTLN1_SWINT_TRIG_MASK |
338 I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_MASK
339 /* allow 00 to be written to the index */;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000340
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800341 wr32(&vsi->back->hw,
342 I40E_VFINT_DYN_CTLN1(q_vector->v_idx + vsi->base_vector - 1),
343 val);
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000344}
345
346/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000347 * i40e_set_new_dynamic_itr - Find new ITR level
348 * @rc: structure containing ring performance data
349 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400350 * Returns true if ITR changed, false if not
351 *
Greg Rose7f12ad72013-12-21 06:12:51 +0000352 * Stores a new ITR value based on packets and byte counts during
353 * the last interrupt. The advantage of per interrupt computation
354 * is faster updates and more accurate ITR for the current traffic
355 * pattern. Constants in this function were computed based on
356 * theoretical maximum wire speed and thresholds were set based on
357 * testing data as well as attempting to minimize response time
358 * while increasing bulk throughput.
359 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400360static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Greg Rose7f12ad72013-12-21 06:12:51 +0000361{
362 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400363 struct i40e_q_vector *qv = rc->ring->q_vector;
Greg Rose7f12ad72013-12-21 06:12:51 +0000364 u32 new_itr = rc->itr;
365 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400366 int usecs;
Greg Rose7f12ad72013-12-21 06:12:51 +0000367
368 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400369 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000370
371 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400372 * 0-10MB/s lowest (50000 ints/s)
Greg Rose7f12ad72013-12-21 06:12:51 +0000373 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400374 * 20-1249MB/s bulk (18000 ints/s)
375 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400376 *
377 * The math works out because the divisor is in 10^(-6) which
378 * turns the bytes/us input value into MB/s values, but
379 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400380 * are in 2 usec increments in the ITR registers, and make sure
381 * to use the smoothed values that the countdown timer gives us.
Greg Rose7f12ad72013-12-21 06:12:51 +0000382 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400383 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400384 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400385
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400386 switch (new_latency_range) {
Greg Rose7f12ad72013-12-21 06:12:51 +0000387 case I40E_LOWEST_LATENCY:
388 if (bytes_per_int > 10)
389 new_latency_range = I40E_LOW_LATENCY;
390 break;
391 case I40E_LOW_LATENCY:
392 if (bytes_per_int > 20)
393 new_latency_range = I40E_BULK_LATENCY;
394 else if (bytes_per_int <= 10)
395 new_latency_range = I40E_LOWEST_LATENCY;
396 break;
397 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400398 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400399 default:
400 if (bytes_per_int <= 20)
401 new_latency_range = I40E_LOW_LATENCY;
Greg Rose7f12ad72013-12-21 06:12:51 +0000402 break;
403 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400404
405 /* this is to adjust RX more aggressively when streaming small
406 * packets. The value of 40000 was picked as it is just beyond
407 * what the hardware can receive per second if in low latency
408 * mode.
409 */
410#define RX_ULTRA_PACKET_RATE 40000
411
412 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
413 (&qv->rx == rc))
414 new_latency_range = I40E_ULTRA_LATENCY;
415
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400416 rc->latency_range = new_latency_range;
Greg Rose7f12ad72013-12-21 06:12:51 +0000417
418 switch (new_latency_range) {
419 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400420 new_itr = I40E_ITR_50K;
Greg Rose7f12ad72013-12-21 06:12:51 +0000421 break;
422 case I40E_LOW_LATENCY:
423 new_itr = I40E_ITR_20K;
424 break;
425 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400426 new_itr = I40E_ITR_18K;
427 break;
428 case I40E_ULTRA_LATENCY:
Greg Rose7f12ad72013-12-21 06:12:51 +0000429 new_itr = I40E_ITR_8K;
430 break;
431 default:
432 break;
433 }
434
Greg Rose7f12ad72013-12-21 06:12:51 +0000435 rc->total_bytes = 0;
436 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400437
438 if (new_itr != rc->itr) {
439 rc->itr = new_itr;
440 return true;
441 }
442
443 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000444}
445
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800446/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000447 * i40evf_setup_tx_descriptors - Allocate the Tx descriptors
448 * @tx_ring: the tx ring to set up
449 *
450 * Return 0 on success, negative on error
451 **/
452int i40evf_setup_tx_descriptors(struct i40e_ring *tx_ring)
453{
454 struct device *dev = tx_ring->dev;
455 int bi_size;
456
457 if (!dev)
458 return -ENOMEM;
459
Mitch Williams67c818a2015-06-19 08:56:30 -0700460 /* warn if we are about to overwrite the pointer */
461 WARN_ON(tx_ring->tx_bi);
Greg Rose7f12ad72013-12-21 06:12:51 +0000462 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
463 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
464 if (!tx_ring->tx_bi)
465 goto err;
466
467 /* round up to nearest 4K */
468 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000469 /* add u32 for head writeback, align after this takes care of
470 * guaranteeing this is at least one cache line in size
471 */
472 tx_ring->size += sizeof(u32);
Greg Rose7f12ad72013-12-21 06:12:51 +0000473 tx_ring->size = ALIGN(tx_ring->size, 4096);
474 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
475 &tx_ring->dma, GFP_KERNEL);
476 if (!tx_ring->desc) {
477 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
478 tx_ring->size);
479 goto err;
480 }
481
482 tx_ring->next_to_use = 0;
483 tx_ring->next_to_clean = 0;
484 return 0;
485
486err:
487 kfree(tx_ring->tx_bi);
488 tx_ring->tx_bi = NULL;
489 return -ENOMEM;
490}
491
492/**
493 * i40evf_clean_rx_ring - Free Rx buffers
494 * @rx_ring: ring to be cleaned
495 **/
496void i40evf_clean_rx_ring(struct i40e_ring *rx_ring)
497{
498 struct device *dev = rx_ring->dev;
499 struct i40e_rx_buffer *rx_bi;
500 unsigned long bi_size;
501 u16 i;
502
503 /* ring already cleared, nothing to do */
504 if (!rx_ring->rx_bi)
505 return;
506
507 /* Free all the Rx ring sk_buffs */
508 for (i = 0; i < rx_ring->count; i++) {
509 rx_bi = &rx_ring->rx_bi[i];
510 if (rx_bi->dma) {
511 dma_unmap_single(dev,
512 rx_bi->dma,
513 rx_ring->rx_buf_len,
514 DMA_FROM_DEVICE);
515 rx_bi->dma = 0;
516 }
517 if (rx_bi->skb) {
518 dev_kfree_skb(rx_bi->skb);
519 rx_bi->skb = NULL;
520 }
521 if (rx_bi->page) {
522 if (rx_bi->page_dma) {
523 dma_unmap_page(dev,
524 rx_bi->page_dma,
Mitch Williamsf16704e2016-01-13 16:51:49 -0800525 PAGE_SIZE,
Greg Rose7f12ad72013-12-21 06:12:51 +0000526 DMA_FROM_DEVICE);
527 rx_bi->page_dma = 0;
528 }
529 __free_page(rx_bi->page);
530 rx_bi->page = NULL;
531 rx_bi->page_offset = 0;
532 }
533 }
534
535 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
536 memset(rx_ring->rx_bi, 0, bi_size);
537
538 /* Zero out the descriptor ring */
539 memset(rx_ring->desc, 0, rx_ring->size);
540
541 rx_ring->next_to_clean = 0;
542 rx_ring->next_to_use = 0;
543}
544
545/**
546 * i40evf_free_rx_resources - Free Rx resources
547 * @rx_ring: ring to clean the resources from
548 *
549 * Free all receive software resources
550 **/
551void i40evf_free_rx_resources(struct i40e_ring *rx_ring)
552{
553 i40evf_clean_rx_ring(rx_ring);
554 kfree(rx_ring->rx_bi);
555 rx_ring->rx_bi = NULL;
556
557 if (rx_ring->desc) {
558 dma_free_coherent(rx_ring->dev, rx_ring->size,
559 rx_ring->desc, rx_ring->dma);
560 rx_ring->desc = NULL;
561 }
562}
563
564/**
Mitch Williamsa132af22015-01-24 09:58:35 +0000565 * i40evf_alloc_rx_headers - allocate rx header buffers
566 * @rx_ring: ring to alloc buffers
567 *
568 * Allocate rx header buffers for the entire ring. As these are static,
569 * this is only called when setting up a new ring.
570 **/
571void i40evf_alloc_rx_headers(struct i40e_ring *rx_ring)
572{
573 struct device *dev = rx_ring->dev;
574 struct i40e_rx_buffer *rx_bi;
575 dma_addr_t dma;
576 void *buffer;
577 int buf_size;
578 int i;
579
580 if (rx_ring->rx_bi[0].hdr_buf)
581 return;
582 /* Make sure the buffers don't cross cache line boundaries. */
583 buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
584 buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
585 &dma, GFP_KERNEL);
586 if (!buffer)
587 return;
588 for (i = 0; i < rx_ring->count; i++) {
589 rx_bi = &rx_ring->rx_bi[i];
590 rx_bi->dma = dma + (i * buf_size);
591 rx_bi->hdr_buf = buffer + (i * buf_size);
592 }
593}
594
595/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000596 * i40evf_setup_rx_descriptors - Allocate Rx descriptors
597 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
598 *
599 * Returns 0 on success, negative on failure
600 **/
601int i40evf_setup_rx_descriptors(struct i40e_ring *rx_ring)
602{
603 struct device *dev = rx_ring->dev;
604 int bi_size;
605
Mitch Williams67c818a2015-06-19 08:56:30 -0700606 /* warn if we are about to overwrite the pointer */
607 WARN_ON(rx_ring->rx_bi);
Greg Rose7f12ad72013-12-21 06:12:51 +0000608 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
609 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
610 if (!rx_ring->rx_bi)
611 goto err;
612
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -0800613 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +0000614
Greg Rose7f12ad72013-12-21 06:12:51 +0000615 /* Round up to nearest 4K */
616 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
617 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
618 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
619 rx_ring->size = ALIGN(rx_ring->size, 4096);
620 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
621 &rx_ring->dma, GFP_KERNEL);
622
623 if (!rx_ring->desc) {
624 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
625 rx_ring->size);
626 goto err;
627 }
628
629 rx_ring->next_to_clean = 0;
630 rx_ring->next_to_use = 0;
631
632 return 0;
633err:
634 kfree(rx_ring->rx_bi);
635 rx_ring->rx_bi = NULL;
636 return -ENOMEM;
637}
638
639/**
640 * i40e_release_rx_desc - Store the new tail and head values
641 * @rx_ring: ring to bump
642 * @val: new head index
643 **/
644static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
645{
646 rx_ring->next_to_use = val;
647 /* Force memory writes to complete before letting h/w
648 * know there are new descriptors to fetch. (Only
649 * applicable for weak-ordered memory model archs,
650 * such as IA-64).
651 */
652 wmb();
653 writel(val, rx_ring->tail);
654}
655
656/**
Mitch Williamsa132af22015-01-24 09:58:35 +0000657 * i40evf_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Greg Rose7f12ad72013-12-21 06:12:51 +0000658 * @rx_ring: ring to place buffers on
659 * @cleaned_count: number of buffers to replace
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800660 *
661 * Returns true if any errors on allocation
Greg Rose7f12ad72013-12-21 06:12:51 +0000662 **/
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800663bool i40evf_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
Mitch Williamsa132af22015-01-24 09:58:35 +0000664{
665 u16 i = rx_ring->next_to_use;
666 union i40e_rx_desc *rx_desc;
667 struct i40e_rx_buffer *bi;
Mitch Williamsf16704e2016-01-13 16:51:49 -0800668 const int current_node = numa_node_id();
Mitch Williamsa132af22015-01-24 09:58:35 +0000669
670 /* do nothing if no valid netdev defined */
671 if (!rx_ring->netdev || !cleaned_count)
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800672 return false;
Mitch Williamsa132af22015-01-24 09:58:35 +0000673
674 while (cleaned_count--) {
675 rx_desc = I40E_RX_DESC(rx_ring, i);
676 bi = &rx_ring->rx_bi[i];
677
678 if (bi->skb) /* desc is in use */
679 goto no_buffers;
Mitch Williamsf16704e2016-01-13 16:51:49 -0800680
681 /* If we've been moved to a different NUMA node, release the
682 * page so we can get a new one on the current node.
683 */
684 if (bi->page && page_to_nid(bi->page) != current_node) {
685 dma_unmap_page(rx_ring->dev,
686 bi->page_dma,
687 PAGE_SIZE,
688 DMA_FROM_DEVICE);
689 __free_page(bi->page);
690 bi->page = NULL;
691 bi->page_dma = 0;
692 rx_ring->rx_stats.realloc_count++;
693 } else if (bi->page) {
694 rx_ring->rx_stats.page_reuse_count++;
695 }
696
Mitch Williamsa132af22015-01-24 09:58:35 +0000697 if (!bi->page) {
698 bi->page = alloc_page(GFP_ATOMIC);
699 if (!bi->page) {
700 rx_ring->rx_stats.alloc_page_failed++;
701 goto no_buffers;
702 }
Mitch Williamsa132af22015-01-24 09:58:35 +0000703 bi->page_dma = dma_map_page(rx_ring->dev,
704 bi->page,
Mitch Williamsf16704e2016-01-13 16:51:49 -0800705 0,
706 PAGE_SIZE,
Mitch Williamsa132af22015-01-24 09:58:35 +0000707 DMA_FROM_DEVICE);
Mitch Williamsf16704e2016-01-13 16:51:49 -0800708 if (dma_mapping_error(rx_ring->dev, bi->page_dma)) {
Mitch Williamsa132af22015-01-24 09:58:35 +0000709 rx_ring->rx_stats.alloc_page_failed++;
Mitch Williamsf16704e2016-01-13 16:51:49 -0800710 __free_page(bi->page);
711 bi->page = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +0000712 bi->page_dma = 0;
Mitch Williamsf16704e2016-01-13 16:51:49 -0800713 bi->page_offset = 0;
Mitch Williamsa132af22015-01-24 09:58:35 +0000714 goto no_buffers;
715 }
Mitch Williamsf16704e2016-01-13 16:51:49 -0800716 bi->page_offset = 0;
Mitch Williamsa132af22015-01-24 09:58:35 +0000717 }
718
Mitch Williamsa132af22015-01-24 09:58:35 +0000719 /* Refresh the desc even if buffer_addrs didn't change
720 * because each write-back erases this info.
721 */
Mitch Williamsf16704e2016-01-13 16:51:49 -0800722 rx_desc->read.pkt_addr =
723 cpu_to_le64(bi->page_dma + bi->page_offset);
Mitch Williamsa132af22015-01-24 09:58:35 +0000724 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
725 i++;
726 if (i == rx_ring->count)
727 i = 0;
728 }
729
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800730 if (rx_ring->next_to_use != i)
731 i40e_release_rx_desc(rx_ring, i);
732
733 return false;
734
Mitch Williamsa132af22015-01-24 09:58:35 +0000735no_buffers:
736 if (rx_ring->next_to_use != i)
737 i40e_release_rx_desc(rx_ring, i);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800738
739 /* make sure to come back via polling to try again after
740 * allocation failure
741 */
742 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +0000743}
744
745/**
746 * i40evf_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
747 * @rx_ring: ring to place buffers on
748 * @cleaned_count: number of buffers to replace
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800749 *
750 * Returns true if any errors on allocation
Mitch Williamsa132af22015-01-24 09:58:35 +0000751 **/
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800752bool i40evf_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
Greg Rose7f12ad72013-12-21 06:12:51 +0000753{
754 u16 i = rx_ring->next_to_use;
755 union i40e_rx_desc *rx_desc;
756 struct i40e_rx_buffer *bi;
757 struct sk_buff *skb;
758
759 /* do nothing if no valid netdev defined */
760 if (!rx_ring->netdev || !cleaned_count)
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800761 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000762
763 while (cleaned_count--) {
764 rx_desc = I40E_RX_DESC(rx_ring, i);
765 bi = &rx_ring->rx_bi[i];
766 skb = bi->skb;
767
768 if (!skb) {
Jesse Brandeburgdd1a5df2016-01-13 16:51:48 -0800769 skb = __netdev_alloc_skb_ip_align(rx_ring->netdev,
770 rx_ring->rx_buf_len,
771 GFP_ATOMIC |
772 __GFP_NOWARN);
Greg Rose7f12ad72013-12-21 06:12:51 +0000773 if (!skb) {
774 rx_ring->rx_stats.alloc_buff_failed++;
775 goto no_buffers;
776 }
777 /* initialize queue mapping */
778 skb_record_rx_queue(skb, rx_ring->queue_index);
779 bi->skb = skb;
780 }
781
782 if (!bi->dma) {
783 bi->dma = dma_map_single(rx_ring->dev,
784 skb->data,
785 rx_ring->rx_buf_len,
786 DMA_FROM_DEVICE);
787 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
788 rx_ring->rx_stats.alloc_buff_failed++;
789 bi->dma = 0;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800790 dev_kfree_skb(bi->skb);
791 bi->skb = NULL;
Greg Rose7f12ad72013-12-21 06:12:51 +0000792 goto no_buffers;
793 }
794 }
795
Mitch Williamsa132af22015-01-24 09:58:35 +0000796 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
797 rx_desc->read.hdr_addr = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000798 i++;
799 if (i == rx_ring->count)
800 i = 0;
801 }
802
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800803 if (rx_ring->next_to_use != i)
804 i40e_release_rx_desc(rx_ring, i);
805
806 return false;
807
Greg Rose7f12ad72013-12-21 06:12:51 +0000808no_buffers:
809 if (rx_ring->next_to_use != i)
810 i40e_release_rx_desc(rx_ring, i);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800811
812 /* make sure to come back via polling to try again after
813 * allocation failure
814 */
815 return true;
Greg Rose7f12ad72013-12-21 06:12:51 +0000816}
817
818/**
819 * i40e_receive_skb - Send a completed packet up the stack
820 * @rx_ring: rx ring in play
821 * @skb: packet to send up
822 * @vlan_tag: vlan tag for packet
823 **/
824static void i40e_receive_skb(struct i40e_ring *rx_ring,
825 struct sk_buff *skb, u16 vlan_tag)
826{
827 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Greg Rose7f12ad72013-12-21 06:12:51 +0000828
Jesse Brandeburga149f2c2016-04-12 08:30:49 -0700829 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
830 (vlan_tag & VLAN_VID_MASK))
Greg Rose7f12ad72013-12-21 06:12:51 +0000831 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
832
Alexander Duyck8b650352015-09-24 09:04:32 -0700833 napi_gro_receive(&q_vector->napi, skb);
Greg Rose7f12ad72013-12-21 06:12:51 +0000834}
835
836/**
837 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
838 * @vsi: the VSI we care about
839 * @skb: skb currently being received and modified
840 * @rx_status: status value of last descriptor in packet
841 * @rx_error: error value of last descriptor in packet
842 * @rx_ptype: ptype value of last descriptor in packet
843 **/
844static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
845 struct sk_buff *skb,
846 u32 rx_status,
847 u32 rx_error,
848 u16 rx_ptype)
849{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000850 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
Jesse Brandeburgf8a952c2016-04-18 11:33:41 -0700851 bool ipv4, ipv6, tunnel = false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000852
Greg Rose7f12ad72013-12-21 06:12:51 +0000853 skb->ip_summed = CHECKSUM_NONE;
854
855 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000856 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Greg Rose7f12ad72013-12-21 06:12:51 +0000857 return;
858
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000859 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400860 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000861 return;
862
863 /* both known and outer_ip must be set for the below code to work */
864 if (!(decoded.known && decoded.outer_ip))
865 return;
866
Alexander Duyckfad57332016-01-24 21:17:22 -0800867 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
868 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
869 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
870 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000871
872 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400873 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
874 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000875 goto checksum_fail;
876
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -0800877 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000878 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400879 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000880 /* don't increment checksum err here, non-fatal err */
Greg Rose7f12ad72013-12-21 06:12:51 +0000881 return;
882
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000883 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400884 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000885 goto checksum_fail;
Greg Rose7f12ad72013-12-21 06:12:51 +0000886
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000887 /* handle packets that were not able to be checksummed due
888 * to arrival speed, in this case the stack can compute
889 * the csum.
890 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400891 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000892 return;
893
Alexander Duycka9c9a812016-01-24 21:16:13 -0800894 /* The hardware supported by this driver does not validate outer
895 * checksums for tunneled VXLAN or GENEVE frames. I don't agree
896 * with it but the specification states that you "MAY validate", it
897 * doesn't make it a hard requirement so if we have validated the
898 * inner checksum report CHECKSUM_UNNECESSARY.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000899 */
Jesse Brandeburgf8a952c2016-04-18 11:33:41 -0700900 if (decoded.inner_prot & (I40E_RX_PTYPE_INNER_PROT_TCP |
901 I40E_RX_PTYPE_INNER_PROT_UDP |
902 I40E_RX_PTYPE_INNER_PROT_SCTP))
903 tunnel = true;
Alexander Duyckfad57332016-01-24 21:17:22 -0800904
Greg Rose7f12ad72013-12-21 06:12:51 +0000905 skb->ip_summed = CHECKSUM_UNNECESSARY;
Jesse Brandeburgf8a952c2016-04-18 11:33:41 -0700906 skb->csum_level = tunnel ? 1 : 0;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000907
908 return;
909
910checksum_fail:
911 vsi->back->hw_csum_rx_error++;
Greg Rose7f12ad72013-12-21 06:12:51 +0000912}
913
914/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800915 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000916 * @ptype: the ptype value from the descriptor
917 *
918 * Returns a hash type to be used by skb_set_hash
919 **/
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800920static inline enum pkt_hash_types i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000921{
922 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
923
924 if (!decoded.known)
925 return PKT_HASH_TYPE_NONE;
926
927 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
928 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
929 return PKT_HASH_TYPE_L4;
930 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
931 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
932 return PKT_HASH_TYPE_L3;
933 else
934 return PKT_HASH_TYPE_L2;
935}
936
937/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800938 * i40e_rx_hash - set the hash value in the skb
939 * @ring: descriptor ring
940 * @rx_desc: specific descriptor
941 **/
942static inline void i40e_rx_hash(struct i40e_ring *ring,
943 union i40e_rx_desc *rx_desc,
944 struct sk_buff *skb,
945 u8 rx_ptype)
946{
947 u32 hash;
948 const __le64 rss_mask =
949 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
950 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
951
952 if (ring->netdev->features & NETIF_F_RXHASH)
953 return;
954
955 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
956 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
957 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
958 }
959}
960
961/**
Mitch Williamsa132af22015-01-24 09:58:35 +0000962 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
Greg Rose7f12ad72013-12-21 06:12:51 +0000963 * @rx_ring: rx ring to clean
964 * @budget: how many cleans we're allowed
965 *
966 * Returns true if there's any budget left (e.g. the clean is finished)
967 **/
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800968static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, const int budget)
Greg Rose7f12ad72013-12-21 06:12:51 +0000969{
970 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
971 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
972 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Greg Rose7f12ad72013-12-21 06:12:51 +0000973 struct i40e_vsi *vsi = rx_ring->vsi;
974 u16 i = rx_ring->next_to_clean;
975 union i40e_rx_desc *rx_desc;
976 u32 rx_error, rx_status;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800977 bool failure = false;
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000978 u8 rx_ptype;
Greg Rose7f12ad72013-12-21 06:12:51 +0000979 u64 qword;
Mitch Williamsf16704e2016-01-13 16:51:49 -0800980 u32 copysize;
Greg Rose7f12ad72013-12-21 06:12:51 +0000981
Mitch Williamsa132af22015-01-24 09:58:35 +0000982 do {
Greg Rose7f12ad72013-12-21 06:12:51 +0000983 struct i40e_rx_buffer *rx_bi;
984 struct sk_buff *skb;
985 u16 vlan_tag;
Mitch Williamsa132af22015-01-24 09:58:35 +0000986 /* return some buffers to hardware, one at a time is too slow */
987 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800988 failure = failure ||
989 i40evf_alloc_rx_buffers_ps(rx_ring,
990 cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +0000991 cleaned_count = 0;
992 }
993
994 i = rx_ring->next_to_clean;
995 rx_desc = I40E_RX_DESC(rx_ring, i);
996 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
997 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
998 I40E_RXD_QW1_STATUS_SHIFT;
999
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001000 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001001 break;
1002
1003 /* This memory barrier is needed to keep us from reading
1004 * any other fields out of the rx_desc until we know the
1005 * DD bit is set.
1006 */
Alexander Duyck67317162015-04-08 18:49:43 -07001007 dma_rmb();
Mitch Williamsf16704e2016-01-13 16:51:49 -08001008 /* sync header buffer for reading */
1009 dma_sync_single_range_for_cpu(rx_ring->dev,
1010 rx_ring->rx_bi[0].dma,
1011 i * rx_ring->rx_hdr_len,
1012 rx_ring->rx_hdr_len,
1013 DMA_FROM_DEVICE);
Greg Rose7f12ad72013-12-21 06:12:51 +00001014 rx_bi = &rx_ring->rx_bi[i];
1015 skb = rx_bi->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001016 if (likely(!skb)) {
Jesse Brandeburgdd1a5df2016-01-13 16:51:48 -08001017 skb = __netdev_alloc_skb_ip_align(rx_ring->netdev,
1018 rx_ring->rx_hdr_len,
1019 GFP_ATOMIC |
1020 __GFP_NOWARN);
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001021 if (!skb) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001022 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001023 failure = true;
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001024 break;
1025 }
1026
Mitch Williamsa132af22015-01-24 09:58:35 +00001027 /* initialize queue mapping */
1028 skb_record_rx_queue(skb, rx_ring->queue_index);
1029 /* we are reusing so sync this buffer for CPU use */
1030 dma_sync_single_range_for_cpu(rx_ring->dev,
Jesse Brandeburg3578fa02016-01-04 10:33:03 -08001031 rx_ring->rx_bi[0].dma,
1032 i * rx_ring->rx_hdr_len,
Mitch Williamsa132af22015-01-24 09:58:35 +00001033 rx_ring->rx_hdr_len,
1034 DMA_FROM_DEVICE);
1035 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001036 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1037 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1038 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1039 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1040 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1041 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
1042
1043 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1044 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001045 rx_hbo = rx_error & BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
1046 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Greg Rose7f12ad72013-12-21 06:12:51 +00001047
1048 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1049 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001050 /* sync half-page for reading */
1051 dma_sync_single_range_for_cpu(rx_ring->dev,
1052 rx_bi->page_dma,
1053 rx_bi->page_offset,
1054 PAGE_SIZE / 2,
1055 DMA_FROM_DEVICE);
1056 prefetch(page_address(rx_bi->page) + rx_bi->page_offset);
Greg Rose7f12ad72013-12-21 06:12:51 +00001057 rx_bi->skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001058 cleaned_count++;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001059 copysize = 0;
Mitch Williamsa132af22015-01-24 09:58:35 +00001060 if (rx_hbo || rx_sph) {
1061 int len;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001062
Greg Rose7f12ad72013-12-21 06:12:51 +00001063 if (rx_hbo)
1064 len = I40E_RX_HDR_SIZE;
Greg Rose7f12ad72013-12-21 06:12:51 +00001065 else
Mitch Williamsa132af22015-01-24 09:58:35 +00001066 len = rx_header_len;
1067 memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
1068 } else if (skb->len == 0) {
1069 int len;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001070 unsigned char *va = page_address(rx_bi->page) +
1071 rx_bi->page_offset;
Greg Rose7f12ad72013-12-21 06:12:51 +00001072
Mitch Williamsf16704e2016-01-13 16:51:49 -08001073 len = min(rx_packet_len, rx_ring->rx_hdr_len);
1074 memcpy(__skb_put(skb, len), va, len);
1075 copysize = len;
Mitch Williamsa132af22015-01-24 09:58:35 +00001076 rx_packet_len -= len;
Greg Rose7f12ad72013-12-21 06:12:51 +00001077 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001078 /* Get the rest of the data if this was a header split */
Mitch Williamsa132af22015-01-24 09:58:35 +00001079 if (rx_packet_len) {
Mitch Williamsf16704e2016-01-13 16:51:49 -08001080 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
1081 rx_bi->page,
1082 rx_bi->page_offset + copysize,
1083 rx_packet_len, I40E_RXBUFFER_2048);
Greg Rose7f12ad72013-12-21 06:12:51 +00001084
Mitch Williamsf16704e2016-01-13 16:51:49 -08001085 /* If the page count is more than 2, then both halves
1086 * of the page are used and we need to free it. Do it
1087 * here instead of in the alloc code. Otherwise one
1088 * of the half-pages might be released between now and
1089 * then, and we wouldn't know which one to use.
Mitch Williams16fd08b2016-01-15 14:33:15 -08001090 * Don't call get_page and free_page since those are
1091 * both expensive atomic operations that just change
1092 * the refcount in opposite directions. Just give the
1093 * page to the stack; he can have our refcount.
Mitch Williamsf16704e2016-01-13 16:51:49 -08001094 */
1095 if (page_count(rx_bi->page) > 2) {
1096 dma_unmap_page(rx_ring->dev,
1097 rx_bi->page_dma,
1098 PAGE_SIZE,
1099 DMA_FROM_DEVICE);
Greg Rose7f12ad72013-12-21 06:12:51 +00001100 rx_bi->page = NULL;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001101 rx_bi->page_dma = 0;
1102 rx_ring->rx_stats.realloc_count++;
Mitch Williams16fd08b2016-01-15 14:33:15 -08001103 } else {
1104 get_page(rx_bi->page);
1105 /* switch to the other half-page here; the
1106 * allocation code programs the right addr
1107 * into HW. If we haven't used this half-page,
1108 * the address won't be changed, and HW can
1109 * just use it next time through.
1110 */
1111 rx_bi->page_offset ^= PAGE_SIZE / 2;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001112 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001113
Greg Rose7f12ad72013-12-21 06:12:51 +00001114 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001115 I40E_RX_INCREMENT(rx_ring, i);
Greg Rose7f12ad72013-12-21 06:12:51 +00001116
1117 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001118 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Greg Rose7f12ad72013-12-21 06:12:51 +00001119 struct i40e_rx_buffer *next_buffer;
1120
1121 next_buffer = &rx_ring->rx_bi[i];
Mitch Williamsa132af22015-01-24 09:58:35 +00001122 next_buffer->skb = skb;
Greg Rose7f12ad72013-12-21 06:12:51 +00001123 rx_ring->rx_stats.non_eop_descs++;
Mitch Williamsa132af22015-01-24 09:58:35 +00001124 continue;
Greg Rose7f12ad72013-12-21 06:12:51 +00001125 }
1126
1127 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001128 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Greg Rose7f12ad72013-12-21 06:12:51 +00001129 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001130 continue;
1131 }
1132
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001133 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1134
Mitch Williamsa132af22015-01-24 09:58:35 +00001135 /* probably a little skewed due to removing CRC */
1136 total_rx_bytes += skb->len;
1137 total_rx_packets++;
1138
1139 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1140
1141 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1142
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001143 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Mitch Williamsa132af22015-01-24 09:58:35 +00001144 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1145 : 0;
1146#ifdef I40E_FCOE
Jesse Brandeburg1f15d662016-04-01 03:56:06 -07001147 if (unlikely(
1148 i40e_rx_is_fcoe(rx_ptype) &&
1149 !i40e_fcoe_handle_offload(rx_ring, rx_desc, skb))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001150 dev_kfree_skb_any(skb);
1151 continue;
1152 }
1153#endif
Mitch Williamsa132af22015-01-24 09:58:35 +00001154 i40e_receive_skb(rx_ring, skb, vlan_tag);
1155
Mitch Williamsa132af22015-01-24 09:58:35 +00001156 rx_desc->wb.qword1.status_error_len = 0;
1157
1158 } while (likely(total_rx_packets < budget));
1159
1160 u64_stats_update_begin(&rx_ring->syncp);
1161 rx_ring->stats.packets += total_rx_packets;
1162 rx_ring->stats.bytes += total_rx_bytes;
1163 u64_stats_update_end(&rx_ring->syncp);
1164 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1165 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1166
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001167 return failure ? budget : total_rx_packets;
Mitch Williamsa132af22015-01-24 09:58:35 +00001168}
1169
1170/**
1171 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
1172 * @rx_ring: rx ring to clean
1173 * @budget: how many cleans we're allowed
1174 *
1175 * Returns number of packets cleaned
1176 **/
1177static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
1178{
1179 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1180 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1181 struct i40e_vsi *vsi = rx_ring->vsi;
1182 union i40e_rx_desc *rx_desc;
1183 u32 rx_error, rx_status;
1184 u16 rx_packet_len;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001185 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001186 u8 rx_ptype;
1187 u64 qword;
1188 u16 i;
1189
1190 do {
1191 struct i40e_rx_buffer *rx_bi;
1192 struct sk_buff *skb;
1193 u16 vlan_tag;
1194 /* return some buffers to hardware, one at a time is too slow */
1195 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001196 failure = failure ||
1197 i40evf_alloc_rx_buffers_1buf(rx_ring,
1198 cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001199 cleaned_count = 0;
1200 }
1201
1202 i = rx_ring->next_to_clean;
1203 rx_desc = I40E_RX_DESC(rx_ring, i);
1204 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1205 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1206 I40E_RXD_QW1_STATUS_SHIFT;
1207
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001208 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001209 break;
1210
1211 /* This memory barrier is needed to keep us from reading
1212 * any other fields out of the rx_desc until we know the
1213 * DD bit is set.
1214 */
Alexander Duyck67317162015-04-08 18:49:43 -07001215 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001216
1217 rx_bi = &rx_ring->rx_bi[i];
1218 skb = rx_bi->skb;
1219 prefetch(skb->data);
1220
1221 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1222 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1223
1224 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1225 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001226 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Mitch Williamsa132af22015-01-24 09:58:35 +00001227
1228 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1229 I40E_RXD_QW1_PTYPE_SHIFT;
1230 rx_bi->skb = NULL;
1231 cleaned_count++;
1232
1233 /* Get the header and possibly the whole packet
1234 * If this is an skb from previous receive dma will be 0
1235 */
1236 skb_put(skb, rx_packet_len);
1237 dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
1238 DMA_FROM_DEVICE);
1239 rx_bi->dma = 0;
1240
1241 I40E_RX_INCREMENT(rx_ring, i);
1242
1243 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001244 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001245 rx_ring->rx_stats.non_eop_descs++;
1246 continue;
1247 }
1248
1249 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001250 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001251 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001252 continue;
Greg Rose7f12ad72013-12-21 06:12:51 +00001253 }
1254
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001255 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +00001256 /* probably a little skewed due to removing CRC */
1257 total_rx_bytes += skb->len;
1258 total_rx_packets++;
1259
1260 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1261
1262 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1263
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001264 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Greg Rose7f12ad72013-12-21 06:12:51 +00001265 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1266 : 0;
1267 i40e_receive_skb(rx_ring, skb, vlan_tag);
1268
Greg Rose7f12ad72013-12-21 06:12:51 +00001269 rx_desc->wb.qword1.status_error_len = 0;
Mitch Williamsa132af22015-01-24 09:58:35 +00001270 } while (likely(total_rx_packets < budget));
Greg Rose7f12ad72013-12-21 06:12:51 +00001271
Greg Rose7f12ad72013-12-21 06:12:51 +00001272 u64_stats_update_begin(&rx_ring->syncp);
1273 rx_ring->stats.packets += total_rx_packets;
1274 rx_ring->stats.bytes += total_rx_bytes;
1275 u64_stats_update_end(&rx_ring->syncp);
1276 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1277 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1278
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001279 return failure ? budget : total_rx_packets;
Greg Rose7f12ad72013-12-21 06:12:51 +00001280}
1281
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001282static u32 i40e_buildreg_itr(const int type, const u16 itr)
1283{
1284 u32 val;
1285
1286 val = I40E_VFINT_DYN_CTLN1_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08001287 /* Don't clear PBA because that can cause lost interrupts that
1288 * came in while we were cleaning/polling
1289 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001290 (type << I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT) |
1291 (itr << I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT);
1292
1293 return val;
1294}
1295
1296/* a small macro to shorten up some long lines */
1297#define INTREG I40E_VFINT_DYN_CTLN1
1298
Greg Rose7f12ad72013-12-21 06:12:51 +00001299/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001300 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1301 * @vsi: the VSI we care about
1302 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1303 *
1304 **/
1305static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1306 struct i40e_q_vector *q_vector)
1307{
1308 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001309 bool rx = false, tx = false;
1310 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001311 int vector;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001312
1313 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001314
1315 /* avoid dynamic calculation if in countdown mode OR if
1316 * all dynamic is disabled
1317 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001318 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1319
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001320 if (q_vector->itr_countdown > 0 ||
1321 (!ITR_IS_DYNAMIC(vsi->rx_itr_setting) &&
1322 !ITR_IS_DYNAMIC(vsi->tx_itr_setting))) {
1323 goto enable_int;
1324 }
1325
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001326 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001327 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1328 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001329 }
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001330
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001331 if (ITR_IS_DYNAMIC(vsi->tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001332 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1333 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001334 }
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001335
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001336 if (rx || tx) {
1337 /* get the higher of the two ITR adjustments and
1338 * use the same value for both ITR registers
1339 * when in adaptive mode (Rx and/or Tx)
1340 */
1341 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1342
1343 q_vector->tx.itr = q_vector->rx.itr = itr;
1344 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1345 tx = true;
1346 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1347 rx = true;
1348 }
1349
1350 /* only need to enable the interrupt once, but need
1351 * to possibly update both ITR values
1352 */
1353 if (rx) {
1354 /* set the INTENA_MSK_MASK so that this first write
1355 * won't actually enable the interrupt, instead just
1356 * updating the ITR (it's bit 31 PF and VF)
1357 */
1358 rxval |= BIT(31);
1359 /* don't check _DOWN because interrupt isn't being enabled */
1360 wr32(hw, INTREG(vector - 1), rxval);
1361 }
1362
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001363enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001364 if (!test_bit(__I40E_DOWN, &vsi->state))
1365 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001366
1367 if (q_vector->itr_countdown)
1368 q_vector->itr_countdown--;
1369 else
1370 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001371}
1372
1373/**
Greg Rose7f12ad72013-12-21 06:12:51 +00001374 * i40evf_napi_poll - NAPI polling Rx/Tx cleanup routine
1375 * @napi: napi struct with our devices info in it
1376 * @budget: amount of work driver is allowed to do this pass, in packets
1377 *
1378 * This function will clean all queues associated with a q_vector.
1379 *
1380 * Returns the amount of work done
1381 **/
1382int i40evf_napi_poll(struct napi_struct *napi, int budget)
1383{
1384 struct i40e_q_vector *q_vector =
1385 container_of(napi, struct i40e_q_vector, napi);
1386 struct i40e_vsi *vsi = q_vector->vsi;
1387 struct i40e_ring *ring;
1388 bool clean_complete = true;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001389 bool arm_wb = false;
Greg Rose7f12ad72013-12-21 06:12:51 +00001390 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001391 int work_done = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001392
1393 if (test_bit(__I40E_DOWN, &vsi->state)) {
1394 napi_complete(napi);
1395 return 0;
1396 }
1397
1398 /* Since the actual Tx work is minimal, we can give the Tx a larger
1399 * budget and be more aggressive about cleaning up the Tx descriptors.
1400 */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001401 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08001402 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001403 clean_complete = false;
1404 continue;
1405 }
1406 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001407 ring->arm_wb = false;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001408 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001409
Alexander Duyckc67cace2015-09-24 09:04:26 -07001410 /* Handle case where we are called by netpoll with a budget of 0 */
1411 if (budget <= 0)
1412 goto tx_only;
1413
Greg Rose7f12ad72013-12-21 06:12:51 +00001414 /* We attempt to distribute budget to each Rx queue fairly, but don't
1415 * allow the budget to go below 1 because that would exit polling early.
1416 */
1417 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
1418
Mitch Williamsa132af22015-01-24 09:58:35 +00001419 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001420 int cleaned;
1421
Jesse Brandeburg19b85e62016-04-18 11:33:45 -07001422 cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001423
1424 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001425 /* if we clean as many as budgeted, we must not be done */
1426 if (cleaned >= budget_per_ring)
1427 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001428 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001429
1430 /* If work not completed, return budget and polling will return */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001431 if (!clean_complete) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07001432tx_only:
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04001433 if (arm_wb) {
1434 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08001435 i40e_enable_wb_on_itr(vsi, q_vector);
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04001436 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001437 return budget;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001438 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001439
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04001440 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
1441 q_vector->arm_wb_state = false;
1442
Greg Rose7f12ad72013-12-21 06:12:51 +00001443 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001444 napi_complete_done(napi, work_done);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001445 i40e_update_enable_itr(vsi, q_vector);
Greg Rose7f12ad72013-12-21 06:12:51 +00001446 return 0;
1447}
1448
1449/**
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001450 * i40evf_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
Greg Rose7f12ad72013-12-21 06:12:51 +00001451 * @skb: send buffer
1452 * @tx_ring: ring to send buffer on
1453 * @flags: the tx flags to be set
1454 *
1455 * Checks the skb and set up correspondingly several generic transmit flags
1456 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
1457 *
1458 * Returns error code indicate the frame should be dropped upon error and the
1459 * otherwise returns 0 to indicate the flags has been set properly.
1460 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001461static inline int i40evf_tx_prepare_vlan_flags(struct sk_buff *skb,
1462 struct i40e_ring *tx_ring,
1463 u32 *flags)
Greg Rose7f12ad72013-12-21 06:12:51 +00001464{
1465 __be16 protocol = skb->protocol;
1466 u32 tx_flags = 0;
1467
Greg Rose31eaacc2015-03-31 00:45:03 -07001468 if (protocol == htons(ETH_P_8021Q) &&
1469 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
1470 /* When HW VLAN acceleration is turned off by the user the
1471 * stack sets the protocol to 8021q so that the driver
1472 * can take any steps required to support the SW only
1473 * VLAN handling. In our case the driver doesn't need
1474 * to take any further steps so just set the protocol
1475 * to the encapsulated ethertype.
1476 */
1477 skb->protocol = vlan_get_protocol(skb);
1478 goto out;
1479 }
1480
Greg Rose7f12ad72013-12-21 06:12:51 +00001481 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001482 if (skb_vlan_tag_present(skb)) {
1483 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001484 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
1485 /* else if it is a SW VLAN, check the next protocol and store the tag */
1486 } else if (protocol == htons(ETH_P_8021Q)) {
1487 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001488
Greg Rose7f12ad72013-12-21 06:12:51 +00001489 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
1490 if (!vhdr)
1491 return -EINVAL;
1492
1493 protocol = vhdr->h_vlan_encapsulated_proto;
1494 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
1495 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
1496 }
1497
Greg Rose31eaacc2015-03-31 00:45:03 -07001498out:
Greg Rose7f12ad72013-12-21 06:12:51 +00001499 *flags = tx_flags;
1500 return 0;
1501}
1502
1503/**
1504 * i40e_tso - set up the tso context descriptor
Greg Rose7f12ad72013-12-21 06:12:51 +00001505 * @skb: ptr to the skb we're sending
Greg Rose7f12ad72013-12-21 06:12:51 +00001506 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04001507 * @cd_type_cmd_tso_mss: Quad Word 1
Greg Rose7f12ad72013-12-21 06:12:51 +00001508 *
1509 * Returns 0 if no TSO can happen, 1 if tso is going, or error
1510 **/
Jesse Brandeburg84b079922016-04-01 03:56:05 -07001511static int i40e_tso(struct sk_buff *skb, u8 *hdr_len, u64 *cd_type_cmd_tso_mss)
Greg Rose7f12ad72013-12-21 06:12:51 +00001512{
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08001513 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08001514 union {
1515 struct iphdr *v4;
1516 struct ipv6hdr *v6;
1517 unsigned char *hdr;
1518 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001519 union {
1520 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08001521 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001522 unsigned char *hdr;
1523 } l4;
1524 u32 paylen, l4_offset;
Greg Rose7f12ad72013-12-21 06:12:51 +00001525 int err;
Greg Rose7f12ad72013-12-21 06:12:51 +00001526
Shannon Nelsone9f65632016-01-04 10:33:04 -08001527 if (skb->ip_summed != CHECKSUM_PARTIAL)
1528 return 0;
1529
Greg Rose7f12ad72013-12-21 06:12:51 +00001530 if (!skb_is_gso(skb))
1531 return 0;
1532
Francois Romieufe6d4aa2014-03-30 03:14:53 +00001533 err = skb_cow_head(skb, 0);
1534 if (err < 0)
1535 return err;
Greg Rose7f12ad72013-12-21 06:12:51 +00001536
Alexander Duyckc7770192016-01-24 21:16:35 -08001537 ip.hdr = skb_network_header(skb);
1538 l4.hdr = skb_transport_header(skb);
Anjali Singhai85e76d02015-02-21 06:44:16 +00001539
Alexander Duyckc7770192016-01-24 21:16:35 -08001540 /* initialize outer IP header fields */
1541 if (ip.v4->version == 4) {
1542 ip.v4->tot_len = 0;
1543 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001544 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08001545 ip.v6->payload_len = 0;
1546 }
1547
Alexander Duyck577389a2016-04-02 00:06:56 -07001548 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001549 SKB_GSO_GRE_CSUM |
Alexander Duyck577389a2016-04-02 00:06:56 -07001550 SKB_GSO_IPIP |
1551 SKB_GSO_SIT |
1552 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08001553 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001554 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
1555 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
1556 l4.udp->len = 0;
1557
Alexander Duyck54532052016-01-24 21:17:29 -08001558 /* determine offset of outer transport header */
1559 l4_offset = l4.hdr - skb->data;
1560
1561 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07001562 paylen = skb->len - l4_offset;
1563 csum_replace_by_diff(&l4.udp->check, htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08001564 }
1565
Alexander Duyckc7770192016-01-24 21:16:35 -08001566 /* reset pointers to inner headers */
1567 ip.hdr = skb_inner_network_header(skb);
1568 l4.hdr = skb_inner_transport_header(skb);
1569
1570 /* initialize inner IP header fields */
1571 if (ip.v4->version == 4) {
1572 ip.v4->tot_len = 0;
1573 ip.v4->check = 0;
1574 } else {
1575 ip.v6->payload_len = 0;
1576 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001577 }
1578
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001579 /* determine offset of inner transport header */
1580 l4_offset = l4.hdr - skb->data;
1581
1582 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07001583 paylen = skb->len - l4_offset;
1584 csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001585
1586 /* compute length of segmentation header */
1587 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Greg Rose7f12ad72013-12-21 06:12:51 +00001588
1589 /* find the field values */
1590 cd_cmd = I40E_TX_CTX_DESC_TSO;
1591 cd_tso_len = skb->len - *hdr_len;
1592 cd_mss = skb_shinfo(skb)->gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08001593 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
1594 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
1595 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Greg Rose7f12ad72013-12-21 06:12:51 +00001596 return 1;
1597}
1598
1599/**
1600 * i40e_tx_enable_csum - Enable Tx checksum offloads
1601 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001602 * @tx_flags: pointer to Tx flags currently set
Greg Rose7f12ad72013-12-21 06:12:51 +00001603 * @td_cmd: Tx descriptor command bits to set
1604 * @td_offset: Tx descriptor header offsets to set
Alexander Duyck529f1f62016-01-24 21:17:10 -08001605 * @tx_ring: Tx descriptor ring
Greg Rose7f12ad72013-12-21 06:12:51 +00001606 * @cd_tunneling: ptr to context desc bits
1607 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08001608static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
1609 u32 *td_cmd, u32 *td_offset,
1610 struct i40e_ring *tx_ring,
1611 u32 *cd_tunneling)
Greg Rose7f12ad72013-12-21 06:12:51 +00001612{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001613 union {
1614 struct iphdr *v4;
1615 struct ipv6hdr *v6;
1616 unsigned char *hdr;
1617 } ip;
1618 union {
1619 struct tcphdr *tcp;
1620 struct udphdr *udp;
1621 unsigned char *hdr;
1622 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001623 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07001624 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001625 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001626 u8 l4_proto = 0;
1627
Alexander Duyck529f1f62016-01-24 21:17:10 -08001628 if (skb->ip_summed != CHECKSUM_PARTIAL)
1629 return 0;
1630
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001631 ip.hdr = skb_network_header(skb);
1632 l4.hdr = skb_transport_header(skb);
Greg Rose7f12ad72013-12-21 06:12:51 +00001633
Alexander Duyck475b4202016-01-24 21:17:01 -08001634 /* compute outer L2 header size */
1635 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
1636
Greg Rose7f12ad72013-12-21 06:12:51 +00001637 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07001638 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08001639 /* define outer network header type */
1640 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001641 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
1642 I40E_TX_CTX_EXT_IP_IPV4 :
1643 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
1644
Alexander Duycka0064722016-01-24 21:16:48 -08001645 l4_proto = ip.v4->protocol;
1646 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001647 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001648
1649 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08001650 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001651 if (l4.hdr != exthdr)
1652 ipv6_skip_exthdr(skb, exthdr - skb->data,
1653 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08001654 }
1655
1656 /* define outer transport */
1657 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001658 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08001659 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001660 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001661 break;
Alexander Duycka0064722016-01-24 21:16:48 -08001662 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08001663 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08001664 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
1665 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07001666 case IPPROTO_IPIP:
1667 case IPPROTO_IPV6:
1668 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
1669 l4.hdr = skb_inner_network_header(skb);
1670 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001671 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08001672 if (*tx_flags & I40E_TX_FLAGS_TSO)
1673 return -1;
1674
1675 skb_checksum_help(skb);
1676 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001677 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001678
Alexander Duyck577389a2016-04-02 00:06:56 -07001679 /* compute outer L3 header size */
1680 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
1681 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
1682
1683 /* switch IP header pointer from outer to inner header */
1684 ip.hdr = skb_inner_network_header(skb);
1685
Alexander Duyck475b4202016-01-24 21:17:01 -08001686 /* compute tunnel header size */
1687 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
1688 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
1689
Alexander Duyck54532052016-01-24 21:17:29 -08001690 /* indicate if we need to offload outer UDP header */
1691 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001692 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08001693 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
1694 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
1695
Alexander Duyck475b4202016-01-24 21:17:01 -08001696 /* record tunnel offload values */
1697 *cd_tunneling |= tunnel;
1698
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001699 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001700 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08001701 l4_proto = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001702
Alexander Duycka0064722016-01-24 21:16:48 -08001703 /* reset type as we transition from outer to inner headers */
1704 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
1705 if (ip.v4->version == 4)
1706 *tx_flags |= I40E_TX_FLAGS_IPV4;
1707 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001708 *tx_flags |= I40E_TX_FLAGS_IPV6;
Greg Rose7f12ad72013-12-21 06:12:51 +00001709 }
1710
1711 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001712 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001713 l4_proto = ip.v4->protocol;
Greg Rose7f12ad72013-12-21 06:12:51 +00001714 /* the stack computes the IP header already, the only time we
1715 * need the hardware to recompute it is in the case of TSO.
1716 */
Alexander Duyck475b4202016-01-24 21:17:01 -08001717 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
1718 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
1719 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001720 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001721 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001722
1723 exthdr = ip.hdr + sizeof(*ip.v6);
1724 l4_proto = ip.v6->nexthdr;
1725 if (l4.hdr != exthdr)
1726 ipv6_skip_exthdr(skb, exthdr - skb->data,
1727 &l4_proto, &frag_off);
Greg Rose7f12ad72013-12-21 06:12:51 +00001728 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001729
Alexander Duyck475b4202016-01-24 21:17:01 -08001730 /* compute inner L3 header size */
1731 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001732
1733 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001734 switch (l4_proto) {
Greg Rose7f12ad72013-12-21 06:12:51 +00001735 case IPPROTO_TCP:
1736 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08001737 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
1738 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001739 break;
1740 case IPPROTO_SCTP:
1741 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08001742 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
1743 offset |= (sizeof(struct sctphdr) >> 2) <<
1744 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001745 break;
1746 case IPPROTO_UDP:
1747 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08001748 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
1749 offset |= (sizeof(struct udphdr) >> 2) <<
1750 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001751 break;
1752 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08001753 if (*tx_flags & I40E_TX_FLAGS_TSO)
1754 return -1;
1755 skb_checksum_help(skb);
1756 return 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001757 }
Alexander Duyck475b4202016-01-24 21:17:01 -08001758
1759 *td_cmd |= cmd;
1760 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08001761
1762 return 1;
Greg Rose7f12ad72013-12-21 06:12:51 +00001763}
1764
1765/**
1766 * i40e_create_tx_ctx Build the Tx context descriptor
1767 * @tx_ring: ring to create the descriptor on
1768 * @cd_type_cmd_tso_mss: Quad Word 1
1769 * @cd_tunneling: Quad Word 0 - bits 0-31
1770 * @cd_l2tag2: Quad Word 0 - bits 32-63
1771 **/
1772static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
1773 const u64 cd_type_cmd_tso_mss,
1774 const u32 cd_tunneling, const u32 cd_l2tag2)
1775{
1776 struct i40e_tx_context_desc *context_desc;
1777 int i = tx_ring->next_to_use;
1778
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00001779 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
1780 !cd_tunneling && !cd_l2tag2)
Greg Rose7f12ad72013-12-21 06:12:51 +00001781 return;
1782
1783 /* grab the next descriptor */
1784 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
1785
1786 i++;
1787 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
1788
1789 /* cpu_to_le32 and assign to struct fields */
1790 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
1791 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00001792 context_desc->rsvd = cpu_to_le16(0);
Greg Rose7f12ad72013-12-21 06:12:51 +00001793 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
1794}
1795
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001796/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001797 * __i40evf_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00001798 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00001799 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001800 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
1801 * and so we need to figure out the cases where we need to linearize the skb.
1802 *
1803 * For TSO we need to count the TSO header and segment payload separately.
1804 * As such we need to check cases where we have 7 fragments or more as we
1805 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
1806 * the segment payload in the first descriptor, and another 7 for the
1807 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00001808 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08001809bool __i40evf_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00001810{
Alexander Duyck2d374902016-02-17 11:02:50 -08001811 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001812 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00001813
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001814 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08001815 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001816 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08001817 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00001818
Alexander Duyck2d374902016-02-17 11:02:50 -08001819 /* We need to walk through the list and validate that each group
1820 * of 6 fragments totals at least gso_size. However we don't need
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001821 * to perform such validation on the last 6 since the last 6 cannot
1822 * inherit any data from a descriptor after them.
Alexander Duyck2d374902016-02-17 11:02:50 -08001823 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001824 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08001825 frag = &skb_shinfo(skb)->frags[0];
1826
1827 /* Initialize size to the negative value of gso_size minus 1. We
1828 * use this as the worst case scenerio in which the frag ahead
1829 * of us only provides one byte which is why we are limited to 6
1830 * descriptors for a single transmit as the header and previous
1831 * fragment are already consuming 2 descriptors.
1832 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001833 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08001834
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001835 /* Add size of frags 0 through 4 to create our initial sum */
1836 sum += skb_frag_size(frag++);
1837 sum += skb_frag_size(frag++);
1838 sum += skb_frag_size(frag++);
1839 sum += skb_frag_size(frag++);
1840 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08001841
1842 /* Walk through fragments adding latest fragment, testing it, and
1843 * then removing stale fragments from the sum.
1844 */
1845 stale = &skb_shinfo(skb)->frags[0];
1846 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001847 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08001848
1849 /* if sum is negative we failed to make sufficient progress */
1850 if (sum < 0)
1851 return true;
1852
1853 /* use pre-decrement to avoid processing last fragment */
1854 if (!--nr_frags)
1855 break;
1856
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001857 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00001858 }
1859
Alexander Duyck2d374902016-02-17 11:02:50 -08001860 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00001861}
1862
Greg Rose7f12ad72013-12-21 06:12:51 +00001863/**
Jesse Brandeburg8f6a2b02015-04-16 20:06:09 -04001864 * __i40evf_maybe_stop_tx - 2nd level check for tx stop conditions
1865 * @tx_ring: the ring to be checked
1866 * @size: the size buffer we want to assure is available
1867 *
1868 * Returns -EBUSY if a stop is needed, else 0
1869 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08001870int __i40evf_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Jesse Brandeburg8f6a2b02015-04-16 20:06:09 -04001871{
1872 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
1873 /* Memory barrier before checking head and tail */
1874 smp_mb();
1875
1876 /* Check again in a case another CPU has just made room available. */
1877 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
1878 return -EBUSY;
1879
1880 /* A reprieve! - use start_queue because it doesn't call schedule */
1881 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
1882 ++tx_ring->tx_stats.restart_queue;
1883 return 0;
1884}
1885
1886/**
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001887 * i40evf_tx_map - Build the Tx descriptor
Greg Rose7f12ad72013-12-21 06:12:51 +00001888 * @tx_ring: ring to send buffer on
1889 * @skb: send buffer
1890 * @first: first buffer info buffer to use
1891 * @tx_flags: collected send information
1892 * @hdr_len: size of the packet header
1893 * @td_cmd: the command field in the descriptor
1894 * @td_offset: offset for checksum or crc
1895 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001896static inline void i40evf_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
1897 struct i40e_tx_buffer *first, u32 tx_flags,
1898 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Greg Rose7f12ad72013-12-21 06:12:51 +00001899{
1900 unsigned int data_len = skb->data_len;
1901 unsigned int size = skb_headlen(skb);
1902 struct skb_frag_struct *frag;
1903 struct i40e_tx_buffer *tx_bi;
1904 struct i40e_tx_desc *tx_desc;
1905 u16 i = tx_ring->next_to_use;
1906 u32 td_tag = 0;
1907 dma_addr_t dma;
1908 u16 gso_segs;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04001909 u16 desc_count = 0;
1910 bool tail_bump = true;
1911 bool do_rs = false;
Greg Rose7f12ad72013-12-21 06:12:51 +00001912
1913 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
1914 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
1915 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
1916 I40E_TX_FLAGS_VLAN_SHIFT;
1917 }
1918
1919 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
1920 gso_segs = skb_shinfo(skb)->gso_segs;
1921 else
1922 gso_segs = 1;
1923
1924 /* multiply data chunks by size of headers */
1925 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
1926 first->gso_segs = gso_segs;
1927 first->skb = skb;
1928 first->tx_flags = tx_flags;
1929
1930 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
1931
1932 tx_desc = I40E_TX_DESC(tx_ring, i);
1933 tx_bi = first;
1934
1935 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08001936 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
1937
Greg Rose7f12ad72013-12-21 06:12:51 +00001938 if (dma_mapping_error(tx_ring->dev, dma))
1939 goto dma_error;
1940
1941 /* record length, and DMA address */
1942 dma_unmap_len_set(tx_bi, len, size);
1943 dma_unmap_addr_set(tx_bi, dma, dma);
1944
Alexander Duyck5c4654d2016-02-19 12:17:08 -08001945 /* align size to end of page */
1946 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Greg Rose7f12ad72013-12-21 06:12:51 +00001947 tx_desc->buffer_addr = cpu_to_le64(dma);
1948
1949 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
1950 tx_desc->cmd_type_offset_bsz =
1951 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08001952 max_data, td_tag);
Greg Rose7f12ad72013-12-21 06:12:51 +00001953
1954 tx_desc++;
1955 i++;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04001956 desc_count++;
1957
Greg Rose7f12ad72013-12-21 06:12:51 +00001958 if (i == tx_ring->count) {
1959 tx_desc = I40E_TX_DESC(tx_ring, 0);
1960 i = 0;
1961 }
1962
Alexander Duyck5c4654d2016-02-19 12:17:08 -08001963 dma += max_data;
1964 size -= max_data;
Greg Rose7f12ad72013-12-21 06:12:51 +00001965
Alexander Duyck5c4654d2016-02-19 12:17:08 -08001966 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Greg Rose7f12ad72013-12-21 06:12:51 +00001967 tx_desc->buffer_addr = cpu_to_le64(dma);
1968 }
1969
1970 if (likely(!data_len))
1971 break;
1972
1973 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
1974 size, td_tag);
1975
1976 tx_desc++;
1977 i++;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04001978 desc_count++;
1979
Greg Rose7f12ad72013-12-21 06:12:51 +00001980 if (i == tx_ring->count) {
1981 tx_desc = I40E_TX_DESC(tx_ring, 0);
1982 i = 0;
1983 }
1984
1985 size = skb_frag_size(frag);
1986 data_len -= size;
1987
1988 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
1989 DMA_TO_DEVICE);
1990
1991 tx_bi = &tx_ring->tx_bi[i];
1992 }
1993
Greg Rose7f12ad72013-12-21 06:12:51 +00001994 /* set next_to_watch value indicating a packet is present */
1995 first->next_to_watch = tx_desc;
1996
1997 i++;
1998 if (i == tx_ring->count)
1999 i = 0;
2000
2001 tx_ring->next_to_use = i;
2002
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002003 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2004 tx_ring->queue_index),
2005 first->bytecount);
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002006 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002007
2008 /* Algorithm to optimize tail and RS bit setting:
2009 * if xmit_more is supported
2010 * if xmit_more is true
2011 * do not update tail and do not mark RS bit.
2012 * if xmit_more is false and last xmit_more was false
2013 * if every packet spanned less than 4 desc
2014 * then set RS bit on 4th packet and update tail
2015 * on every packet
2016 * else
2017 * update tail and set RS bit on every packet.
2018 * if xmit_more is false and last_xmit_more was true
2019 * update tail and set RS bit.
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002020 *
2021 * Optimization: wmb to be issued only in case of tail update.
2022 * Also optimize the Descriptor WB path for RS bit with the same
2023 * algorithm.
2024 *
2025 * Note: If there are less than 4 packets
2026 * pending and interrupts were disabled the service task will
2027 * trigger a force WB.
2028 */
2029 if (skb->xmit_more &&
2030 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2031 tx_ring->queue_index))) {
2032 tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2033 tail_bump = false;
2034 } else if (!skb->xmit_more &&
2035 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2036 tx_ring->queue_index)) &&
2037 (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
2038 (tx_ring->packet_stride < WB_STRIDE) &&
2039 (desc_count < WB_STRIDE)) {
2040 tx_ring->packet_stride++;
2041 } else {
2042 tx_ring->packet_stride = 0;
2043 tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2044 do_rs = true;
2045 }
2046 if (do_rs)
2047 tx_ring->packet_stride = 0;
2048
2049 tx_desc->cmd_type_offset_bsz =
2050 build_ctob(td_cmd, td_offset, size, td_tag) |
2051 cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
2052 I40E_TX_DESC_CMD_EOP) <<
2053 I40E_TXD_QW1_CMD_SHIFT);
2054
Greg Rose7f12ad72013-12-21 06:12:51 +00002055 /* notify HW of packet */
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002056 if (!tail_bump)
Jesse Brandeburg489ce7a2015-04-27 14:57:08 -04002057 prefetchw(tx_desc + 1);
Greg Rose7f12ad72013-12-21 06:12:51 +00002058
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002059 if (tail_bump) {
2060 /* Force memory writes to complete before letting h/w
2061 * know there are new descriptors to fetch. (Only
2062 * applicable for weak-ordered memory model archs,
2063 * such as IA-64).
2064 */
2065 wmb();
2066 writel(i, tx_ring->tail);
2067 }
2068
Greg Rose7f12ad72013-12-21 06:12:51 +00002069 return;
2070
2071dma_error:
2072 dev_info(tx_ring->dev, "TX DMA map failed\n");
2073
2074 /* clear dma mappings for failed tx_bi map */
2075 for (;;) {
2076 tx_bi = &tx_ring->tx_bi[i];
2077 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
2078 if (tx_bi == first)
2079 break;
2080 if (i == 0)
2081 i = tx_ring->count;
2082 i--;
2083 }
2084
2085 tx_ring->next_to_use = i;
2086}
2087
2088/**
Greg Rose7f12ad72013-12-21 06:12:51 +00002089 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2090 * @skb: send buffer
2091 * @tx_ring: ring to send buffer on
2092 *
2093 * Returns NETDEV_TX_OK if sent, else an error code
2094 **/
2095static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2096 struct i40e_ring *tx_ring)
2097{
2098 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2099 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2100 struct i40e_tx_buffer *first;
2101 u32 td_offset = 0;
2102 u32 tx_flags = 0;
2103 __be16 protocol;
2104 u32 td_cmd = 0;
2105 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002106 int tso, count;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002107
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002108 /* prefetch the data, we'll need it later */
2109 prefetch(skb->data);
2110
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002111 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08002112 if (i40e_chk_linearize(skb, count)) {
2113 if (__skb_linearize(skb))
2114 goto out_drop;
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002115 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08002116 tx_ring->tx_stats.tx_linearize++;
2117 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002118
2119 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2120 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
2121 * + 4 desc gap to avoid the cache line where head is,
2122 * + 1 desc for context descriptor,
2123 * otherwise try next time
2124 */
2125 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
2126 tx_ring->tx_stats.tx_busy++;
Greg Rose7f12ad72013-12-21 06:12:51 +00002127 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002128 }
Greg Rose7f12ad72013-12-21 06:12:51 +00002129
2130 /* prepare the xmit flags */
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002131 if (i40evf_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
Greg Rose7f12ad72013-12-21 06:12:51 +00002132 goto out_drop;
2133
2134 /* obtain protocol of skb */
Vlad Yasevicha12c4152014-08-25 10:34:53 -04002135 protocol = vlan_get_protocol(skb);
Greg Rose7f12ad72013-12-21 06:12:51 +00002136
2137 /* record the location of the first descriptor for this packet */
2138 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2139
2140 /* setup IPv4/IPv6 offloads */
2141 if (protocol == htons(ETH_P_IP))
2142 tx_flags |= I40E_TX_FLAGS_IPV4;
2143 else if (protocol == htons(ETH_P_IPV6))
2144 tx_flags |= I40E_TX_FLAGS_IPV6;
2145
Jesse Brandeburg84b079922016-04-01 03:56:05 -07002146 tso = i40e_tso(skb, &hdr_len, &cd_type_cmd_tso_mss);
Greg Rose7f12ad72013-12-21 06:12:51 +00002147
2148 if (tso < 0)
2149 goto out_drop;
2150 else if (tso)
2151 tx_flags |= I40E_TX_FLAGS_TSO;
2152
Greg Rose7f12ad72013-12-21 06:12:51 +00002153 /* Always offload the checksum, since it's in the data descriptor */
Alexander Duyck529f1f62016-01-24 21:17:10 -08002154 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
2155 tx_ring, &cd_tunneling);
2156 if (tso < 0)
2157 goto out_drop;
Greg Rose7f12ad72013-12-21 06:12:51 +00002158
Alexander Duyck3bc67972016-02-17 11:02:56 -08002159 skb_tx_timestamp(skb);
2160
2161 /* always enable CRC insertion offload */
2162 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2163
Greg Rose7f12ad72013-12-21 06:12:51 +00002164 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2165 cd_tunneling, cd_l2tag2);
2166
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002167 i40evf_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2168 td_cmd, td_offset);
Greg Rose7f12ad72013-12-21 06:12:51 +00002169
Greg Rose7f12ad72013-12-21 06:12:51 +00002170 return NETDEV_TX_OK;
2171
2172out_drop:
2173 dev_kfree_skb_any(skb);
2174 return NETDEV_TX_OK;
2175}
2176
2177/**
2178 * i40evf_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2179 * @skb: send buffer
2180 * @netdev: network interface device structure
2181 *
2182 * Returns NETDEV_TX_OK if sent, else an error code
2183 **/
2184netdev_tx_t i40evf_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2185{
2186 struct i40evf_adapter *adapter = netdev_priv(netdev);
Mitch Williams0dd438d2015-10-26 19:44:40 -04002187 struct i40e_ring *tx_ring = &adapter->tx_rings[skb->queue_mapping];
Greg Rose7f12ad72013-12-21 06:12:51 +00002188
2189 /* hardware can't handle really short frames, hardware padding works
2190 * beyond this point
2191 */
2192 if (unlikely(skb->len < I40E_MIN_TX_LEN)) {
2193 if (skb_pad(skb, I40E_MIN_TX_LEN - skb->len))
2194 return NETDEV_TX_OK;
2195 skb->len = I40E_MIN_TX_LEN;
2196 skb_set_tail_pointer(skb, I40E_MIN_TX_LEN);
2197 }
2198
2199 return i40e_xmit_frame_ring(skb, tx_ring);
2200}