blob: 18f6858e49921a0fe71803cf5130043cff93807c [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
34
Harry Wentland091a97e2016-12-06 12:25:52 -050035#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050036#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040037#define MAX_SINKS_PER_LINK 4
38
39/*******************************************************************************
40 * Display Core Interfaces
41 ******************************************************************************/
42
43struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050044 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040045 uint32_t max_links;
46 uint32_t max_audios;
47 uint32_t max_slave_planes;
Alex Deucherd4e13b02017-06-15 16:24:01 -040048 uint32_t max_surfaces;
Harry Wentland45622362017-09-12 15:58:20 -040049 uint32_t max_downscale_ratio;
50 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050051
52 unsigned int max_cursor_size;
Harry Wentland45622362017-09-12 15:58:20 -040053};
54
55
56struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040057 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040058 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040059 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040060 enum dc_scan_direction scan;
61};
62
63struct dc_dcc_setting {
64 unsigned int max_compressed_blk_size;
65 unsigned int max_uncompressed_blk_size;
66 bool independent_64b_blks;
67};
68
69struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040070 union {
71 struct {
72 struct dc_dcc_setting rgb;
73 } grph;
74
75 struct {
76 struct dc_dcc_setting luma;
77 struct dc_dcc_setting chroma;
78 } video;
79 };
Anthony Kooebf055f2017-06-14 10:19:57 -040080
81 bool capable;
82 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040083};
84
Sylvia Tsai94267b32017-04-21 15:29:55 -040085struct dc_static_screen_events {
86 bool cursor_update;
87 bool surface_update;
88 bool overlay_update;
89};
90
Harry Wentland45622362017-09-12 15:58:20 -040091/* Forward declaration*/
92struct dc;
93struct dc_surface;
94struct validate_context;
95
96struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -040097#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
98 bool (*get_dcc_compression_cap)(const struct dc *dc,
99 const struct dc_dcc_surface_param *input,
100 struct dc_surface_dcc_cap *output);
101#else
Harry Wentland45622362017-09-12 15:58:20 -0400102 int i;
Alex Deucherff5ef992017-06-15 16:27:42 -0400103#endif
Harry Wentland45622362017-09-12 15:58:20 -0400104};
105
106struct dc_stream_funcs {
107 bool (*adjust_vmin_vmax)(struct dc *dc,
108 const struct dc_stream **stream,
109 int num_streams,
110 int vmin,
111 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400112 bool (*get_crtc_position)(struct dc *dc,
113 const struct dc_stream **stream,
114 int num_streams,
115 unsigned int *v_pos,
116 unsigned int *nom_v_pos);
117
Harry Wentland45622362017-09-12 15:58:20 -0400118 bool (*set_gamut_remap)(struct dc *dc,
Amy Zhangf46661d2017-05-09 14:45:54 -0400119 const struct dc_stream *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400120
121 void (*set_static_screen_events)(struct dc *dc,
122 const struct dc_stream **stream,
123 int num_streams,
124 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400125
126 void (*set_dither_option)(const struct dc_stream *stream,
127 enum dc_dither_option option);
Harry Wentland45622362017-09-12 15:58:20 -0400128};
129
130struct link_training_settings;
131
132struct dc_link_funcs {
133 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500134 struct link_training_settings *lt_settings,
135 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400136 void (*perform_link_training)(struct dc *dc,
137 struct dc_link_settings *link_setting,
138 bool skip_video_pattern);
139 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500140 struct dc_link_settings *link_setting,
141 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400142 void (*enable_hpd)(const struct dc_link *link);
143 void (*disable_hpd)(const struct dc_link *link);
144 void (*set_test_pattern)(
145 const struct dc_link *link,
146 enum dp_test_pattern test_pattern,
147 const struct link_training_settings *p_link_settings,
148 const unsigned char *p_custom_pattern,
149 unsigned int cust_pattern_size);
150};
151
152/* Structure to hold configuration flags set by dm at dc creation. */
153struct dc_config {
154 bool gpu_vm_support;
155 bool disable_disp_pll_sharing;
156};
157
158struct dc_debug {
159 bool surface_visual_confirm;
160 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400161 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500162 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400163 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400164 bool validation_trace;
165 bool disable_stutter;
166 bool disable_dcc;
167 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400168#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
169 bool disable_dpp_power_gate;
170 bool disable_hubp_power_gate;
171 bool disable_pplib_wm_range;
172 bool use_dml_wm;
Dmytro Laktyushkin90f095c2017-06-16 11:27:59 -0400173 bool disable_pipe_split;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400174 int sr_exit_time_dpm0_ns;
175 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400176 int sr_exit_time_ns;
177 int sr_enter_plus_exit_time_ns;
178 int urgent_latency_ns;
179 int percent_of_ideal_drambw;
180 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400181 int always_scale;
Alex Deucherff5ef992017-06-15 16:27:42 -0400182#endif
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400183 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400184 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500185 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400186 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500187 bool force_abm_enable;
Harry Wentland45622362017-09-12 15:58:20 -0400188};
189
190struct dc {
191 struct dc_caps caps;
192 struct dc_cap_funcs cap_funcs;
193 struct dc_stream_funcs stream_funcs;
194 struct dc_link_funcs link_funcs;
195 struct dc_config config;
196 struct dc_debug debug;
197};
198
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400199enum frame_buffer_mode {
200 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
201 FRAME_BUFFER_MODE_ZFB_ONLY,
202 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
203} ;
204
205struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400206 int64_t zfb_phys_addr_base;
207 int64_t zfb_mc_base_addr;
208 uint64_t zfb_size_in_byte;
209 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400210 bool dchub_initialzied;
211 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400212};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400213
Harry Wentland45622362017-09-12 15:58:20 -0400214struct dc_init_data {
215 struct hw_asic_id asic_id;
216 void *driver; /* ctx */
217 struct cgs_device *cgs_device;
218
219 int num_virtual_links;
220 /*
221 * If 'vbios_override' not NULL, it will be called instead
222 * of the real VBIOS. Intended use is Diagnostics on FPGA.
223 */
224 struct dc_bios *vbios_override;
225 enum dce_environment dce_environment;
226
227 struct dc_config flags;
228};
229
230struct dc *dc_create(const struct dc_init_data *init_params);
231
232void dc_destroy(struct dc **dc);
233
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400234bool dc_init_dchub(struct dc *dc, struct dchub_init_data *dh_data);
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400235
Harry Wentland45622362017-09-12 15:58:20 -0400236/*******************************************************************************
237 * Surface Interfaces
238 ******************************************************************************/
239
240enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500241 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400242};
243
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500244struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500245 /* display chromaticities and white point in units of 0.00001 */
246 unsigned int chromaticity_green_x;
247 unsigned int chromaticity_green_y;
248 unsigned int chromaticity_blue_x;
249 unsigned int chromaticity_blue_y;
250 unsigned int chromaticity_red_x;
251 unsigned int chromaticity_red_y;
252 unsigned int chromaticity_white_point_x;
253 unsigned int chromaticity_white_point_y;
254
255 uint32_t min_luminance;
256 uint32_t max_luminance;
257 uint32_t maximum_content_light_level;
258 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400259
260 bool hdr_supported;
261 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500262};
263
Anthony Koofb735a92016-12-13 13:59:41 -0500264enum dc_transfer_func_type {
265 TF_TYPE_PREDEFINED,
266 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400267 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500268};
269
270struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500271 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
272 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
273 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
274
Anthony Koofb735a92016-12-13 13:59:41 -0500275 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500276 uint16_t x_point_at_y1_red;
277 uint16_t x_point_at_y1_green;
278 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500279};
280
281enum dc_transfer_func_predefined {
282 TRANSFER_FUNCTION_SRGB,
283 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500284 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500285 TRANSFER_FUNCTION_LINEAR,
286};
287
288struct dc_transfer_func {
Anthony Kooebf055f2017-06-14 10:19:57 -0400289 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500290 enum dc_transfer_func_type type;
291 enum dc_transfer_func_predefined tf;
Anthony Koofb735a92016-12-13 13:59:41 -0500292};
293
Harry Wentland45622362017-09-12 15:58:20 -0400294struct dc_surface {
Harry Wentland45622362017-09-12 15:58:20 -0400295 struct dc_plane_address address;
296
297 struct scaling_taps scaling_quality;
298 struct rect src_rect;
299 struct rect dst_rect;
300 struct rect clip_rect;
301
302 union plane_size plane_size;
303 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400304
Harry Wentland45622362017-09-12 15:58:20 -0400305 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500306 struct dc_hdr_static_metadata hdr_static_ctx;
307
Harry Wentland45622362017-09-12 15:58:20 -0400308 const struct dc_gamma *gamma_correction;
Anthony Koofb735a92016-12-13 13:59:41 -0500309 const struct dc_transfer_func *in_transfer_func;
Anthony Kooebf055f2017-06-14 10:19:57 -0400310
311 enum dc_color_space color_space;
312 enum surface_pixel_format format;
313 enum dc_rotation_angle rotation;
314 enum plane_stereo_format stereo_format;
315
316 bool per_pixel_alpha;
317 bool visible;
318 bool flip_immediate;
319 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400320};
321
322struct dc_plane_info {
323 union plane_size plane_size;
324 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500325 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400326 enum surface_pixel_format format;
327 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400328 enum plane_stereo_format stereo_format;
329 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
Anthony Kooebf055f2017-06-14 10:19:57 -0400330 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400331 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400332 bool per_pixel_alpha;
Harry Wentland45622362017-09-12 15:58:20 -0400333};
334
335struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400336 struct rect src_rect;
337 struct rect dst_rect;
338 struct rect clip_rect;
339 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400340};
341
342struct dc_surface_update {
343 const struct dc_surface *surface;
344
345 /* isr safe update parameters. null means no updates */
346 struct dc_flip_addrs *flip_addr;
347 struct dc_plane_info *plane_info;
348 struct dc_scaling_info *scaling_info;
349 /* following updates require alloc/sleep/spin that is not isr safe,
350 * null means no updates
351 */
Anthony Koofb735a92016-12-13 13:59:41 -0500352 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400353 struct dc_gamma *gamma;
Anthony Koofb735a92016-12-13 13:59:41 -0500354 struct dc_transfer_func *in_transfer_func;
Amy Zhangf46661d2017-05-09 14:45:54 -0400355 struct dc_hdr_static_metadata *hdr_static_metadata;
Harry Wentland45622362017-09-12 15:58:20 -0400356};
357/*
358 * This structure is filled in by dc_surface_get_status and contains
359 * the last requested address and the currently active address so the called
360 * can determine if there are any outstanding flips
361 */
362struct dc_surface_status {
363 struct dc_plane_address requested_address;
364 struct dc_plane_address current_address;
365 bool is_flip_pending;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500366 bool is_right_eye;
Harry Wentland45622362017-09-12 15:58:20 -0400367};
368
369/*
370 * Create a new surface with default parameters;
371 */
372struct dc_surface *dc_create_surface(const struct dc *dc);
373const struct dc_surface_status *dc_surface_get_status(
374 const struct dc_surface *dc_surface);
375
376void dc_surface_retain(const struct dc_surface *dc_surface);
377void dc_surface_release(const struct dc_surface *dc_surface);
378
Amy Zhang89e89632016-12-12 10:32:24 -0500379void dc_gamma_retain(const struct dc_gamma *dc_gamma);
Yongqiang Sunaff20232016-12-23 10:18:08 -0500380void dc_gamma_release(const struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400381struct dc_gamma *dc_create_gamma(void);
382
Anthony Koofb735a92016-12-13 13:59:41 -0500383void dc_transfer_func_retain(const struct dc_transfer_func *dc_tf);
384void dc_transfer_func_release(const struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500385struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500386
Harry Wentland45622362017-09-12 15:58:20 -0400387/*
388 * This structure holds a surface address. There could be multiple addresses
389 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
390 * as frame durations and DCC format can also be set.
391 */
392struct dc_flip_addrs {
393 struct dc_plane_address address;
394 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400395 /* TODO: add flip duration for FreeSync */
396};
397
398/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500399 * Set up surface attributes and associate to a stream
400 * The surfaces parameter is an absolute set of all surface active for the stream.
401 * If no surfaces are provided, the stream will be blanked; no memory read.
Harry Wentland45622362017-09-12 15:58:20 -0400402 * Any flip related attribute changes must be done through this interface.
403 *
404 * After this call:
Aric Cyrab2541b2016-12-29 15:27:12 -0500405 * Surfaces attributes are programmed and configured to be composed into stream.
Harry Wentland45622362017-09-12 15:58:20 -0400406 * This does not trigger a flip. No surface address is programmed.
407 */
408
Aric Cyrab2541b2016-12-29 15:27:12 -0500409bool dc_commit_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400410 struct dc *dc,
411 const struct dc_surface **dc_surfaces,
412 uint8_t surface_count,
Aric Cyrab2541b2016-12-29 15:27:12 -0500413 const struct dc_stream *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400414
Aric Cyrab2541b2016-12-29 15:27:12 -0500415bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400416 struct dc *dc);
417
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400418/* Surface update type is used by dc_update_surfaces_and_stream
419 * The update type is determined at the very beginning of the function based
420 * on parameters passed in and decides how much programming (or updating) is
421 * going to be done during the call.
422 *
423 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
424 * logical calculations or hardware register programming. This update MUST be
425 * ISR safe on windows. Currently fast update will only be used to flip surface
426 * address.
427 *
428 * UPDATE_TYPE_MED is used for slower updates which require significant hw
429 * re-programming however do not affect bandwidth consumption or clock
430 * requirements. At present, this is the level at which front end updates
431 * that do not require us to run bw_calcs happen. These are in/out transfer func
432 * updates, viewport offset changes, recout size changes and pixel depth changes.
433 * This update can be done at ISR, but we want to minimize how often this happens.
434 *
435 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
436 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
437 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
438 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
439 * a full update. This cannot be done at ISR level and should be a rare event.
440 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
441 * underscan we don't expect to see this call at all.
442 */
443
Leon Elazar5869b0f2017-03-01 12:30:11 -0500444enum surface_update_type {
445 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400446 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500447 UPDATE_TYPE_FULL, /* may need to shuffle resources */
448};
449
Harry Wentland45622362017-09-12 15:58:20 -0400450/*******************************************************************************
451 * Stream Interfaces
452 ******************************************************************************/
453struct dc_stream {
454 const struct dc_sink *sink;
455 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400456
Aric Cyrab2541b2016-12-29 15:27:12 -0500457 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400458 struct rect dst; /* stream addressable area */
459
460 struct audio_info audio_info;
461
Harry Wentland45622362017-09-12 15:58:20 -0400462 struct freesync_context freesync_ctx;
463
Anthony Koo90e508b2016-12-15 12:09:46 -0500464 const struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400465 struct colorspace_transform gamut_remap_matrix;
466 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400467
468 enum signal_type output_signal;
469
470 enum dc_color_space output_color_space;
471 enum dc_dither_option dither_option;
472
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500473 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400474
475 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400476 /* TODO: custom INFO packets */
477 /* TODO: ABM info (DMCU) */
478 /* TODO: PSR info */
479 /* TODO: CEA VIC */
480};
481
Leon Elazara783e7b2017-03-09 14:38:15 -0500482struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500483 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500484 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400485 struct dc_transfer_func *out_transfer_func;
Leon Elazara783e7b2017-03-09 14:38:15 -0500486};
487
488
489/*
490 * Setup stream attributes if no stream updates are provided
491 * there will be no impact on the stream parameters
492 *
493 * Set up surface attributes and associate to a stream
494 * The surfaces parameter is an absolute set of all surface active for the stream.
495 * If no surfaces are provided, the stream will be blanked; no memory read.
496 * Any flip related attribute changes must be done through this interface.
497 *
498 * After this call:
499 * Surfaces attributes are programmed and configured to be composed into stream.
500 * This does not trigger a flip. No surface address is programmed.
501 *
502 */
503
504void dc_update_surfaces_and_stream(struct dc *dc,
505 struct dc_surface_update *surface_updates, int surface_count,
506 const struct dc_stream *dc_stream,
507 struct dc_stream_update *stream_update);
508
Aric Cyrab2541b2016-12-29 15:27:12 -0500509/*
510 * Log the current stream state.
511 */
512void dc_stream_log(
513 const struct dc_stream *stream,
514 struct dal_logger *dc_logger,
515 enum dc_log_type log_type);
516
517uint8_t dc_get_current_stream_count(const struct dc *dc);
518struct dc_stream *dc_get_stream_at_index(const struct dc *dc, uint8_t i);
519
520/*
521 * Return the current frame counter.
522 */
523uint32_t dc_stream_get_vblank_counter(const struct dc_stream *stream);
524
525/* TODO: Return parsed values rather than direct register read
526 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
527 * being refactored properly to be dce-specific
528 */
Sylvia Tsai81c50962017-04-11 15:15:28 -0400529bool dc_stream_get_scanoutpos(const struct dc_stream *stream,
530 uint32_t *v_blank_start,
531 uint32_t *v_blank_end,
532 uint32_t *h_position,
533 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500534
535/*
536 * Structure to store surface/stream associations for validation
537 */
538struct dc_validation_set {
539 const struct dc_stream *stream;
540 const struct dc_surface *surfaces[MAX_SURFACES];
541 uint8_t surface_count;
542};
543
544/*
545 * This function takes a set of resources and checks that they are cofunctional.
546 *
547 * After this call:
548 * No hardware is programmed for call. Only validation is done.
549 */
Harry Wentland07d72b32017-03-29 11:22:05 -0400550struct validate_context *dc_get_validate_context(
551 const struct dc *dc,
552 const struct dc_validation_set set[],
553 uint8_t set_count);
554
Aric Cyrab2541b2016-12-29 15:27:12 -0500555bool dc_validate_resources(
556 const struct dc *dc,
557 const struct dc_validation_set set[],
558 uint8_t set_count);
559
560/*
561 * This function takes a stream and checks if it is guaranteed to be supported.
562 * Guaranteed means that MAX_COFUNC similar streams are supported.
563 *
564 * After this call:
565 * No hardware is programmed for call. Only validation is done.
566 */
567
568bool dc_validate_guaranteed(
569 const struct dc *dc,
570 const struct dc_stream *stream);
571
Harry Wentland8122a252017-03-29 11:15:14 -0400572void dc_resource_validate_ctx_copy_construct(
573 const struct validate_context *src_ctx,
574 struct validate_context *dst_ctx);
575
576void dc_resource_validate_ctx_destruct(struct validate_context *context);
577
Aric Cyrab2541b2016-12-29 15:27:12 -0500578/*
579 * Set up streams and links associated to drive sinks
580 * The streams parameter is an absolute set of all active streams.
581 *
582 * After this call:
583 * Phy, Encoder, Timing Generator are programmed and enabled.
584 * New streams are enabled with blank stream; no memory read.
585 */
586bool dc_commit_streams(
587 struct dc *dc,
588 const struct dc_stream *streams[],
589 uint8_t stream_count);
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500590/*
591 * Enable stereo when commit_streams is not required,
592 * for example, frame alternate.
593 */
594bool dc_enable_stereo(
595 struct dc *dc,
596 struct validate_context *context,
597 const struct dc_stream *streams[],
598 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500599
Harry Wentland45622362017-09-12 15:58:20 -0400600/**
601 * Create a new default stream for the requested sink
602 */
603struct dc_stream *dc_create_stream_for_sink(const struct dc_sink *dc_sink);
604
605void dc_stream_retain(const struct dc_stream *dc_stream);
606void dc_stream_release(const struct dc_stream *dc_stream);
607
608struct dc_stream_status {
Aric Cyrab2541b2016-12-29 15:27:12 -0500609 int primary_otg_inst;
610 int surface_count;
611 const struct dc_surface *surfaces[MAX_SURFACE_NUM];
612
Harry Wentland45622362017-09-12 15:58:20 -0400613 /*
614 * link this stream passes through
615 */
616 const struct dc_link *link;
617};
618
619const struct dc_stream_status *dc_stream_get_status(
620 const struct dc_stream *dc_stream);
621
Leon Elazar5869b0f2017-03-01 12:30:11 -0500622enum surface_update_type dc_check_update_surfaces_for_stream(
623 struct dc *dc,
624 struct dc_surface_update *updates,
625 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400626 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500627 const struct dc_stream_status *stream_status);
628
Harry Wentland45622362017-09-12 15:58:20 -0400629/*******************************************************************************
630 * Link Interfaces
631 ******************************************************************************/
632
633/*
634 * A link contains one or more sinks and their connected status.
635 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
636 */
637struct dc_link {
638 const struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
639 unsigned int sink_count;
640 const struct dc_sink *local_sink;
641 unsigned int link_index;
642 enum dc_connection_type type;
643 enum signal_type connector_signal;
644 enum dc_irq_source irq_source_hpd;
645 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
646 /* caps is the same as reported_link_cap. link_traing use
647 * reported_link_cap. Will clean up. TODO
648 */
649 struct dc_link_settings reported_link_cap;
650 struct dc_link_settings verified_link_cap;
651 struct dc_link_settings max_link_setting;
652 struct dc_link_settings cur_link_settings;
653 struct dc_lane_settings cur_lane_setting;
654
655 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400656
657 uint8_t hpd_src;
658
Harry Wentland45622362017-09-12 15:58:20 -0400659 uint8_t link_enc_hw_inst;
660
Harry Wentland45622362017-09-12 15:58:20 -0400661 bool test_pattern_enabled;
662 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500663
664 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400665
666 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400667
668 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400669};
670
671struct dpcd_caps {
672 union dpcd_rev dpcd_rev;
673 union max_lane_count max_ln_count;
674 union max_down_spread max_down_spread;
675
676 /* dongle type (DP converter, CV smart dongle) */
677 enum display_dongle_type dongle_type;
678 /* Dongle's downstream count. */
679 union sink_count sink_count;
680 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
681 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
Charlene Liu03f5c682017-04-21 17:15:40 -0400682 struct dc_dongle_caps dongle_caps;
Harry Wentland45622362017-09-12 15:58:20 -0400683
Harry Wentland45622362017-09-12 15:58:20 -0400684 uint32_t sink_dev_id;
685 uint32_t branch_dev_id;
686 int8_t branch_dev_name[6];
687 int8_t branch_hw_revision;
Anthony Kooebf055f2017-06-14 10:19:57 -0400688
689 bool allow_invalid_MSA_timing_param;
690 bool panel_mode_edp;
Harry Wentland45622362017-09-12 15:58:20 -0400691};
692
693struct dc_link_status {
694 struct dpcd_caps *dpcd_caps;
695};
696
697const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
698
699/*
700 * Return an enumerated dc_link. dc_link order is constant and determined at
701 * boot time. They cannot be created or destroyed.
702 * Use dc_get_caps() to get number of links.
703 */
704const struct dc_link *dc_get_link_at_index(const struct dc *dc, uint32_t link_index);
705
706/* Return id of physical connector represented by a dc_link at link_index.*/
707const struct graphics_object_id dc_get_link_id_at_index(
708 struct dc *dc, uint32_t link_index);
709
710/* Set backlight level of an embedded panel (eDP, LVDS). */
711bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
712 uint32_t frame_ramp, const struct dc_stream *stream);
713
Amy Zhangaa7397d2017-05-12 15:54:29 -0400714bool dc_link_set_abm_disable(const struct dc_link *dc_link);
715
Harry Wentland45622362017-09-12 15:58:20 -0400716bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable);
717
Amy Zhang7db4ded2017-05-30 16:16:57 -0400718bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
719
Harry Wentland45622362017-09-12 15:58:20 -0400720bool dc_link_setup_psr(const struct dc_link *dc_link,
Amy Zhang9f72f512017-05-31 16:53:01 -0400721 const struct dc_stream *stream, struct psr_config *psr_config,
722 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400723
724/* Request DC to detect if there is a Panel connected.
725 * boot - If this call is during initial boot.
726 * Return false for any type of detection failure or MST detection
727 * true otherwise. True meaning further action is required (status update
728 * and OS notification).
729 */
730bool dc_link_detect(const struct dc_link *dc_link, bool boot);
731
732/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
733 * Return:
734 * true - Downstream port status changed. DM should call DC to do the
735 * detection.
736 * false - no change in Downstream port status. No further action required
737 * from DM. */
738bool dc_link_handle_hpd_rx_irq(const struct dc_link *dc_link);
739
740struct dc_sink_init_data;
741
742struct dc_sink *dc_link_add_remote_sink(
743 const struct dc_link *dc_link,
744 const uint8_t *edid,
745 int len,
746 struct dc_sink_init_data *init_data);
747
748void dc_link_remove_remote_sink(
749 const struct dc_link *link,
750 const struct dc_sink *sink);
751
752/* Used by diagnostics for virtual link at the moment */
753void dc_link_set_sink(const struct dc_link *link, struct dc_sink *sink);
754
755void dc_link_dp_set_drive_settings(
Zeyu Fand27383a2017-04-21 10:55:01 -0400756 const struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400757 struct link_training_settings *lt_settings);
758
759bool dc_link_dp_perform_link_training(
760 struct dc_link *link,
761 const struct dc_link_settings *link_setting,
762 bool skip_video_pattern);
763
764void dc_link_dp_enable_hpd(const struct dc_link *link);
765
766void dc_link_dp_disable_hpd(const struct dc_link *link);
767
768bool dc_link_dp_set_test_pattern(
769 const struct dc_link *link,
770 enum dp_test_pattern test_pattern,
771 const struct link_training_settings *p_link_settings,
772 const unsigned char *p_custom_pattern,
773 unsigned int cust_pattern_size);
774
775/*******************************************************************************
776 * Sink Interfaces - A sink corresponds to a display output device
777 ******************************************************************************/
778
xhdu8c895312017-03-21 11:05:32 -0400779struct dc_container_id {
780 // 128bit GUID in binary form
781 unsigned char guid[16];
782 // 8 byte port ID -> ELD.PortID
783 unsigned int portId[2];
784 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
785 unsigned short manufacturerName;
786 // 2 byte product code -> ELD.ProductCode
787 unsigned short productCode;
788};
789
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500790
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500791
Harry Wentland45622362017-09-12 15:58:20 -0400792/*
793 * The sink structure contains EDID and other display device properties
794 */
795struct dc_sink {
796 enum signal_type sink_signal;
797 struct dc_edid dc_edid; /* raw edid */
798 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400799 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500800 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500801 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500802 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400803 bool converter_disable_audio;
Harry Wentland45622362017-09-12 15:58:20 -0400804};
805
806void dc_sink_retain(const struct dc_sink *sink);
807void dc_sink_release(const struct dc_sink *sink);
808
809const struct audio **dc_get_audios(struct dc *dc);
810
811struct dc_sink_init_data {
812 enum signal_type sink_signal;
813 const struct dc_link *link;
814 uint32_t dongle_max_pix_clk;
815 bool converter_disable_audio;
816};
817
818struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
xhdu8c895312017-03-21 11:05:32 -0400819bool dc_sink_get_container_id(struct dc_sink *dc_sink, struct dc_container_id *container_id);
820bool dc_sink_set_container_id(struct dc_sink *dc_sink, const struct dc_container_id *container_id);
Harry Wentland45622362017-09-12 15:58:20 -0400821
822/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -0500823 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -0400824 ******************************************************************************/
825/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -0500826bool dc_stream_set_cursor_attributes(
827 const struct dc_stream *stream,
Harry Wentland45622362017-09-12 15:58:20 -0400828 const struct dc_cursor_attributes *attributes);
829
Aric Cyrab2541b2016-12-29 15:27:12 -0500830bool dc_stream_set_cursor_position(
831 const struct dc_stream *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -0400832 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -0400833
834/* Newer interfaces */
835struct dc_cursor {
836 struct dc_plane_address address;
837 struct dc_cursor_attributes attributes;
838};
839
Harry Wentland45622362017-09-12 15:58:20 -0400840/*******************************************************************************
841 * Interrupt interfaces
842 ******************************************************************************/
843enum dc_irq_source dc_interrupt_to_irq_source(
844 struct dc *dc,
845 uint32_t src_id,
846 uint32_t ext_id);
847void dc_interrupt_set(const struct dc *dc, enum dc_irq_source src, bool enable);
848void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
849enum dc_irq_source dc_get_hpd_irq_source_at_index(
850 struct dc *dc, uint32_t link_index);
851
852/*******************************************************************************
853 * Power Interfaces
854 ******************************************************************************/
855
856void dc_set_power_state(
857 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -0400858 enum dc_acpi_cm_power_state power_state);
Harry Wentland45622362017-09-12 15:58:20 -0400859void dc_resume(const struct dc *dc);
860
Harry Wentland45622362017-09-12 15:58:20 -0400861/*
862 * DPCD access interfaces
863 */
864
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400865bool dc_read_aux_dpcd(
Harry Wentland45622362017-09-12 15:58:20 -0400866 struct dc *dc,
867 uint32_t link_index,
868 uint32_t address,
869 uint8_t *data,
870 uint32_t size);
871
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400872bool dc_write_aux_dpcd(
Harry Wentland45622362017-09-12 15:58:20 -0400873 struct dc *dc,
874 uint32_t link_index,
875 uint32_t address,
876 const uint8_t *data,
Zeyu Fan2b230ea2017-02-16 16:15:30 -0500877 uint32_t size);
878
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400879bool dc_read_aux_i2c(
880 struct dc *dc,
881 uint32_t link_index,
882 enum i2c_mot_mode mot,
883 uint32_t address,
884 uint8_t *data,
885 uint32_t size);
886
887bool dc_write_aux_i2c(
888 struct dc *dc,
889 uint32_t link_index,
890 enum i2c_mot_mode mot,
891 uint32_t address,
892 const uint8_t *data,
893 uint32_t size);
894
Zeyu Fan2b230ea2017-02-16 16:15:30 -0500895bool dc_query_ddc_data(
896 struct dc *dc,
897 uint32_t link_index,
898 uint32_t address,
899 uint8_t *write_buf,
900 uint32_t write_size,
901 uint8_t *read_buf,
902 uint32_t read_size);
Harry Wentland45622362017-09-12 15:58:20 -0400903
904bool dc_submit_i2c(
905 struct dc *dc,
906 uint32_t link_index,
907 struct i2c_command *cmd);
908
Anthony Koo5e7773a2017-01-23 16:55:20 -0500909
Harry Wentland45622362017-09-12 15:58:20 -0400910#endif /* DC_INTERFACE_H_ */