blob: 575fbf81fad02dcd8e946cecfa9c5d5c35e11810 [file] [log] [blame]
Paul Mackerras047ea782005-11-19 20:17:32 +11001#ifndef _ASM_POWERPC_IO_H
2#define _ASM_POWERPC_IO_H
Arnd Bergmann88ced032005-12-16 22:43:46 +01003#ifdef __KERNEL__
Linus Torvalds1da177e2005-04-16 15:20:36 -07004
Anton Blanchardbe135f42011-05-08 21:41:59 +00005#define ARCH_HAS_IOREMAP_WC
6
Emil Medveb41e5ff2008-05-03 06:34:04 +10007/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version
11 * 2 of the License, or (at your option) any later version.
12 */
13
David Woodhouse1269277a2006-04-24 23:22:17 +010014/* Check of existence of legacy devices */
15extern int check_legacy_ioport(unsigned long base_port);
Olaf Hering8d8a0242007-04-26 06:36:56 +100016#define I8042_DATA_REG 0x60
17#define FDC_BASE 0x3f0
David Woodhouse1269277a2006-04-24 23:22:17 +010018
Haren Mynenie1612de2012-07-11 15:18:44 +100019#if defined(CONFIG_PPC64) && defined(CONFIG_PCI)
20extern struct pci_dev *isa_bridge_pcidev;
21/*
22 * has legacy ISA devices ?
23 */
Benjamin Herrenschmidtac237b62013-08-29 16:55:07 +100024#define arch_has_dev_port() (isa_bridge_pcidev != NULL || isa_io_special)
Haren Mynenie1612de2012-07-11 15:18:44 +100025#endif
26
Emil Medveb41e5ff2008-05-03 06:34:04 +100027#include <linux/device.h>
28#include <linux/io.h>
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/compiler.h>
31#include <asm/page.h>
32#include <asm/byteorder.h>
Becky Brucefeaf7cf2005-09-22 14:20:04 -050033#include <asm/synch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/delay.h>
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110035#include <asm/mmu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37#include <asm-generic/iomap.h>
38
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110039#ifdef CONFIG_PPC64
40#include <asm/paca.h>
41#endif
42
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#define SIO_CONFIG_RA 0x398
44#define SIO_CONFIG_RD 0x399
45
46#define SLOW_DOWN_IO
47
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110048/* 32 bits uses slightly different variables for the various IO
49 * bases. Most of this file only uses _IO_BASE though which we
50 * define properly based on the platform
51 */
52#ifndef CONFIG_PCI
53#define _IO_BASE 0
54#define _ISA_MEM_BASE 0
55#define PCI_DRAM_OFFSET 0
56#elif defined(CONFIG_PPC32)
57#define _IO_BASE isa_io_base
58#define _ISA_MEM_BASE isa_mem_base
59#define PCI_DRAM_OFFSET pci_dram_offset
60#else
61#define _IO_BASE pci_io_base
Benjamin Herrenschmidt25e81f92007-12-11 14:48:17 +110062#define _ISA_MEM_BASE isa_mem_base
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110063#define PCI_DRAM_OFFSET 0
64#endif
65
66extern unsigned long isa_io_base;
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110067extern unsigned long pci_io_base;
68extern unsigned long pci_dram_offset;
69
Benjamin Herrenschmidt25e81f92007-12-11 14:48:17 +110070extern resource_size_t isa_mem_base;
71
Benjamin Herrenschmidt3fafe9c2013-07-15 13:03:11 +100072/* Boolean set by platform if PIO accesses are suppored while _IO_BASE
73 * is not set or addresses cannot be translated to MMIO. This is typically
74 * set when the platform supports "special" PIO accesses via a non memory
75 * mapped mechanism, and allows things like the early udbg UART code to
76 * function.
77 */
78extern bool isa_io_special;
79
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +100080#ifdef CONFIG_PPC32
81#if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
82#error CONFIG_PPC_INDIRECT_{PIO,MMIO} are not yet supported on 32 bits
83#endif
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110084#endif
85
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +110086/*
87 *
88 * Low level MMIO accessors
89 *
90 * This provides the non-bus specific accessors to MMIO. Those are PowerPC
91 * specific and thus shouldn't be used in generic code. The accessors
92 * provided here are:
93 *
94 * in_8, in_le16, in_be16, in_le32, in_be32, in_le64, in_be64
95 * out_8, out_le16, out_be16, out_le32, out_be32, out_le64, out_be64
96 * _insb, _insw_ns, _insl_ns, _outsb, _outsw_ns, _outsl_ns
97 *
98 * Those operate directly on a kernel virtual address. Note that the prototype
99 * for the out_* accessors has the arguments in opposite order from the usual
100 * linux PCI accessors. Unlike those, they take the address first and the value
101 * next.
102 *
103 * Note: I might drop the _ns suffix on the stream operations soon as it is
104 * simply normal for stream operations to not swap in the first place.
105 *
106 */
107
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100108#ifdef CONFIG_PPC64
Hugh Dickins048c8bc2006-11-01 05:44:54 +1100109#define IO_SET_SYNC_FLAG() do { local_paca->io_sync = 1; } while(0)
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100110#else
111#define IO_SET_SYNC_FLAG()
112#endif
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100113
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000114/* gcc 4.0 and older doesn't have 'Z' constraint */
115#if __GNUC__ < 4 || (__GNUC__ == 4 && __GNUC_MINOR__ == 0)
Ian Munsie15cba232013-09-23 12:04:40 +1000116#define DEF_MMIO_IN_X(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000117static inline u##size name(const volatile u##size __iomem *addr) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100118{ \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000119 u##size ret; \
120 __asm__ __volatile__("sync;"#insn" %0,0,%1;twi 0,%0,0;isync" \
Benjamin Herrenschmidtcfab3bd2008-05-28 10:18:17 +1000121 : "=r" (ret) : "r" (addr), "m" (*addr) : "memory"); \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100122 return ret; \
123}
124
Ian Munsie15cba232013-09-23 12:04:40 +1000125#define DEF_MMIO_OUT_X(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000126static inline void name(volatile u##size __iomem *addr, u##size val) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100127{ \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000128 __asm__ __volatile__("sync;"#insn" %1,0,%2" \
Benjamin Herrenschmidtcfab3bd2008-05-28 10:18:17 +1000129 : "=m" (*addr) : "r" (val), "r" (addr) : "memory"); \
130 IO_SET_SYNC_FLAG(); \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100131}
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000132#else /* newer gcc */
Ian Munsie15cba232013-09-23 12:04:40 +1000133#define DEF_MMIO_IN_X(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000134static inline u##size name(const volatile u##size __iomem *addr) \
135{ \
136 u##size ret; \
137 __asm__ __volatile__("sync;"#insn" %0,%y1;twi 0,%0,0;isync" \
138 : "=r" (ret) : "Z" (*addr) : "memory"); \
139 return ret; \
140}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100141
Ian Munsie15cba232013-09-23 12:04:40 +1000142#define DEF_MMIO_OUT_X(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000143static inline void name(volatile u##size __iomem *addr, u##size val) \
144{ \
145 __asm__ __volatile__("sync;"#insn" %1,%y0" \
146 : "=Z" (*addr) : "r" (val) : "memory"); \
147 IO_SET_SYNC_FLAG(); \
148}
149#endif
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100150
Ian Munsie15cba232013-09-23 12:04:40 +1000151#define DEF_MMIO_IN_D(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000152static inline u##size name(const volatile u##size __iomem *addr) \
153{ \
154 u##size ret; \
155 __asm__ __volatile__("sync;"#insn"%U1%X1 %0,%1;twi 0,%0,0;isync"\
156 : "=r" (ret) : "m" (*addr) : "memory"); \
157 return ret; \
158}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100159
Ian Munsie15cba232013-09-23 12:04:40 +1000160#define DEF_MMIO_OUT_D(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000161static inline void name(volatile u##size __iomem *addr, u##size val) \
162{ \
163 __asm__ __volatile__("sync;"#insn"%U0%X0 %1,%0" \
164 : "=m" (*addr) : "r" (val) : "memory"); \
165 IO_SET_SYNC_FLAG(); \
166}
167
Ian Munsie15cba232013-09-23 12:04:40 +1000168DEF_MMIO_IN_D(in_8, 8, lbz);
169DEF_MMIO_OUT_D(out_8, 8, stb);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100170
Ian Munsie15cba232013-09-23 12:04:40 +1000171#ifdef __BIG_ENDIAN__
172DEF_MMIO_IN_D(in_be16, 16, lhz);
173DEF_MMIO_IN_D(in_be32, 32, lwz);
174DEF_MMIO_IN_X(in_le16, 16, lhbrx);
175DEF_MMIO_IN_X(in_le32, 32, lwbrx);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100176
Ian Munsie15cba232013-09-23 12:04:40 +1000177DEF_MMIO_OUT_D(out_be16, 16, sth);
178DEF_MMIO_OUT_D(out_be32, 32, stw);
179DEF_MMIO_OUT_X(out_le16, 16, sthbrx);
180DEF_MMIO_OUT_X(out_le32, 32, stwbrx);
181#else
182DEF_MMIO_IN_X(in_be16, 16, lhbrx);
183DEF_MMIO_IN_X(in_be32, 32, lwbrx);
184DEF_MMIO_IN_D(in_le16, 16, lhz);
185DEF_MMIO_IN_D(in_le32, 32, lwz);
186
187DEF_MMIO_OUT_X(out_be16, 16, sthbrx);
188DEF_MMIO_OUT_X(out_be32, 32, stwbrx);
189DEF_MMIO_OUT_D(out_le16, 16, sth);
190DEF_MMIO_OUT_D(out_le32, 32, stw);
191
192#endif /* __BIG_ENDIAN */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100193
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100194#ifdef __powerpc64__
Ian Munsie15cba232013-09-23 12:04:40 +1000195
196#ifdef __BIG_ENDIAN__
197DEF_MMIO_OUT_D(out_be64, 64, std);
198DEF_MMIO_IN_D(in_be64, 64, ld);
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100199
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100200/* There is no asm instructions for 64 bits reverse loads and stores */
201static inline u64 in_le64(const volatile u64 __iomem *addr)
202{
Al Virobda76dd2007-10-14 19:35:00 +0100203 return swab64(in_be64(addr));
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100204}
205
206static inline void out_le64(volatile u64 __iomem *addr, u64 val)
207{
Al Virobda76dd2007-10-14 19:35:00 +0100208 out_be64(addr, swab64(val));
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100209}
Ian Munsie15cba232013-09-23 12:04:40 +1000210#else
211DEF_MMIO_OUT_D(out_le64, 64, std);
212DEF_MMIO_IN_D(in_le64, 64, ld);
213
214/* There is no asm instructions for 64 bits reverse loads and stores */
215static inline u64 in_be64(const volatile u64 __iomem *addr)
216{
217 return swab64(in_le64(addr));
218}
219
220static inline void out_be64(volatile u64 __iomem *addr, u64 val)
221{
222 out_le64(addr, swab64(val));
223}
224
225#endif
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100226#endif /* __powerpc64__ */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100227
228/*
229 * Low level IO stream instructions are defined out of line for now
230 */
231extern void _insb(const volatile u8 __iomem *addr, void *buf, long count);
232extern void _outsb(volatile u8 __iomem *addr,const void *buf,long count);
233extern void _insw_ns(const volatile u16 __iomem *addr, void *buf, long count);
234extern void _outsw_ns(volatile u16 __iomem *addr, const void *buf, long count);
235extern void _insl_ns(const volatile u32 __iomem *addr, void *buf, long count);
236extern void _outsl_ns(volatile u32 __iomem *addr, const void *buf, long count);
237
238/* The _ns naming is historical and will be removed. For now, just #define
239 * the non _ns equivalent names
240 */
241#define _insw _insw_ns
242#define _insl _insl_ns
243#define _outsw _outsw_ns
244#define _outsl _outsl_ns
245
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100246
247/*
248 * memset_io, memcpy_toio, memcpy_fromio base implementations are out of line
249 */
250
251extern void _memset_io(volatile void __iomem *addr, int c, unsigned long n);
252extern void _memcpy_fromio(void *dest, const volatile void __iomem *src,
253 unsigned long n);
254extern void _memcpy_toio(volatile void __iomem *dest, const void *src,
255 unsigned long n);
256
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100257/*
258 *
259 * PCI and standard ISA accessors
260 *
261 * Those are globally defined linux accessors for devices on PCI or ISA
262 * busses. They follow the Linux defined semantics. The current implementation
263 * for PowerPC is as close as possible to the x86 version of these, and thus
264 * provides fairly heavy weight barriers for the non-raw versions
265 *
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000266 * In addition, they support a hook mechanism when CONFIG_PPC_INDIRECT_MMIO
267 * or CONFIG_PPC_INDIRECT_PIO are set allowing the platform to provide its
268 * own implementation of some or all of the accessors.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100269 */
270
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100271/*
272 * Include the EEH definitions when EEH is enabled only so they don't get
273 * in the way when building for 32 bits
274 */
275#ifdef CONFIG_EEH
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100276#include <asm/eeh.h>
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100277#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100279/* Shortcut to the MMIO argument pointer */
280#define PCI_IO_ADDR volatile void __iomem *
Stephen Rothwellcaf81322006-09-21 18:00:00 +1000281
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100282/* Indirect IO address tokens:
283 *
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000284 * When CONFIG_PPC_INDIRECT_MMIO is set, the platform can provide hooks
285 * on all MMIOs. (Note that this is all 64 bits only for now)
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100286 *
287 * To help platforms who may need to differenciate MMIO addresses in
288 * their hooks, a bitfield is reserved for use by the platform near the
289 * top of MMIO addresses (not PIO, those have to cope the hard way).
290 *
291 * This bit field is 12 bits and is at the top of the IO virtual
292 * addresses PCI_IO_INDIRECT_TOKEN_MASK.
293 *
294 * The kernel virtual space is thus:
295 *
296 * 0xD000000000000000 : vmalloc
297 * 0xD000080000000000 : PCI PHB IO space
298 * 0xD000080080000000 : ioremap
299 * 0xD0000fffffffffff : end of ioremap region
300 *
301 * Since the top 4 bits are reserved as the region ID, we use thus
302 * the next 12 bits and keep 4 bits available for the future if the
303 * virtual address space is ever to be extended.
304 *
305 * The direct IO mapping operations will then mask off those bits
306 * before doing the actual access, though that only happen when
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000307 * CONFIG_PPC_INDIRECT_MMIO is set, thus be careful when you use that
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100308 * mechanism
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000309 *
310 * For PIO, there is a separate CONFIG_PPC_INDIRECT_PIO which makes
311 * all PIO functions call through a hook.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100312 */
313
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000314#ifdef CONFIG_PPC_INDIRECT_MMIO
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100315#define PCI_IO_IND_TOKEN_MASK 0x0fff000000000000ul
316#define PCI_IO_IND_TOKEN_SHIFT 48
317#define PCI_FIX_ADDR(addr) \
318 ((PCI_IO_ADDR)(((unsigned long)(addr)) & ~PCI_IO_IND_TOKEN_MASK))
319#define PCI_GET_ADDR_TOKEN(addr) \
320 (((unsigned long)(addr) & PCI_IO_IND_TOKEN_MASK) >> \
321 PCI_IO_IND_TOKEN_SHIFT)
322#define PCI_SET_ADDR_TOKEN(addr, token) \
323do { \
324 unsigned long __a = (unsigned long)(addr); \
325 __a &= ~PCI_IO_IND_TOKEN_MASK; \
326 __a |= ((unsigned long)(token)) << PCI_IO_IND_TOKEN_SHIFT; \
327 (addr) = (void __iomem *)__a; \
328} while(0)
329#else
330#define PCI_FIX_ADDR(addr) (addr)
331#endif
332
Benjamin Herrenschmidt757db1e2006-11-21 12:35:29 +1100333
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100334/*
Benjamin Herrenschmidt757db1e2006-11-21 12:35:29 +1100335 * Non ordered and non-swapping "raw" accessors
336 */
337
338static inline unsigned char __raw_readb(const volatile void __iomem *addr)
339{
340 return *(volatile unsigned char __force *)PCI_FIX_ADDR(addr);
341}
342static inline unsigned short __raw_readw(const volatile void __iomem *addr)
343{
344 return *(volatile unsigned short __force *)PCI_FIX_ADDR(addr);
345}
346static inline unsigned int __raw_readl(const volatile void __iomem *addr)
347{
348 return *(volatile unsigned int __force *)PCI_FIX_ADDR(addr);
349}
350static inline void __raw_writeb(unsigned char v, volatile void __iomem *addr)
351{
352 *(volatile unsigned char __force *)PCI_FIX_ADDR(addr) = v;
353}
354static inline void __raw_writew(unsigned short v, volatile void __iomem *addr)
355{
356 *(volatile unsigned short __force *)PCI_FIX_ADDR(addr) = v;
357}
358static inline void __raw_writel(unsigned int v, volatile void __iomem *addr)
359{
360 *(volatile unsigned int __force *)PCI_FIX_ADDR(addr) = v;
361}
362
363#ifdef __powerpc64__
364static inline unsigned long __raw_readq(const volatile void __iomem *addr)
365{
366 return *(volatile unsigned long __force *)PCI_FIX_ADDR(addr);
367}
368static inline void __raw_writeq(unsigned long v, volatile void __iomem *addr)
369{
370 *(volatile unsigned long __force *)PCI_FIX_ADDR(addr) = v;
371}
372#endif /* __powerpc64__ */
373
374/*
375 *
376 * PCI PIO and MMIO accessors.
377 *
378 *
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100379 * On 32 bits, PIO operations have a recovery mechanism in case they trigger
380 * machine checks (which they occasionally do when probing non existing
381 * IO ports on some platforms, like PowerMac and 8xx).
382 * I always found it to be of dubious reliability and I am tempted to get
383 * rid of it one of these days. So if you think it's important to keep it,
384 * please voice up asap. We never had it for 64 bits and I do not intend
385 * to port it over
386 */
387
388#ifdef CONFIG_PPC32
389
390#define __do_in_asm(name, op) \
Adrian Bunk4cfbdff2006-12-01 12:53:18 +0100391static inline unsigned int name(unsigned int port) \
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100392{ \
393 unsigned int x; \
394 __asm__ __volatile__( \
395 "sync\n" \
396 "0:" op " %0,0,%1\n" \
397 "1: twi 0,%0,0\n" \
398 "2: isync\n" \
399 "3: nop\n" \
400 "4:\n" \
401 ".section .fixup,\"ax\"\n" \
402 "5: li %0,-1\n" \
403 " b 4b\n" \
404 ".previous\n" \
405 ".section __ex_table,\"a\"\n" \
406 " .align 2\n" \
407 " .long 0b,5b\n" \
408 " .long 1b,5b\n" \
409 " .long 2b,5b\n" \
410 " .long 3b,5b\n" \
411 ".previous" \
412 : "=&r" (x) \
Benjamin Herrenschmidtcfab3bd2008-05-28 10:18:17 +1000413 : "r" (port + _IO_BASE) \
414 : "memory"); \
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100415 return x; \
416}
417
418#define __do_out_asm(name, op) \
Adrian Bunk4cfbdff2006-12-01 12:53:18 +0100419static inline void name(unsigned int val, unsigned int port) \
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100420{ \
421 __asm__ __volatile__( \
422 "sync\n" \
423 "0:" op " %0,0,%1\n" \
424 "1: sync\n" \
425 "2:\n" \
426 ".section __ex_table,\"a\"\n" \
427 " .align 2\n" \
428 " .long 0b,2b\n" \
429 " .long 1b,2b\n" \
430 ".previous" \
Benjamin Herrenschmidtcfab3bd2008-05-28 10:18:17 +1000431 : : "r" (val), "r" (port + _IO_BASE) \
432 : "memory"); \
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100433}
434
435__do_in_asm(_rec_inb, "lbzx")
436__do_in_asm(_rec_inw, "lhbrx")
437__do_in_asm(_rec_inl, "lwbrx")
438__do_out_asm(_rec_outb, "stbx")
439__do_out_asm(_rec_outw, "sthbrx")
440__do_out_asm(_rec_outl, "stwbrx")
441
442#endif /* CONFIG_PPC32 */
443
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100444/* The "__do_*" operations below provide the actual "base" implementation
Justin P. Mattock42b2aa82011-11-28 20:31:00 -0800445 * for each of the defined accessors. Some of them use the out_* functions
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100446 * directly, some of them still use EEH, though we might change that in the
447 * future. Those macros below provide the necessary argument swapping and
448 * handling of the IO base for PIO.
449 *
450 * They are themselves used by the macros that define the actual accessors
451 * and can be used by the hooks if any.
452 *
453 * Note that PIO operations are always defined in terms of their corresonding
454 * MMIO operations. That allows platforms like iSeries who want to modify the
455 * behaviour of both to only hook on the MMIO version and get both. It's also
456 * possible to hook directly at the toplevel PIO operation if they have to
457 * be handled differently
458 */
459#define __do_writeb(val, addr) out_8(PCI_FIX_ADDR(addr), val)
460#define __do_writew(val, addr) out_le16(PCI_FIX_ADDR(addr), val)
461#define __do_writel(val, addr) out_le32(PCI_FIX_ADDR(addr), val)
462#define __do_writeq(val, addr) out_le64(PCI_FIX_ADDR(addr), val)
463#define __do_writew_be(val, addr) out_be16(PCI_FIX_ADDR(addr), val)
464#define __do_writel_be(val, addr) out_be32(PCI_FIX_ADDR(addr), val)
465#define __do_writeq_be(val, addr) out_be64(PCI_FIX_ADDR(addr), val)
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100466
467#ifdef CONFIG_EEH
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100468#define __do_readb(addr) eeh_readb(PCI_FIX_ADDR(addr))
469#define __do_readw(addr) eeh_readw(PCI_FIX_ADDR(addr))
470#define __do_readl(addr) eeh_readl(PCI_FIX_ADDR(addr))
471#define __do_readq(addr) eeh_readq(PCI_FIX_ADDR(addr))
472#define __do_readw_be(addr) eeh_readw_be(PCI_FIX_ADDR(addr))
473#define __do_readl_be(addr) eeh_readl_be(PCI_FIX_ADDR(addr))
474#define __do_readq_be(addr) eeh_readq_be(PCI_FIX_ADDR(addr))
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100475#else /* CONFIG_EEH */
476#define __do_readb(addr) in_8(PCI_FIX_ADDR(addr))
477#define __do_readw(addr) in_le16(PCI_FIX_ADDR(addr))
478#define __do_readl(addr) in_le32(PCI_FIX_ADDR(addr))
479#define __do_readq(addr) in_le64(PCI_FIX_ADDR(addr))
480#define __do_readw_be(addr) in_be16(PCI_FIX_ADDR(addr))
481#define __do_readl_be(addr) in_be32(PCI_FIX_ADDR(addr))
482#define __do_readq_be(addr) in_be64(PCI_FIX_ADDR(addr))
483#endif /* !defined(CONFIG_EEH) */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100484
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100485#ifdef CONFIG_PPC32
486#define __do_outb(val, port) _rec_outb(val, port)
487#define __do_outw(val, port) _rec_outw(val, port)
488#define __do_outl(val, port) _rec_outl(val, port)
489#define __do_inb(port) _rec_inb(port)
490#define __do_inw(port) _rec_inw(port)
491#define __do_inl(port) _rec_inl(port)
492#else /* CONFIG_PPC32 */
493#define __do_outb(val, port) writeb(val,(PCI_IO_ADDR)_IO_BASE+port);
494#define __do_outw(val, port) writew(val,(PCI_IO_ADDR)_IO_BASE+port);
495#define __do_outl(val, port) writel(val,(PCI_IO_ADDR)_IO_BASE+port);
496#define __do_inb(port) readb((PCI_IO_ADDR)_IO_BASE + port);
497#define __do_inw(port) readw((PCI_IO_ADDR)_IO_BASE + port);
498#define __do_inl(port) readl((PCI_IO_ADDR)_IO_BASE + port);
499#endif /* !CONFIG_PPC32 */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100500
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100501#ifdef CONFIG_EEH
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100502#define __do_readsb(a, b, n) eeh_readsb(PCI_FIX_ADDR(a), (b), (n))
503#define __do_readsw(a, b, n) eeh_readsw(PCI_FIX_ADDR(a), (b), (n))
504#define __do_readsl(a, b, n) eeh_readsl(PCI_FIX_ADDR(a), (b), (n))
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100505#else /* CONFIG_EEH */
506#define __do_readsb(a, b, n) _insb(PCI_FIX_ADDR(a), (b), (n))
507#define __do_readsw(a, b, n) _insw(PCI_FIX_ADDR(a), (b), (n))
508#define __do_readsl(a, b, n) _insl(PCI_FIX_ADDR(a), (b), (n))
509#endif /* !CONFIG_EEH */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100510#define __do_writesb(a, b, n) _outsb(PCI_FIX_ADDR(a),(b),(n))
511#define __do_writesw(a, b, n) _outsw(PCI_FIX_ADDR(a),(b),(n))
512#define __do_writesl(a, b, n) _outsl(PCI_FIX_ADDR(a),(b),(n))
513
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100514#define __do_insb(p, b, n) readsb((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
515#define __do_insw(p, b, n) readsw((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
516#define __do_insl(p, b, n) readsl((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
517#define __do_outsb(p, b, n) writesb((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
518#define __do_outsw(p, b, n) writesw((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
519#define __do_outsl(p, b, n) writesl((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100520
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100521#define __do_memset_io(addr, c, n) \
522 _memset_io(PCI_FIX_ADDR(addr), c, n)
523#define __do_memcpy_toio(dst, src, n) \
524 _memcpy_toio(PCI_FIX_ADDR(dst), src, n)
525
526#ifdef CONFIG_EEH
527#define __do_memcpy_fromio(dst, src, n) \
528 eeh_memcpy_fromio(dst, PCI_FIX_ADDR(src), n)
529#else /* CONFIG_EEH */
530#define __do_memcpy_fromio(dst, src, n) \
531 _memcpy_fromio(dst,PCI_FIX_ADDR(src),n)
532#endif /* !CONFIG_EEH */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100533
Michael Ellerman21176fe2011-04-11 21:25:01 +0000534#ifdef CONFIG_PPC_INDIRECT_PIO
535#define DEF_PCI_HOOK_pio(x) x
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100536#else
Michael Ellerman21176fe2011-04-11 21:25:01 +0000537#define DEF_PCI_HOOK_pio(x) NULL
538#endif
539
540#ifdef CONFIG_PPC_INDIRECT_MMIO
541#define DEF_PCI_HOOK_mem(x) x
542#else
543#define DEF_PCI_HOOK_mem(x) NULL
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100544#endif
545
546/* Structure containing all the hooks */
547extern struct ppc_pci_io {
548
Ishizaki Kou7cfb62a2008-04-24 19:21:10 +1000549#define DEF_PCI_AC_RET(name, ret, at, al, space, aa) ret (*name) at;
550#define DEF_PCI_AC_NORET(name, at, al, space, aa) void (*name) at;
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100551
552#include <asm/io-defs.h>
553
554#undef DEF_PCI_AC_RET
555#undef DEF_PCI_AC_NORET
556
557} ppc_pci_io;
558
559/* The inline wrappers */
Ishizaki Kou7cfb62a2008-04-24 19:21:10 +1000560#define DEF_PCI_AC_RET(name, ret, at, al, space, aa) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100561static inline ret name at \
562{ \
Michael Ellerman21176fe2011-04-11 21:25:01 +0000563 if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100564 return ppc_pci_io.name al; \
565 return __do_##name al; \
566}
567
Ishizaki Kou7cfb62a2008-04-24 19:21:10 +1000568#define DEF_PCI_AC_NORET(name, at, al, space, aa) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100569static inline void name at \
570{ \
Michael Ellerman21176fe2011-04-11 21:25:01 +0000571 if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100572 ppc_pci_io.name al; \
573 else \
574 __do_##name al; \
575}
576
577#include <asm/io-defs.h>
578
579#undef DEF_PCI_AC_RET
580#undef DEF_PCI_AC_NORET
581
582/* Some drivers check for the presence of readq & writeq with
583 * a #ifdef, so we make them happy here.
584 */
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100585#ifdef __powerpc64__
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100586#define readq readq
587#define writeq writeq
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100588#endif
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100589
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100590/*
591 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
592 * access
593 */
594#define xlate_dev_mem_ptr(p) __va(p)
595
596/*
597 * Convert a virtual cached pointer to an uncached pointer
598 */
599#define xlate_dev_kmem_ptr(p) p
600
601/*
602 * We don't do relaxed operations yet, at least not with this semantic
603 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604#define readb_relaxed(addr) readb(addr)
605#define readw_relaxed(addr) readw(addr)
606#define readl_relaxed(addr) readl(addr)
607#define readq_relaxed(addr) readq(addr)
608
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100609#ifdef CONFIG_PPC32
610#define mmiowb()
611#else
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100612/*
613 * Enforce synchronisation of stores vs. spin_unlock
Jean Delvarec03983a2007-10-19 23:22:55 +0200614 * (this does it explicitly, though our implementation of spin_unlock
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100615 * does it implicitely too)
616 */
Paul Mackerrasf007cac2006-09-13 22:08:26 +1000617static inline void mmiowb(void)
618{
Hugh Dickins292f86f2006-10-31 18:41:51 +0000619 unsigned long tmp;
620
621 __asm__ __volatile__("sync; li %0,0; stb %0,%1(13)"
622 : "=&r" (tmp) : "i" (offsetof(struct paca_struct, io_sync))
623 : "memory");
Paul Mackerrasf007cac2006-09-13 22:08:26 +1000624}
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100625#endif /* !CONFIG_PPC32 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100627static inline void iosync(void)
628{
629 __asm__ __volatile__ ("sync" : : : "memory");
630}
631
632/* Enforce in-order execution of data I/O.
633 * No distinction between read/write on PPC; use eieio for all three.
634 * Those are fairly week though. They don't provide a barrier between
635 * MMIO and cacheable storage nor do they provide a barrier vs. locks,
636 * they only provide barriers between 2 __raw MMIO operations and
637 * possibly break write combining.
638 */
639#define iobarrier_rw() eieio()
640#define iobarrier_r() eieio()
641#define iobarrier_w() eieio()
642
643
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644/*
645 * output pause versions need a delay at least for the
646 * w83c105 ide controller in a p610.
647 */
648#define inb_p(port) inb(port)
649#define outb_p(val, port) (udelay(1), outb((val), (port)))
650#define inw_p(port) inw(port)
651#define outw_p(val, port) (udelay(1), outw((val), (port)))
652#define inl_p(port) inl(port)
653#define outl_p(val, port) (udelay(1), outl((val), (port)))
654
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655
656#define IO_SPACE_LIMIT ~(0UL)
657
658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659/**
660 * ioremap - map bus memory into CPU space
661 * @address: bus address of the memory
662 * @size: size of the resource to map
663 *
664 * ioremap performs a platform specific sequence of operations to
665 * make bus memory CPU accessible via the readb/readw/readl/writeb/
666 * writew/writel functions and the other mmio helpers. The returned
667 * address is not guaranteed to be usable directly as a virtual
668 * address.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100669 *
670 * We provide a few variations of it:
671 *
672 * * ioremap is the standard one and provides non-cacheable guarded mappings
673 * and can be hooked by the platform via ppc_md
674 *
Anton Blanchard40f1ce72011-05-08 21:43:47 +0000675 * * ioremap_prot allows to specify the page flags as an argument and can
676 * also be hooked by the platform via ppc_md.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100677 *
678 * * ioremap_nocache is identical to ioremap
679 *
Anton Blanchardbe135f42011-05-08 21:41:59 +0000680 * * ioremap_wc enables write combining
681 *
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100682 * * iounmap undoes such a mapping and can be hooked
683 *
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000684 * * __ioremap_at (and the pending __iounmap_at) are low level functions to
685 * create hand-made mappings for use only by the PCI code and cannot
686 * currently be hooked. Must be page aligned.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100687 *
688 * * __ioremap is the low level implementation used by ioremap and
Anton Blanchard40f1ce72011-05-08 21:43:47 +0000689 * ioremap_prot and cannot be hooked (but can be used by a hook on one
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100690 * of the previous ones)
691 *
Benjamin Herrenschmidt1cdab552009-02-22 16:19:14 +0000692 * * __ioremap_caller is the same as above but takes an explicit caller
693 * reference rather than using __builtin_return_address(0)
694 *
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100695 * * __iounmap, is the low level implementation used by iounmap and cannot
696 * be hooked (but can be used by a hook on iounmap)
697 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 */
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100699extern void __iomem *ioremap(phys_addr_t address, unsigned long size);
Anton Blanchard40f1ce72011-05-08 21:43:47 +0000700extern void __iomem *ioremap_prot(phys_addr_t address, unsigned long size,
701 unsigned long flags);
Anton Blanchardbe135f42011-05-08 21:41:59 +0000702extern void __iomem *ioremap_wc(phys_addr_t address, unsigned long size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703#define ioremap_nocache(addr, size) ioremap((addr), (size))
Benjamin Herrenschmidta1f242f2008-07-23 21:27:08 -0700704
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100705extern void iounmap(volatile void __iomem *addr);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100706
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100707extern void __iomem *__ioremap(phys_addr_t, unsigned long size,
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100708 unsigned long flags);
Benjamin Herrenschmidt1cdab552009-02-22 16:19:14 +0000709extern void __iomem *__ioremap_caller(phys_addr_t, unsigned long size,
710 unsigned long flags, void *caller);
711
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100712extern void __iounmap(volatile void __iomem *addr);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100713
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000714extern void __iomem * __ioremap_at(phys_addr_t pa, void *ea,
715 unsigned long size, unsigned long flags);
716extern void __iounmap_at(void *ea, unsigned long size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100718/*
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000719 * When CONFIG_PPC_INDIRECT_PIO is set, we use the generic iomap implementation
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100720 * which needs some additional definitions here. They basically allow PIO
721 * space overall to be 1GB. This will work as long as we never try to use
722 * iomap to map MMIO below 1GB which should be fine on ppc64
723 */
724#define HAVE_ARCH_PIO_SIZE 1
725#define PIO_OFFSET 0x00000000UL
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000726#define PIO_MASK (FULL_IO_SIZE - 1)
727#define PIO_RESERVED (FULL_IO_SIZE)
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100728
729#define mmio_read16be(addr) readw_be(addr)
730#define mmio_read32be(addr) readl_be(addr)
731#define mmio_write16be(val, addr) writew_be(val, addr)
732#define mmio_write32be(val, addr) writel_be(val, addr)
733#define mmio_insb(addr, dst, count) readsb(addr, dst, count)
734#define mmio_insw(addr, dst, count) readsw(addr, dst, count)
735#define mmio_insl(addr, dst, count) readsl(addr, dst, count)
736#define mmio_outsb(addr, src, count) writesb(addr, src, count)
737#define mmio_outsw(addr, src, count) writesw(addr, src, count)
738#define mmio_outsl(addr, src, count) writesl(addr, src, count)
739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740/**
741 * virt_to_phys - map virtual addresses to physical
742 * @address: address to remap
743 *
744 * The returned physical address is the physical (CPU) mapping for
745 * the memory address given. It is only valid to use this function on
746 * addresses directly mapped or allocated via kmalloc.
747 *
748 * This function does not give bus mappings for DMA transfers. In
749 * almost all conceivable cases a device driver should not be using
750 * this function
751 */
752static inline unsigned long virt_to_phys(volatile void * address)
753{
754 return __pa((unsigned long)address);
755}
756
757/**
758 * phys_to_virt - map physical address to virtual
759 * @address: address to remap
760 *
761 * The returned virtual address is a current CPU mapping for
762 * the memory address given. It is only valid to use this function on
763 * addresses that have a kernel mapping
764 *
765 * This function does not handle bus mappings for DMA transfers. In
766 * almost all conceivable cases a device driver should not be using
767 * this function
768 */
769static inline void * phys_to_virt(unsigned long address)
770{
771 return (void *)__va(address);
772}
773
774/*
775 * Change "struct page" to physical address.
776 */
Becky Bruce4ee70842008-09-24 11:01:24 -0500777#define page_to_phys(page) ((phys_addr_t)page_to_pfn(page) << PAGE_SHIFT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100779/*
780 * 32 bits still uses virt_to_bus() for it's implementation of DMA
781 * mappings se we have to keep it defined here. We also have some old
782 * drivers (shame shame shame) that use bus_to_virt() and haven't been
783 * fixed yet so I need to define it here.
784 */
785#ifdef CONFIG_PPC32
786
787static inline unsigned long virt_to_bus(volatile void * address)
788{
789 if (address == NULL)
790 return 0;
791 return __pa(address) + PCI_DRAM_OFFSET;
792}
793
794static inline void * bus_to_virt(unsigned long address)
795{
796 if (address == 0)
797 return NULL;
798 return __va(address - PCI_DRAM_OFFSET);
799}
800
801#define page_to_bus(page) (page_to_phys(page) + PCI_DRAM_OFFSET)
802
803#endif /* CONFIG_PPC32 */
804
Vitaly Bordug54278282007-01-31 02:09:00 +0300805/* access ports */
806#define setbits32(_addr, _v) out_be32((_addr), in_be32(_addr) | (_v))
807#define clrbits32(_addr, _v) out_be32((_addr), in_be32(_addr) & ~(_v))
808
809#define setbits16(_addr, _v) out_be16((_addr), in_be16(_addr) | (_v))
810#define clrbits16(_addr, _v) out_be16((_addr), in_be16(_addr) & ~(_v))
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100811
Scott Wood12cdac32007-08-21 02:36:58 +1000812#define setbits8(_addr, _v) out_8((_addr), in_8(_addr) | (_v))
813#define clrbits8(_addr, _v) out_8((_addr), in_8(_addr) & ~(_v))
814
Timur Tabidc967d72007-08-22 20:07:28 -0500815/* Clear and set bits in one shot. These macros can be used to clear and
816 * set multiple bits in a register using a single read-modify-write. These
817 * macros can also be used to set a multiple-bit bit pattern using a mask,
818 * by specifying the mask in the 'clear' parameter and the new bit pattern
819 * in the 'set' parameter.
820 */
821
822#define clrsetbits(type, addr, clear, set) \
823 out_##type((addr), (in_##type(addr) & ~(clear)) | (set))
824
825#ifdef __powerpc64__
826#define clrsetbits_be64(addr, clear, set) clrsetbits(be64, addr, clear, set)
827#define clrsetbits_le64(addr, clear, set) clrsetbits(le64, addr, clear, set)
828#endif
829
830#define clrsetbits_be32(addr, clear, set) clrsetbits(be32, addr, clear, set)
831#define clrsetbits_le32(addr, clear, set) clrsetbits(le32, addr, clear, set)
832
833#define clrsetbits_be16(addr, clear, set) clrsetbits(be16, addr, clear, set)
Scott Woode2d75502008-06-18 02:59:59 +1000834#define clrsetbits_le16(addr, clear, set) clrsetbits(le16, addr, clear, set)
Timur Tabidc967d72007-08-22 20:07:28 -0500835
836#define clrsetbits_8(addr, clear, set) clrsetbits(8, addr, clear, set)
837
Emil Medveb41e5ff2008-05-03 06:34:04 +1000838void __iomem *devm_ioremap_prot(struct device *dev, resource_size_t offset,
839 size_t size, unsigned long flags);
840
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841#endif /* __KERNEL__ */
842
Paul Mackerras047ea782005-11-19 20:17:32 +1100843#endif /* _ASM_POWERPC_IO_H */