blob: 5b52ab0ccaffba88098d114c7a82ce34765b3737 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
93 .vco = { .min = 930000, .max = 1400000 },
94 .n = { .min = 3, .max = 16 },
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
106 .vco = { .min = 930000, .max = 1400000 },
107 .n = { .min = 3, .max = 16 },
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
119 .vco = { .min = 930000, .max = 1400000 },
120 .n = { .min = 3, .max = 16 },
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700312static const intel_limit_t intel_limits_vlv_dac = {
313 .dot = { .min = 25000, .max = 270000 },
314 .vco = { .min = 4000000, .max = 6000000 },
315 .n = { .min = 1, .max = 7 },
316 .m = { .min = 22, .max = 450 }, /* guess */
317 .m1 = { .min = 2, .max = 3 },
318 .m2 = { .min = 11, .max = 156 },
319 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700321 .p2 = { .dot_limit = 270000,
322 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700323};
324
325static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200326 .dot = { .min = 25000, .max = 270000 },
327 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700328 .n = { .min = 1, .max = 7 },
329 .m = { .min = 60, .max = 300 }, /* guess */
330 .m1 = { .min = 2, .max = 3 },
331 .m2 = { .min = 11, .max = 156 },
332 .p = { .min = 10, .max = 30 },
333 .p1 = { .min = 2, .max = 3 },
334 .p2 = { .dot_limit = 270000,
335 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700336};
337
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
Chris Wilson1b894b52010-12-14 20:04:54 +0000353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800357 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100360 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000361 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000366 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200371 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800372 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800373
374 return limit;
375}
376
Ma Ling044c7c42009-03-18 20:13:23 +0800377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100383 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 else
Keith Packarde4b36692009-06-05 19:22:17 -0700386 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700393 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800394
395 return limit;
396}
397
Chris Wilson1b894b52010-12-14 20:04:54 +0000398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
Eric Anholtbad720f2009-10-22 16:11:14 -0700403 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000404 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800410 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500411 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700412 } else if (IS_VALLEYVIEW(dev)) {
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
414 limit = &intel_limits_vlv_dac;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700415 else
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800416 limit = &intel_limits_vlv_hdmi;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
438 clock->vco = refclk * clock->m / clock->n;
439 clock->dot = clock->vco / clock->p;
440}
441
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200442static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
443{
444 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
445}
446
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200447static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800448{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200449 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800450 clock->p = clock->p1 * clock->p2;
451 clock->vco = refclk * clock->m / (clock->n + 2);
452 clock->dot = clock->vco / clock->p;
453}
454
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800455#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800456/**
457 * Returns whether the given set of divisors are valid for a given refclk with
458 * the given connectors.
459 */
460
Chris Wilson1b894b52010-12-14 20:04:54 +0000461static bool intel_PLL_is_valid(struct drm_device *dev,
462 const intel_limit_t *limit,
463 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800464{
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800469 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500473 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400478 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800479 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400480 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800481 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
482 * connector, etc., rather than just a single range.
483 */
484 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400485 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800486
487 return true;
488}
489
Ma Lingd4906092009-03-18 20:13:27 +0800490static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200491i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800492 int target, int refclk, intel_clock_t *match_clock,
493 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800494{
495 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 int err = target;
498
Daniel Vettera210b022012-11-26 17:22:08 +0100499 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100501 * For LVDS just rely on its current settings for dual-channel.
502 * We haven't figured out how to reliably set up different
503 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100505 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 clock.p2 = limit->p2.p2_fast;
507 else
508 clock.p2 = limit->p2.p2_slow;
509 } else {
510 if (target < limit->p2.dot_limit)
511 clock.p2 = limit->p2.p2_slow;
512 else
513 clock.p2 = limit->p2.p2_fast;
514 }
515
Akshay Joshi0206e352011-08-16 15:34:10 -0400516 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800517
Zhao Yakui42158662009-11-20 11:24:18 +0800518 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
519 clock.m1++) {
520 for (clock.m2 = limit->m2.min;
521 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200522 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800523 break;
524 for (clock.n = limit->n.min;
525 clock.n <= limit->n.max; clock.n++) {
526 for (clock.p1 = limit->p1.min;
527 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800528 int this_err;
529
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200530 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000531 if (!intel_PLL_is_valid(dev, limit,
532 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800533 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800534 if (match_clock &&
535 clock.p != match_clock->p)
536 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800537
538 this_err = abs(clock.dot - target);
539 if (this_err < err) {
540 *best_clock = clock;
541 err = this_err;
542 }
543 }
544 }
545 }
546 }
547
548 return (err != target);
549}
550
Ma Lingd4906092009-03-18 20:13:27 +0800551static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200552pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
553 int target, int refclk, intel_clock_t *match_clock,
554 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200555{
556 struct drm_device *dev = crtc->dev;
557 intel_clock_t clock;
558 int err = target;
559
560 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
561 /*
562 * For LVDS just rely on its current settings for dual-channel.
563 * We haven't figured out how to reliably set up different
564 * single/dual channel state, if we even can.
565 */
566 if (intel_is_dual_link_lvds(dev))
567 clock.p2 = limit->p2.p2_fast;
568 else
569 clock.p2 = limit->p2.p2_slow;
570 } else {
571 if (target < limit->p2.dot_limit)
572 clock.p2 = limit->p2.p2_slow;
573 else
574 clock.p2 = limit->p2.p2_fast;
575 }
576
577 memset(best_clock, 0, sizeof(*best_clock));
578
579 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
580 clock.m1++) {
581 for (clock.m2 = limit->m2.min;
582 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200583 for (clock.n = limit->n.min;
584 clock.n <= limit->n.max; clock.n++) {
585 for (clock.p1 = limit->p1.min;
586 clock.p1 <= limit->p1.max; clock.p1++) {
587 int this_err;
588
589 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 if (!intel_PLL_is_valid(dev, limit,
591 &clock))
592 continue;
593 if (match_clock &&
594 clock.p != match_clock->p)
595 continue;
596
597 this_err = abs(clock.dot - target);
598 if (this_err < err) {
599 *best_clock = clock;
600 err = this_err;
601 }
602 }
603 }
604 }
605 }
606
607 return (err != target);
608}
609
Ma Lingd4906092009-03-18 20:13:27 +0800610static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200611g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
612 int target, int refclk, intel_clock_t *match_clock,
613 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800614{
615 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800616 intel_clock_t clock;
617 int max_n;
618 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400619 /* approximately equals target * 0.00585 */
620 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800621 found = false;
622
623 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100624 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800625 clock.p2 = limit->p2.p2_fast;
626 else
627 clock.p2 = limit->p2.p2_slow;
628 } else {
629 if (target < limit->p2.dot_limit)
630 clock.p2 = limit->p2.p2_slow;
631 else
632 clock.p2 = limit->p2.p2_fast;
633 }
634
635 memset(best_clock, 0, sizeof(*best_clock));
636 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200637 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800638 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200639 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800640 for (clock.m1 = limit->m1.max;
641 clock.m1 >= limit->m1.min; clock.m1--) {
642 for (clock.m2 = limit->m2.max;
643 clock.m2 >= limit->m2.min; clock.m2--) {
644 for (clock.p1 = limit->p1.max;
645 clock.p1 >= limit->p1.min; clock.p1--) {
646 int this_err;
647
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200648 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000649 if (!intel_PLL_is_valid(dev, limit,
650 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800651 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000652
653 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800654 if (this_err < err_most) {
655 *best_clock = clock;
656 err_most = this_err;
657 max_n = clock.n;
658 found = true;
659 }
660 }
661 }
662 }
663 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800664 return found;
665}
Ma Lingd4906092009-03-18 20:13:27 +0800666
Zhenyu Wang2c072452009-06-05 15:38:42 +0800667static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200668vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
669 int target, int refclk, intel_clock_t *match_clock,
670 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700671{
672 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
673 u32 m, n, fastclk;
Paulo Zanonif3f08572013-08-12 14:56:53 -0300674 u32 updrate, minupdate, p;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700675 unsigned long bestppm, ppm, absppm;
676 int dotclk, flag;
677
Alan Coxaf447bd2012-07-25 13:49:18 +0100678 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700679 dotclk = target * 1000;
680 bestppm = 1000000;
681 ppm = absppm = 0;
682 fastclk = dotclk / (2*100);
683 updrate = 0;
684 minupdate = 19200;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700685 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
686 bestm1 = bestm2 = bestp1 = bestp2 = 0;
687
688 /* based on hardware requirement, prefer smaller n to precision */
689 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
690 updrate = refclk / n;
691 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
692 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
693 if (p2 > 10)
694 p2 = p2 - 1;
695 p = p1 * p2;
696 /* based on hardware requirement, prefer bigger m1,m2 values */
697 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
698 m2 = (((2*(fastclk * p * n / m1 )) +
699 refclk) / (2*refclk));
700 m = m1 * m2;
701 vco = updrate * m;
702 if (vco >= limit->vco.min && vco < limit->vco.max) {
703 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
704 absppm = (ppm > 0) ? ppm : (-ppm);
705 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
706 bestppm = 0;
707 flag = 1;
708 }
709 if (absppm < bestppm - 10) {
710 bestppm = absppm;
711 flag = 1;
712 }
713 if (flag) {
714 bestn = n;
715 bestm1 = m1;
716 bestm2 = m2;
717 bestp1 = p1;
718 bestp2 = p2;
719 flag = 0;
720 }
721 }
722 }
723 }
724 }
725 }
726 best_clock->n = bestn;
727 best_clock->m1 = bestm1;
728 best_clock->m2 = bestm2;
729 best_clock->p1 = bestp1;
730 best_clock->p2 = bestp2;
731
732 return true;
733}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700734
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300735bool intel_crtc_active(struct drm_crtc *crtc)
736{
737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
738
739 /* Be paranoid as we can arrive here with only partial
740 * state retrieved from the hardware during setup.
741 *
742 * We can ditch the adjusted_mode.clock check as soon
743 * as Haswell has gained clock readout/fastboot support.
744 *
745 * We can ditch the crtc->fb check as soon as we can
746 * properly reconstruct framebuffers.
747 */
748 return intel_crtc->active && crtc->fb &&
749 intel_crtc->config.adjusted_mode.clock;
750}
751
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200752enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
753 enum pipe pipe)
754{
755 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
757
Daniel Vetter3b117c82013-04-17 20:15:07 +0200758 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200759}
760
Paulo Zanonia928d532012-05-04 17:18:15 -0300761static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
762{
763 struct drm_i915_private *dev_priv = dev->dev_private;
764 u32 frame, frame_reg = PIPEFRAME(pipe);
765
766 frame = I915_READ(frame_reg);
767
768 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
769 DRM_DEBUG_KMS("vblank wait timed out\n");
770}
771
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700772/**
773 * intel_wait_for_vblank - wait for vblank on a given pipe
774 * @dev: drm device
775 * @pipe: pipe to wait for
776 *
777 * Wait for vblank to occur on a given pipe. Needed for various bits of
778 * mode setting code.
779 */
780void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800781{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700782 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800783 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700784
Paulo Zanonia928d532012-05-04 17:18:15 -0300785 if (INTEL_INFO(dev)->gen >= 5) {
786 ironlake_wait_for_vblank(dev, pipe);
787 return;
788 }
789
Chris Wilson300387c2010-09-05 20:25:43 +0100790 /* Clear existing vblank status. Note this will clear any other
791 * sticky status fields as well.
792 *
793 * This races with i915_driver_irq_handler() with the result
794 * that either function could miss a vblank event. Here it is not
795 * fatal, as we will either wait upon the next vblank interrupt or
796 * timeout. Generally speaking intel_wait_for_vblank() is only
797 * called during modeset at which time the GPU should be idle and
798 * should *not* be performing page flips and thus not waiting on
799 * vblanks...
800 * Currently, the result of us stealing a vblank from the irq
801 * handler is that a single frame will be skipped during swapbuffers.
802 */
803 I915_WRITE(pipestat_reg,
804 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
805
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700806 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100807 if (wait_for(I915_READ(pipestat_reg) &
808 PIPE_VBLANK_INTERRUPT_STATUS,
809 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700810 DRM_DEBUG_KMS("vblank wait timed out\n");
811}
812
Keith Packardab7ad7f2010-10-03 00:33:06 -0700813/*
814 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815 * @dev: drm device
816 * @pipe: pipe to wait for
817 *
818 * After disabling a pipe, we can't wait for vblank in the usual way,
819 * spinning on the vblank interrupt status bit, since we won't actually
820 * see an interrupt when the pipe is disabled.
821 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700822 * On Gen4 and above:
823 * wait for the pipe register state bit to turn off
824 *
825 * Otherwise:
826 * wait for the display line value to settle (it usually
827 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100828 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700829 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100830void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700831{
832 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200833 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
834 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700835
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200837 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700838
Keith Packardab7ad7f2010-10-03 00:33:06 -0700839 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100840 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
841 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200842 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700843 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300844 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100845 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700846 unsigned long timeout = jiffies + msecs_to_jiffies(100);
847
Paulo Zanoni837ba002012-05-04 17:18:14 -0300848 if (IS_GEN2(dev))
849 line_mask = DSL_LINEMASK_GEN2;
850 else
851 line_mask = DSL_LINEMASK_GEN3;
852
Keith Packardab7ad7f2010-10-03 00:33:06 -0700853 /* Wait for the display line to settle */
854 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300855 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700856 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300857 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700858 time_after(timeout, jiffies));
859 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800862}
863
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000864/*
865 * ibx_digital_port_connected - is the specified port connected?
866 * @dev_priv: i915 private structure
867 * @port: the port to test
868 *
869 * Returns true if @port is connected, false otherwise.
870 */
871bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
872 struct intel_digital_port *port)
873{
874 u32 bit;
875
Damien Lespiauc36346e2012-12-13 16:09:03 +0000876 if (HAS_PCH_IBX(dev_priv->dev)) {
877 switch(port->port) {
878 case PORT_B:
879 bit = SDE_PORTB_HOTPLUG;
880 break;
881 case PORT_C:
882 bit = SDE_PORTC_HOTPLUG;
883 break;
884 case PORT_D:
885 bit = SDE_PORTD_HOTPLUG;
886 break;
887 default:
888 return true;
889 }
890 } else {
891 switch(port->port) {
892 case PORT_B:
893 bit = SDE_PORTB_HOTPLUG_CPT;
894 break;
895 case PORT_C:
896 bit = SDE_PORTC_HOTPLUG_CPT;
897 break;
898 case PORT_D:
899 bit = SDE_PORTD_HOTPLUG_CPT;
900 break;
901 default:
902 return true;
903 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000904 }
905
906 return I915_READ(SDEISR) & bit;
907}
908
Jesse Barnesb24e7172011-01-04 15:09:30 -0800909static const char *state_string(bool enabled)
910{
911 return enabled ? "on" : "off";
912}
913
914/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200915void assert_pll(struct drm_i915_private *dev_priv,
916 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800917{
918 int reg;
919 u32 val;
920 bool cur_state;
921
922 reg = DPLL(pipe);
923 val = I915_READ(reg);
924 cur_state = !!(val & DPLL_VCO_ENABLE);
925 WARN(cur_state != state,
926 "PLL state assertion failure (expected %s, current %s)\n",
927 state_string(state), state_string(cur_state));
928}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800929
Jani Nikula23538ef2013-08-27 15:12:22 +0300930/* XXX: the dsi pll is shared between MIPI DSI ports */
931static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
932{
933 u32 val;
934 bool cur_state;
935
936 mutex_lock(&dev_priv->dpio_lock);
937 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
938 mutex_unlock(&dev_priv->dpio_lock);
939
940 cur_state = val & DSI_PLL_VCO_EN;
941 WARN(cur_state != state,
942 "DSI PLL state assertion failure (expected %s, current %s)\n",
943 state_string(state), state_string(cur_state));
944}
945#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
946#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
947
Daniel Vetter55607e82013-06-16 21:42:39 +0200948struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200949intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800950{
Daniel Vettere2b78262013-06-07 23:10:03 +0200951 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
952
Daniel Vettera43f6e02013-06-07 23:10:32 +0200953 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200954 return NULL;
955
Daniel Vettera43f6e02013-06-07 23:10:32 +0200956 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200957}
958
Jesse Barnesb24e7172011-01-04 15:09:30 -0800959/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200960void assert_shared_dpll(struct drm_i915_private *dev_priv,
961 struct intel_shared_dpll *pll,
962 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800963{
Jesse Barnes040484a2011-01-03 12:14:26 -0800964 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200965 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800966
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300967 if (HAS_PCH_LPT(dev_priv->dev)) {
968 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
969 return;
970 }
971
Chris Wilson92b27b02012-05-20 18:10:50 +0100972 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200973 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100974 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100975
Daniel Vetter53589012013-06-05 13:34:16 +0200976 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100977 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200978 "%s assertion failure (expected %s, current %s)\n",
979 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800980}
Jesse Barnes040484a2011-01-03 12:14:26 -0800981
982static void assert_fdi_tx(struct drm_i915_private *dev_priv,
983 enum pipe pipe, bool state)
984{
985 int reg;
986 u32 val;
987 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200988 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
989 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800990
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200991 if (HAS_DDI(dev_priv->dev)) {
992 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200993 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300994 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200995 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300996 } else {
997 reg = FDI_TX_CTL(pipe);
998 val = I915_READ(reg);
999 cur_state = !!(val & FDI_TX_ENABLE);
1000 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001001 WARN(cur_state != state,
1002 "FDI TX state assertion failure (expected %s, current %s)\n",
1003 state_string(state), state_string(cur_state));
1004}
1005#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1006#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1007
1008static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1009 enum pipe pipe, bool state)
1010{
1011 int reg;
1012 u32 val;
1013 bool cur_state;
1014
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001015 reg = FDI_RX_CTL(pipe);
1016 val = I915_READ(reg);
1017 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001018 WARN(cur_state != state,
1019 "FDI RX state assertion failure (expected %s, current %s)\n",
1020 state_string(state), state_string(cur_state));
1021}
1022#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1023#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1024
1025static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1026 enum pipe pipe)
1027{
1028 int reg;
1029 u32 val;
1030
1031 /* ILK FDI PLL is always enabled */
1032 if (dev_priv->info->gen == 5)
1033 return;
1034
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001035 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001036 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001037 return;
1038
Jesse Barnes040484a2011-01-03 12:14:26 -08001039 reg = FDI_TX_CTL(pipe);
1040 val = I915_READ(reg);
1041 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1042}
1043
Daniel Vetter55607e82013-06-16 21:42:39 +02001044void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1045 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001046{
1047 int reg;
1048 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001049 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001050
1051 reg = FDI_RX_CTL(pipe);
1052 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1054 WARN(cur_state != state,
1055 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1056 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001057}
1058
Jesse Barnesea0760c2011-01-04 15:09:32 -08001059static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1060 enum pipe pipe)
1061{
1062 int pp_reg, lvds_reg;
1063 u32 val;
1064 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001065 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001066
1067 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1068 pp_reg = PCH_PP_CONTROL;
1069 lvds_reg = PCH_LVDS;
1070 } else {
1071 pp_reg = PP_CONTROL;
1072 lvds_reg = LVDS;
1073 }
1074
1075 val = I915_READ(pp_reg);
1076 if (!(val & PANEL_POWER_ON) ||
1077 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1078 locked = false;
1079
1080 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1081 panel_pipe = PIPE_B;
1082
1083 WARN(panel_pipe == pipe && locked,
1084 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001085 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001086}
1087
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001088static void assert_cursor(struct drm_i915_private *dev_priv,
1089 enum pipe pipe, bool state)
1090{
1091 struct drm_device *dev = dev_priv->dev;
1092 bool cur_state;
1093
1094 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1095 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1096 else if (IS_845G(dev) || IS_I865G(dev))
1097 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1098 else
1099 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1100
1101 WARN(cur_state != state,
1102 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1103 pipe_name(pipe), state_string(state), state_string(cur_state));
1104}
1105#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1106#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1107
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001108void assert_pipe(struct drm_i915_private *dev_priv,
1109 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001110{
1111 int reg;
1112 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001113 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001114 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1115 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116
Daniel Vetter8e636782012-01-22 01:36:48 +01001117 /* if we need the pipe A quirk it must be always on */
1118 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1119 state = true;
1120
Paulo Zanonib97186f2013-05-03 12:15:36 -03001121 if (!intel_display_power_enabled(dev_priv->dev,
1122 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001123 cur_state = false;
1124 } else {
1125 reg = PIPECONF(cpu_transcoder);
1126 val = I915_READ(reg);
1127 cur_state = !!(val & PIPECONF_ENABLE);
1128 }
1129
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001130 WARN(cur_state != state,
1131 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001132 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133}
1134
Chris Wilson931872f2012-01-16 23:01:13 +00001135static void assert_plane(struct drm_i915_private *dev_priv,
1136 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137{
1138 int reg;
1139 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001140 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141
1142 reg = DSPCNTR(plane);
1143 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001144 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1145 WARN(cur_state != state,
1146 "plane %c assertion failure (expected %s, current %s)\n",
1147 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001148}
1149
Chris Wilson931872f2012-01-16 23:01:13 +00001150#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1151#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1154 enum pipe pipe)
1155{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001156 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157 int reg, i;
1158 u32 val;
1159 int cur_pipe;
1160
Ville Syrjälä653e1022013-06-04 13:49:05 +03001161 /* Primary planes are fixed to pipes on gen4+ */
1162 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001163 reg = DSPCNTR(pipe);
1164 val = I915_READ(reg);
1165 WARN((val & DISPLAY_PLANE_ENABLE),
1166 "plane %c assertion failure, should be disabled but not\n",
1167 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001168 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001169 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001170
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001172 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001173 reg = DSPCNTR(i);
1174 val = I915_READ(reg);
1175 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1176 DISPPLANE_SEL_PIPE_SHIFT;
1177 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001178 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1179 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001180 }
1181}
1182
Jesse Barnes19332d72013-03-28 09:55:38 -07001183static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1184 enum pipe pipe)
1185{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001186 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001187 int reg, i;
1188 u32 val;
1189
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 if (IS_VALLEYVIEW(dev)) {
1191 for (i = 0; i < dev_priv->num_plane; i++) {
1192 reg = SPCNTR(pipe, i);
1193 val = I915_READ(reg);
1194 WARN((val & SP_ENABLE),
1195 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1196 sprite_name(pipe, i), pipe_name(pipe));
1197 }
1198 } else if (INTEL_INFO(dev)->gen >= 7) {
1199 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001200 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001202 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001203 plane_name(pipe), pipe_name(pipe));
1204 } else if (INTEL_INFO(dev)->gen >= 5) {
1205 reg = DVSCNTR(pipe);
1206 val = I915_READ(reg);
1207 WARN((val & DVS_ENABLE),
1208 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1209 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001210 }
1211}
1212
Jesse Barnes92f25842011-01-04 15:09:34 -08001213static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1214{
1215 u32 val;
1216 bool enabled;
1217
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001218 if (HAS_PCH_LPT(dev_priv->dev)) {
1219 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1220 return;
1221 }
1222
Jesse Barnes92f25842011-01-04 15:09:34 -08001223 val = I915_READ(PCH_DREF_CONTROL);
1224 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1225 DREF_SUPERSPREAD_SOURCE_MASK));
1226 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1227}
1228
Daniel Vetterab9412b2013-05-03 11:49:46 +02001229static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1230 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001231{
1232 int reg;
1233 u32 val;
1234 bool enabled;
1235
Daniel Vetterab9412b2013-05-03 11:49:46 +02001236 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001237 val = I915_READ(reg);
1238 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001239 WARN(enabled,
1240 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1241 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001242}
1243
Keith Packard4e634382011-08-06 10:39:45 -07001244static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1245 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001246{
1247 if ((val & DP_PORT_EN) == 0)
1248 return false;
1249
1250 if (HAS_PCH_CPT(dev_priv->dev)) {
1251 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1252 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1253 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1254 return false;
1255 } else {
1256 if ((val & DP_PIPE_MASK) != (pipe << 30))
1257 return false;
1258 }
1259 return true;
1260}
1261
Keith Packard1519b992011-08-06 10:35:34 -07001262static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe, u32 val)
1264{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001265 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001266 return false;
1267
1268 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001269 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001270 return false;
1271 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001272 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001273 return false;
1274 }
1275 return true;
1276}
1277
1278static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1279 enum pipe pipe, u32 val)
1280{
1281 if ((val & LVDS_PORT_EN) == 0)
1282 return false;
1283
1284 if (HAS_PCH_CPT(dev_priv->dev)) {
1285 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1286 return false;
1287 } else {
1288 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1289 return false;
1290 }
1291 return true;
1292}
1293
1294static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe, u32 val)
1296{
1297 if ((val & ADPA_DAC_ENABLE) == 0)
1298 return false;
1299 if (HAS_PCH_CPT(dev_priv->dev)) {
1300 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1301 return false;
1302 } else {
1303 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1304 return false;
1305 }
1306 return true;
1307}
1308
Jesse Barnes291906f2011-02-02 12:28:03 -08001309static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001310 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001311{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001312 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001313 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001314 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001315 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001316
Daniel Vetter75c5da22012-09-10 21:58:29 +02001317 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1318 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001319 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001320}
1321
1322static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, int reg)
1324{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001325 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001326 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001327 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001328 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001329
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001330 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001331 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001332 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001333}
1334
1335static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1336 enum pipe pipe)
1337{
1338 int reg;
1339 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001340
Keith Packardf0575e92011-07-25 22:12:43 -07001341 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001344
1345 reg = PCH_ADPA;
1346 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001347 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001348 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001349 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001350
1351 reg = PCH_LVDS;
1352 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001353 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001354 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001355 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001356
Paulo Zanonie2debe92013-02-18 19:00:27 -03001357 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001360}
1361
Daniel Vetter426115c2013-07-11 22:13:42 +02001362static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001363{
Daniel Vetter426115c2013-07-11 22:13:42 +02001364 struct drm_device *dev = crtc->base.dev;
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366 int reg = DPLL(crtc->pipe);
1367 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001368
Daniel Vetter426115c2013-07-11 22:13:42 +02001369 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001370
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001371 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001372 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1373
1374 /* PLL is protected by panel, make sure we can write it */
1375 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001376 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001377
Daniel Vetter426115c2013-07-11 22:13:42 +02001378 I915_WRITE(reg, dpll);
1379 POSTING_READ(reg);
1380 udelay(150);
1381
1382 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1383 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1384
1385 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1386 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001387
1388 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001389 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001390 POSTING_READ(reg);
1391 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001392 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001393 POSTING_READ(reg);
1394 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001395 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001396 POSTING_READ(reg);
1397 udelay(150); /* wait for warmup */
1398}
1399
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001400static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001401{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001402 struct drm_device *dev = crtc->base.dev;
1403 struct drm_i915_private *dev_priv = dev->dev_private;
1404 int reg = DPLL(crtc->pipe);
1405 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001406
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001407 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001408
1409 /* No really, not for ILK+ */
1410 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001411
1412 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001413 if (IS_MOBILE(dev) && !IS_I830(dev))
1414 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001415
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001416 I915_WRITE(reg, dpll);
1417
1418 /* Wait for the clocks to stabilize. */
1419 POSTING_READ(reg);
1420 udelay(150);
1421
1422 if (INTEL_INFO(dev)->gen >= 4) {
1423 I915_WRITE(DPLL_MD(crtc->pipe),
1424 crtc->config.dpll_hw_state.dpll_md);
1425 } else {
1426 /* The pixel multiplier can only be updated once the
1427 * DPLL is enabled and the clocks are stable.
1428 *
1429 * So write it again.
1430 */
1431 I915_WRITE(reg, dpll);
1432 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001433
1434 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001435 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001436 POSTING_READ(reg);
1437 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001438 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001439 POSTING_READ(reg);
1440 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001441 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001442 POSTING_READ(reg);
1443 udelay(150); /* wait for warmup */
1444}
1445
1446/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001447 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448 * @dev_priv: i915 private structure
1449 * @pipe: pipe PLL to disable
1450 *
1451 * Disable the PLL for @pipe, making sure the pipe is off first.
1452 *
1453 * Note! This is for pre-ILK only.
1454 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001455static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001456{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001457 /* Don't disable pipe A or pipe A PLLs if needed */
1458 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1459 return;
1460
1461 /* Make sure the pipe isn't still relying on us */
1462 assert_pipe_disabled(dev_priv, pipe);
1463
Daniel Vetter50b44a42013-06-05 13:34:33 +02001464 I915_WRITE(DPLL(pipe), 0);
1465 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001466}
1467
Jesse Barnes89b667f2013-04-18 14:51:36 -07001468void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1469{
1470 u32 port_mask;
1471
1472 if (!port)
1473 port_mask = DPLL_PORTB_READY_MASK;
1474 else
1475 port_mask = DPLL_PORTC_READY_MASK;
1476
1477 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1478 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1479 'B' + port, I915_READ(DPLL(0)));
1480}
1481
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001482/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001483 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001484 * @dev_priv: i915 private structure
1485 * @pipe: pipe PLL to enable
1486 *
1487 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1488 * drives the transcoder clock.
1489 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001490static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001491{
Daniel Vettere2b78262013-06-07 23:10:03 +02001492 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1493 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001494
Chris Wilson48da64a2012-05-13 20:16:12 +01001495 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001496 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001497 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001498 return;
1499
1500 if (WARN_ON(pll->refcount == 0))
1501 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001502
Daniel Vetter46edb022013-06-05 13:34:12 +02001503 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1504 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001505 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001506
Daniel Vettercdbd2312013-06-05 13:34:03 +02001507 if (pll->active++) {
1508 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001509 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001510 return;
1511 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001512 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001513
Daniel Vetter46edb022013-06-05 13:34:12 +02001514 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001515 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001516 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001517}
1518
Daniel Vettere2b78262013-06-07 23:10:03 +02001519static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001520{
Daniel Vettere2b78262013-06-07 23:10:03 +02001521 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1522 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001523
Jesse Barnes92f25842011-01-04 15:09:34 -08001524 /* PCH only available on ILK+ */
1525 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001526 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001527 return;
1528
Chris Wilson48da64a2012-05-13 20:16:12 +01001529 if (WARN_ON(pll->refcount == 0))
1530 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001531
Daniel Vetter46edb022013-06-05 13:34:12 +02001532 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1533 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001534 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001535
Chris Wilson48da64a2012-05-13 20:16:12 +01001536 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001537 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001538 return;
1539 }
1540
Daniel Vettere9d69442013-06-05 13:34:15 +02001541 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001542 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001543 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001544 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545
Daniel Vetter46edb022013-06-05 13:34:12 +02001546 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001547 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001548 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001549}
1550
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001551static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1552 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001553{
Daniel Vetter23670b322012-11-01 09:15:30 +01001554 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001555 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001557 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001558
1559 /* PCH only available on ILK+ */
1560 BUG_ON(dev_priv->info->gen < 5);
1561
1562 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001563 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001564 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001565
1566 /* FDI must be feeding us bits for PCH ports */
1567 assert_fdi_tx_enabled(dev_priv, pipe);
1568 assert_fdi_rx_enabled(dev_priv, pipe);
1569
Daniel Vetter23670b322012-11-01 09:15:30 +01001570 if (HAS_PCH_CPT(dev)) {
1571 /* Workaround: Set the timing override bit before enabling the
1572 * pch transcoder. */
1573 reg = TRANS_CHICKEN2(pipe);
1574 val = I915_READ(reg);
1575 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1576 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001577 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001578
Daniel Vetterab9412b2013-05-03 11:49:46 +02001579 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001580 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001581 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001582
1583 if (HAS_PCH_IBX(dev_priv->dev)) {
1584 /*
1585 * make the BPC in transcoder be consistent with
1586 * that in pipeconf reg.
1587 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001588 val &= ~PIPECONF_BPC_MASK;
1589 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001590 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001591
1592 val &= ~TRANS_INTERLACE_MASK;
1593 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001594 if (HAS_PCH_IBX(dev_priv->dev) &&
1595 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1596 val |= TRANS_LEGACY_INTERLACED_ILK;
1597 else
1598 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001599 else
1600 val |= TRANS_PROGRESSIVE;
1601
Jesse Barnes040484a2011-01-03 12:14:26 -08001602 I915_WRITE(reg, val | TRANS_ENABLE);
1603 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001604 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001605}
1606
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001607static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001608 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001609{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001610 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001611
1612 /* PCH only available on ILK+ */
1613 BUG_ON(dev_priv->info->gen < 5);
1614
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001615 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001616 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001617 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001618
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001619 /* Workaround: set timing override bit. */
1620 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001621 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001622 I915_WRITE(_TRANSA_CHICKEN2, val);
1623
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001624 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001625 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001626
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001627 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1628 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001629 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001630 else
1631 val |= TRANS_PROGRESSIVE;
1632
Daniel Vetterab9412b2013-05-03 11:49:46 +02001633 I915_WRITE(LPT_TRANSCONF, val);
1634 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001635 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001636}
1637
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001638static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1639 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001640{
Daniel Vetter23670b322012-11-01 09:15:30 +01001641 struct drm_device *dev = dev_priv->dev;
1642 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001643
1644 /* FDI relies on the transcoder */
1645 assert_fdi_tx_disabled(dev_priv, pipe);
1646 assert_fdi_rx_disabled(dev_priv, pipe);
1647
Jesse Barnes291906f2011-02-02 12:28:03 -08001648 /* Ports must be off as well */
1649 assert_pch_ports_disabled(dev_priv, pipe);
1650
Daniel Vetterab9412b2013-05-03 11:49:46 +02001651 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001652 val = I915_READ(reg);
1653 val &= ~TRANS_ENABLE;
1654 I915_WRITE(reg, val);
1655 /* wait for PCH transcoder off, transcoder state */
1656 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001657 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001658
1659 if (!HAS_PCH_IBX(dev)) {
1660 /* Workaround: Clear the timing override chicken bit again. */
1661 reg = TRANS_CHICKEN2(pipe);
1662 val = I915_READ(reg);
1663 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1664 I915_WRITE(reg, val);
1665 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001666}
1667
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001668static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001669{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001670 u32 val;
1671
Daniel Vetterab9412b2013-05-03 11:49:46 +02001672 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001673 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001674 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001676 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001677 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001678
1679 /* Workaround: clear timing override bit. */
1680 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001681 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001682 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001683}
1684
1685/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001686 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001687 * @dev_priv: i915 private structure
1688 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001689 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001690 *
1691 * Enable @pipe, making sure that various hardware specific requirements
1692 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1693 *
1694 * @pipe should be %PIPE_A or %PIPE_B.
1695 *
1696 * Will wait until the pipe is actually running (i.e. first vblank) before
1697 * returning.
1698 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001699static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001700 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001701{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001702 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1703 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001704 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001705 int reg;
1706 u32 val;
1707
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001708 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001709 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001710 assert_sprites_disabled(dev_priv, pipe);
1711
Paulo Zanoni681e5812012-12-06 11:12:38 -02001712 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001713 pch_transcoder = TRANSCODER_A;
1714 else
1715 pch_transcoder = pipe;
1716
Jesse Barnesb24e7172011-01-04 15:09:30 -08001717 /*
1718 * A pipe without a PLL won't actually be able to drive bits from
1719 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1720 * need the check.
1721 */
1722 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001723 if (dsi)
1724 assert_dsi_pll_enabled(dev_priv);
1725 else
1726 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001727 else {
1728 if (pch_port) {
1729 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001730 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001731 assert_fdi_tx_pll_enabled(dev_priv,
1732 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001733 }
1734 /* FIXME: assert CPU port conditions for SNB+ */
1735 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001736
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001737 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001738 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001739 if (val & PIPECONF_ENABLE)
1740 return;
1741
1742 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001743 intel_wait_for_vblank(dev_priv->dev, pipe);
1744}
1745
1746/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001747 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001748 * @dev_priv: i915 private structure
1749 * @pipe: pipe to disable
1750 *
1751 * Disable @pipe, making sure that various hardware specific requirements
1752 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1753 *
1754 * @pipe should be %PIPE_A or %PIPE_B.
1755 *
1756 * Will wait until the pipe has shut down before returning.
1757 */
1758static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1759 enum pipe pipe)
1760{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001761 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1762 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001763 int reg;
1764 u32 val;
1765
1766 /*
1767 * Make sure planes won't keep trying to pump pixels to us,
1768 * or we might hang the display.
1769 */
1770 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001771 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001772 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001773
1774 /* Don't disable pipe A or pipe A PLLs if needed */
1775 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1776 return;
1777
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001778 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001779 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001780 if ((val & PIPECONF_ENABLE) == 0)
1781 return;
1782
1783 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001784 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1785}
1786
Keith Packardd74362c2011-07-28 14:47:14 -07001787/*
1788 * Plane regs are double buffered, going from enabled->disabled needs a
1789 * trigger in order to latch. The display address reg provides this.
1790 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001791void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001792 enum plane plane)
1793{
Damien Lespiau14f86142012-10-29 15:24:49 +00001794 if (dev_priv->info->gen >= 4)
1795 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1796 else
1797 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001798}
1799
Jesse Barnesb24e7172011-01-04 15:09:30 -08001800/**
1801 * intel_enable_plane - enable a display plane on a given pipe
1802 * @dev_priv: i915 private structure
1803 * @plane: plane to enable
1804 * @pipe: pipe being fed
1805 *
1806 * Enable @plane on @pipe, making sure that @pipe is running first.
1807 */
1808static void intel_enable_plane(struct drm_i915_private *dev_priv,
1809 enum plane plane, enum pipe pipe)
1810{
1811 int reg;
1812 u32 val;
1813
1814 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1815 assert_pipe_enabled(dev_priv, pipe);
1816
1817 reg = DSPCNTR(plane);
1818 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001819 if (val & DISPLAY_PLANE_ENABLE)
1820 return;
1821
1822 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001823 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 intel_wait_for_vblank(dev_priv->dev, pipe);
1825}
1826
Jesse Barnesb24e7172011-01-04 15:09:30 -08001827/**
1828 * intel_disable_plane - disable a display plane
1829 * @dev_priv: i915 private structure
1830 * @plane: plane to disable
1831 * @pipe: pipe consuming the data
1832 *
1833 * Disable @plane; should be an independent operation.
1834 */
1835static void intel_disable_plane(struct drm_i915_private *dev_priv,
1836 enum plane plane, enum pipe pipe)
1837{
1838 int reg;
1839 u32 val;
1840
1841 reg = DSPCNTR(plane);
1842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1844 return;
1845
1846 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001847 intel_flush_display_plane(dev_priv, plane);
1848 intel_wait_for_vblank(dev_priv->dev, pipe);
1849}
1850
Chris Wilson693db182013-03-05 14:52:39 +00001851static bool need_vtd_wa(struct drm_device *dev)
1852{
1853#ifdef CONFIG_INTEL_IOMMU
1854 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1855 return true;
1856#endif
1857 return false;
1858}
1859
Chris Wilson127bd2a2010-07-23 23:32:05 +01001860int
Chris Wilson48b956c2010-09-14 12:50:34 +01001861intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001862 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001863 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001864{
Chris Wilsonce453d82011-02-21 14:43:56 +00001865 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001866 u32 alignment;
1867 int ret;
1868
Chris Wilson05394f32010-11-08 19:18:58 +00001869 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001870 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001871 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1872 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001873 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001874 alignment = 4 * 1024;
1875 else
1876 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001877 break;
1878 case I915_TILING_X:
1879 /* pin() will align the object as required by fence */
1880 alignment = 0;
1881 break;
1882 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001883 /* Despite that we check this in framebuffer_init userspace can
1884 * screw us over and change the tiling after the fact. Only
1885 * pinned buffers can't change their tiling. */
1886 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001887 return -EINVAL;
1888 default:
1889 BUG();
1890 }
1891
Chris Wilson693db182013-03-05 14:52:39 +00001892 /* Note that the w/a also requires 64 PTE of padding following the
1893 * bo. We currently fill all unused PTE with the shadow page and so
1894 * we should always have valid PTE following the scanout preventing
1895 * the VT-d warning.
1896 */
1897 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1898 alignment = 256 * 1024;
1899
Chris Wilsonce453d82011-02-21 14:43:56 +00001900 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001901 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001902 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001903 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001904
1905 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1906 * fence, whereas 965+ only requires a fence if using
1907 * framebuffer compression. For simplicity, we always install
1908 * a fence as the cost is not that onerous.
1909 */
Chris Wilson06d98132012-04-17 15:31:24 +01001910 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001911 if (ret)
1912 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001913
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001914 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001915
Chris Wilsonce453d82011-02-21 14:43:56 +00001916 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001917 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001918
1919err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001920 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001921err_interruptible:
1922 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001923 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001924}
1925
Chris Wilson1690e1e2011-12-14 13:57:08 +01001926void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1927{
1928 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001929 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001930}
1931
Daniel Vetterc2c75132012-07-05 12:17:30 +02001932/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1933 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001934unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1935 unsigned int tiling_mode,
1936 unsigned int cpp,
1937 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001938{
Chris Wilsonbc752862013-02-21 20:04:31 +00001939 if (tiling_mode != I915_TILING_NONE) {
1940 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001941
Chris Wilsonbc752862013-02-21 20:04:31 +00001942 tile_rows = *y / 8;
1943 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001944
Chris Wilsonbc752862013-02-21 20:04:31 +00001945 tiles = *x / (512/cpp);
1946 *x %= 512/cpp;
1947
1948 return tile_rows * pitch * 8 + tiles * 4096;
1949 } else {
1950 unsigned int offset;
1951
1952 offset = *y * pitch + *x * cpp;
1953 *y = 0;
1954 *x = (offset & 4095) / cpp;
1955 return offset & -4096;
1956 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001957}
1958
Jesse Barnes17638cd2011-06-24 12:19:23 -07001959static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1960 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001961{
1962 struct drm_device *dev = crtc->dev;
1963 struct drm_i915_private *dev_priv = dev->dev_private;
1964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1965 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001966 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001967 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001968 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001969 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001970 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001971
1972 switch (plane) {
1973 case 0:
1974 case 1:
1975 break;
1976 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001977 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001978 return -EINVAL;
1979 }
1980
1981 intel_fb = to_intel_framebuffer(fb);
1982 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001983
Chris Wilson5eddb702010-09-11 13:48:45 +01001984 reg = DSPCNTR(plane);
1985 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001986 /* Mask out pixel format bits in case we change it */
1987 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001988 switch (fb->pixel_format) {
1989 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001990 dspcntr |= DISPPLANE_8BPP;
1991 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001992 case DRM_FORMAT_XRGB1555:
1993 case DRM_FORMAT_ARGB1555:
1994 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001995 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001996 case DRM_FORMAT_RGB565:
1997 dspcntr |= DISPPLANE_BGRX565;
1998 break;
1999 case DRM_FORMAT_XRGB8888:
2000 case DRM_FORMAT_ARGB8888:
2001 dspcntr |= DISPPLANE_BGRX888;
2002 break;
2003 case DRM_FORMAT_XBGR8888:
2004 case DRM_FORMAT_ABGR8888:
2005 dspcntr |= DISPPLANE_RGBX888;
2006 break;
2007 case DRM_FORMAT_XRGB2101010:
2008 case DRM_FORMAT_ARGB2101010:
2009 dspcntr |= DISPPLANE_BGRX101010;
2010 break;
2011 case DRM_FORMAT_XBGR2101010:
2012 case DRM_FORMAT_ABGR2101010:
2013 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002014 break;
2015 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002016 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002017 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002018
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002019 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002020 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002021 dspcntr |= DISPPLANE_TILED;
2022 else
2023 dspcntr &= ~DISPPLANE_TILED;
2024 }
2025
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002026 if (IS_G4X(dev))
2027 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2028
Chris Wilson5eddb702010-09-11 13:48:45 +01002029 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002030
Daniel Vettere506a0c2012-07-05 12:17:29 +02002031 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002032
Daniel Vetterc2c75132012-07-05 12:17:30 +02002033 if (INTEL_INFO(dev)->gen >= 4) {
2034 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002035 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2036 fb->bits_per_pixel / 8,
2037 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002038 linear_offset -= intel_crtc->dspaddr_offset;
2039 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002040 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002041 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002042
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002043 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2044 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2045 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002046 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002047 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002048 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002049 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002050 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002051 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002052 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002053 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002054 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002055
Jesse Barnes17638cd2011-06-24 12:19:23 -07002056 return 0;
2057}
2058
2059static int ironlake_update_plane(struct drm_crtc *crtc,
2060 struct drm_framebuffer *fb, int x, int y)
2061{
2062 struct drm_device *dev = crtc->dev;
2063 struct drm_i915_private *dev_priv = dev->dev_private;
2064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2065 struct intel_framebuffer *intel_fb;
2066 struct drm_i915_gem_object *obj;
2067 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002068 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002069 u32 dspcntr;
2070 u32 reg;
2071
2072 switch (plane) {
2073 case 0:
2074 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002075 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002076 break;
2077 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002078 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002079 return -EINVAL;
2080 }
2081
2082 intel_fb = to_intel_framebuffer(fb);
2083 obj = intel_fb->obj;
2084
2085 reg = DSPCNTR(plane);
2086 dspcntr = I915_READ(reg);
2087 /* Mask out pixel format bits in case we change it */
2088 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002089 switch (fb->pixel_format) {
2090 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002091 dspcntr |= DISPPLANE_8BPP;
2092 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002093 case DRM_FORMAT_RGB565:
2094 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002095 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002096 case DRM_FORMAT_XRGB8888:
2097 case DRM_FORMAT_ARGB8888:
2098 dspcntr |= DISPPLANE_BGRX888;
2099 break;
2100 case DRM_FORMAT_XBGR8888:
2101 case DRM_FORMAT_ABGR8888:
2102 dspcntr |= DISPPLANE_RGBX888;
2103 break;
2104 case DRM_FORMAT_XRGB2101010:
2105 case DRM_FORMAT_ARGB2101010:
2106 dspcntr |= DISPPLANE_BGRX101010;
2107 break;
2108 case DRM_FORMAT_XBGR2101010:
2109 case DRM_FORMAT_ABGR2101010:
2110 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002111 break;
2112 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002113 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002114 }
2115
2116 if (obj->tiling_mode != I915_TILING_NONE)
2117 dspcntr |= DISPPLANE_TILED;
2118 else
2119 dspcntr &= ~DISPPLANE_TILED;
2120
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002121 if (IS_HASWELL(dev))
2122 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2123 else
2124 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002125
2126 I915_WRITE(reg, dspcntr);
2127
Daniel Vettere506a0c2012-07-05 12:17:29 +02002128 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002129 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002130 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2131 fb->bits_per_pixel / 8,
2132 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002133 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002134
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002135 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2136 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2137 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002138 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002139 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002140 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002141 if (IS_HASWELL(dev)) {
2142 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2143 } else {
2144 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2145 I915_WRITE(DSPLINOFF(plane), linear_offset);
2146 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002147 POSTING_READ(reg);
2148
2149 return 0;
2150}
2151
2152/* Assume fb object is pinned & idle & fenced and just update base pointers */
2153static int
2154intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2155 int x, int y, enum mode_set_atomic state)
2156{
2157 struct drm_device *dev = crtc->dev;
2158 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002159
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002160 if (dev_priv->display.disable_fbc)
2161 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002162 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002163
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002164 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002165}
2166
Ville Syrjälä96a02912013-02-18 19:08:49 +02002167void intel_display_handle_reset(struct drm_device *dev)
2168{
2169 struct drm_i915_private *dev_priv = dev->dev_private;
2170 struct drm_crtc *crtc;
2171
2172 /*
2173 * Flips in the rings have been nuked by the reset,
2174 * so complete all pending flips so that user space
2175 * will get its events and not get stuck.
2176 *
2177 * Also update the base address of all primary
2178 * planes to the the last fb to make sure we're
2179 * showing the correct fb after a reset.
2180 *
2181 * Need to make two loops over the crtcs so that we
2182 * don't try to grab a crtc mutex before the
2183 * pending_flip_queue really got woken up.
2184 */
2185
2186 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2188 enum plane plane = intel_crtc->plane;
2189
2190 intel_prepare_page_flip(dev, plane);
2191 intel_finish_page_flip_plane(dev, plane);
2192 }
2193
2194 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2196
2197 mutex_lock(&crtc->mutex);
2198 if (intel_crtc->active)
2199 dev_priv->display.update_plane(crtc, crtc->fb,
2200 crtc->x, crtc->y);
2201 mutex_unlock(&crtc->mutex);
2202 }
2203}
2204
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002205static int
Chris Wilson14667a42012-04-03 17:58:35 +01002206intel_finish_fb(struct drm_framebuffer *old_fb)
2207{
2208 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2209 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2210 bool was_interruptible = dev_priv->mm.interruptible;
2211 int ret;
2212
Chris Wilson14667a42012-04-03 17:58:35 +01002213 /* Big Hammer, we also need to ensure that any pending
2214 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2215 * current scanout is retired before unpinning the old
2216 * framebuffer.
2217 *
2218 * This should only fail upon a hung GPU, in which case we
2219 * can safely continue.
2220 */
2221 dev_priv->mm.interruptible = false;
2222 ret = i915_gem_object_finish_gpu(obj);
2223 dev_priv->mm.interruptible = was_interruptible;
2224
2225 return ret;
2226}
2227
Ville Syrjälä198598d2012-10-31 17:50:24 +02002228static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2229{
2230 struct drm_device *dev = crtc->dev;
2231 struct drm_i915_master_private *master_priv;
2232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2233
2234 if (!dev->primary->master)
2235 return;
2236
2237 master_priv = dev->primary->master->driver_priv;
2238 if (!master_priv->sarea_priv)
2239 return;
2240
2241 switch (intel_crtc->pipe) {
2242 case 0:
2243 master_priv->sarea_priv->pipeA_x = x;
2244 master_priv->sarea_priv->pipeA_y = y;
2245 break;
2246 case 1:
2247 master_priv->sarea_priv->pipeB_x = x;
2248 master_priv->sarea_priv->pipeB_y = y;
2249 break;
2250 default:
2251 break;
2252 }
2253}
2254
Chris Wilson14667a42012-04-03 17:58:35 +01002255static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002256intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002257 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002258{
2259 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002260 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002262 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002263 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002264
2265 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002266 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002267 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002268 return 0;
2269 }
2270
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002271 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002272 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2273 plane_name(intel_crtc->plane),
2274 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002275 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002276 }
2277
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002278 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002279 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002280 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002281 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002282 if (ret != 0) {
2283 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002284 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002285 return ret;
2286 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002287
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002288 /* Update pipe size and adjust fitter if needed */
2289 if (i915_fastboot) {
2290 I915_WRITE(PIPESRC(intel_crtc->pipe),
2291 ((crtc->mode.hdisplay - 1) << 16) |
2292 (crtc->mode.vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002293 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002294 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2295 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2296 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2297 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2298 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2299 }
2300 }
2301
Daniel Vetter94352cf2012-07-05 22:51:56 +02002302 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002303 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002304 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002305 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002306 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002307 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002308 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002309
Daniel Vetter94352cf2012-07-05 22:51:56 +02002310 old_fb = crtc->fb;
2311 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002312 crtc->x = x;
2313 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002314
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002315 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002316 if (intel_crtc->active && old_fb != fb)
2317 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002318 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002319 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002320
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002321 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002322 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002323 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002324
Ville Syrjälä198598d2012-10-31 17:50:24 +02002325 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002326
2327 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002328}
2329
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002330static void intel_fdi_normal_train(struct drm_crtc *crtc)
2331{
2332 struct drm_device *dev = crtc->dev;
2333 struct drm_i915_private *dev_priv = dev->dev_private;
2334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2335 int pipe = intel_crtc->pipe;
2336 u32 reg, temp;
2337
2338 /* enable normal train */
2339 reg = FDI_TX_CTL(pipe);
2340 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002341 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002342 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2343 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002344 } else {
2345 temp &= ~FDI_LINK_TRAIN_NONE;
2346 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002347 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002348 I915_WRITE(reg, temp);
2349
2350 reg = FDI_RX_CTL(pipe);
2351 temp = I915_READ(reg);
2352 if (HAS_PCH_CPT(dev)) {
2353 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2354 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2355 } else {
2356 temp &= ~FDI_LINK_TRAIN_NONE;
2357 temp |= FDI_LINK_TRAIN_NONE;
2358 }
2359 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2360
2361 /* wait one idle pattern time */
2362 POSTING_READ(reg);
2363 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002364
2365 /* IVB wants error correction enabled */
2366 if (IS_IVYBRIDGE(dev))
2367 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2368 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002369}
2370
Daniel Vetter1e833f42013-02-19 22:31:57 +01002371static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2372{
2373 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2374}
2375
Daniel Vetter01a415f2012-10-27 15:58:40 +02002376static void ivb_modeset_global_resources(struct drm_device *dev)
2377{
2378 struct drm_i915_private *dev_priv = dev->dev_private;
2379 struct intel_crtc *pipe_B_crtc =
2380 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2381 struct intel_crtc *pipe_C_crtc =
2382 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2383 uint32_t temp;
2384
Daniel Vetter1e833f42013-02-19 22:31:57 +01002385 /*
2386 * When everything is off disable fdi C so that we could enable fdi B
2387 * with all lanes. Note that we don't care about enabled pipes without
2388 * an enabled pch encoder.
2389 */
2390 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2391 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002392 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2393 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2394
2395 temp = I915_READ(SOUTH_CHICKEN1);
2396 temp &= ~FDI_BC_BIFURCATION_SELECT;
2397 DRM_DEBUG_KMS("disabling fdi C rx\n");
2398 I915_WRITE(SOUTH_CHICKEN1, temp);
2399 }
2400}
2401
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002402/* The FDI link training functions for ILK/Ibexpeak. */
2403static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2404{
2405 struct drm_device *dev = crtc->dev;
2406 struct drm_i915_private *dev_priv = dev->dev_private;
2407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2408 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002409 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002410 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002411
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002412 /* FDI needs bits from pipe & plane first */
2413 assert_pipe_enabled(dev_priv, pipe);
2414 assert_plane_enabled(dev_priv, plane);
2415
Adam Jacksone1a44742010-06-25 15:32:14 -04002416 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2417 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 reg = FDI_RX_IMR(pipe);
2419 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002420 temp &= ~FDI_RX_SYMBOL_LOCK;
2421 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002422 I915_WRITE(reg, temp);
2423 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002424 udelay(150);
2425
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002426 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002427 reg = FDI_TX_CTL(pipe);
2428 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002429 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2430 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002431 temp &= ~FDI_LINK_TRAIN_NONE;
2432 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002433 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002434
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 reg = FDI_RX_CTL(pipe);
2436 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437 temp &= ~FDI_LINK_TRAIN_NONE;
2438 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2440
2441 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002442 udelay(150);
2443
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002444 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002445 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2447 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002448
Chris Wilson5eddb702010-09-11 13:48:45 +01002449 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002450 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002451 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2453
2454 if ((temp & FDI_RX_BIT_LOCK)) {
2455 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002456 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457 break;
2458 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002459 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002460 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002461 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002462
2463 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002464 reg = FDI_TX_CTL(pipe);
2465 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002466 temp &= ~FDI_LINK_TRAIN_NONE;
2467 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002468 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002469
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 reg = FDI_RX_CTL(pipe);
2471 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002472 temp &= ~FDI_LINK_TRAIN_NONE;
2473 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 I915_WRITE(reg, temp);
2475
2476 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002477 udelay(150);
2478
Chris Wilson5eddb702010-09-11 13:48:45 +01002479 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002480 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002482 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2483
2484 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002485 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002486 DRM_DEBUG_KMS("FDI train 2 done.\n");
2487 break;
2488 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002489 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002490 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002491 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002492
2493 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002494
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495}
2496
Akshay Joshi0206e352011-08-16 15:34:10 -04002497static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002498 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2499 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2500 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2501 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2502};
2503
2504/* The FDI link training functions for SNB/Cougarpoint. */
2505static void gen6_fdi_link_train(struct drm_crtc *crtc)
2506{
2507 struct drm_device *dev = crtc->dev;
2508 struct drm_i915_private *dev_priv = dev->dev_private;
2509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2510 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002511 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512
Adam Jacksone1a44742010-06-25 15:32:14 -04002513 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2514 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002515 reg = FDI_RX_IMR(pipe);
2516 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002517 temp &= ~FDI_RX_SYMBOL_LOCK;
2518 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 I915_WRITE(reg, temp);
2520
2521 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002522 udelay(150);
2523
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002524 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 reg = FDI_TX_CTL(pipe);
2526 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002527 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2528 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002529 temp &= ~FDI_LINK_TRAIN_NONE;
2530 temp |= FDI_LINK_TRAIN_PATTERN_1;
2531 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2532 /* SNB-B */
2533 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002535
Daniel Vetterd74cf322012-10-26 10:58:13 +02002536 I915_WRITE(FDI_RX_MISC(pipe),
2537 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2538
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 reg = FDI_RX_CTL(pipe);
2540 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541 if (HAS_PCH_CPT(dev)) {
2542 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2543 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2544 } else {
2545 temp &= ~FDI_LINK_TRAIN_NONE;
2546 temp |= FDI_LINK_TRAIN_PATTERN_1;
2547 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002548 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2549
2550 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551 udelay(150);
2552
Akshay Joshi0206e352011-08-16 15:34:10 -04002553 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 reg = FDI_TX_CTL(pipe);
2555 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002556 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2557 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002558 I915_WRITE(reg, temp);
2559
2560 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561 udelay(500);
2562
Sean Paulfa37d392012-03-02 12:53:39 -05002563 for (retry = 0; retry < 5; retry++) {
2564 reg = FDI_RX_IIR(pipe);
2565 temp = I915_READ(reg);
2566 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2567 if (temp & FDI_RX_BIT_LOCK) {
2568 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2569 DRM_DEBUG_KMS("FDI train 1 done.\n");
2570 break;
2571 }
2572 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002573 }
Sean Paulfa37d392012-03-02 12:53:39 -05002574 if (retry < 5)
2575 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576 }
2577 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002578 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002579
2580 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002581 reg = FDI_TX_CTL(pipe);
2582 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002583 temp &= ~FDI_LINK_TRAIN_NONE;
2584 temp |= FDI_LINK_TRAIN_PATTERN_2;
2585 if (IS_GEN6(dev)) {
2586 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2587 /* SNB-B */
2588 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2589 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002590 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002591
Chris Wilson5eddb702010-09-11 13:48:45 +01002592 reg = FDI_RX_CTL(pipe);
2593 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002594 if (HAS_PCH_CPT(dev)) {
2595 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2596 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2597 } else {
2598 temp &= ~FDI_LINK_TRAIN_NONE;
2599 temp |= FDI_LINK_TRAIN_PATTERN_2;
2600 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002601 I915_WRITE(reg, temp);
2602
2603 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002604 udelay(150);
2605
Akshay Joshi0206e352011-08-16 15:34:10 -04002606 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002607 reg = FDI_TX_CTL(pipe);
2608 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002609 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2610 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002611 I915_WRITE(reg, temp);
2612
2613 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002614 udelay(500);
2615
Sean Paulfa37d392012-03-02 12:53:39 -05002616 for (retry = 0; retry < 5; retry++) {
2617 reg = FDI_RX_IIR(pipe);
2618 temp = I915_READ(reg);
2619 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2620 if (temp & FDI_RX_SYMBOL_LOCK) {
2621 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2622 DRM_DEBUG_KMS("FDI train 2 done.\n");
2623 break;
2624 }
2625 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002626 }
Sean Paulfa37d392012-03-02 12:53:39 -05002627 if (retry < 5)
2628 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002629 }
2630 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002631 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002632
2633 DRM_DEBUG_KMS("FDI train done.\n");
2634}
2635
Jesse Barnes357555c2011-04-28 15:09:55 -07002636/* Manual link training for Ivy Bridge A0 parts */
2637static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2638{
2639 struct drm_device *dev = crtc->dev;
2640 struct drm_i915_private *dev_priv = dev->dev_private;
2641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2642 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002643 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002644
2645 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2646 for train result */
2647 reg = FDI_RX_IMR(pipe);
2648 temp = I915_READ(reg);
2649 temp &= ~FDI_RX_SYMBOL_LOCK;
2650 temp &= ~FDI_RX_BIT_LOCK;
2651 I915_WRITE(reg, temp);
2652
2653 POSTING_READ(reg);
2654 udelay(150);
2655
Daniel Vetter01a415f2012-10-27 15:58:40 +02002656 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2657 I915_READ(FDI_RX_IIR(pipe)));
2658
Jesse Barnes139ccd32013-08-19 11:04:55 -07002659 /* Try each vswing and preemphasis setting twice before moving on */
2660 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2661 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002662 reg = FDI_TX_CTL(pipe);
2663 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002664 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2665 temp &= ~FDI_TX_ENABLE;
2666 I915_WRITE(reg, temp);
2667
2668 reg = FDI_RX_CTL(pipe);
2669 temp = I915_READ(reg);
2670 temp &= ~FDI_LINK_TRAIN_AUTO;
2671 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2672 temp &= ~FDI_RX_ENABLE;
2673 I915_WRITE(reg, temp);
2674
2675 /* enable CPU FDI TX and PCH FDI RX */
2676 reg = FDI_TX_CTL(pipe);
2677 temp = I915_READ(reg);
2678 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2679 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2680 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002681 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002682 temp |= snb_b_fdi_train_param[j/2];
2683 temp |= FDI_COMPOSITE_SYNC;
2684 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2685
2686 I915_WRITE(FDI_RX_MISC(pipe),
2687 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2688
2689 reg = FDI_RX_CTL(pipe);
2690 temp = I915_READ(reg);
2691 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2692 temp |= FDI_COMPOSITE_SYNC;
2693 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2694
2695 POSTING_READ(reg);
2696 udelay(1); /* should be 0.5us */
2697
2698 for (i = 0; i < 4; i++) {
2699 reg = FDI_RX_IIR(pipe);
2700 temp = I915_READ(reg);
2701 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2702
2703 if (temp & FDI_RX_BIT_LOCK ||
2704 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2705 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2706 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2707 i);
2708 break;
2709 }
2710 udelay(1); /* should be 0.5us */
2711 }
2712 if (i == 4) {
2713 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2714 continue;
2715 }
2716
2717 /* Train 2 */
2718 reg = FDI_TX_CTL(pipe);
2719 temp = I915_READ(reg);
2720 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2721 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2722 I915_WRITE(reg, temp);
2723
2724 reg = FDI_RX_CTL(pipe);
2725 temp = I915_READ(reg);
2726 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2727 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002728 I915_WRITE(reg, temp);
2729
2730 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002731 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002732
Jesse Barnes139ccd32013-08-19 11:04:55 -07002733 for (i = 0; i < 4; i++) {
2734 reg = FDI_RX_IIR(pipe);
2735 temp = I915_READ(reg);
2736 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002737
Jesse Barnes139ccd32013-08-19 11:04:55 -07002738 if (temp & FDI_RX_SYMBOL_LOCK ||
2739 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2740 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2741 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2742 i);
2743 goto train_done;
2744 }
2745 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002746 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002747 if (i == 4)
2748 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002749 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002750
Jesse Barnes139ccd32013-08-19 11:04:55 -07002751train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002752 DRM_DEBUG_KMS("FDI train done.\n");
2753}
2754
Daniel Vetter88cefb62012-08-12 19:27:14 +02002755static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002756{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002757 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002758 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002759 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002760 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002761
Jesse Barnesc64e3112010-09-10 11:27:03 -07002762
Jesse Barnes0e23b992010-09-10 11:10:00 -07002763 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002764 reg = FDI_RX_CTL(pipe);
2765 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002766 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2767 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002768 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2770
2771 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002772 udelay(200);
2773
2774 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002775 temp = I915_READ(reg);
2776 I915_WRITE(reg, temp | FDI_PCDCLK);
2777
2778 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002779 udelay(200);
2780
Paulo Zanoni20749732012-11-23 15:30:38 -02002781 /* Enable CPU FDI TX PLL, always on for Ironlake */
2782 reg = FDI_TX_CTL(pipe);
2783 temp = I915_READ(reg);
2784 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2785 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002786
Paulo Zanoni20749732012-11-23 15:30:38 -02002787 POSTING_READ(reg);
2788 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002789 }
2790}
2791
Daniel Vetter88cefb62012-08-12 19:27:14 +02002792static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2793{
2794 struct drm_device *dev = intel_crtc->base.dev;
2795 struct drm_i915_private *dev_priv = dev->dev_private;
2796 int pipe = intel_crtc->pipe;
2797 u32 reg, temp;
2798
2799 /* Switch from PCDclk to Rawclk */
2800 reg = FDI_RX_CTL(pipe);
2801 temp = I915_READ(reg);
2802 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2803
2804 /* Disable CPU FDI TX PLL */
2805 reg = FDI_TX_CTL(pipe);
2806 temp = I915_READ(reg);
2807 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2808
2809 POSTING_READ(reg);
2810 udelay(100);
2811
2812 reg = FDI_RX_CTL(pipe);
2813 temp = I915_READ(reg);
2814 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2815
2816 /* Wait for the clocks to turn off. */
2817 POSTING_READ(reg);
2818 udelay(100);
2819}
2820
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002821static void ironlake_fdi_disable(struct drm_crtc *crtc)
2822{
2823 struct drm_device *dev = crtc->dev;
2824 struct drm_i915_private *dev_priv = dev->dev_private;
2825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2826 int pipe = intel_crtc->pipe;
2827 u32 reg, temp;
2828
2829 /* disable CPU FDI tx and PCH FDI rx */
2830 reg = FDI_TX_CTL(pipe);
2831 temp = I915_READ(reg);
2832 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2833 POSTING_READ(reg);
2834
2835 reg = FDI_RX_CTL(pipe);
2836 temp = I915_READ(reg);
2837 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002838 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002839 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2840
2841 POSTING_READ(reg);
2842 udelay(100);
2843
2844 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002845 if (HAS_PCH_IBX(dev)) {
2846 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002847 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002848
2849 /* still set train pattern 1 */
2850 reg = FDI_TX_CTL(pipe);
2851 temp = I915_READ(reg);
2852 temp &= ~FDI_LINK_TRAIN_NONE;
2853 temp |= FDI_LINK_TRAIN_PATTERN_1;
2854 I915_WRITE(reg, temp);
2855
2856 reg = FDI_RX_CTL(pipe);
2857 temp = I915_READ(reg);
2858 if (HAS_PCH_CPT(dev)) {
2859 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2860 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2861 } else {
2862 temp &= ~FDI_LINK_TRAIN_NONE;
2863 temp |= FDI_LINK_TRAIN_PATTERN_1;
2864 }
2865 /* BPC in FDI rx is consistent with that in PIPECONF */
2866 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002867 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002868 I915_WRITE(reg, temp);
2869
2870 POSTING_READ(reg);
2871 udelay(100);
2872}
2873
Chris Wilson5bb61642012-09-27 21:25:58 +01002874static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2875{
2876 struct drm_device *dev = crtc->dev;
2877 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002879 unsigned long flags;
2880 bool pending;
2881
Ville Syrjälä10d83732013-01-29 18:13:34 +02002882 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2883 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002884 return false;
2885
2886 spin_lock_irqsave(&dev->event_lock, flags);
2887 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2888 spin_unlock_irqrestore(&dev->event_lock, flags);
2889
2890 return pending;
2891}
2892
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002893static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2894{
Chris Wilson0f911282012-04-17 10:05:38 +01002895 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002896 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002897
2898 if (crtc->fb == NULL)
2899 return;
2900
Daniel Vetter2c10d572012-12-20 21:24:07 +01002901 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2902
Chris Wilson5bb61642012-09-27 21:25:58 +01002903 wait_event(dev_priv->pending_flip_queue,
2904 !intel_crtc_has_pending_flip(crtc));
2905
Chris Wilson0f911282012-04-17 10:05:38 +01002906 mutex_lock(&dev->struct_mutex);
2907 intel_finish_fb(crtc->fb);
2908 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002909}
2910
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002911/* Program iCLKIP clock to the desired frequency */
2912static void lpt_program_iclkip(struct drm_crtc *crtc)
2913{
2914 struct drm_device *dev = crtc->dev;
2915 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002916 int clock = to_intel_crtc(crtc)->config.adjusted_mode.clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002917 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2918 u32 temp;
2919
Daniel Vetter09153002012-12-12 14:06:44 +01002920 mutex_lock(&dev_priv->dpio_lock);
2921
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002922 /* It is necessary to ungate the pixclk gate prior to programming
2923 * the divisors, and gate it back when it is done.
2924 */
2925 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2926
2927 /* Disable SSCCTL */
2928 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002929 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2930 SBI_SSCCTL_DISABLE,
2931 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002932
2933 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002934 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002935 auxdiv = 1;
2936 divsel = 0x41;
2937 phaseinc = 0x20;
2938 } else {
2939 /* The iCLK virtual clock root frequency is in MHz,
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002940 * but the adjusted_mode->clock in in KHz. To get the divisors,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002941 * it is necessary to divide one by another, so we
2942 * convert the virtual clock precision to KHz here for higher
2943 * precision.
2944 */
2945 u32 iclk_virtual_root_freq = 172800 * 1000;
2946 u32 iclk_pi_range = 64;
2947 u32 desired_divisor, msb_divisor_value, pi_value;
2948
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002949 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002950 msb_divisor_value = desired_divisor / iclk_pi_range;
2951 pi_value = desired_divisor % iclk_pi_range;
2952
2953 auxdiv = 0;
2954 divsel = msb_divisor_value - 2;
2955 phaseinc = pi_value;
2956 }
2957
2958 /* This should not happen with any sane values */
2959 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2960 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2961 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2962 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2963
2964 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002965 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002966 auxdiv,
2967 divsel,
2968 phasedir,
2969 phaseinc);
2970
2971 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002972 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002973 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2974 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2975 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2976 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2977 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2978 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002979 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002980
2981 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002982 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002983 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2984 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002985 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002986
2987 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002988 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002989 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002990 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002991
2992 /* Wait for initialization time */
2993 udelay(24);
2994
2995 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002996
2997 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002998}
2999
Daniel Vetter275f01b22013-05-03 11:49:47 +02003000static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3001 enum pipe pch_transcoder)
3002{
3003 struct drm_device *dev = crtc->base.dev;
3004 struct drm_i915_private *dev_priv = dev->dev_private;
3005 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3006
3007 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3008 I915_READ(HTOTAL(cpu_transcoder)));
3009 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3010 I915_READ(HBLANK(cpu_transcoder)));
3011 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3012 I915_READ(HSYNC(cpu_transcoder)));
3013
3014 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3015 I915_READ(VTOTAL(cpu_transcoder)));
3016 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3017 I915_READ(VBLANK(cpu_transcoder)));
3018 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3019 I915_READ(VSYNC(cpu_transcoder)));
3020 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3021 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3022}
3023
Jesse Barnesf67a5592011-01-05 10:31:48 -08003024/*
3025 * Enable PCH resources required for PCH ports:
3026 * - PCH PLLs
3027 * - FDI training & RX/TX
3028 * - update transcoder timings
3029 * - DP transcoding bits
3030 * - transcoder
3031 */
3032static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003033{
3034 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003035 struct drm_i915_private *dev_priv = dev->dev_private;
3036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3037 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003038 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003039
Daniel Vetterab9412b2013-05-03 11:49:46 +02003040 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003041
Daniel Vettercd986ab2012-10-26 10:58:12 +02003042 /* Write the TU size bits before fdi link training, so that error
3043 * detection works. */
3044 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3045 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3046
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003047 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003048 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003049
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003050 /* We need to program the right clock selection before writing the pixel
3051 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003052 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003053 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003054
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003055 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003056 temp |= TRANS_DPLL_ENABLE(pipe);
3057 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003058 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003059 temp |= sel;
3060 else
3061 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003062 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003063 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003064
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003065 /* XXX: pch pll's can be enabled any time before we enable the PCH
3066 * transcoder, and we actually should do this to not upset any PCH
3067 * transcoder that already use the clock when we share it.
3068 *
3069 * Note that enable_shared_dpll tries to do the right thing, but
3070 * get_shared_dpll unconditionally resets the pll - we need that to have
3071 * the right LVDS enable sequence. */
3072 ironlake_enable_shared_dpll(intel_crtc);
3073
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003074 /* set transcoder timing, panel must allow it */
3075 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003076 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003077
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003078 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003079
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003080 /* For PCH DP, enable TRANS_DP_CTL */
3081 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003082 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3083 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003084 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003085 reg = TRANS_DP_CTL(pipe);
3086 temp = I915_READ(reg);
3087 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003088 TRANS_DP_SYNC_MASK |
3089 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003090 temp |= (TRANS_DP_OUTPUT_ENABLE |
3091 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003092 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003093
3094 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003095 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003096 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003097 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003098
3099 switch (intel_trans_dp_port_sel(crtc)) {
3100 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003101 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003102 break;
3103 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003104 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003105 break;
3106 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003107 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003108 break;
3109 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003110 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003111 }
3112
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003114 }
3115
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003116 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003117}
3118
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003119static void lpt_pch_enable(struct drm_crtc *crtc)
3120{
3121 struct drm_device *dev = crtc->dev;
3122 struct drm_i915_private *dev_priv = dev->dev_private;
3123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003124 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003125
Daniel Vetterab9412b2013-05-03 11:49:46 +02003126 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003127
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003128 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003129
Paulo Zanoni0540e482012-10-31 18:12:40 -02003130 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003131 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003132
Paulo Zanoni937bb612012-10-31 18:12:47 -02003133 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003134}
3135
Daniel Vettere2b78262013-06-07 23:10:03 +02003136static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003137{
Daniel Vettere2b78262013-06-07 23:10:03 +02003138 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003139
3140 if (pll == NULL)
3141 return;
3142
3143 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003144 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003145 return;
3146 }
3147
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003148 if (--pll->refcount == 0) {
3149 WARN_ON(pll->on);
3150 WARN_ON(pll->active);
3151 }
3152
Daniel Vettera43f6e02013-06-07 23:10:32 +02003153 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003154}
3155
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003156static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003157{
Daniel Vettere2b78262013-06-07 23:10:03 +02003158 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3159 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3160 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003161
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003162 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003163 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3164 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003165 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003166 }
3167
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003168 if (HAS_PCH_IBX(dev_priv->dev)) {
3169 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003170 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003171 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003172
Daniel Vetter46edb022013-06-05 13:34:12 +02003173 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3174 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003175
3176 goto found;
3177 }
3178
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003179 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3180 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003181
3182 /* Only want to check enabled timings first */
3183 if (pll->refcount == 0)
3184 continue;
3185
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003186 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3187 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003188 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003189 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003190 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003191
3192 goto found;
3193 }
3194 }
3195
3196 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003197 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3198 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003199 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003200 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3201 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003202 goto found;
3203 }
3204 }
3205
3206 return NULL;
3207
3208found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003209 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003210 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3211 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003212
Daniel Vettercdbd2312013-06-05 13:34:03 +02003213 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003214 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3215 sizeof(pll->hw_state));
3216
Daniel Vetter46edb022013-06-05 13:34:12 +02003217 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003218 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003219 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003220
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003221 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003222 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003223 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003224
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003225 return pll;
3226}
3227
Daniel Vettera1520312013-05-03 11:49:50 +02003228static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003229{
3230 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003231 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003232 u32 temp;
3233
3234 temp = I915_READ(dslreg);
3235 udelay(500);
3236 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003237 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003238 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003239 }
3240}
3241
Jesse Barnesb074cec2013-04-25 12:55:02 -07003242static void ironlake_pfit_enable(struct intel_crtc *crtc)
3243{
3244 struct drm_device *dev = crtc->base.dev;
3245 struct drm_i915_private *dev_priv = dev->dev_private;
3246 int pipe = crtc->pipe;
3247
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003248 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003249 /* Force use of hard-coded filter coefficients
3250 * as some pre-programmed values are broken,
3251 * e.g. x201.
3252 */
3253 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3254 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3255 PF_PIPE_SEL_IVB(pipe));
3256 else
3257 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3258 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3259 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003260 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003261}
3262
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003263static void intel_enable_planes(struct drm_crtc *crtc)
3264{
3265 struct drm_device *dev = crtc->dev;
3266 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3267 struct intel_plane *intel_plane;
3268
3269 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3270 if (intel_plane->pipe == pipe)
3271 intel_plane_restore(&intel_plane->base);
3272}
3273
3274static void intel_disable_planes(struct drm_crtc *crtc)
3275{
3276 struct drm_device *dev = crtc->dev;
3277 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3278 struct intel_plane *intel_plane;
3279
3280 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3281 if (intel_plane->pipe == pipe)
3282 intel_plane_disable(&intel_plane->base);
3283}
3284
Paulo Zanonid77e4532013-09-24 13:52:55 -03003285static void hsw_enable_ips(struct intel_crtc *crtc)
3286{
3287 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3288
3289 if (!crtc->config.ips_enabled)
3290 return;
3291
3292 /* We can only enable IPS after we enable a plane and wait for a vblank.
3293 * We guarantee that the plane is enabled by calling intel_enable_ips
3294 * only after intel_enable_plane. And intel_enable_plane already waits
3295 * for a vblank, so all we need to do here is to enable the IPS bit. */
3296 assert_plane_enabled(dev_priv, crtc->plane);
3297 I915_WRITE(IPS_CTL, IPS_ENABLE);
3298}
3299
3300static void hsw_disable_ips(struct intel_crtc *crtc)
3301{
3302 struct drm_device *dev = crtc->base.dev;
3303 struct drm_i915_private *dev_priv = dev->dev_private;
3304
3305 if (!crtc->config.ips_enabled)
3306 return;
3307
3308 assert_plane_enabled(dev_priv, crtc->plane);
3309 I915_WRITE(IPS_CTL, 0);
3310 POSTING_READ(IPS_CTL);
3311
3312 /* We need to wait for a vblank before we can disable the plane. */
3313 intel_wait_for_vblank(dev, crtc->pipe);
3314}
3315
3316/** Loads the palette/gamma unit for the CRTC with the prepared values */
3317static void intel_crtc_load_lut(struct drm_crtc *crtc)
3318{
3319 struct drm_device *dev = crtc->dev;
3320 struct drm_i915_private *dev_priv = dev->dev_private;
3321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3322 enum pipe pipe = intel_crtc->pipe;
3323 int palreg = PALETTE(pipe);
3324 int i;
3325 bool reenable_ips = false;
3326
3327 /* The clocks have to be on to load the palette. */
3328 if (!crtc->enabled || !intel_crtc->active)
3329 return;
3330
3331 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3332 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3333 assert_dsi_pll_enabled(dev_priv);
3334 else
3335 assert_pll_enabled(dev_priv, pipe);
3336 }
3337
3338 /* use legacy palette for Ironlake */
3339 if (HAS_PCH_SPLIT(dev))
3340 palreg = LGC_PALETTE(pipe);
3341
3342 /* Workaround : Do not read or write the pipe palette/gamma data while
3343 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3344 */
3345 if (intel_crtc->config.ips_enabled &&
3346 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3347 GAMMA_MODE_MODE_SPLIT)) {
3348 hsw_disable_ips(intel_crtc);
3349 reenable_ips = true;
3350 }
3351
3352 for (i = 0; i < 256; i++) {
3353 I915_WRITE(palreg + 4 * i,
3354 (intel_crtc->lut_r[i] << 16) |
3355 (intel_crtc->lut_g[i] << 8) |
3356 intel_crtc->lut_b[i]);
3357 }
3358
3359 if (reenable_ips)
3360 hsw_enable_ips(intel_crtc);
3361}
3362
Jesse Barnesf67a5592011-01-05 10:31:48 -08003363static void ironlake_crtc_enable(struct drm_crtc *crtc)
3364{
3365 struct drm_device *dev = crtc->dev;
3366 struct drm_i915_private *dev_priv = dev->dev_private;
3367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003368 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003369 int pipe = intel_crtc->pipe;
3370 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003371
Daniel Vetter08a48462012-07-02 11:43:47 +02003372 WARN_ON(!crtc->enabled);
3373
Jesse Barnesf67a5592011-01-05 10:31:48 -08003374 if (intel_crtc->active)
3375 return;
3376
3377 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003378
3379 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3380 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3381
Daniel Vetterf6736a12013-06-05 13:34:30 +02003382 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003383 if (encoder->pre_enable)
3384 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003385
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003386 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003387 /* Note: FDI PLL enabling _must_ be done before we enable the
3388 * cpu pipes, hence this is separate from all the other fdi/pch
3389 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003390 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003391 } else {
3392 assert_fdi_tx_disabled(dev_priv, pipe);
3393 assert_fdi_rx_disabled(dev_priv, pipe);
3394 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003395
Jesse Barnesb074cec2013-04-25 12:55:02 -07003396 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003397
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003398 /*
3399 * On ILK+ LUT must be loaded before the pipe is running but with
3400 * clocks enabled
3401 */
3402 intel_crtc_load_lut(crtc);
3403
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003404 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003405 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003406 intel_crtc->config.has_pch_encoder, false);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003407 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003408 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003409 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003410
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003411 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003412 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003413
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003414 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003415 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003416 mutex_unlock(&dev->struct_mutex);
3417
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003418 for_each_encoder_on_crtc(dev, crtc, encoder)
3419 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003420
3421 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003422 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003423
3424 /*
3425 * There seems to be a race in PCH platform hw (at least on some
3426 * outputs) where an enabled pipe still completes any pageflip right
3427 * away (as if the pipe is off) instead of waiting for vblank. As soon
3428 * as the first vblank happend, everything works as expected. Hence just
3429 * wait for one vblank before returning to avoid strange things
3430 * happening.
3431 */
3432 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003433}
3434
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003435/* IPS only exists on ULT machines and is tied to pipe A. */
3436static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3437{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003438 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003439}
3440
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003441static void haswell_crtc_enable(struct drm_crtc *crtc)
3442{
3443 struct drm_device *dev = crtc->dev;
3444 struct drm_i915_private *dev_priv = dev->dev_private;
3445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3446 struct intel_encoder *encoder;
3447 int pipe = intel_crtc->pipe;
3448 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003449
3450 WARN_ON(!crtc->enabled);
3451
3452 if (intel_crtc->active)
3453 return;
3454
3455 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003456
3457 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3458 if (intel_crtc->config.has_pch_encoder)
3459 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3460
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003461 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003462 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003463
3464 for_each_encoder_on_crtc(dev, crtc, encoder)
3465 if (encoder->pre_enable)
3466 encoder->pre_enable(encoder);
3467
Paulo Zanoni1f544382012-10-24 11:32:00 -02003468 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003469
Jesse Barnesb074cec2013-04-25 12:55:02 -07003470 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003471
3472 /*
3473 * On ILK+ LUT must be loaded before the pipe is running but with
3474 * clocks enabled
3475 */
3476 intel_crtc_load_lut(crtc);
3477
Paulo Zanoni1f544382012-10-24 11:32:00 -02003478 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003479 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003480
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003481 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003482 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003483 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003484 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003485 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003486 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003487
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003488 hsw_enable_ips(intel_crtc);
3489
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003490 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003491 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003492
3493 mutex_lock(&dev->struct_mutex);
3494 intel_update_fbc(dev);
3495 mutex_unlock(&dev->struct_mutex);
3496
Jani Nikula8807e552013-08-30 19:40:32 +03003497 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003498 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003499 intel_opregion_notify_encoder(encoder, true);
3500 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003501
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003502 /*
3503 * There seems to be a race in PCH platform hw (at least on some
3504 * outputs) where an enabled pipe still completes any pageflip right
3505 * away (as if the pipe is off) instead of waiting for vblank. As soon
3506 * as the first vblank happend, everything works as expected. Hence just
3507 * wait for one vblank before returning to avoid strange things
3508 * happening.
3509 */
3510 intel_wait_for_vblank(dev, intel_crtc->pipe);
3511}
3512
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003513static void ironlake_pfit_disable(struct intel_crtc *crtc)
3514{
3515 struct drm_device *dev = crtc->base.dev;
3516 struct drm_i915_private *dev_priv = dev->dev_private;
3517 int pipe = crtc->pipe;
3518
3519 /* To avoid upsetting the power well on haswell only disable the pfit if
3520 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003521 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003522 I915_WRITE(PF_CTL(pipe), 0);
3523 I915_WRITE(PF_WIN_POS(pipe), 0);
3524 I915_WRITE(PF_WIN_SZ(pipe), 0);
3525 }
3526}
3527
Jesse Barnes6be4a602010-09-10 10:26:01 -07003528static void ironlake_crtc_disable(struct drm_crtc *crtc)
3529{
3530 struct drm_device *dev = crtc->dev;
3531 struct drm_i915_private *dev_priv = dev->dev_private;
3532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003533 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003534 int pipe = intel_crtc->pipe;
3535 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003537
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003538
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003539 if (!intel_crtc->active)
3540 return;
3541
Daniel Vetterea9d7582012-07-10 10:42:52 +02003542 for_each_encoder_on_crtc(dev, crtc, encoder)
3543 encoder->disable(encoder);
3544
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003545 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003546 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003547
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003548 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003549 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003550
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003551 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003552 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003553 intel_disable_plane(dev_priv, plane, pipe);
3554
Daniel Vetterd925c592013-06-05 13:34:04 +02003555 if (intel_crtc->config.has_pch_encoder)
3556 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3557
Jesse Barnesb24e7172011-01-04 15:09:30 -08003558 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003559
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003560 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003561
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003562 for_each_encoder_on_crtc(dev, crtc, encoder)
3563 if (encoder->post_disable)
3564 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003565
Daniel Vetterd925c592013-06-05 13:34:04 +02003566 if (intel_crtc->config.has_pch_encoder) {
3567 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003568
Daniel Vetterd925c592013-06-05 13:34:04 +02003569 ironlake_disable_pch_transcoder(dev_priv, pipe);
3570 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003571
Daniel Vetterd925c592013-06-05 13:34:04 +02003572 if (HAS_PCH_CPT(dev)) {
3573 /* disable TRANS_DP_CTL */
3574 reg = TRANS_DP_CTL(pipe);
3575 temp = I915_READ(reg);
3576 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3577 TRANS_DP_PORT_SEL_MASK);
3578 temp |= TRANS_DP_PORT_SEL_NONE;
3579 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003580
Daniel Vetterd925c592013-06-05 13:34:04 +02003581 /* disable DPLL_SEL */
3582 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003583 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003584 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003585 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003586
3587 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003588 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003589
3590 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003591 }
3592
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003593 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003594 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003595
3596 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003597 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003598 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003599}
3600
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003601static void haswell_crtc_disable(struct drm_crtc *crtc)
3602{
3603 struct drm_device *dev = crtc->dev;
3604 struct drm_i915_private *dev_priv = dev->dev_private;
3605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3606 struct intel_encoder *encoder;
3607 int pipe = intel_crtc->pipe;
3608 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003609 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003610
3611 if (!intel_crtc->active)
3612 return;
3613
Jani Nikula8807e552013-08-30 19:40:32 +03003614 for_each_encoder_on_crtc(dev, crtc, encoder) {
3615 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003616 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003617 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003618
3619 intel_crtc_wait_for_pending_flips(crtc);
3620 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003621
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003622 /* FBC must be disabled before disabling the plane on HSW. */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003623 if (dev_priv->fbc.plane == plane)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003624 intel_disable_fbc(dev);
3625
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003626 hsw_disable_ips(intel_crtc);
3627
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003628 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003629 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003630 intel_disable_plane(dev_priv, plane, pipe);
3631
Paulo Zanoni86642812013-04-12 17:57:57 -03003632 if (intel_crtc->config.has_pch_encoder)
3633 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003634 intel_disable_pipe(dev_priv, pipe);
3635
Paulo Zanoniad80a812012-10-24 16:06:19 -02003636 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003637
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003638 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003639
Paulo Zanoni1f544382012-10-24 11:32:00 -02003640 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003641
3642 for_each_encoder_on_crtc(dev, crtc, encoder)
3643 if (encoder->post_disable)
3644 encoder->post_disable(encoder);
3645
Daniel Vetter88adfff2013-03-28 10:42:01 +01003646 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003647 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003648 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003649 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003650 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003651
3652 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003653 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003654
3655 mutex_lock(&dev->struct_mutex);
3656 intel_update_fbc(dev);
3657 mutex_unlock(&dev->struct_mutex);
3658}
3659
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003660static void ironlake_crtc_off(struct drm_crtc *crtc)
3661{
3662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003663 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003664}
3665
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003666static void haswell_crtc_off(struct drm_crtc *crtc)
3667{
3668 intel_ddi_put_crtc_pll(crtc);
3669}
3670
Daniel Vetter02e792f2009-09-15 22:57:34 +02003671static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3672{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003673 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003674 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003675 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003676
Chris Wilson23f09ce2010-08-12 13:53:37 +01003677 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003678 dev_priv->mm.interruptible = false;
3679 (void) intel_overlay_switch_off(intel_crtc->overlay);
3680 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003681 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003682 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003683
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003684 /* Let userspace switch the overlay on again. In most cases userspace
3685 * has to recompute where to put it anyway.
3686 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003687}
3688
Egbert Eich61bc95c2013-03-04 09:24:38 -05003689/**
3690 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3691 * cursor plane briefly if not already running after enabling the display
3692 * plane.
3693 * This workaround avoids occasional blank screens when self refresh is
3694 * enabled.
3695 */
3696static void
3697g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3698{
3699 u32 cntl = I915_READ(CURCNTR(pipe));
3700
3701 if ((cntl & CURSOR_MODE) == 0) {
3702 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3703
3704 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3705 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3706 intel_wait_for_vblank(dev_priv->dev, pipe);
3707 I915_WRITE(CURCNTR(pipe), cntl);
3708 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3709 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3710 }
3711}
3712
Jesse Barnes2dd24552013-04-25 12:55:01 -07003713static void i9xx_pfit_enable(struct intel_crtc *crtc)
3714{
3715 struct drm_device *dev = crtc->base.dev;
3716 struct drm_i915_private *dev_priv = dev->dev_private;
3717 struct intel_crtc_config *pipe_config = &crtc->config;
3718
Daniel Vetter328d8e82013-05-08 10:36:31 +02003719 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003720 return;
3721
Daniel Vetterc0b03412013-05-28 12:05:54 +02003722 /*
3723 * The panel fitter should only be adjusted whilst the pipe is disabled,
3724 * according to register description and PRM.
3725 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003726 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3727 assert_pipe_disabled(dev_priv, crtc->pipe);
3728
Jesse Barnesb074cec2013-04-25 12:55:02 -07003729 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3730 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003731
3732 /* Border color in case we don't scale up to the full screen. Black by
3733 * default, change to something else for debugging. */
3734 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003735}
3736
Jesse Barnes89b667f2013-04-18 14:51:36 -07003737static void valleyview_crtc_enable(struct drm_crtc *crtc)
3738{
3739 struct drm_device *dev = crtc->dev;
3740 struct drm_i915_private *dev_priv = dev->dev_private;
3741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3742 struct intel_encoder *encoder;
3743 int pipe = intel_crtc->pipe;
3744 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003745 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003746
3747 WARN_ON(!crtc->enabled);
3748
3749 if (intel_crtc->active)
3750 return;
3751
3752 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003753
Jesse Barnes89b667f2013-04-18 14:51:36 -07003754 for_each_encoder_on_crtc(dev, crtc, encoder)
3755 if (encoder->pre_pll_enable)
3756 encoder->pre_pll_enable(encoder);
3757
Jani Nikula23538ef2013-08-27 15:12:22 +03003758 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3759
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003760 if (!is_dsi)
3761 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003762
3763 for_each_encoder_on_crtc(dev, crtc, encoder)
3764 if (encoder->pre_enable)
3765 encoder->pre_enable(encoder);
3766
Jesse Barnes2dd24552013-04-25 12:55:01 -07003767 i9xx_pfit_enable(intel_crtc);
3768
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003769 intel_crtc_load_lut(crtc);
3770
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003771 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003772 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003773 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003774 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003775 intel_crtc_update_cursor(crtc, true);
3776
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003777 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003778
3779 for_each_encoder_on_crtc(dev, crtc, encoder)
3780 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003781}
3782
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003783static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003784{
3785 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003786 struct drm_i915_private *dev_priv = dev->dev_private;
3787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003788 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003789 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003790 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003791
Daniel Vetter08a48462012-07-02 11:43:47 +02003792 WARN_ON(!crtc->enabled);
3793
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003794 if (intel_crtc->active)
3795 return;
3796
3797 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003798
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003799 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003800 if (encoder->pre_enable)
3801 encoder->pre_enable(encoder);
3802
Daniel Vetterf6736a12013-06-05 13:34:30 +02003803 i9xx_enable_pll(intel_crtc);
3804
Jesse Barnes2dd24552013-04-25 12:55:01 -07003805 i9xx_pfit_enable(intel_crtc);
3806
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003807 intel_crtc_load_lut(crtc);
3808
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003809 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003810 intel_enable_pipe(dev_priv, pipe, false, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003811 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003812 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003813 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003814 if (IS_G4X(dev))
3815 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003816 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003817
3818 /* Give the overlay scaler a chance to enable if it's on this pipe */
3819 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003820
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003821 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003822
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003823 for_each_encoder_on_crtc(dev, crtc, encoder)
3824 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003825}
3826
Daniel Vetter87476d62013-04-11 16:29:06 +02003827static void i9xx_pfit_disable(struct intel_crtc *crtc)
3828{
3829 struct drm_device *dev = crtc->base.dev;
3830 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003831
3832 if (!crtc->config.gmch_pfit.control)
3833 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003834
3835 assert_pipe_disabled(dev_priv, crtc->pipe);
3836
Daniel Vetter328d8e82013-05-08 10:36:31 +02003837 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3838 I915_READ(PFIT_CONTROL));
3839 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003840}
3841
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003842static void i9xx_crtc_disable(struct drm_crtc *crtc)
3843{
3844 struct drm_device *dev = crtc->dev;
3845 struct drm_i915_private *dev_priv = dev->dev_private;
3846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003847 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003848 int pipe = intel_crtc->pipe;
3849 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003850
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003851 if (!intel_crtc->active)
3852 return;
3853
Daniel Vetterea9d7582012-07-10 10:42:52 +02003854 for_each_encoder_on_crtc(dev, crtc, encoder)
3855 encoder->disable(encoder);
3856
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003857 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003858 intel_crtc_wait_for_pending_flips(crtc);
3859 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003860
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003861 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003862 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003863
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003864 intel_crtc_dpms_overlay(intel_crtc, false);
3865 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003866 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003867 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003868
Jesse Barnesb24e7172011-01-04 15:09:30 -08003869 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003870
Daniel Vetter87476d62013-04-11 16:29:06 +02003871 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003872
Jesse Barnes89b667f2013-04-18 14:51:36 -07003873 for_each_encoder_on_crtc(dev, crtc, encoder)
3874 if (encoder->post_disable)
3875 encoder->post_disable(encoder);
3876
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003877 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3878 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003879
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003880 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003881 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003882
Chris Wilson6b383a72010-09-13 13:54:26 +01003883 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003884}
3885
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003886static void i9xx_crtc_off(struct drm_crtc *crtc)
3887{
3888}
3889
Daniel Vetter976f8a22012-07-08 22:34:21 +02003890static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3891 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003892{
3893 struct drm_device *dev = crtc->dev;
3894 struct drm_i915_master_private *master_priv;
3895 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3896 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003897
3898 if (!dev->primary->master)
3899 return;
3900
3901 master_priv = dev->primary->master->driver_priv;
3902 if (!master_priv->sarea_priv)
3903 return;
3904
Jesse Barnes79e53942008-11-07 14:24:08 -08003905 switch (pipe) {
3906 case 0:
3907 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3908 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3909 break;
3910 case 1:
3911 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3912 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3913 break;
3914 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003915 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003916 break;
3917 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003918}
3919
Daniel Vetter976f8a22012-07-08 22:34:21 +02003920/**
3921 * Sets the power management mode of the pipe and plane.
3922 */
3923void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003924{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003925 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003926 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003927 struct intel_encoder *intel_encoder;
3928 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003929
Daniel Vetter976f8a22012-07-08 22:34:21 +02003930 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3931 enable |= intel_encoder->connectors_active;
3932
3933 if (enable)
3934 dev_priv->display.crtc_enable(crtc);
3935 else
3936 dev_priv->display.crtc_disable(crtc);
3937
3938 intel_crtc_update_sarea(crtc, enable);
3939}
3940
Daniel Vetter976f8a22012-07-08 22:34:21 +02003941static void intel_crtc_disable(struct drm_crtc *crtc)
3942{
3943 struct drm_device *dev = crtc->dev;
3944 struct drm_connector *connector;
3945 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003946 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003947
3948 /* crtc should still be enabled when we disable it. */
3949 WARN_ON(!crtc->enabled);
3950
3951 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003952 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003953 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003954 dev_priv->display.off(crtc);
3955
Chris Wilson931872f2012-01-16 23:01:13 +00003956 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03003957 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00003958 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003959
3960 if (crtc->fb) {
3961 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003962 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003963 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003964 crtc->fb = NULL;
3965 }
3966
3967 /* Update computed state. */
3968 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3969 if (!connector->encoder || !connector->encoder->crtc)
3970 continue;
3971
3972 if (connector->encoder->crtc != crtc)
3973 continue;
3974
3975 connector->dpms = DRM_MODE_DPMS_OFF;
3976 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003977 }
3978}
3979
Chris Wilsonea5b2132010-08-04 13:50:23 +01003980void intel_encoder_destroy(struct drm_encoder *encoder)
3981{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003982 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003983
Chris Wilsonea5b2132010-08-04 13:50:23 +01003984 drm_encoder_cleanup(encoder);
3985 kfree(intel_encoder);
3986}
3987
Damien Lespiau92373292013-08-08 22:28:57 +01003988/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003989 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3990 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01003991static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003992{
3993 if (mode == DRM_MODE_DPMS_ON) {
3994 encoder->connectors_active = true;
3995
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003996 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003997 } else {
3998 encoder->connectors_active = false;
3999
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004000 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004001 }
4002}
4003
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004004/* Cross check the actual hw state with our own modeset state tracking (and it's
4005 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004006static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004007{
4008 if (connector->get_hw_state(connector)) {
4009 struct intel_encoder *encoder = connector->encoder;
4010 struct drm_crtc *crtc;
4011 bool encoder_enabled;
4012 enum pipe pipe;
4013
4014 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4015 connector->base.base.id,
4016 drm_get_connector_name(&connector->base));
4017
4018 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4019 "wrong connector dpms state\n");
4020 WARN(connector->base.encoder != &encoder->base,
4021 "active connector not linked to encoder\n");
4022 WARN(!encoder->connectors_active,
4023 "encoder->connectors_active not set\n");
4024
4025 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4026 WARN(!encoder_enabled, "encoder not enabled\n");
4027 if (WARN_ON(!encoder->base.crtc))
4028 return;
4029
4030 crtc = encoder->base.crtc;
4031
4032 WARN(!crtc->enabled, "crtc not enabled\n");
4033 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4034 WARN(pipe != to_intel_crtc(crtc)->pipe,
4035 "encoder active on the wrong pipe\n");
4036 }
4037}
4038
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004039/* Even simpler default implementation, if there's really no special case to
4040 * consider. */
4041void intel_connector_dpms(struct drm_connector *connector, int mode)
4042{
4043 struct intel_encoder *encoder = intel_attached_encoder(connector);
4044
4045 /* All the simple cases only support two dpms states. */
4046 if (mode != DRM_MODE_DPMS_ON)
4047 mode = DRM_MODE_DPMS_OFF;
4048
4049 if (mode == connector->dpms)
4050 return;
4051
4052 connector->dpms = mode;
4053
4054 /* Only need to change hw state when actually enabled */
4055 if (encoder->base.crtc)
4056 intel_encoder_dpms(encoder, mode);
4057 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02004058 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004059
Daniel Vetterb9805142012-08-31 17:37:33 +02004060 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004061}
4062
Daniel Vetterf0947c32012-07-02 13:10:34 +02004063/* Simple connector->get_hw_state implementation for encoders that support only
4064 * one connector and no cloning and hence the encoder state determines the state
4065 * of the connector. */
4066bool intel_connector_get_hw_state(struct intel_connector *connector)
4067{
Daniel Vetter24929352012-07-02 20:28:59 +02004068 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004069 struct intel_encoder *encoder = connector->encoder;
4070
4071 return encoder->get_hw_state(encoder, &pipe);
4072}
4073
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004074static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4075 struct intel_crtc_config *pipe_config)
4076{
4077 struct drm_i915_private *dev_priv = dev->dev_private;
4078 struct intel_crtc *pipe_B_crtc =
4079 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4080
4081 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4082 pipe_name(pipe), pipe_config->fdi_lanes);
4083 if (pipe_config->fdi_lanes > 4) {
4084 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4085 pipe_name(pipe), pipe_config->fdi_lanes);
4086 return false;
4087 }
4088
4089 if (IS_HASWELL(dev)) {
4090 if (pipe_config->fdi_lanes > 2) {
4091 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4092 pipe_config->fdi_lanes);
4093 return false;
4094 } else {
4095 return true;
4096 }
4097 }
4098
4099 if (INTEL_INFO(dev)->num_pipes == 2)
4100 return true;
4101
4102 /* Ivybridge 3 pipe is really complicated */
4103 switch (pipe) {
4104 case PIPE_A:
4105 return true;
4106 case PIPE_B:
4107 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4108 pipe_config->fdi_lanes > 2) {
4109 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4110 pipe_name(pipe), pipe_config->fdi_lanes);
4111 return false;
4112 }
4113 return true;
4114 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004115 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004116 pipe_B_crtc->config.fdi_lanes <= 2) {
4117 if (pipe_config->fdi_lanes > 2) {
4118 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4119 pipe_name(pipe), pipe_config->fdi_lanes);
4120 return false;
4121 }
4122 } else {
4123 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4124 return false;
4125 }
4126 return true;
4127 default:
4128 BUG();
4129 }
4130}
4131
Daniel Vettere29c22c2013-02-21 00:00:16 +01004132#define RETRY 1
4133static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4134 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004135{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004136 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004137 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004138 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004139 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004140
Daniel Vettere29c22c2013-02-21 00:00:16 +01004141retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004142 /* FDI is a binary signal running at ~2.7GHz, encoding
4143 * each output octet as 10 bits. The actual frequency
4144 * is stored as a divider into a 100MHz clock, and the
4145 * mode pixel clock is stored in units of 1KHz.
4146 * Hence the bw of each lane in terms of the mode signal
4147 * is:
4148 */
4149 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4150
Daniel Vetterff9a6752013-06-01 17:16:21 +02004151 fdi_dotclock = adjusted_mode->clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004152
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004153 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004154 pipe_config->pipe_bpp);
4155
4156 pipe_config->fdi_lanes = lane;
4157
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004158 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004159 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004160
Daniel Vettere29c22c2013-02-21 00:00:16 +01004161 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4162 intel_crtc->pipe, pipe_config);
4163 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4164 pipe_config->pipe_bpp -= 2*3;
4165 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4166 pipe_config->pipe_bpp);
4167 needs_recompute = true;
4168 pipe_config->bw_constrained = true;
4169
4170 goto retry;
4171 }
4172
4173 if (needs_recompute)
4174 return RETRY;
4175
4176 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004177}
4178
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004179static void hsw_compute_ips_config(struct intel_crtc *crtc,
4180 struct intel_crtc_config *pipe_config)
4181{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004182 pipe_config->ips_enabled = i915_enable_ips &&
4183 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004184 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004185}
4186
Daniel Vettera43f6e02013-06-07 23:10:32 +02004187static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004188 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004189{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004190 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004191 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004192
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004193 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004194 if (INTEL_INFO(dev)->gen < 4) {
4195 struct drm_i915_private *dev_priv = dev->dev_private;
4196 int clock_limit =
4197 dev_priv->display.get_display_clock_speed(dev);
4198
4199 /*
4200 * Enable pixel doubling when the dot clock
4201 * is > 90% of the (display) core speed.
4202 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004203 * GDG double wide on either pipe,
4204 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004205 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004206 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004207 adjusted_mode->clock > clock_limit * 9 / 10) {
4208 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004209 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004210 }
4211
4212 if (adjusted_mode->clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004213 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004214 }
Chris Wilson89749352010-09-12 18:25:19 +01004215
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004216 /*
4217 * Pipe horizontal size must be even in:
4218 * - DVO ganged mode
4219 * - LVDS dual channel mode
4220 * - Double wide pipe
4221 */
4222 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4223 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4224 pipe_config->pipe_src_w &= ~1;
4225
Damien Lespiau8693a822013-05-03 18:48:11 +01004226 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4227 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004228 */
4229 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4230 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004231 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004232
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004233 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004234 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004235 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004236 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4237 * for lvds. */
4238 pipe_config->pipe_bpp = 8*3;
4239 }
4240
Damien Lespiauf5adf942013-06-24 18:29:34 +01004241 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004242 hsw_compute_ips_config(crtc, pipe_config);
4243
4244 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4245 * clock survives for now. */
4246 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4247 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004248
Daniel Vetter877d48d2013-04-19 11:24:43 +02004249 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004250 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004251
Daniel Vettere29c22c2013-02-21 00:00:16 +01004252 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004253}
4254
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004255static int valleyview_get_display_clock_speed(struct drm_device *dev)
4256{
4257 return 400000; /* FIXME */
4258}
4259
Jesse Barnese70236a2009-09-21 10:42:27 -07004260static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004261{
Jesse Barnese70236a2009-09-21 10:42:27 -07004262 return 400000;
4263}
Jesse Barnes79e53942008-11-07 14:24:08 -08004264
Jesse Barnese70236a2009-09-21 10:42:27 -07004265static int i915_get_display_clock_speed(struct drm_device *dev)
4266{
4267 return 333000;
4268}
Jesse Barnes79e53942008-11-07 14:24:08 -08004269
Jesse Barnese70236a2009-09-21 10:42:27 -07004270static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4271{
4272 return 200000;
4273}
Jesse Barnes79e53942008-11-07 14:24:08 -08004274
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004275static int pnv_get_display_clock_speed(struct drm_device *dev)
4276{
4277 u16 gcfgc = 0;
4278
4279 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4280
4281 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4282 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4283 return 267000;
4284 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4285 return 333000;
4286 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4287 return 444000;
4288 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4289 return 200000;
4290 default:
4291 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4292 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4293 return 133000;
4294 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4295 return 167000;
4296 }
4297}
4298
Jesse Barnese70236a2009-09-21 10:42:27 -07004299static int i915gm_get_display_clock_speed(struct drm_device *dev)
4300{
4301 u16 gcfgc = 0;
4302
4303 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4304
4305 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004306 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004307 else {
4308 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4309 case GC_DISPLAY_CLOCK_333_MHZ:
4310 return 333000;
4311 default:
4312 case GC_DISPLAY_CLOCK_190_200_MHZ:
4313 return 190000;
4314 }
4315 }
4316}
Jesse Barnes79e53942008-11-07 14:24:08 -08004317
Jesse Barnese70236a2009-09-21 10:42:27 -07004318static int i865_get_display_clock_speed(struct drm_device *dev)
4319{
4320 return 266000;
4321}
4322
4323static int i855_get_display_clock_speed(struct drm_device *dev)
4324{
4325 u16 hpllcc = 0;
4326 /* Assume that the hardware is in the high speed state. This
4327 * should be the default.
4328 */
4329 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4330 case GC_CLOCK_133_200:
4331 case GC_CLOCK_100_200:
4332 return 200000;
4333 case GC_CLOCK_166_250:
4334 return 250000;
4335 case GC_CLOCK_100_133:
4336 return 133000;
4337 }
4338
4339 /* Shouldn't happen */
4340 return 0;
4341}
4342
4343static int i830_get_display_clock_speed(struct drm_device *dev)
4344{
4345 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004346}
4347
Zhenyu Wang2c072452009-06-05 15:38:42 +08004348static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004349intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004350{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004351 while (*num > DATA_LINK_M_N_MASK ||
4352 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004353 *num >>= 1;
4354 *den >>= 1;
4355 }
4356}
4357
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004358static void compute_m_n(unsigned int m, unsigned int n,
4359 uint32_t *ret_m, uint32_t *ret_n)
4360{
4361 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4362 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4363 intel_reduce_m_n_ratio(ret_m, ret_n);
4364}
4365
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004366void
4367intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4368 int pixel_clock, int link_clock,
4369 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004370{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004371 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004372
4373 compute_m_n(bits_per_pixel * pixel_clock,
4374 link_clock * nlanes * 8,
4375 &m_n->gmch_m, &m_n->gmch_n);
4376
4377 compute_m_n(pixel_clock, link_clock,
4378 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004379}
4380
Chris Wilsona7615032011-01-12 17:04:08 +00004381static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4382{
Keith Packard72bbe58c2011-09-26 16:09:45 -07004383 if (i915_panel_use_ssc >= 0)
4384 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004385 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004386 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004387}
4388
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004389static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4390{
4391 struct drm_device *dev = crtc->dev;
4392 struct drm_i915_private *dev_priv = dev->dev_private;
4393 int refclk;
4394
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004395 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004396 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004397 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004398 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004399 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004400 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4401 refclk / 1000);
4402 } else if (!IS_GEN2(dev)) {
4403 refclk = 96000;
4404 } else {
4405 refclk = 48000;
4406 }
4407
4408 return refclk;
4409}
4410
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004411static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004412{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004413 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004414}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004415
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004416static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4417{
4418 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004419}
4420
Daniel Vetterf47709a2013-03-28 10:42:02 +01004421static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004422 intel_clock_t *reduced_clock)
4423{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004424 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004425 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004426 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004427 u32 fp, fp2 = 0;
4428
4429 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004430 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004431 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004432 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004433 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004434 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004435 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004436 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004437 }
4438
4439 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004440 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004441
Daniel Vetterf47709a2013-03-28 10:42:02 +01004442 crtc->lowfreq_avail = false;
4443 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004444 reduced_clock && i915_powersave) {
4445 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004446 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004447 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004448 } else {
4449 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004450 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004451 }
4452}
4453
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004454static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4455 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004456{
4457 u32 reg_val;
4458
4459 /*
4460 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4461 * and set it to a reasonable value instead.
4462 */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004463 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004464 reg_val &= 0xffffff00;
4465 reg_val |= 0x00000030;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004466 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004467
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004468 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004469 reg_val &= 0x8cffffff;
4470 reg_val = 0x8c000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004471 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004472
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004473 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004474 reg_val &= 0xffffff00;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004475 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004476
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004477 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004478 reg_val &= 0x00ffffff;
4479 reg_val |= 0xb0000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004480 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004481}
4482
Daniel Vetterb5518422013-05-03 11:49:48 +02004483static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4484 struct intel_link_m_n *m_n)
4485{
4486 struct drm_device *dev = crtc->base.dev;
4487 struct drm_i915_private *dev_priv = dev->dev_private;
4488 int pipe = crtc->pipe;
4489
Daniel Vettere3b95f12013-05-03 11:49:49 +02004490 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4491 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4492 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4493 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004494}
4495
4496static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4497 struct intel_link_m_n *m_n)
4498{
4499 struct drm_device *dev = crtc->base.dev;
4500 struct drm_i915_private *dev_priv = dev->dev_private;
4501 int pipe = crtc->pipe;
4502 enum transcoder transcoder = crtc->config.cpu_transcoder;
4503
4504 if (INTEL_INFO(dev)->gen >= 5) {
4505 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4506 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4507 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4508 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4509 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004510 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4511 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4512 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4513 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004514 }
4515}
4516
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004517static void intel_dp_set_m_n(struct intel_crtc *crtc)
4518{
4519 if (crtc->config.has_pch_encoder)
4520 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4521 else
4522 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4523}
4524
Daniel Vetterf47709a2013-03-28 10:42:02 +01004525static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004526{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004527 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004528 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004529 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004530 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004531 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004532 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004533
Daniel Vetter09153002012-12-12 14:06:44 +01004534 mutex_lock(&dev_priv->dpio_lock);
4535
Daniel Vetterf47709a2013-03-28 10:42:02 +01004536 bestn = crtc->config.dpll.n;
4537 bestm1 = crtc->config.dpll.m1;
4538 bestm2 = crtc->config.dpll.m2;
4539 bestp1 = crtc->config.dpll.p1;
4540 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004541
Jesse Barnes89b667f2013-04-18 14:51:36 -07004542 /* See eDP HDMI DPIO driver vbios notes doc */
4543
4544 /* PLL B needs special handling */
4545 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004546 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004547
4548 /* Set up Tx target for periodic Rcomp update */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004549 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004550
4551 /* Disable target IRef on PLL */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004552 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004553 reg_val &= 0x00ffffff;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004554 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004555
4556 /* Disable fast lock */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004557 vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004558
4559 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004560 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4561 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4562 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004563 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004564
4565 /*
4566 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4567 * but we don't support that).
4568 * Note: don't use the DAC post divider as it seems unstable.
4569 */
4570 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004571 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004572
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004573 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004574 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004575
Jesse Barnes89b667f2013-04-18 14:51:36 -07004576 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004577 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004578 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004579 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004580 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004581 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004582 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004583 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004584 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004585
Jesse Barnes89b667f2013-04-18 14:51:36 -07004586 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4587 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4588 /* Use SSC source */
4589 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004590 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004591 0x0df40000);
4592 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004593 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004594 0x0df70000);
4595 } else { /* HDMI or VGA */
4596 /* Use bend source */
4597 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004598 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004599 0x0df70000);
4600 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004601 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004602 0x0df40000);
4603 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004604
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004605 coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004606 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4607 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4608 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4609 coreclk |= 0x01000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004610 vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004611
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004612 vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004613
Jesse Barnes89b667f2013-04-18 14:51:36 -07004614 /* Enable DPIO clock input */
4615 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4616 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4617 if (pipe)
4618 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004619
4620 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004621 crtc->config.dpll_hw_state.dpll = dpll;
4622
Daniel Vetteref1b4602013-06-01 17:17:04 +02004623 dpll_md = (crtc->config.pixel_multiplier - 1)
4624 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004625 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4626
Daniel Vetterf47709a2013-03-28 10:42:02 +01004627 if (crtc->config.has_dp_encoder)
4628 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304629
Daniel Vetter09153002012-12-12 14:06:44 +01004630 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004631}
4632
Daniel Vetterf47709a2013-03-28 10:42:02 +01004633static void i9xx_update_pll(struct intel_crtc *crtc,
4634 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004635 int num_connectors)
4636{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004637 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004638 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004639 u32 dpll;
4640 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004641 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004642
Daniel Vetterf47709a2013-03-28 10:42:02 +01004643 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304644
Daniel Vetterf47709a2013-03-28 10:42:02 +01004645 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4646 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004647
4648 dpll = DPLL_VGA_MODE_DIS;
4649
Daniel Vetterf47709a2013-03-28 10:42:02 +01004650 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004651 dpll |= DPLLB_MODE_LVDS;
4652 else
4653 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004654
Daniel Vetteref1b4602013-06-01 17:17:04 +02004655 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004656 dpll |= (crtc->config.pixel_multiplier - 1)
4657 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004658 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004659
4660 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004661 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004662
Daniel Vetterf47709a2013-03-28 10:42:02 +01004663 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004664 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004665
4666 /* compute bitmask from p1 value */
4667 if (IS_PINEVIEW(dev))
4668 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4669 else {
4670 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4671 if (IS_G4X(dev) && reduced_clock)
4672 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4673 }
4674 switch (clock->p2) {
4675 case 5:
4676 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4677 break;
4678 case 7:
4679 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4680 break;
4681 case 10:
4682 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4683 break;
4684 case 14:
4685 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4686 break;
4687 }
4688 if (INTEL_INFO(dev)->gen >= 4)
4689 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4690
Daniel Vetter09ede542013-04-30 14:01:45 +02004691 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004692 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004693 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004694 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4695 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4696 else
4697 dpll |= PLL_REF_INPUT_DREFCLK;
4698
4699 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004700 crtc->config.dpll_hw_state.dpll = dpll;
4701
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004702 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004703 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4704 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004705 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004706 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004707
4708 if (crtc->config.has_dp_encoder)
4709 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004710}
4711
Daniel Vetterf47709a2013-03-28 10:42:02 +01004712static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004713 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004714 int num_connectors)
4715{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004716 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004717 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004718 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004719 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004720
Daniel Vetterf47709a2013-03-28 10:42:02 +01004721 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304722
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004723 dpll = DPLL_VGA_MODE_DIS;
4724
Daniel Vetterf47709a2013-03-28 10:42:02 +01004725 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004726 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4727 } else {
4728 if (clock->p1 == 2)
4729 dpll |= PLL_P1_DIVIDE_BY_TWO;
4730 else
4731 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4732 if (clock->p2 == 4)
4733 dpll |= PLL_P2_DIVIDE_BY_4;
4734 }
4735
Daniel Vetter4a33e482013-07-06 12:52:05 +02004736 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4737 dpll |= DPLL_DVO_2X_MODE;
4738
Daniel Vetterf47709a2013-03-28 10:42:02 +01004739 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004740 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4741 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4742 else
4743 dpll |= PLL_REF_INPUT_DREFCLK;
4744
4745 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004746 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004747}
4748
Daniel Vetter8a654f32013-06-01 17:16:22 +02004749static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004750{
4751 struct drm_device *dev = intel_crtc->base.dev;
4752 struct drm_i915_private *dev_priv = dev->dev_private;
4753 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004754 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004755 struct drm_display_mode *adjusted_mode =
4756 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004757 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4758
4759 /* We need to be careful not to changed the adjusted mode, for otherwise
4760 * the hw state checker will get angry at the mismatch. */
4761 crtc_vtotal = adjusted_mode->crtc_vtotal;
4762 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004763
4764 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4765 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004766 crtc_vtotal -= 1;
4767 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004768 vsyncshift = adjusted_mode->crtc_hsync_start
4769 - adjusted_mode->crtc_htotal / 2;
4770 } else {
4771 vsyncshift = 0;
4772 }
4773
4774 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004775 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004776
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004777 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004778 (adjusted_mode->crtc_hdisplay - 1) |
4779 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004780 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004781 (adjusted_mode->crtc_hblank_start - 1) |
4782 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004783 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004784 (adjusted_mode->crtc_hsync_start - 1) |
4785 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4786
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004787 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004788 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004789 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004790 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004791 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004792 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004793 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004794 (adjusted_mode->crtc_vsync_start - 1) |
4795 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4796
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004797 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4798 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4799 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4800 * bits. */
4801 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4802 (pipe == PIPE_B || pipe == PIPE_C))
4803 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4804
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004805 /* pipesrc controls the size that is scaled from, which should
4806 * always be the user's requested size.
4807 */
4808 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004809 ((intel_crtc->config.pipe_src_w - 1) << 16) |
4810 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004811}
4812
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004813static void intel_get_pipe_timings(struct intel_crtc *crtc,
4814 struct intel_crtc_config *pipe_config)
4815{
4816 struct drm_device *dev = crtc->base.dev;
4817 struct drm_i915_private *dev_priv = dev->dev_private;
4818 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4819 uint32_t tmp;
4820
4821 tmp = I915_READ(HTOTAL(cpu_transcoder));
4822 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4823 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4824 tmp = I915_READ(HBLANK(cpu_transcoder));
4825 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4826 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4827 tmp = I915_READ(HSYNC(cpu_transcoder));
4828 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4829 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4830
4831 tmp = I915_READ(VTOTAL(cpu_transcoder));
4832 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4833 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4834 tmp = I915_READ(VBLANK(cpu_transcoder));
4835 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4836 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4837 tmp = I915_READ(VSYNC(cpu_transcoder));
4838 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4839 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4840
4841 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4842 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4843 pipe_config->adjusted_mode.crtc_vtotal += 1;
4844 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4845 }
4846
4847 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004848 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
4849 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
4850
4851 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
4852 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004853}
4854
Jesse Barnesbabea612013-06-26 18:57:38 +03004855static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4856 struct intel_crtc_config *pipe_config)
4857{
4858 struct drm_crtc *crtc = &intel_crtc->base;
4859
4860 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4861 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4862 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4863 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4864
4865 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4866 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4867 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4868 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4869
4870 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4871
4872 crtc->mode.clock = pipe_config->adjusted_mode.clock;
4873 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4874}
4875
Daniel Vetter84b046f2013-02-19 18:48:54 +01004876static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4877{
4878 struct drm_device *dev = intel_crtc->base.dev;
4879 struct drm_i915_private *dev_priv = dev->dev_private;
4880 uint32_t pipeconf;
4881
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004882 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004883
Daniel Vetter67c72a12013-09-24 11:46:14 +02004884 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
4885 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
4886 pipeconf |= PIPECONF_ENABLE;
4887
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004888 if (intel_crtc->config.double_wide)
4889 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004890
Daniel Vetterff9ce462013-04-24 14:57:17 +02004891 /* only g4x and later have fancy bpc/dither controls */
4892 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004893 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4894 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4895 pipeconf |= PIPECONF_DITHER_EN |
4896 PIPECONF_DITHER_TYPE_SP;
4897
4898 switch (intel_crtc->config.pipe_bpp) {
4899 case 18:
4900 pipeconf |= PIPECONF_6BPC;
4901 break;
4902 case 24:
4903 pipeconf |= PIPECONF_8BPC;
4904 break;
4905 case 30:
4906 pipeconf |= PIPECONF_10BPC;
4907 break;
4908 default:
4909 /* Case prevented by intel_choose_pipe_bpp_dither. */
4910 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004911 }
4912 }
4913
4914 if (HAS_PIPE_CXSR(dev)) {
4915 if (intel_crtc->lowfreq_avail) {
4916 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4917 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4918 } else {
4919 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004920 }
4921 }
4922
Daniel Vetter84b046f2013-02-19 18:48:54 +01004923 if (!IS_GEN2(dev) &&
4924 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4925 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4926 else
4927 pipeconf |= PIPECONF_PROGRESSIVE;
4928
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004929 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4930 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004931
Daniel Vetter84b046f2013-02-19 18:48:54 +01004932 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4933 POSTING_READ(PIPECONF(intel_crtc->pipe));
4934}
4935
Eric Anholtf564048e2011-03-30 13:01:02 -07004936static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004937 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004938 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004939{
4940 struct drm_device *dev = crtc->dev;
4941 struct drm_i915_private *dev_priv = dev->dev_private;
4942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4943 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004944 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004945 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004946 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004947 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004948 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004949 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004950 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004951 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004952 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004953
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004954 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004955 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004956 case INTEL_OUTPUT_LVDS:
4957 is_lvds = true;
4958 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004959 case INTEL_OUTPUT_DSI:
4960 is_dsi = true;
4961 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004962 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004963
Eric Anholtc751ce42010-03-25 11:48:48 -07004964 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004965 }
4966
Jani Nikulaf2335332013-09-13 11:03:09 +03004967 if (is_dsi)
4968 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08004969
Jani Nikulaf2335332013-09-13 11:03:09 +03004970 if (!intel_crtc->config.clock_set) {
4971 refclk = i9xx_get_refclk(crtc, num_connectors);
4972
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004973 /*
4974 * Returns a set of divisors for the desired target clock with
4975 * the given refclk, or FALSE. The returned values represent
4976 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
4977 * 2) / p1 / p2.
4978 */
4979 limit = intel_limit(crtc, refclk);
4980 ok = dev_priv->display.find_dpll(limit, crtc,
4981 intel_crtc->config.port_clock,
4982 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03004983 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004984 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4985 return -EINVAL;
4986 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004987
Jani Nikulaf2335332013-09-13 11:03:09 +03004988 if (is_lvds && dev_priv->lvds_downclock_avail) {
4989 /*
4990 * Ensure we match the reduced clock's P to the target
4991 * clock. If the clocks don't match, we can't switch
4992 * the display clock by using the FP0/FP1. In such case
4993 * we will disable the LVDS downclock feature.
4994 */
4995 has_reduced_clock =
4996 dev_priv->display.find_dpll(limit, crtc,
4997 dev_priv->lvds_downclock,
4998 refclk, &clock,
4999 &reduced_clock);
5000 }
5001 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005002 intel_crtc->config.dpll.n = clock.n;
5003 intel_crtc->config.dpll.m1 = clock.m1;
5004 intel_crtc->config.dpll.m2 = clock.m2;
5005 intel_crtc->config.dpll.p1 = clock.p1;
5006 intel_crtc->config.dpll.p2 = clock.p2;
5007 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005008
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005009 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005010 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305011 has_reduced_clock ? &reduced_clock : NULL,
5012 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005013 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005014 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005015 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005016 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005017 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005018 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005019 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005020
Jani Nikulaf2335332013-09-13 11:03:09 +03005021skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005022 /* Set up the display plane register */
5023 dspcntr = DISPPLANE_GAMMA_ENABLE;
5024
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005025 if (!IS_VALLEYVIEW(dev)) {
5026 if (pipe == 0)
5027 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5028 else
5029 dspcntr |= DISPPLANE_SEL_PIPE_B;
5030 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005031
Daniel Vetter8a654f32013-06-01 17:16:22 +02005032 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005033
5034 /* pipesrc and dspsize control the size that is scaled from,
5035 * which should always be the user's requested size.
5036 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005037 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005038 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5039 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005040 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005041
Daniel Vetter84b046f2013-02-19 18:48:54 +01005042 i9xx_set_pipeconf(intel_crtc);
5043
Eric Anholtf564048e2011-03-30 13:01:02 -07005044 I915_WRITE(DSPCNTR(plane), dspcntr);
5045 POSTING_READ(DSPCNTR(plane));
5046
Daniel Vetter94352cf2012-07-05 22:51:56 +02005047 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005048
Eric Anholtf564048e2011-03-30 13:01:02 -07005049 return ret;
5050}
5051
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005052static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5053 struct intel_crtc_config *pipe_config)
5054{
5055 struct drm_device *dev = crtc->base.dev;
5056 struct drm_i915_private *dev_priv = dev->dev_private;
5057 uint32_t tmp;
5058
5059 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005060 if (!(tmp & PFIT_ENABLE))
5061 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005062
Daniel Vetter06922822013-07-11 13:35:40 +02005063 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005064 if (INTEL_INFO(dev)->gen < 4) {
5065 if (crtc->pipe != PIPE_B)
5066 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005067 } else {
5068 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5069 return;
5070 }
5071
Daniel Vetter06922822013-07-11 13:35:40 +02005072 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005073 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5074 if (INTEL_INFO(dev)->gen < 5)
5075 pipe_config->gmch_pfit.lvds_border_bits =
5076 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5077}
5078
Jesse Barnesacbec812013-09-20 11:29:32 -07005079static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5080 struct intel_crtc_config *pipe_config)
5081{
5082 struct drm_device *dev = crtc->base.dev;
5083 struct drm_i915_private *dev_priv = dev->dev_private;
5084 int pipe = pipe_config->cpu_transcoder;
5085 intel_clock_t clock;
5086 u32 mdiv;
5087 int refclk = 100000, fastclk, update_rate;
5088
5089 mutex_lock(&dev_priv->dpio_lock);
5090 mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
5091 mutex_unlock(&dev_priv->dpio_lock);
5092
5093 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5094 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5095 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5096 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5097 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5098
5099 update_rate = refclk / clock.n;
5100 clock.vco = update_rate * clock.m1 * clock.m2;
5101 fastclk = clock.vco / clock.p1 / clock.p2;
5102 clock.dot = (2 * fastclk);
5103
5104 pipe_config->port_clock = clock.dot / 10;
5105}
5106
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005107static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5108 struct intel_crtc_config *pipe_config)
5109{
5110 struct drm_device *dev = crtc->base.dev;
5111 struct drm_i915_private *dev_priv = dev->dev_private;
5112 uint32_t tmp;
5113
Daniel Vettere143a212013-07-04 12:01:15 +02005114 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005115 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005116
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005117 tmp = I915_READ(PIPECONF(crtc->pipe));
5118 if (!(tmp & PIPECONF_ENABLE))
5119 return false;
5120
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005121 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5122 switch (tmp & PIPECONF_BPC_MASK) {
5123 case PIPECONF_6BPC:
5124 pipe_config->pipe_bpp = 18;
5125 break;
5126 case PIPECONF_8BPC:
5127 pipe_config->pipe_bpp = 24;
5128 break;
5129 case PIPECONF_10BPC:
5130 pipe_config->pipe_bpp = 30;
5131 break;
5132 default:
5133 break;
5134 }
5135 }
5136
Ville Syrjälä282740f2013-09-04 18:30:03 +03005137 if (INTEL_INFO(dev)->gen < 4)
5138 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5139
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005140 intel_get_pipe_timings(crtc, pipe_config);
5141
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005142 i9xx_get_pfit_config(crtc, pipe_config);
5143
Daniel Vetter6c49f242013-06-06 12:45:25 +02005144 if (INTEL_INFO(dev)->gen >= 4) {
5145 tmp = I915_READ(DPLL_MD(crtc->pipe));
5146 pipe_config->pixel_multiplier =
5147 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5148 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005149 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005150 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5151 tmp = I915_READ(DPLL(crtc->pipe));
5152 pipe_config->pixel_multiplier =
5153 ((tmp & SDVO_MULTIPLIER_MASK)
5154 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5155 } else {
5156 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5157 * port and will be fixed up in the encoder->get_config
5158 * function. */
5159 pipe_config->pixel_multiplier = 1;
5160 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005161 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5162 if (!IS_VALLEYVIEW(dev)) {
5163 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5164 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005165 } else {
5166 /* Mask out read-only status bits. */
5167 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5168 DPLL_PORTC_READY_MASK |
5169 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005170 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005171
Jesse Barnesacbec812013-09-20 11:29:32 -07005172 if (IS_VALLEYVIEW(dev))
5173 vlv_crtc_clock_get(crtc, pipe_config);
5174 else
5175 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005176
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005177 return true;
5178}
5179
Paulo Zanonidde86e22012-12-01 12:04:25 -02005180static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005181{
5182 struct drm_i915_private *dev_priv = dev->dev_private;
5183 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005184 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005185 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005186 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005187 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005188 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005189 bool has_ck505 = false;
5190 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005191
5192 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005193 list_for_each_entry(encoder, &mode_config->encoder_list,
5194 base.head) {
5195 switch (encoder->type) {
5196 case INTEL_OUTPUT_LVDS:
5197 has_panel = true;
5198 has_lvds = true;
5199 break;
5200 case INTEL_OUTPUT_EDP:
5201 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005202 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005203 has_cpu_edp = true;
5204 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005205 }
5206 }
5207
Keith Packard99eb6a02011-09-26 14:29:12 -07005208 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005209 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005210 can_ssc = has_ck505;
5211 } else {
5212 has_ck505 = false;
5213 can_ssc = true;
5214 }
5215
Imre Deak2de69052013-05-08 13:14:04 +03005216 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5217 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005218
5219 /* Ironlake: try to setup display ref clock before DPLL
5220 * enabling. This is only under driver's control after
5221 * PCH B stepping, previous chipset stepping should be
5222 * ignoring this setting.
5223 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005224 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005225
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005226 /* As we must carefully and slowly disable/enable each source in turn,
5227 * compute the final state we want first and check if we need to
5228 * make any changes at all.
5229 */
5230 final = val;
5231 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005232 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005233 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005234 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005235 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5236
5237 final &= ~DREF_SSC_SOURCE_MASK;
5238 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5239 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005240
Keith Packard199e5d72011-09-22 12:01:57 -07005241 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005242 final |= DREF_SSC_SOURCE_ENABLE;
5243
5244 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5245 final |= DREF_SSC1_ENABLE;
5246
5247 if (has_cpu_edp) {
5248 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5249 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5250 else
5251 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5252 } else
5253 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5254 } else {
5255 final |= DREF_SSC_SOURCE_DISABLE;
5256 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5257 }
5258
5259 if (final == val)
5260 return;
5261
5262 /* Always enable nonspread source */
5263 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5264
5265 if (has_ck505)
5266 val |= DREF_NONSPREAD_CK505_ENABLE;
5267 else
5268 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5269
5270 if (has_panel) {
5271 val &= ~DREF_SSC_SOURCE_MASK;
5272 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005273
Keith Packard199e5d72011-09-22 12:01:57 -07005274 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005275 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005276 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005277 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005278 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005279 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005280
5281 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005282 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005283 POSTING_READ(PCH_DREF_CONTROL);
5284 udelay(200);
5285
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005286 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005287
5288 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005289 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005290 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005291 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005292 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005293 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005294 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005295 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005296 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005297 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005298
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005299 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005300 POSTING_READ(PCH_DREF_CONTROL);
5301 udelay(200);
5302 } else {
5303 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5304
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005305 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005306
5307 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005308 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005309
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005310 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005311 POSTING_READ(PCH_DREF_CONTROL);
5312 udelay(200);
5313
5314 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005315 val &= ~DREF_SSC_SOURCE_MASK;
5316 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005317
5318 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005319 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005320
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005321 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005322 POSTING_READ(PCH_DREF_CONTROL);
5323 udelay(200);
5324 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005325
5326 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005327}
5328
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005329static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005330{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005331 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005332
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005333 tmp = I915_READ(SOUTH_CHICKEN2);
5334 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5335 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005336
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005337 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5338 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5339 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005340
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005341 tmp = I915_READ(SOUTH_CHICKEN2);
5342 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5343 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005344
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005345 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5346 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5347 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005348}
5349
5350/* WaMPhyProgramming:hsw */
5351static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5352{
5353 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005354
5355 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5356 tmp &= ~(0xFF << 24);
5357 tmp |= (0x12 << 24);
5358 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5359
Paulo Zanonidde86e22012-12-01 12:04:25 -02005360 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5361 tmp |= (1 << 11);
5362 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5363
5364 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5365 tmp |= (1 << 11);
5366 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5367
Paulo Zanonidde86e22012-12-01 12:04:25 -02005368 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5369 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5370 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5371
5372 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5373 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5374 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5375
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005376 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5377 tmp &= ~(7 << 13);
5378 tmp |= (5 << 13);
5379 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005380
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005381 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5382 tmp &= ~(7 << 13);
5383 tmp |= (5 << 13);
5384 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005385
5386 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5387 tmp &= ~0xFF;
5388 tmp |= 0x1C;
5389 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5390
5391 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5392 tmp &= ~0xFF;
5393 tmp |= 0x1C;
5394 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5395
5396 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5397 tmp &= ~(0xFF << 16);
5398 tmp |= (0x1C << 16);
5399 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5400
5401 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5402 tmp &= ~(0xFF << 16);
5403 tmp |= (0x1C << 16);
5404 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5405
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005406 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5407 tmp |= (1 << 27);
5408 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005409
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005410 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5411 tmp |= (1 << 27);
5412 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005413
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005414 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5415 tmp &= ~(0xF << 28);
5416 tmp |= (4 << 28);
5417 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005418
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005419 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5420 tmp &= ~(0xF << 28);
5421 tmp |= (4 << 28);
5422 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005423}
5424
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005425/* Implements 3 different sequences from BSpec chapter "Display iCLK
5426 * Programming" based on the parameters passed:
5427 * - Sequence to enable CLKOUT_DP
5428 * - Sequence to enable CLKOUT_DP without spread
5429 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5430 */
5431static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5432 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005433{
5434 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005435 uint32_t reg, tmp;
5436
5437 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5438 with_spread = true;
5439 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5440 with_fdi, "LP PCH doesn't have FDI\n"))
5441 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005442
5443 mutex_lock(&dev_priv->dpio_lock);
5444
5445 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5446 tmp &= ~SBI_SSCCTL_DISABLE;
5447 tmp |= SBI_SSCCTL_PATHALT;
5448 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5449
5450 udelay(24);
5451
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005452 if (with_spread) {
5453 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5454 tmp &= ~SBI_SSCCTL_PATHALT;
5455 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005456
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005457 if (with_fdi) {
5458 lpt_reset_fdi_mphy(dev_priv);
5459 lpt_program_fdi_mphy(dev_priv);
5460 }
5461 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005462
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005463 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5464 SBI_GEN0 : SBI_DBUFF0;
5465 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5466 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5467 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005468
5469 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005470}
5471
Paulo Zanoni47701c32013-07-23 11:19:25 -03005472/* Sequence to disable CLKOUT_DP */
5473static void lpt_disable_clkout_dp(struct drm_device *dev)
5474{
5475 struct drm_i915_private *dev_priv = dev->dev_private;
5476 uint32_t reg, tmp;
5477
5478 mutex_lock(&dev_priv->dpio_lock);
5479
5480 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5481 SBI_GEN0 : SBI_DBUFF0;
5482 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5483 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5484 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5485
5486 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5487 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5488 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5489 tmp |= SBI_SSCCTL_PATHALT;
5490 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5491 udelay(32);
5492 }
5493 tmp |= SBI_SSCCTL_DISABLE;
5494 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5495 }
5496
5497 mutex_unlock(&dev_priv->dpio_lock);
5498}
5499
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005500static void lpt_init_pch_refclk(struct drm_device *dev)
5501{
5502 struct drm_mode_config *mode_config = &dev->mode_config;
5503 struct intel_encoder *encoder;
5504 bool has_vga = false;
5505
5506 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5507 switch (encoder->type) {
5508 case INTEL_OUTPUT_ANALOG:
5509 has_vga = true;
5510 break;
5511 }
5512 }
5513
Paulo Zanoni47701c32013-07-23 11:19:25 -03005514 if (has_vga)
5515 lpt_enable_clkout_dp(dev, true, true);
5516 else
5517 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005518}
5519
Paulo Zanonidde86e22012-12-01 12:04:25 -02005520/*
5521 * Initialize reference clocks when the driver loads
5522 */
5523void intel_init_pch_refclk(struct drm_device *dev)
5524{
5525 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5526 ironlake_init_pch_refclk(dev);
5527 else if (HAS_PCH_LPT(dev))
5528 lpt_init_pch_refclk(dev);
5529}
5530
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005531static int ironlake_get_refclk(struct drm_crtc *crtc)
5532{
5533 struct drm_device *dev = crtc->dev;
5534 struct drm_i915_private *dev_priv = dev->dev_private;
5535 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005536 int num_connectors = 0;
5537 bool is_lvds = false;
5538
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005539 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005540 switch (encoder->type) {
5541 case INTEL_OUTPUT_LVDS:
5542 is_lvds = true;
5543 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005544 }
5545 num_connectors++;
5546 }
5547
5548 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5549 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005550 dev_priv->vbt.lvds_ssc_freq);
5551 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005552 }
5553
5554 return 120000;
5555}
5556
Daniel Vetter6ff93602013-04-19 11:24:36 +02005557static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005558{
5559 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5561 int pipe = intel_crtc->pipe;
5562 uint32_t val;
5563
Daniel Vetter78114072013-06-13 00:54:57 +02005564 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005565
Daniel Vetter965e0c42013-03-27 00:44:57 +01005566 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005567 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005568 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005569 break;
5570 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005571 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005572 break;
5573 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005574 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005575 break;
5576 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005577 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005578 break;
5579 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005580 /* Case prevented by intel_choose_pipe_bpp_dither. */
5581 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005582 }
5583
Daniel Vetterd8b32242013-04-25 17:54:44 +02005584 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005585 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5586
Daniel Vetter6ff93602013-04-19 11:24:36 +02005587 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005588 val |= PIPECONF_INTERLACED_ILK;
5589 else
5590 val |= PIPECONF_PROGRESSIVE;
5591
Daniel Vetter50f3b012013-03-27 00:44:56 +01005592 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005593 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005594
Paulo Zanonic8203562012-09-12 10:06:29 -03005595 I915_WRITE(PIPECONF(pipe), val);
5596 POSTING_READ(PIPECONF(pipe));
5597}
5598
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005599/*
5600 * Set up the pipe CSC unit.
5601 *
5602 * Currently only full range RGB to limited range RGB conversion
5603 * is supported, but eventually this should handle various
5604 * RGB<->YCbCr scenarios as well.
5605 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005606static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005607{
5608 struct drm_device *dev = crtc->dev;
5609 struct drm_i915_private *dev_priv = dev->dev_private;
5610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5611 int pipe = intel_crtc->pipe;
5612 uint16_t coeff = 0x7800; /* 1.0 */
5613
5614 /*
5615 * TODO: Check what kind of values actually come out of the pipe
5616 * with these coeff/postoff values and adjust to get the best
5617 * accuracy. Perhaps we even need to take the bpc value into
5618 * consideration.
5619 */
5620
Daniel Vetter50f3b012013-03-27 00:44:56 +01005621 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005622 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5623
5624 /*
5625 * GY/GU and RY/RU should be the other way around according
5626 * to BSpec, but reality doesn't agree. Just set them up in
5627 * a way that results in the correct picture.
5628 */
5629 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5630 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5631
5632 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5633 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5634
5635 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5636 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5637
5638 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5639 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5640 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5641
5642 if (INTEL_INFO(dev)->gen > 6) {
5643 uint16_t postoff = 0;
5644
Daniel Vetter50f3b012013-03-27 00:44:56 +01005645 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005646 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5647
5648 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5649 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5650 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5651
5652 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5653 } else {
5654 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5655
Daniel Vetter50f3b012013-03-27 00:44:56 +01005656 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005657 mode |= CSC_BLACK_SCREEN_OFFSET;
5658
5659 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5660 }
5661}
5662
Daniel Vetter6ff93602013-04-19 11:24:36 +02005663static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005664{
5665 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005667 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005668 uint32_t val;
5669
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005670 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005671
Daniel Vetterd8b32242013-04-25 17:54:44 +02005672 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005673 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5674
Daniel Vetter6ff93602013-04-19 11:24:36 +02005675 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005676 val |= PIPECONF_INTERLACED_ILK;
5677 else
5678 val |= PIPECONF_PROGRESSIVE;
5679
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005680 I915_WRITE(PIPECONF(cpu_transcoder), val);
5681 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005682
5683 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5684 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005685}
5686
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005687static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005688 intel_clock_t *clock,
5689 bool *has_reduced_clock,
5690 intel_clock_t *reduced_clock)
5691{
5692 struct drm_device *dev = crtc->dev;
5693 struct drm_i915_private *dev_priv = dev->dev_private;
5694 struct intel_encoder *intel_encoder;
5695 int refclk;
5696 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005697 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005698
5699 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5700 switch (intel_encoder->type) {
5701 case INTEL_OUTPUT_LVDS:
5702 is_lvds = true;
5703 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005704 }
5705 }
5706
5707 refclk = ironlake_get_refclk(crtc);
5708
5709 /*
5710 * Returns a set of divisors for the desired target clock with the given
5711 * refclk, or FALSE. The returned values represent the clock equation:
5712 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5713 */
5714 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005715 ret = dev_priv->display.find_dpll(limit, crtc,
5716 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005717 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005718 if (!ret)
5719 return false;
5720
5721 if (is_lvds && dev_priv->lvds_downclock_avail) {
5722 /*
5723 * Ensure we match the reduced clock's P to the target clock.
5724 * If the clocks don't match, we can't switch the display clock
5725 * by using the FP0/FP1. In such case we will disable the LVDS
5726 * downclock feature.
5727 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005728 *has_reduced_clock =
5729 dev_priv->display.find_dpll(limit, crtc,
5730 dev_priv->lvds_downclock,
5731 refclk, clock,
5732 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005733 }
5734
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005735 return true;
5736}
5737
Daniel Vetter01a415f2012-10-27 15:58:40 +02005738static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5739{
5740 struct drm_i915_private *dev_priv = dev->dev_private;
5741 uint32_t temp;
5742
5743 temp = I915_READ(SOUTH_CHICKEN1);
5744 if (temp & FDI_BC_BIFURCATION_SELECT)
5745 return;
5746
5747 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5748 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5749
5750 temp |= FDI_BC_BIFURCATION_SELECT;
5751 DRM_DEBUG_KMS("enabling fdi C rx\n");
5752 I915_WRITE(SOUTH_CHICKEN1, temp);
5753 POSTING_READ(SOUTH_CHICKEN1);
5754}
5755
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005756static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005757{
5758 struct drm_device *dev = intel_crtc->base.dev;
5759 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005760
5761 switch (intel_crtc->pipe) {
5762 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005763 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005764 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005765 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005766 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5767 else
5768 cpt_enable_fdi_bc_bifurcation(dev);
5769
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005770 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005771 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005772 cpt_enable_fdi_bc_bifurcation(dev);
5773
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005774 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005775 default:
5776 BUG();
5777 }
5778}
5779
Paulo Zanonid4b19312012-11-29 11:29:32 -02005780int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5781{
5782 /*
5783 * Account for spread spectrum to avoid
5784 * oversubscribing the link. Max center spread
5785 * is 2.5%; use 5% for safety's sake.
5786 */
5787 u32 bps = target_clock * bpp * 21 / 20;
5788 return bps / (link_bw * 8) + 1;
5789}
5790
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005791static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005792{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005793 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005794}
5795
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005796static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005797 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005798 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005799{
5800 struct drm_crtc *crtc = &intel_crtc->base;
5801 struct drm_device *dev = crtc->dev;
5802 struct drm_i915_private *dev_priv = dev->dev_private;
5803 struct intel_encoder *intel_encoder;
5804 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005805 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005806 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005807
5808 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5809 switch (intel_encoder->type) {
5810 case INTEL_OUTPUT_LVDS:
5811 is_lvds = true;
5812 break;
5813 case INTEL_OUTPUT_SDVO:
5814 case INTEL_OUTPUT_HDMI:
5815 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005816 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005817 }
5818
5819 num_connectors++;
5820 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005821
Chris Wilsonc1858122010-12-03 21:35:48 +00005822 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005823 factor = 21;
5824 if (is_lvds) {
5825 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005826 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005827 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005828 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005829 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005830 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005831
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005832 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005833 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005834
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005835 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5836 *fp2 |= FP_CB_TUNE;
5837
Chris Wilson5eddb702010-09-11 13:48:45 +01005838 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005839
Eric Anholta07d6782011-03-30 13:01:08 -07005840 if (is_lvds)
5841 dpll |= DPLLB_MODE_LVDS;
5842 else
5843 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005844
Daniel Vetteref1b4602013-06-01 17:17:04 +02005845 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5846 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005847
5848 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005849 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005850 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005851 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005852
Eric Anholta07d6782011-03-30 13:01:08 -07005853 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005854 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005855 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005856 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005857
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005858 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005859 case 5:
5860 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5861 break;
5862 case 7:
5863 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5864 break;
5865 case 10:
5866 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5867 break;
5868 case 14:
5869 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5870 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005871 }
5872
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005873 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005874 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005875 else
5876 dpll |= PLL_REF_INPUT_DREFCLK;
5877
Daniel Vetter959e16d2013-06-05 13:34:21 +02005878 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005879}
5880
Jesse Barnes79e53942008-11-07 14:24:08 -08005881static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005882 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005883 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005884{
5885 struct drm_device *dev = crtc->dev;
5886 struct drm_i915_private *dev_priv = dev->dev_private;
5887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5888 int pipe = intel_crtc->pipe;
5889 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005890 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005891 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005892 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005893 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005894 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005895 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005896 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005897 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005898
5899 for_each_encoder_on_crtc(dev, crtc, encoder) {
5900 switch (encoder->type) {
5901 case INTEL_OUTPUT_LVDS:
5902 is_lvds = true;
5903 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005904 }
5905
5906 num_connectors++;
5907 }
5908
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005909 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5910 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5911
Daniel Vetterff9a6752013-06-01 17:16:21 +02005912 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005913 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005914 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005915 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5916 return -EINVAL;
5917 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005918 /* Compat-code for transition, will disappear. */
5919 if (!intel_crtc->config.clock_set) {
5920 intel_crtc->config.dpll.n = clock.n;
5921 intel_crtc->config.dpll.m1 = clock.m1;
5922 intel_crtc->config.dpll.m2 = clock.m2;
5923 intel_crtc->config.dpll.p1 = clock.p1;
5924 intel_crtc->config.dpll.p2 = clock.p2;
5925 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005926
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005927 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005928 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005929 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005930 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005931 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005932
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005933 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005934 &fp, &reduced_clock,
5935 has_reduced_clock ? &fp2 : NULL);
5936
Daniel Vetter959e16d2013-06-05 13:34:21 +02005937 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005938 intel_crtc->config.dpll_hw_state.fp0 = fp;
5939 if (has_reduced_clock)
5940 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5941 else
5942 intel_crtc->config.dpll_hw_state.fp1 = fp;
5943
Daniel Vetterb89a1d32013-06-05 13:34:24 +02005944 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005945 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005946 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5947 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005948 return -EINVAL;
5949 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005950 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005951 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005952
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005953 if (intel_crtc->config.has_dp_encoder)
5954 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005955
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005956 if (is_lvds && has_reduced_clock && i915_powersave)
5957 intel_crtc->lowfreq_avail = true;
5958 else
5959 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005960
5961 if (intel_crtc->config.has_pch_encoder) {
5962 pll = intel_crtc_to_shared_dpll(intel_crtc);
5963
Jesse Barnes79e53942008-11-07 14:24:08 -08005964 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005965
Daniel Vetter8a654f32013-06-01 17:16:22 +02005966 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005967
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005968 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005969 intel_cpu_transcoder_set_m_n(intel_crtc,
5970 &intel_crtc->config.fdi_m_n);
5971 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005972
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005973 if (IS_IVYBRIDGE(dev))
5974 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005975
Daniel Vetter6ff93602013-04-19 11:24:36 +02005976 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005977
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005978 /* Set up the display plane register */
5979 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005980 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005981
Daniel Vetter94352cf2012-07-05 22:51:56 +02005982 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005983
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005984 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005985}
5986
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005987static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
5988 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02005989{
5990 struct drm_device *dev = crtc->base.dev;
5991 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005992 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02005993
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005994 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
5995 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
5996 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
5997 & ~TU_SIZE_MASK;
5998 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
5999 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6000 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6001}
6002
6003static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6004 enum transcoder transcoder,
6005 struct intel_link_m_n *m_n)
6006{
6007 struct drm_device *dev = crtc->base.dev;
6008 struct drm_i915_private *dev_priv = dev->dev_private;
6009 enum pipe pipe = crtc->pipe;
6010
6011 if (INTEL_INFO(dev)->gen >= 5) {
6012 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6013 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6014 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6015 & ~TU_SIZE_MASK;
6016 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6017 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6018 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6019 } else {
6020 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6021 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6022 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6023 & ~TU_SIZE_MASK;
6024 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6025 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6026 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6027 }
6028}
6029
6030void intel_dp_get_m_n(struct intel_crtc *crtc,
6031 struct intel_crtc_config *pipe_config)
6032{
6033 if (crtc->config.has_pch_encoder)
6034 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6035 else
6036 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6037 &pipe_config->dp_m_n);
6038}
6039
Daniel Vetter72419202013-04-04 13:28:53 +02006040static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6041 struct intel_crtc_config *pipe_config)
6042{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006043 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6044 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006045}
6046
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006047static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6048 struct intel_crtc_config *pipe_config)
6049{
6050 struct drm_device *dev = crtc->base.dev;
6051 struct drm_i915_private *dev_priv = dev->dev_private;
6052 uint32_t tmp;
6053
6054 tmp = I915_READ(PF_CTL(crtc->pipe));
6055
6056 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006057 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006058 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6059 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006060
6061 /* We currently do not free assignements of panel fitters on
6062 * ivb/hsw (since we don't use the higher upscaling modes which
6063 * differentiates them) so just WARN about this case for now. */
6064 if (IS_GEN7(dev)) {
6065 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6066 PF_PIPE_SEL_IVB(crtc->pipe));
6067 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006068 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006069}
6070
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006071static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6072 struct intel_crtc_config *pipe_config)
6073{
6074 struct drm_device *dev = crtc->base.dev;
6075 struct drm_i915_private *dev_priv = dev->dev_private;
6076 uint32_t tmp;
6077
Daniel Vettere143a212013-07-04 12:01:15 +02006078 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006079 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006080
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006081 tmp = I915_READ(PIPECONF(crtc->pipe));
6082 if (!(tmp & PIPECONF_ENABLE))
6083 return false;
6084
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006085 switch (tmp & PIPECONF_BPC_MASK) {
6086 case PIPECONF_6BPC:
6087 pipe_config->pipe_bpp = 18;
6088 break;
6089 case PIPECONF_8BPC:
6090 pipe_config->pipe_bpp = 24;
6091 break;
6092 case PIPECONF_10BPC:
6093 pipe_config->pipe_bpp = 30;
6094 break;
6095 case PIPECONF_12BPC:
6096 pipe_config->pipe_bpp = 36;
6097 break;
6098 default:
6099 break;
6100 }
6101
Daniel Vetterab9412b2013-05-03 11:49:46 +02006102 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006103 struct intel_shared_dpll *pll;
6104
Daniel Vetter88adfff2013-03-28 10:42:01 +01006105 pipe_config->has_pch_encoder = true;
6106
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006107 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6108 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6109 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006110
6111 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006112
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006113 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006114 pipe_config->shared_dpll =
6115 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006116 } else {
6117 tmp = I915_READ(PCH_DPLL_SEL);
6118 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6119 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6120 else
6121 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6122 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006123
6124 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6125
6126 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6127 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006128
6129 tmp = pipe_config->dpll_hw_state.dpll;
6130 pipe_config->pixel_multiplier =
6131 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6132 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006133
6134 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006135 } else {
6136 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006137 }
6138
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006139 intel_get_pipe_timings(crtc, pipe_config);
6140
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006141 ironlake_get_pfit_config(crtc, pipe_config);
6142
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006143 return true;
6144}
6145
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006146static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6147{
6148 struct drm_device *dev = dev_priv->dev;
6149 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6150 struct intel_crtc *crtc;
6151 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006152 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006153
6154 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6155 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
6156 pipe_name(crtc->pipe));
6157
6158 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6159 WARN(plls->spll_refcount, "SPLL enabled\n");
6160 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6161 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6162 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6163 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6164 "CPU PWM1 enabled\n");
6165 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6166 "CPU PWM2 enabled\n");
6167 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6168 "PCH PWM1 enabled\n");
6169 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6170 "Utility pin enabled\n");
6171 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6172
6173 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6174 val = I915_READ(DEIMR);
6175 WARN((val & ~DE_PCH_EVENT_IVB) != val,
6176 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6177 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006178 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006179 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6180 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6181}
6182
6183/*
6184 * This function implements pieces of two sequences from BSpec:
6185 * - Sequence for display software to disable LCPLL
6186 * - Sequence for display software to allow package C8+
6187 * The steps implemented here are just the steps that actually touch the LCPLL
6188 * register. Callers should take care of disabling all the display engine
6189 * functions, doing the mode unset, fixing interrupts, etc.
6190 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006191static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6192 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006193{
6194 uint32_t val;
6195
6196 assert_can_disable_lcpll(dev_priv);
6197
6198 val = I915_READ(LCPLL_CTL);
6199
6200 if (switch_to_fclk) {
6201 val |= LCPLL_CD_SOURCE_FCLK;
6202 I915_WRITE(LCPLL_CTL, val);
6203
6204 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6205 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6206 DRM_ERROR("Switching to FCLK failed\n");
6207
6208 val = I915_READ(LCPLL_CTL);
6209 }
6210
6211 val |= LCPLL_PLL_DISABLE;
6212 I915_WRITE(LCPLL_CTL, val);
6213 POSTING_READ(LCPLL_CTL);
6214
6215 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6216 DRM_ERROR("LCPLL still locked\n");
6217
6218 val = I915_READ(D_COMP);
6219 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006220 mutex_lock(&dev_priv->rps.hw_lock);
6221 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6222 DRM_ERROR("Failed to disable D_COMP\n");
6223 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006224 POSTING_READ(D_COMP);
6225 ndelay(100);
6226
6227 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6228 DRM_ERROR("D_COMP RCOMP still in progress\n");
6229
6230 if (allow_power_down) {
6231 val = I915_READ(LCPLL_CTL);
6232 val |= LCPLL_POWER_DOWN_ALLOW;
6233 I915_WRITE(LCPLL_CTL, val);
6234 POSTING_READ(LCPLL_CTL);
6235 }
6236}
6237
6238/*
6239 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6240 * source.
6241 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006242static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006243{
6244 uint32_t val;
6245
6246 val = I915_READ(LCPLL_CTL);
6247
6248 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6249 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6250 return;
6251
Paulo Zanoni215733f2013-08-19 13:18:07 -03006252 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6253 * we'll hang the machine! */
6254 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6255
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006256 if (val & LCPLL_POWER_DOWN_ALLOW) {
6257 val &= ~LCPLL_POWER_DOWN_ALLOW;
6258 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006259 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006260 }
6261
6262 val = I915_READ(D_COMP);
6263 val |= D_COMP_COMP_FORCE;
6264 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006265 mutex_lock(&dev_priv->rps.hw_lock);
6266 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6267 DRM_ERROR("Failed to enable D_COMP\n");
6268 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006269 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006270
6271 val = I915_READ(LCPLL_CTL);
6272 val &= ~LCPLL_PLL_DISABLE;
6273 I915_WRITE(LCPLL_CTL, val);
6274
6275 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6276 DRM_ERROR("LCPLL not locked yet\n");
6277
6278 if (val & LCPLL_CD_SOURCE_FCLK) {
6279 val = I915_READ(LCPLL_CTL);
6280 val &= ~LCPLL_CD_SOURCE_FCLK;
6281 I915_WRITE(LCPLL_CTL, val);
6282
6283 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6284 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6285 DRM_ERROR("Switching back to LCPLL failed\n");
6286 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006287
6288 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006289}
6290
Paulo Zanonic67a4702013-08-19 13:18:09 -03006291void hsw_enable_pc8_work(struct work_struct *__work)
6292{
6293 struct drm_i915_private *dev_priv =
6294 container_of(to_delayed_work(__work), struct drm_i915_private,
6295 pc8.enable_work);
6296 struct drm_device *dev = dev_priv->dev;
6297 uint32_t val;
6298
6299 if (dev_priv->pc8.enabled)
6300 return;
6301
6302 DRM_DEBUG_KMS("Enabling package C8+\n");
6303
6304 dev_priv->pc8.enabled = true;
6305
6306 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6307 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6308 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6309 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6310 }
6311
6312 lpt_disable_clkout_dp(dev);
6313 hsw_pc8_disable_interrupts(dev);
6314 hsw_disable_lcpll(dev_priv, true, true);
6315}
6316
6317static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6318{
6319 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6320 WARN(dev_priv->pc8.disable_count < 1,
6321 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6322
6323 dev_priv->pc8.disable_count--;
6324 if (dev_priv->pc8.disable_count != 0)
6325 return;
6326
6327 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006328 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006329}
6330
6331static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6332{
6333 struct drm_device *dev = dev_priv->dev;
6334 uint32_t val;
6335
6336 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6337 WARN(dev_priv->pc8.disable_count < 0,
6338 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6339
6340 dev_priv->pc8.disable_count++;
6341 if (dev_priv->pc8.disable_count != 1)
6342 return;
6343
6344 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6345 if (!dev_priv->pc8.enabled)
6346 return;
6347
6348 DRM_DEBUG_KMS("Disabling package C8+\n");
6349
6350 hsw_restore_lcpll(dev_priv);
6351 hsw_pc8_restore_interrupts(dev);
6352 lpt_init_pch_refclk(dev);
6353
6354 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6355 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6356 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6357 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6358 }
6359
6360 intel_prepare_ddi(dev);
6361 i915_gem_init_swizzling(dev);
6362 mutex_lock(&dev_priv->rps.hw_lock);
6363 gen6_update_ring_freq(dev);
6364 mutex_unlock(&dev_priv->rps.hw_lock);
6365 dev_priv->pc8.enabled = false;
6366}
6367
6368void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6369{
6370 mutex_lock(&dev_priv->pc8.lock);
6371 __hsw_enable_package_c8(dev_priv);
6372 mutex_unlock(&dev_priv->pc8.lock);
6373}
6374
6375void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6376{
6377 mutex_lock(&dev_priv->pc8.lock);
6378 __hsw_disable_package_c8(dev_priv);
6379 mutex_unlock(&dev_priv->pc8.lock);
6380}
6381
6382static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6383{
6384 struct drm_device *dev = dev_priv->dev;
6385 struct intel_crtc *crtc;
6386 uint32_t val;
6387
6388 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6389 if (crtc->base.enabled)
6390 return false;
6391
6392 /* This case is still possible since we have the i915.disable_power_well
6393 * parameter and also the KVMr or something else might be requesting the
6394 * power well. */
6395 val = I915_READ(HSW_PWR_WELL_DRIVER);
6396 if (val != 0) {
6397 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6398 return false;
6399 }
6400
6401 return true;
6402}
6403
6404/* Since we're called from modeset_global_resources there's no way to
6405 * symmetrically increase and decrease the refcount, so we use
6406 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6407 * or not.
6408 */
6409static void hsw_update_package_c8(struct drm_device *dev)
6410{
6411 struct drm_i915_private *dev_priv = dev->dev_private;
6412 bool allow;
6413
6414 if (!i915_enable_pc8)
6415 return;
6416
6417 mutex_lock(&dev_priv->pc8.lock);
6418
6419 allow = hsw_can_enable_package_c8(dev_priv);
6420
6421 if (allow == dev_priv->pc8.requirements_met)
6422 goto done;
6423
6424 dev_priv->pc8.requirements_met = allow;
6425
6426 if (allow)
6427 __hsw_enable_package_c8(dev_priv);
6428 else
6429 __hsw_disable_package_c8(dev_priv);
6430
6431done:
6432 mutex_unlock(&dev_priv->pc8.lock);
6433}
6434
6435static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6436{
6437 if (!dev_priv->pc8.gpu_idle) {
6438 dev_priv->pc8.gpu_idle = true;
6439 hsw_enable_package_c8(dev_priv);
6440 }
6441}
6442
6443static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6444{
6445 if (dev_priv->pc8.gpu_idle) {
6446 dev_priv->pc8.gpu_idle = false;
6447 hsw_disable_package_c8(dev_priv);
6448 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006449}
Eric Anholtf564048e2011-03-30 13:01:02 -07006450
6451static void haswell_modeset_global_resources(struct drm_device *dev)
6452{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006453 bool enable = false;
6454 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006455
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006456 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6457 if (!crtc->base.enabled)
6458 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006459
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006460 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.enabled ||
Jesse Barnes79e53942008-11-07 14:24:08 -08006461 crtc->config.cpu_transcoder != TRANSCODER_EDP)
6462 enable = true;
6463 }
6464
6465 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006466
6467 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006468}
6469
6470static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6471 int x, int y,
6472 struct drm_framebuffer *fb)
6473{
6474 struct drm_device *dev = crtc->dev;
6475 struct drm_i915_private *dev_priv = dev->dev_private;
6476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6477 int plane = intel_crtc->plane;
6478 int ret;
6479
6480 if (!intel_ddi_pll_mode_set(crtc))
6481 return -EINVAL;
6482
Chris Wilson560b85b2010-08-07 11:01:38 +01006483 if (intel_crtc->config.has_dp_encoder)
6484 intel_dp_set_m_n(intel_crtc);
6485
6486 intel_crtc->lowfreq_avail = false;
6487
6488 intel_set_pipe_timings(intel_crtc);
6489
6490 if (intel_crtc->config.has_pch_encoder) {
6491 intel_cpu_transcoder_set_m_n(intel_crtc,
6492 &intel_crtc->config.fdi_m_n);
6493 }
6494
6495 haswell_set_pipeconf(crtc);
6496
6497 intel_set_pipe_csc(crtc);
6498
6499 /* Set up the display plane register */
6500 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6501 POSTING_READ(DSPCNTR(plane));
6502
6503 ret = intel_pipe_set_base(crtc, x, y, fb);
6504
Chris Wilson560b85b2010-08-07 11:01:38 +01006505 return ret;
6506}
6507
6508static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6509 struct intel_crtc_config *pipe_config)
6510{
6511 struct drm_device *dev = crtc->base.dev;
6512 struct drm_i915_private *dev_priv = dev->dev_private;
6513 enum intel_display_power_domain pfit_domain;
6514 uint32_t tmp;
6515
6516 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6517 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6518
6519 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6520 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6521 enum pipe trans_edp_pipe;
6522 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6523 default:
6524 WARN(1, "unknown pipe linked to edp transcoder\n");
6525 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6526 case TRANS_DDI_EDP_INPUT_A_ON:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006527 trans_edp_pipe = PIPE_A;
Chris Wilson6b383a72010-09-13 13:54:26 +01006528 break;
6529 case TRANS_DDI_EDP_INPUT_B_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006530 trans_edp_pipe = PIPE_B;
6531 break;
6532 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6533 trans_edp_pipe = PIPE_C;
6534 break;
6535 }
6536
Chris Wilson560b85b2010-08-07 11:01:38 +01006537 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006538 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6539 }
6540
6541 if (!intel_display_power_enabled(dev,
Chris Wilson6b383a72010-09-13 13:54:26 +01006542 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006543 return false;
6544
6545 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6546 if (!(tmp & PIPECONF_ENABLE))
6547 return false;
6548
6549 /*
6550 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6551 * DDI E. So just check whether this pipe is wired to DDI E and whether
6552 * the PCH transcoder is on.
6553 */
6554 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6555 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6556 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6557 pipe_config->has_pch_encoder = true;
6558
6559 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6560 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6561 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6562
6563 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6564 }
6565
6566 intel_get_pipe_timings(crtc, pipe_config);
6567
6568 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6569 if (intel_display_power_enabled(dev, pfit_domain))
6570 ironlake_get_pfit_config(crtc, pipe_config);
Chris Wilson560b85b2010-08-07 11:01:38 +01006571
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006572 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6573 (I915_READ(IPS_CTL) & IPS_ENABLE);
6574
Chris Wilson560b85b2010-08-07 11:01:38 +01006575 pipe_config->pixel_multiplier = 1;
6576
6577 return true;
6578}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006579
6580static int intel_crtc_mode_set(struct drm_crtc *crtc,
6581 int x, int y,
6582 struct drm_framebuffer *fb)
6583{
Jesse Barnes79e53942008-11-07 14:24:08 -08006584 struct drm_device *dev = crtc->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00006585 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006586 struct intel_encoder *encoder;
6587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006588 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6589 int pipe = intel_crtc->pipe;
6590 int ret;
6591
Eric Anholt0b701d22011-03-30 13:01:03 -07006592 drm_vblank_pre_modeset(dev, pipe);
6593
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006594 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6595
Jesse Barnes79e53942008-11-07 14:24:08 -08006596 drm_vblank_post_modeset(dev, pipe);
6597
Daniel Vetter9256aa12012-10-31 19:26:13 +01006598 if (ret != 0)
6599 return ret;
6600
6601 for_each_encoder_on_crtc(dev, crtc, encoder) {
6602 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6603 encoder->base.base.id,
6604 drm_get_encoder_name(&encoder->base),
6605 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006606 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006607 }
6608
6609 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006610}
6611
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006612static bool intel_eld_uptodate(struct drm_connector *connector,
6613 int reg_eldv, uint32_t bits_eldv,
6614 int reg_elda, uint32_t bits_elda,
6615 int reg_edid)
6616{
6617 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6618 uint8_t *eld = connector->eld;
6619 uint32_t i;
6620
6621 i = I915_READ(reg_eldv);
6622 i &= bits_eldv;
6623
6624 if (!eld[0])
6625 return !i;
6626
6627 if (!i)
6628 return false;
6629
6630 i = I915_READ(reg_elda);
6631 i &= ~bits_elda;
6632 I915_WRITE(reg_elda, i);
6633
6634 for (i = 0; i < eld[2]; i++)
6635 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6636 return false;
6637
6638 return true;
6639}
6640
Wu Fengguange0dac652011-09-05 14:25:34 +08006641static void g4x_write_eld(struct drm_connector *connector,
6642 struct drm_crtc *crtc)
6643{
6644 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6645 uint8_t *eld = connector->eld;
6646 uint32_t eldv;
6647 uint32_t len;
6648 uint32_t i;
6649
6650 i = I915_READ(G4X_AUD_VID_DID);
6651
6652 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6653 eldv = G4X_ELDV_DEVCL_DEVBLC;
6654 else
6655 eldv = G4X_ELDV_DEVCTG;
6656
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006657 if (intel_eld_uptodate(connector,
6658 G4X_AUD_CNTL_ST, eldv,
6659 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6660 G4X_HDMIW_HDMIEDID))
6661 return;
6662
Wu Fengguange0dac652011-09-05 14:25:34 +08006663 i = I915_READ(G4X_AUD_CNTL_ST);
6664 i &= ~(eldv | G4X_ELD_ADDR);
6665 len = (i >> 9) & 0x1f; /* ELD buffer size */
6666 I915_WRITE(G4X_AUD_CNTL_ST, i);
6667
6668 if (!eld[0])
6669 return;
6670
6671 len = min_t(uint8_t, eld[2], len);
6672 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6673 for (i = 0; i < len; i++)
6674 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6675
6676 i = I915_READ(G4X_AUD_CNTL_ST);
6677 i |= eldv;
6678 I915_WRITE(G4X_AUD_CNTL_ST, i);
6679}
6680
Wang Xingchao83358c852012-08-16 22:43:37 +08006681static void haswell_write_eld(struct drm_connector *connector,
6682 struct drm_crtc *crtc)
6683{
6684 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6685 uint8_t *eld = connector->eld;
6686 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006688 uint32_t eldv;
6689 uint32_t i;
6690 int len;
6691 int pipe = to_intel_crtc(crtc)->pipe;
6692 int tmp;
6693
6694 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6695 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6696 int aud_config = HSW_AUD_CFG(pipe);
6697 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6698
6699
6700 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6701
6702 /* Audio output enable */
6703 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6704 tmp = I915_READ(aud_cntrl_st2);
6705 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6706 I915_WRITE(aud_cntrl_st2, tmp);
6707
6708 /* Wait for 1 vertical blank */
6709 intel_wait_for_vblank(dev, pipe);
6710
6711 /* Set ELD valid state */
6712 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006713 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006714 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6715 I915_WRITE(aud_cntrl_st2, tmp);
6716 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006717 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006718
6719 /* Enable HDMI mode */
6720 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006721 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006722 /* clear N_programing_enable and N_value_index */
6723 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6724 I915_WRITE(aud_config, tmp);
6725
6726 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6727
6728 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006729 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006730
6731 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6732 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6733 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6734 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6735 } else
6736 I915_WRITE(aud_config, 0);
6737
6738 if (intel_eld_uptodate(connector,
6739 aud_cntrl_st2, eldv,
6740 aud_cntl_st, IBX_ELD_ADDRESS,
6741 hdmiw_hdmiedid))
6742 return;
6743
6744 i = I915_READ(aud_cntrl_st2);
6745 i &= ~eldv;
6746 I915_WRITE(aud_cntrl_st2, i);
6747
6748 if (!eld[0])
6749 return;
6750
6751 i = I915_READ(aud_cntl_st);
6752 i &= ~IBX_ELD_ADDRESS;
6753 I915_WRITE(aud_cntl_st, i);
6754 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6755 DRM_DEBUG_DRIVER("port num:%d\n", i);
6756
6757 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6758 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6759 for (i = 0; i < len; i++)
6760 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6761
6762 i = I915_READ(aud_cntrl_st2);
6763 i |= eldv;
6764 I915_WRITE(aud_cntrl_st2, i);
6765
6766}
6767
Wu Fengguange0dac652011-09-05 14:25:34 +08006768static void ironlake_write_eld(struct drm_connector *connector,
6769 struct drm_crtc *crtc)
6770{
6771 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6772 uint8_t *eld = connector->eld;
6773 uint32_t eldv;
6774 uint32_t i;
6775 int len;
6776 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006777 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006778 int aud_cntl_st;
6779 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006780 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006781
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006782 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006783 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6784 aud_config = IBX_AUD_CFG(pipe);
6785 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006786 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006787 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006788 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6789 aud_config = CPT_AUD_CFG(pipe);
6790 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006791 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006792 }
6793
Wang Xingchao9b138a82012-08-09 16:52:18 +08006794 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006795
6796 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006797 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006798 if (!i) {
6799 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6800 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006801 eldv = IBX_ELD_VALIDB;
6802 eldv |= IBX_ELD_VALIDB << 4;
6803 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006804 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006805 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006806 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006807 }
6808
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006809 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6810 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6811 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006812 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6813 } else
6814 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006815
6816 if (intel_eld_uptodate(connector,
6817 aud_cntrl_st2, eldv,
6818 aud_cntl_st, IBX_ELD_ADDRESS,
6819 hdmiw_hdmiedid))
6820 return;
6821
Wu Fengguange0dac652011-09-05 14:25:34 +08006822 i = I915_READ(aud_cntrl_st2);
6823 i &= ~eldv;
6824 I915_WRITE(aud_cntrl_st2, i);
6825
6826 if (!eld[0])
6827 return;
6828
Wu Fengguange0dac652011-09-05 14:25:34 +08006829 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006830 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006831 I915_WRITE(aud_cntl_st, i);
6832
6833 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6834 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6835 for (i = 0; i < len; i++)
6836 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6837
6838 i = I915_READ(aud_cntrl_st2);
6839 i |= eldv;
6840 I915_WRITE(aud_cntrl_st2, i);
6841}
6842
6843void intel_write_eld(struct drm_encoder *encoder,
6844 struct drm_display_mode *mode)
6845{
6846 struct drm_crtc *crtc = encoder->crtc;
6847 struct drm_connector *connector;
6848 struct drm_device *dev = encoder->dev;
6849 struct drm_i915_private *dev_priv = dev->dev_private;
6850
6851 connector = drm_select_eld(encoder, mode);
6852 if (!connector)
6853 return;
6854
6855 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6856 connector->base.id,
6857 drm_get_connector_name(connector),
6858 connector->encoder->base.id,
6859 drm_get_encoder_name(connector->encoder));
6860
6861 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6862
6863 if (dev_priv->display.write_eld)
6864 dev_priv->display.write_eld(connector, crtc);
6865}
6866
Jesse Barnes79e53942008-11-07 14:24:08 -08006867static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6868{
6869 struct drm_device *dev = crtc->dev;
6870 struct drm_i915_private *dev_priv = dev->dev_private;
6871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6872 bool visible = base != 0;
6873 u32 cntl;
6874
6875 if (intel_crtc->cursor_visible == visible)
6876 return;
6877
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006878 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006879 if (visible) {
6880 /* On these chipsets we can only modify the base whilst
6881 * the cursor is disabled.
6882 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006883 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006884
6885 cntl &= ~(CURSOR_FORMAT_MASK);
6886 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6887 cntl |= CURSOR_ENABLE |
6888 CURSOR_GAMMA_ENABLE |
6889 CURSOR_FORMAT_ARGB;
6890 } else
6891 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006892 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006893
6894 intel_crtc->cursor_visible = visible;
6895}
6896
6897static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6898{
6899 struct drm_device *dev = crtc->dev;
6900 struct drm_i915_private *dev_priv = dev->dev_private;
6901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6902 int pipe = intel_crtc->pipe;
6903 bool visible = base != 0;
6904
6905 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006906 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006907 if (base) {
6908 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6909 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6910 cntl |= pipe << 28; /* Connect to correct pipe */
6911 } else {
6912 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6913 cntl |= CURSOR_MODE_DISABLE;
6914 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006915 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006916
6917 intel_crtc->cursor_visible = visible;
6918 }
6919 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006920 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006921}
6922
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006923static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6924{
6925 struct drm_device *dev = crtc->dev;
6926 struct drm_i915_private *dev_priv = dev->dev_private;
6927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6928 int pipe = intel_crtc->pipe;
6929 bool visible = base != 0;
6930
6931 if (intel_crtc->cursor_visible != visible) {
6932 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6933 if (base) {
6934 cntl &= ~CURSOR_MODE;
6935 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6936 } else {
6937 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6938 cntl |= CURSOR_MODE_DISABLE;
6939 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006940 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006941 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006942 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
6943 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006944 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6945
6946 intel_crtc->cursor_visible = visible;
6947 }
6948 /* and commit changes on next vblank */
6949 I915_WRITE(CURBASE_IVB(pipe), base);
6950}
6951
Jesse Barnes79e53942008-11-07 14:24:08 -08006952/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6953static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6954 bool on)
6955{
6956 struct drm_device *dev = crtc->dev;
6957 struct drm_i915_private *dev_priv = dev->dev_private;
6958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6959 int pipe = intel_crtc->pipe;
6960 int x = intel_crtc->cursor_x;
6961 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03006962 u32 base = 0, pos = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006963 bool visible;
6964
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03006965 if (on)
Jesse Barnes79e53942008-11-07 14:24:08 -08006966 base = intel_crtc->cursor_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08006967
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03006968 if (x >= intel_crtc->config.pipe_src_w)
6969 base = 0;
6970
6971 if (y >= intel_crtc->config.pipe_src_h)
Jesse Barnes79e53942008-11-07 14:24:08 -08006972 base = 0;
6973
6974 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03006975 if (x + intel_crtc->cursor_width <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08006976 base = 0;
6977
6978 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6979 x = -x;
6980 }
6981 pos |= x << CURSOR_X_SHIFT;
6982
6983 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03006984 if (y + intel_crtc->cursor_height <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08006985 base = 0;
6986
6987 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6988 y = -y;
6989 }
6990 pos |= y << CURSOR_Y_SHIFT;
6991
6992 visible = base != 0;
6993 if (!visible && !intel_crtc->cursor_visible)
6994 return;
6995
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006996 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006997 I915_WRITE(CURPOS_IVB(pipe), pos);
6998 ivb_update_cursor(crtc, base);
6999 } else {
7000 I915_WRITE(CURPOS(pipe), pos);
7001 if (IS_845G(dev) || IS_I865G(dev))
7002 i845_update_cursor(crtc, base);
7003 else
7004 i9xx_update_cursor(crtc, base);
7005 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007006}
7007
7008static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7009 struct drm_file *file,
7010 uint32_t handle,
7011 uint32_t width, uint32_t height)
7012{
7013 struct drm_device *dev = crtc->dev;
7014 struct drm_i915_private *dev_priv = dev->dev_private;
7015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007016 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007017 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007018 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007019
Jesse Barnes79e53942008-11-07 14:24:08 -08007020 /* if we want to turn off the cursor ignore width and height */
7021 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007022 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007023 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007024 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007025 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007026 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007027 }
7028
7029 /* Currently we only support 64x64 cursors */
7030 if (width != 64 || height != 64) {
7031 DRM_ERROR("we currently only support 64x64 cursors\n");
7032 return -EINVAL;
7033 }
7034
Chris Wilson05394f32010-11-08 19:18:58 +00007035 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007036 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007037 return -ENOENT;
7038
Chris Wilson05394f32010-11-08 19:18:58 +00007039 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007040 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007041 ret = -ENOMEM;
7042 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007043 }
7044
Dave Airlie71acb5e2008-12-30 20:31:46 +10007045 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007046 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007047 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007048 unsigned alignment;
7049
Chris Wilsond9e86c02010-11-10 16:40:20 +00007050 if (obj->tiling_mode) {
7051 DRM_ERROR("cursor cannot be tiled\n");
7052 ret = -EINVAL;
7053 goto fail_locked;
7054 }
7055
Chris Wilson693db182013-03-05 14:52:39 +00007056 /* Note that the w/a also requires 2 PTE of padding following
7057 * the bo. We currently fill all unused PTE with the shadow
7058 * page and so we should always have valid PTE following the
7059 * cursor preventing the VT-d warning.
7060 */
7061 alignment = 0;
7062 if (need_vtd_wa(dev))
7063 alignment = 64*1024;
7064
7065 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007066 if (ret) {
7067 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007068 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007069 }
7070
Chris Wilsond9e86c02010-11-10 16:40:20 +00007071 ret = i915_gem_object_put_fence(obj);
7072 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007073 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007074 goto fail_unpin;
7075 }
7076
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007077 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007078 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007079 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007080 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007081 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7082 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007083 if (ret) {
7084 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007085 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007086 }
Chris Wilson05394f32010-11-08 19:18:58 +00007087 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007088 }
7089
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007090 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007091 I915_WRITE(CURSIZE, (height << 12) | width);
7092
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007093 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007094 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007095 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007096 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007097 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7098 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007099 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007100 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007101 }
Jesse Barnes80824002009-09-10 15:28:06 -07007102
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007103 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007104
7105 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007106 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007107 intel_crtc->cursor_width = width;
7108 intel_crtc->cursor_height = height;
7109
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007110 if (intel_crtc->active)
7111 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007112
Jesse Barnes79e53942008-11-07 14:24:08 -08007113 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007114fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007115 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007116fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007117 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007118fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007119 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007120 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007121}
7122
7123static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7124{
Jesse Barnes79e53942008-11-07 14:24:08 -08007125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007126
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007127 intel_crtc->cursor_x = x;
7128 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07007129
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007130 if (intel_crtc->active)
7131 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007132
7133 return 0;
7134}
7135
Jesse Barnes79e53942008-11-07 14:24:08 -08007136static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007137 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007138{
James Simmons72034252010-08-03 01:33:19 +01007139 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007141
James Simmons72034252010-08-03 01:33:19 +01007142 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007143 intel_crtc->lut_r[i] = red[i] >> 8;
7144 intel_crtc->lut_g[i] = green[i] >> 8;
7145 intel_crtc->lut_b[i] = blue[i] >> 8;
7146 }
7147
7148 intel_crtc_load_lut(crtc);
7149}
7150
Jesse Barnes79e53942008-11-07 14:24:08 -08007151/* VESA 640x480x72Hz mode to set on the pipe */
7152static struct drm_display_mode load_detect_mode = {
7153 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7154 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7155};
7156
Chris Wilsond2dff872011-04-19 08:36:26 +01007157static struct drm_framebuffer *
7158intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007159 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007160 struct drm_i915_gem_object *obj)
7161{
7162 struct intel_framebuffer *intel_fb;
7163 int ret;
7164
7165 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7166 if (!intel_fb) {
7167 drm_gem_object_unreference_unlocked(&obj->base);
7168 return ERR_PTR(-ENOMEM);
7169 }
7170
7171 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7172 if (ret) {
7173 drm_gem_object_unreference_unlocked(&obj->base);
7174 kfree(intel_fb);
7175 return ERR_PTR(ret);
7176 }
7177
7178 return &intel_fb->base;
7179}
7180
7181static u32
7182intel_framebuffer_pitch_for_width(int width, int bpp)
7183{
7184 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7185 return ALIGN(pitch, 64);
7186}
7187
7188static u32
7189intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7190{
7191 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7192 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7193}
7194
7195static struct drm_framebuffer *
7196intel_framebuffer_create_for_mode(struct drm_device *dev,
7197 struct drm_display_mode *mode,
7198 int depth, int bpp)
7199{
7200 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007201 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007202
7203 obj = i915_gem_alloc_object(dev,
7204 intel_framebuffer_size_for_mode(mode, bpp));
7205 if (obj == NULL)
7206 return ERR_PTR(-ENOMEM);
7207
7208 mode_cmd.width = mode->hdisplay;
7209 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007210 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7211 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007212 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007213
7214 return intel_framebuffer_create(dev, &mode_cmd, obj);
7215}
7216
7217static struct drm_framebuffer *
7218mode_fits_in_fbdev(struct drm_device *dev,
7219 struct drm_display_mode *mode)
7220{
7221 struct drm_i915_private *dev_priv = dev->dev_private;
7222 struct drm_i915_gem_object *obj;
7223 struct drm_framebuffer *fb;
7224
7225 if (dev_priv->fbdev == NULL)
7226 return NULL;
7227
7228 obj = dev_priv->fbdev->ifb.obj;
7229 if (obj == NULL)
7230 return NULL;
7231
7232 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007233 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7234 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007235 return NULL;
7236
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007237 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007238 return NULL;
7239
7240 return fb;
7241}
7242
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007243bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007244 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007245 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007246{
7247 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007248 struct intel_encoder *intel_encoder =
7249 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007250 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007251 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007252 struct drm_crtc *crtc = NULL;
7253 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007254 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007255 int i = -1;
7256
Chris Wilsond2dff872011-04-19 08:36:26 +01007257 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7258 connector->base.id, drm_get_connector_name(connector),
7259 encoder->base.id, drm_get_encoder_name(encoder));
7260
Jesse Barnes79e53942008-11-07 14:24:08 -08007261 /*
7262 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007263 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007264 * - if the connector already has an assigned crtc, use it (but make
7265 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007266 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007267 * - try to find the first unused crtc that can drive this connector,
7268 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007269 */
7270
7271 /* See if we already have a CRTC for this connector */
7272 if (encoder->crtc) {
7273 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007274
Daniel Vetter7b240562012-12-12 00:35:33 +01007275 mutex_lock(&crtc->mutex);
7276
Daniel Vetter24218aa2012-08-12 19:27:11 +02007277 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007278 old->load_detect_temp = false;
7279
7280 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007281 if (connector->dpms != DRM_MODE_DPMS_ON)
7282 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007283
Chris Wilson71731882011-04-19 23:10:58 +01007284 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007285 }
7286
7287 /* Find an unused one (if possible) */
7288 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7289 i++;
7290 if (!(encoder->possible_crtcs & (1 << i)))
7291 continue;
7292 if (!possible_crtc->enabled) {
7293 crtc = possible_crtc;
7294 break;
7295 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007296 }
7297
7298 /*
7299 * If we didn't find an unused CRTC, don't use any.
7300 */
7301 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007302 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7303 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007304 }
7305
Daniel Vetter7b240562012-12-12 00:35:33 +01007306 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007307 intel_encoder->new_crtc = to_intel_crtc(crtc);
7308 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007309
7310 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007311 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007312 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007313 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007314
Chris Wilson64927112011-04-20 07:25:26 +01007315 if (!mode)
7316 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007317
Chris Wilsond2dff872011-04-19 08:36:26 +01007318 /* We need a framebuffer large enough to accommodate all accesses
7319 * that the plane may generate whilst we perform load detection.
7320 * We can not rely on the fbcon either being present (we get called
7321 * during its initialisation to detect all boot displays, or it may
7322 * not even exist) or that it is large enough to satisfy the
7323 * requested mode.
7324 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007325 fb = mode_fits_in_fbdev(dev, mode);
7326 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007327 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007328 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7329 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007330 } else
7331 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007332 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007333 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007334 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007335 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007336 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007337
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007338 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007339 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007340 if (old->release_fb)
7341 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007342 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007343 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007344 }
Chris Wilson71731882011-04-19 23:10:58 +01007345
Jesse Barnes79e53942008-11-07 14:24:08 -08007346 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007347 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007348 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007349}
7350
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007351void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007352 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007353{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007354 struct intel_encoder *intel_encoder =
7355 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007356 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007357 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007358
Chris Wilsond2dff872011-04-19 08:36:26 +01007359 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7360 connector->base.id, drm_get_connector_name(connector),
7361 encoder->base.id, drm_get_encoder_name(encoder));
7362
Chris Wilson8261b192011-04-19 23:18:09 +01007363 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007364 to_intel_connector(connector)->new_encoder = NULL;
7365 intel_encoder->new_crtc = NULL;
7366 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007367
Daniel Vetter36206362012-12-10 20:42:17 +01007368 if (old->release_fb) {
7369 drm_framebuffer_unregister_private(old->release_fb);
7370 drm_framebuffer_unreference(old->release_fb);
7371 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007372
Daniel Vetter67c96402013-01-23 16:25:09 +00007373 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007374 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007375 }
7376
Eric Anholtc751ce42010-03-25 11:48:48 -07007377 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007378 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7379 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007380
7381 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007382}
7383
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007384static int i9xx_pll_refclk(struct drm_device *dev,
7385 const struct intel_crtc_config *pipe_config)
7386{
7387 struct drm_i915_private *dev_priv = dev->dev_private;
7388 u32 dpll = pipe_config->dpll_hw_state.dpll;
7389
7390 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
7391 return dev_priv->vbt.lvds_ssc_freq * 1000;
7392 else if (HAS_PCH_SPLIT(dev))
7393 return 120000;
7394 else if (!IS_GEN2(dev))
7395 return 96000;
7396 else
7397 return 48000;
7398}
7399
Jesse Barnes79e53942008-11-07 14:24:08 -08007400/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007401static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7402 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007403{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007404 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007405 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007406 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007407 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007408 u32 fp;
7409 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007410 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007411
7412 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007413 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007414 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007415 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007416
7417 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007418 if (IS_PINEVIEW(dev)) {
7419 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7420 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007421 } else {
7422 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7423 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7424 }
7425
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007426 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007427 if (IS_PINEVIEW(dev))
7428 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7429 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007430 else
7431 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007432 DPLL_FPA01_P1_POST_DIV_SHIFT);
7433
7434 switch (dpll & DPLL_MODE_MASK) {
7435 case DPLLB_MODE_DAC_SERIAL:
7436 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7437 5 : 10;
7438 break;
7439 case DPLLB_MODE_LVDS:
7440 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7441 7 : 14;
7442 break;
7443 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007444 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007445 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007446 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007447 }
7448
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007449 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007450 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007451 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007452 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007453 } else {
7454 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7455
7456 if (is_lvds) {
7457 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7458 DPLL_FPA01_P1_POST_DIV_SHIFT);
7459 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007460 } else {
7461 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7462 clock.p1 = 2;
7463 else {
7464 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7465 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7466 }
7467 if (dpll & PLL_P2_DIVIDE_BY_4)
7468 clock.p2 = 4;
7469 else
7470 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007471 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007472
7473 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007474 }
7475
Ville Syrjälä18442d02013-09-13 16:00:08 +03007476 /*
7477 * This value includes pixel_multiplier. We will use
7478 * port_clock to compute adjusted_mode.clock in the
7479 * encoder's get_config() function.
7480 */
7481 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007482}
7483
Ville Syrjälä6878da02013-09-13 15:59:11 +03007484int intel_dotclock_calculate(int link_freq,
7485 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007486{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007487 /*
7488 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007489 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007490 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007491 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007492 *
7493 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007494 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007495 */
7496
Ville Syrjälä6878da02013-09-13 15:59:11 +03007497 if (!m_n->link_n)
7498 return 0;
7499
7500 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
7501}
7502
Ville Syrjälä18442d02013-09-13 16:00:08 +03007503static void ironlake_pch_clock_get(struct intel_crtc *crtc,
7504 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03007505{
7506 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007507
7508 /* read out port_clock from the DPLL */
7509 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03007510
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007511 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03007512 * This value does not include pixel_multiplier.
7513 * We will check that port_clock and adjusted_mode.clock
7514 * agree once we know their relationship in the encoder's
7515 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007516 */
Ville Syrjälä18442d02013-09-13 16:00:08 +03007517 pipe_config->adjusted_mode.clock =
7518 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
7519 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08007520}
7521
7522/** Returns the currently programmed mode of the given pipe. */
7523struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7524 struct drm_crtc *crtc)
7525{
Jesse Barnes548f2452011-02-17 10:40:53 -08007526 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007528 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007529 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007530 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007531 int htot = I915_READ(HTOTAL(cpu_transcoder));
7532 int hsync = I915_READ(HSYNC(cpu_transcoder));
7533 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7534 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03007535 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08007536
7537 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7538 if (!mode)
7539 return NULL;
7540
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007541 /*
7542 * Construct a pipe_config sufficient for getting the clock info
7543 * back out of crtc_clock_get.
7544 *
7545 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7546 * to use a real value here instead.
7547 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03007548 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007549 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007550 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
7551 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
7552 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007553 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7554
Ville Syrjälä773ae032013-09-23 17:48:20 +03007555 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08007556 mode->hdisplay = (htot & 0xffff) + 1;
7557 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7558 mode->hsync_start = (hsync & 0xffff) + 1;
7559 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7560 mode->vdisplay = (vtot & 0xffff) + 1;
7561 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7562 mode->vsync_start = (vsync & 0xffff) + 1;
7563 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7564
7565 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007566
7567 return mode;
7568}
7569
Daniel Vetter3dec0092010-08-20 21:40:52 +02007570static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007571{
7572 struct drm_device *dev = crtc->dev;
7573 drm_i915_private_t *dev_priv = dev->dev_private;
7574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7575 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007576 int dpll_reg = DPLL(pipe);
7577 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007578
Eric Anholtbad720f2009-10-22 16:11:14 -07007579 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007580 return;
7581
7582 if (!dev_priv->lvds_downclock_avail)
7583 return;
7584
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007585 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007586 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007587 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007588
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007589 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007590
7591 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7592 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007593 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007594
Jesse Barnes652c3932009-08-17 13:31:43 -07007595 dpll = I915_READ(dpll_reg);
7596 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007597 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007598 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007599}
7600
7601static void intel_decrease_pllclock(struct drm_crtc *crtc)
7602{
7603 struct drm_device *dev = crtc->dev;
7604 drm_i915_private_t *dev_priv = dev->dev_private;
7605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007606
Eric Anholtbad720f2009-10-22 16:11:14 -07007607 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007608 return;
7609
7610 if (!dev_priv->lvds_downclock_avail)
7611 return;
7612
7613 /*
7614 * Since this is called by a timer, we should never get here in
7615 * the manual case.
7616 */
7617 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007618 int pipe = intel_crtc->pipe;
7619 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007620 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007621
Zhao Yakui44d98a62009-10-09 11:39:40 +08007622 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007623
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007624 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007625
Chris Wilson074b5e12012-05-02 12:07:06 +01007626 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007627 dpll |= DISPLAY_RATE_SELECT_FPA1;
7628 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007629 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007630 dpll = I915_READ(dpll_reg);
7631 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007632 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007633 }
7634
7635}
7636
Chris Wilsonf047e392012-07-21 12:31:41 +01007637void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007638{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007639 struct drm_i915_private *dev_priv = dev->dev_private;
7640
7641 hsw_package_c8_gpu_busy(dev_priv);
7642 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007643}
7644
7645void intel_mark_idle(struct drm_device *dev)
7646{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007647 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007648 struct drm_crtc *crtc;
7649
Paulo Zanonic67a4702013-08-19 13:18:09 -03007650 hsw_package_c8_gpu_idle(dev_priv);
7651
Chris Wilson725a5b52013-01-08 11:02:57 +00007652 if (!i915_powersave)
7653 return;
7654
7655 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7656 if (!crtc->fb)
7657 continue;
7658
7659 intel_decrease_pllclock(crtc);
7660 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007661}
7662
Chris Wilsonc65355b2013-06-06 16:53:41 -03007663void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7664 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007665{
7666 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007667 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007668
7669 if (!i915_powersave)
7670 return;
7671
Jesse Barnes652c3932009-08-17 13:31:43 -07007672 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007673 if (!crtc->fb)
7674 continue;
7675
Chris Wilsonc65355b2013-06-06 16:53:41 -03007676 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7677 continue;
7678
7679 intel_increase_pllclock(crtc);
7680 if (ring && intel_fbc_enabled(dev))
7681 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007682 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007683}
7684
Jesse Barnes79e53942008-11-07 14:24:08 -08007685static void intel_crtc_destroy(struct drm_crtc *crtc)
7686{
7687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007688 struct drm_device *dev = crtc->dev;
7689 struct intel_unpin_work *work;
7690 unsigned long flags;
7691
7692 spin_lock_irqsave(&dev->event_lock, flags);
7693 work = intel_crtc->unpin_work;
7694 intel_crtc->unpin_work = NULL;
7695 spin_unlock_irqrestore(&dev->event_lock, flags);
7696
7697 if (work) {
7698 cancel_work_sync(&work->work);
7699 kfree(work);
7700 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007701
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007702 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7703
Jesse Barnes79e53942008-11-07 14:24:08 -08007704 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007705
Jesse Barnes79e53942008-11-07 14:24:08 -08007706 kfree(intel_crtc);
7707}
7708
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007709static void intel_unpin_work_fn(struct work_struct *__work)
7710{
7711 struct intel_unpin_work *work =
7712 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007713 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007714
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007715 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007716 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007717 drm_gem_object_unreference(&work->pending_flip_obj->base);
7718 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007719
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007720 intel_update_fbc(dev);
7721 mutex_unlock(&dev->struct_mutex);
7722
7723 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7724 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7725
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007726 kfree(work);
7727}
7728
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007729static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007730 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007731{
7732 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7734 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007735 unsigned long flags;
7736
7737 /* Ignore early vblank irqs */
7738 if (intel_crtc == NULL)
7739 return;
7740
7741 spin_lock_irqsave(&dev->event_lock, flags);
7742 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007743
7744 /* Ensure we don't miss a work->pending update ... */
7745 smp_rmb();
7746
7747 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007748 spin_unlock_irqrestore(&dev->event_lock, flags);
7749 return;
7750 }
7751
Chris Wilsone7d841c2012-12-03 11:36:30 +00007752 /* and that the unpin work is consistent wrt ->pending. */
7753 smp_rmb();
7754
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007755 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007756
Rob Clark45a066e2012-10-08 14:50:40 -05007757 if (work->event)
7758 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007759
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007760 drm_vblank_put(dev, intel_crtc->pipe);
7761
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007762 spin_unlock_irqrestore(&dev->event_lock, flags);
7763
Daniel Vetter2c10d572012-12-20 21:24:07 +01007764 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007765
7766 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007767
7768 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007769}
7770
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007771void intel_finish_page_flip(struct drm_device *dev, int pipe)
7772{
7773 drm_i915_private_t *dev_priv = dev->dev_private;
7774 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7775
Mario Kleiner49b14a52010-12-09 07:00:07 +01007776 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007777}
7778
7779void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7780{
7781 drm_i915_private_t *dev_priv = dev->dev_private;
7782 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7783
Mario Kleiner49b14a52010-12-09 07:00:07 +01007784 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007785}
7786
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007787void intel_prepare_page_flip(struct drm_device *dev, int plane)
7788{
7789 drm_i915_private_t *dev_priv = dev->dev_private;
7790 struct intel_crtc *intel_crtc =
7791 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7792 unsigned long flags;
7793
Chris Wilsone7d841c2012-12-03 11:36:30 +00007794 /* NB: An MMIO update of the plane base pointer will also
7795 * generate a page-flip completion irq, i.e. every modeset
7796 * is also accompanied by a spurious intel_prepare_page_flip().
7797 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007798 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007799 if (intel_crtc->unpin_work)
7800 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007801 spin_unlock_irqrestore(&dev->event_lock, flags);
7802}
7803
Chris Wilsone7d841c2012-12-03 11:36:30 +00007804inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7805{
7806 /* Ensure that the work item is consistent when activating it ... */
7807 smp_wmb();
7808 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7809 /* and that it is marked active as soon as the irq could fire. */
7810 smp_wmb();
7811}
7812
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007813static int intel_gen2_queue_flip(struct drm_device *dev,
7814 struct drm_crtc *crtc,
7815 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007816 struct drm_i915_gem_object *obj,
7817 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007818{
7819 struct drm_i915_private *dev_priv = dev->dev_private;
7820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007821 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007822 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007823 int ret;
7824
Daniel Vetter6d90c952012-04-26 23:28:05 +02007825 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007826 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007827 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007828
Daniel Vetter6d90c952012-04-26 23:28:05 +02007829 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007830 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007831 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007832
7833 /* Can't queue multiple flips, so wait for the previous
7834 * one to finish before executing the next.
7835 */
7836 if (intel_crtc->plane)
7837 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7838 else
7839 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007840 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7841 intel_ring_emit(ring, MI_NOOP);
7842 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7843 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7844 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007845 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007846 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007847
7848 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007849 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007850 return 0;
7851
7852err_unpin:
7853 intel_unpin_fb_obj(obj);
7854err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007855 return ret;
7856}
7857
7858static int intel_gen3_queue_flip(struct drm_device *dev,
7859 struct drm_crtc *crtc,
7860 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007861 struct drm_i915_gem_object *obj,
7862 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007863{
7864 struct drm_i915_private *dev_priv = dev->dev_private;
7865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007866 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007867 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007868 int ret;
7869
Daniel Vetter6d90c952012-04-26 23:28:05 +02007870 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007871 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007872 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007873
Daniel Vetter6d90c952012-04-26 23:28:05 +02007874 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007875 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007876 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007877
7878 if (intel_crtc->plane)
7879 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7880 else
7881 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007882 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7883 intel_ring_emit(ring, MI_NOOP);
7884 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7885 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7886 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007887 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007888 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007889
Chris Wilsone7d841c2012-12-03 11:36:30 +00007890 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007891 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007892 return 0;
7893
7894err_unpin:
7895 intel_unpin_fb_obj(obj);
7896err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007897 return ret;
7898}
7899
7900static int intel_gen4_queue_flip(struct drm_device *dev,
7901 struct drm_crtc *crtc,
7902 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007903 struct drm_i915_gem_object *obj,
7904 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007905{
7906 struct drm_i915_private *dev_priv = dev->dev_private;
7907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7908 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007909 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007910 int ret;
7911
Daniel Vetter6d90c952012-04-26 23:28:05 +02007912 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007913 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007914 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007915
Daniel Vetter6d90c952012-04-26 23:28:05 +02007916 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007917 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007918 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007919
7920 /* i965+ uses the linear or tiled offsets from the
7921 * Display Registers (which do not change across a page-flip)
7922 * so we need only reprogram the base address.
7923 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007924 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7925 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7926 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007927 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007928 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02007929 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007930
7931 /* XXX Enabling the panel-fitter across page-flip is so far
7932 * untested on non-native modes, so ignore it for now.
7933 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7934 */
7935 pf = 0;
7936 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007937 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007938
7939 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007940 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007941 return 0;
7942
7943err_unpin:
7944 intel_unpin_fb_obj(obj);
7945err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007946 return ret;
7947}
7948
7949static int intel_gen6_queue_flip(struct drm_device *dev,
7950 struct drm_crtc *crtc,
7951 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007952 struct drm_i915_gem_object *obj,
7953 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007954{
7955 struct drm_i915_private *dev_priv = dev->dev_private;
7956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007957 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007958 uint32_t pf, pipesrc;
7959 int ret;
7960
Daniel Vetter6d90c952012-04-26 23:28:05 +02007961 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007962 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007963 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007964
Daniel Vetter6d90c952012-04-26 23:28:05 +02007965 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007966 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007967 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007968
Daniel Vetter6d90c952012-04-26 23:28:05 +02007969 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7970 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7971 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007972 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007973
Chris Wilson99d9acd2012-04-17 20:37:00 +01007974 /* Contrary to the suggestions in the documentation,
7975 * "Enable Panel Fitter" does not seem to be required when page
7976 * flipping with a non-native mode, and worse causes a normal
7977 * modeset to fail.
7978 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7979 */
7980 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007981 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007982 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007983
7984 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007985 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007986 return 0;
7987
7988err_unpin:
7989 intel_unpin_fb_obj(obj);
7990err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007991 return ret;
7992}
7993
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007994static int intel_gen7_queue_flip(struct drm_device *dev,
7995 struct drm_crtc *crtc,
7996 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007997 struct drm_i915_gem_object *obj,
7998 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007999{
8000 struct drm_i915_private *dev_priv = dev->dev_private;
8001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008002 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008003 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008004 int len, ret;
8005
8006 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008007 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008008 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008009
8010 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8011 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008012 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008013
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008014 switch(intel_crtc->plane) {
8015 case PLANE_A:
8016 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8017 break;
8018 case PLANE_B:
8019 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8020 break;
8021 case PLANE_C:
8022 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8023 break;
8024 default:
8025 WARN_ONCE(1, "unknown plane in flip command\n");
8026 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008027 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008028 }
8029
Chris Wilsonffe74d72013-08-26 20:58:12 +01008030 len = 4;
8031 if (ring->id == RCS)
8032 len += 6;
8033
8034 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008035 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008036 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008037
Chris Wilsonffe74d72013-08-26 20:58:12 +01008038 /* Unmask the flip-done completion message. Note that the bspec says that
8039 * we should do this for both the BCS and RCS, and that we must not unmask
8040 * more than one flip event at any time (or ensure that one flip message
8041 * can be sent by waiting for flip-done prior to queueing new flips).
8042 * Experimentation says that BCS works despite DERRMR masking all
8043 * flip-done completion events and that unmasking all planes at once
8044 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8045 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8046 */
8047 if (ring->id == RCS) {
8048 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8049 intel_ring_emit(ring, DERRMR);
8050 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8051 DERRMR_PIPEB_PRI_FLIP_DONE |
8052 DERRMR_PIPEC_PRI_FLIP_DONE));
8053 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8054 intel_ring_emit(ring, DERRMR);
8055 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8056 }
8057
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008058 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008059 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008060 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008061 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008062
8063 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008064 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008065 return 0;
8066
8067err_unpin:
8068 intel_unpin_fb_obj(obj);
8069err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008070 return ret;
8071}
8072
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008073static int intel_default_queue_flip(struct drm_device *dev,
8074 struct drm_crtc *crtc,
8075 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008076 struct drm_i915_gem_object *obj,
8077 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008078{
8079 return -ENODEV;
8080}
8081
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008082static int intel_crtc_page_flip(struct drm_crtc *crtc,
8083 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008084 struct drm_pending_vblank_event *event,
8085 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008086{
8087 struct drm_device *dev = crtc->dev;
8088 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008089 struct drm_framebuffer *old_fb = crtc->fb;
8090 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8092 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008093 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008094 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008095
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008096 /* Can't change pixel format via MI display flips. */
8097 if (fb->pixel_format != crtc->fb->pixel_format)
8098 return -EINVAL;
8099
8100 /*
8101 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8102 * Note that pitch changes could also affect these register.
8103 */
8104 if (INTEL_INFO(dev)->gen > 3 &&
8105 (fb->offsets[0] != crtc->fb->offsets[0] ||
8106 fb->pitches[0] != crtc->fb->pitches[0]))
8107 return -EINVAL;
8108
Daniel Vetterb14c5672013-09-19 12:18:32 +02008109 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008110 if (work == NULL)
8111 return -ENOMEM;
8112
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008113 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008114 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008115 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008116 INIT_WORK(&work->work, intel_unpin_work_fn);
8117
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008118 ret = drm_vblank_get(dev, intel_crtc->pipe);
8119 if (ret)
8120 goto free_work;
8121
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008122 /* We borrow the event spin lock for protecting unpin_work */
8123 spin_lock_irqsave(&dev->event_lock, flags);
8124 if (intel_crtc->unpin_work) {
8125 spin_unlock_irqrestore(&dev->event_lock, flags);
8126 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008127 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008128
8129 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008130 return -EBUSY;
8131 }
8132 intel_crtc->unpin_work = work;
8133 spin_unlock_irqrestore(&dev->event_lock, flags);
8134
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008135 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8136 flush_workqueue(dev_priv->wq);
8137
Chris Wilson79158102012-05-23 11:13:58 +01008138 ret = i915_mutex_lock_interruptible(dev);
8139 if (ret)
8140 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008141
Jesse Barnes75dfca82010-02-10 15:09:44 -08008142 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008143 drm_gem_object_reference(&work->old_fb_obj->base);
8144 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008145
8146 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008147
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008148 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008149
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008150 work->enable_stall_check = true;
8151
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008152 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008153 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008154
Keith Packarded8d1972013-07-22 18:49:58 -07008155 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008156 if (ret)
8157 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008158
Chris Wilson7782de32011-07-08 12:22:41 +01008159 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008160 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008161 mutex_unlock(&dev->struct_mutex);
8162
Jesse Barnese5510fa2010-07-01 16:48:37 -07008163 trace_i915_flip_request(intel_crtc->plane, obj);
8164
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008165 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008166
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008167cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008168 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008169 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008170 drm_gem_object_unreference(&work->old_fb_obj->base);
8171 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008172 mutex_unlock(&dev->struct_mutex);
8173
Chris Wilson79158102012-05-23 11:13:58 +01008174cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008175 spin_lock_irqsave(&dev->event_lock, flags);
8176 intel_crtc->unpin_work = NULL;
8177 spin_unlock_irqrestore(&dev->event_lock, flags);
8178
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008179 drm_vblank_put(dev, intel_crtc->pipe);
8180free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008181 kfree(work);
8182
8183 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008184}
8185
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008186static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008187 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8188 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008189};
8190
Daniel Vetter50f56112012-07-02 09:35:43 +02008191static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8192 struct drm_crtc *crtc)
8193{
8194 struct drm_device *dev;
8195 struct drm_crtc *tmp;
8196 int crtc_mask = 1;
8197
8198 WARN(!crtc, "checking null crtc?\n");
8199
8200 dev = crtc->dev;
8201
8202 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8203 if (tmp == crtc)
8204 break;
8205 crtc_mask <<= 1;
8206 }
8207
8208 if (encoder->possible_crtcs & crtc_mask)
8209 return true;
8210 return false;
8211}
8212
Daniel Vetter9a935852012-07-05 22:34:27 +02008213/**
8214 * intel_modeset_update_staged_output_state
8215 *
8216 * Updates the staged output configuration state, e.g. after we've read out the
8217 * current hw state.
8218 */
8219static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8220{
8221 struct intel_encoder *encoder;
8222 struct intel_connector *connector;
8223
8224 list_for_each_entry(connector, &dev->mode_config.connector_list,
8225 base.head) {
8226 connector->new_encoder =
8227 to_intel_encoder(connector->base.encoder);
8228 }
8229
8230 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8231 base.head) {
8232 encoder->new_crtc =
8233 to_intel_crtc(encoder->base.crtc);
8234 }
8235}
8236
8237/**
8238 * intel_modeset_commit_output_state
8239 *
8240 * This function copies the stage display pipe configuration to the real one.
8241 */
8242static void intel_modeset_commit_output_state(struct drm_device *dev)
8243{
8244 struct intel_encoder *encoder;
8245 struct intel_connector *connector;
8246
8247 list_for_each_entry(connector, &dev->mode_config.connector_list,
8248 base.head) {
8249 connector->base.encoder = &connector->new_encoder->base;
8250 }
8251
8252 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8253 base.head) {
8254 encoder->base.crtc = &encoder->new_crtc->base;
8255 }
8256}
8257
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008258static void
8259connected_sink_compute_bpp(struct intel_connector * connector,
8260 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008261{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008262 int bpp = pipe_config->pipe_bpp;
8263
8264 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8265 connector->base.base.id,
8266 drm_get_connector_name(&connector->base));
8267
8268 /* Don't use an invalid EDID bpc value */
8269 if (connector->base.display_info.bpc &&
8270 connector->base.display_info.bpc * 3 < bpp) {
8271 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8272 bpp, connector->base.display_info.bpc*3);
8273 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8274 }
8275
8276 /* Clamp bpp to 8 on screens without EDID 1.4 */
8277 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8278 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8279 bpp);
8280 pipe_config->pipe_bpp = 24;
8281 }
8282}
8283
8284static int
8285compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8286 struct drm_framebuffer *fb,
8287 struct intel_crtc_config *pipe_config)
8288{
8289 struct drm_device *dev = crtc->base.dev;
8290 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008291 int bpp;
8292
Daniel Vetterd42264b2013-03-28 16:38:08 +01008293 switch (fb->pixel_format) {
8294 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008295 bpp = 8*3; /* since we go through a colormap */
8296 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008297 case DRM_FORMAT_XRGB1555:
8298 case DRM_FORMAT_ARGB1555:
8299 /* checked in intel_framebuffer_init already */
8300 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8301 return -EINVAL;
8302 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008303 bpp = 6*3; /* min is 18bpp */
8304 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008305 case DRM_FORMAT_XBGR8888:
8306 case DRM_FORMAT_ABGR8888:
8307 /* checked in intel_framebuffer_init already */
8308 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8309 return -EINVAL;
8310 case DRM_FORMAT_XRGB8888:
8311 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008312 bpp = 8*3;
8313 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008314 case DRM_FORMAT_XRGB2101010:
8315 case DRM_FORMAT_ARGB2101010:
8316 case DRM_FORMAT_XBGR2101010:
8317 case DRM_FORMAT_ABGR2101010:
8318 /* checked in intel_framebuffer_init already */
8319 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008320 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008321 bpp = 10*3;
8322 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008323 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008324 default:
8325 DRM_DEBUG_KMS("unsupported depth\n");
8326 return -EINVAL;
8327 }
8328
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008329 pipe_config->pipe_bpp = bpp;
8330
8331 /* Clamp display bpp to EDID value */
8332 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008333 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008334 if (!connector->new_encoder ||
8335 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008336 continue;
8337
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008338 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008339 }
8340
8341 return bpp;
8342}
8343
Daniel Vetter644db712013-09-19 14:53:58 +02008344static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8345{
8346 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8347 "type: 0x%x flags: 0x%x\n",
8348 mode->clock,
8349 mode->crtc_hdisplay, mode->crtc_hsync_start,
8350 mode->crtc_hsync_end, mode->crtc_htotal,
8351 mode->crtc_vdisplay, mode->crtc_vsync_start,
8352 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8353}
8354
Daniel Vetterc0b03412013-05-28 12:05:54 +02008355static void intel_dump_pipe_config(struct intel_crtc *crtc,
8356 struct intel_crtc_config *pipe_config,
8357 const char *context)
8358{
8359 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8360 context, pipe_name(crtc->pipe));
8361
8362 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8363 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8364 pipe_config->pipe_bpp, pipe_config->dither);
8365 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8366 pipe_config->has_pch_encoder,
8367 pipe_config->fdi_lanes,
8368 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8369 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8370 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008371 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8372 pipe_config->has_dp_encoder,
8373 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8374 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8375 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008376 DRM_DEBUG_KMS("requested mode:\n");
8377 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8378 DRM_DEBUG_KMS("adjusted mode:\n");
8379 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008380 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008381 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008382 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8383 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008384 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8385 pipe_config->gmch_pfit.control,
8386 pipe_config->gmch_pfit.pgm_ratios,
8387 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008388 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008389 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008390 pipe_config->pch_pfit.size,
8391 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008392 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008393 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008394}
8395
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008396static bool check_encoder_cloning(struct drm_crtc *crtc)
8397{
8398 int num_encoders = 0;
8399 bool uncloneable_encoders = false;
8400 struct intel_encoder *encoder;
8401
8402 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8403 base.head) {
8404 if (&encoder->new_crtc->base != crtc)
8405 continue;
8406
8407 num_encoders++;
8408 if (!encoder->cloneable)
8409 uncloneable_encoders = true;
8410 }
8411
8412 return !(num_encoders > 1 && uncloneable_encoders);
8413}
8414
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008415static struct intel_crtc_config *
8416intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008417 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008418 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008419{
8420 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008421 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008422 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008423 int plane_bpp, ret = -EINVAL;
8424 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008425
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008426 if (!check_encoder_cloning(crtc)) {
8427 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8428 return ERR_PTR(-EINVAL);
8429 }
8430
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008431 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8432 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008433 return ERR_PTR(-ENOMEM);
8434
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008435 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8436 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008437
8438 pipe_config->pipe_src_w = mode->hdisplay;
8439 pipe_config->pipe_src_h = mode->vdisplay;
8440
Daniel Vettere143a212013-07-04 12:01:15 +02008441 pipe_config->cpu_transcoder =
8442 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008443 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008444
Imre Deak2960bc92013-07-30 13:36:32 +03008445 /*
8446 * Sanitize sync polarity flags based on requested ones. If neither
8447 * positive or negative polarity is requested, treat this as meaning
8448 * negative polarity.
8449 */
8450 if (!(pipe_config->adjusted_mode.flags &
8451 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8452 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8453
8454 if (!(pipe_config->adjusted_mode.flags &
8455 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8456 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8457
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008458 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8459 * plane pixel format and any sink constraints into account. Returns the
8460 * source plane bpp so that dithering can be selected on mismatches
8461 * after encoders and crtc also have had their say. */
8462 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8463 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008464 if (plane_bpp < 0)
8465 goto fail;
8466
Daniel Vettere29c22c2013-02-21 00:00:16 +01008467encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008468 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008469 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008470 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008471
Daniel Vetter135c81b2013-07-21 21:37:09 +02008472 /* Fill in default crtc timings, allow encoders to overwrite them. */
8473 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, 0);
8474
Daniel Vetter7758a112012-07-08 19:40:39 +02008475 /* Pass our mode to the connectors and the CRTC to give them a chance to
8476 * adjust it according to limitations or connector properties, and also
8477 * a chance to reject the mode entirely.
8478 */
8479 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8480 base.head) {
8481
8482 if (&encoder->new_crtc->base != crtc)
8483 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008484
Daniel Vetterefea6e82013-07-21 21:36:59 +02008485 if (!(encoder->compute_config(encoder, pipe_config))) {
8486 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008487 goto fail;
8488 }
8489 }
8490
Daniel Vetterff9a6752013-06-01 17:16:21 +02008491 /* Set default port clock if not overwritten by the encoder. Needs to be
8492 * done afterwards in case the encoder adjusts the mode. */
8493 if (!pipe_config->port_clock)
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +03008494 pipe_config->port_clock = pipe_config->adjusted_mode.clock *
8495 pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008496
Daniel Vettera43f6e02013-06-07 23:10:32 +02008497 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008498 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008499 DRM_DEBUG_KMS("CRTC fixup failed\n");
8500 goto fail;
8501 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008502
8503 if (ret == RETRY) {
8504 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8505 ret = -EINVAL;
8506 goto fail;
8507 }
8508
8509 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8510 retry = false;
8511 goto encoder_retry;
8512 }
8513
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008514 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8515 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8516 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8517
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008518 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008519fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008520 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008521 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008522}
8523
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008524/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8525 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8526static void
8527intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8528 unsigned *prepare_pipes, unsigned *disable_pipes)
8529{
8530 struct intel_crtc *intel_crtc;
8531 struct drm_device *dev = crtc->dev;
8532 struct intel_encoder *encoder;
8533 struct intel_connector *connector;
8534 struct drm_crtc *tmp_crtc;
8535
8536 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8537
8538 /* Check which crtcs have changed outputs connected to them, these need
8539 * to be part of the prepare_pipes mask. We don't (yet) support global
8540 * modeset across multiple crtcs, so modeset_pipes will only have one
8541 * bit set at most. */
8542 list_for_each_entry(connector, &dev->mode_config.connector_list,
8543 base.head) {
8544 if (connector->base.encoder == &connector->new_encoder->base)
8545 continue;
8546
8547 if (connector->base.encoder) {
8548 tmp_crtc = connector->base.encoder->crtc;
8549
8550 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8551 }
8552
8553 if (connector->new_encoder)
8554 *prepare_pipes |=
8555 1 << connector->new_encoder->new_crtc->pipe;
8556 }
8557
8558 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8559 base.head) {
8560 if (encoder->base.crtc == &encoder->new_crtc->base)
8561 continue;
8562
8563 if (encoder->base.crtc) {
8564 tmp_crtc = encoder->base.crtc;
8565
8566 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8567 }
8568
8569 if (encoder->new_crtc)
8570 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8571 }
8572
8573 /* Check for any pipes that will be fully disabled ... */
8574 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8575 base.head) {
8576 bool used = false;
8577
8578 /* Don't try to disable disabled crtcs. */
8579 if (!intel_crtc->base.enabled)
8580 continue;
8581
8582 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8583 base.head) {
8584 if (encoder->new_crtc == intel_crtc)
8585 used = true;
8586 }
8587
8588 if (!used)
8589 *disable_pipes |= 1 << intel_crtc->pipe;
8590 }
8591
8592
8593 /* set_mode is also used to update properties on life display pipes. */
8594 intel_crtc = to_intel_crtc(crtc);
8595 if (crtc->enabled)
8596 *prepare_pipes |= 1 << intel_crtc->pipe;
8597
Daniel Vetterb6c51642013-04-12 18:48:43 +02008598 /*
8599 * For simplicity do a full modeset on any pipe where the output routing
8600 * changed. We could be more clever, but that would require us to be
8601 * more careful with calling the relevant encoder->mode_set functions.
8602 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008603 if (*prepare_pipes)
8604 *modeset_pipes = *prepare_pipes;
8605
8606 /* ... and mask these out. */
8607 *modeset_pipes &= ~(*disable_pipes);
8608 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008609
8610 /*
8611 * HACK: We don't (yet) fully support global modesets. intel_set_config
8612 * obies this rule, but the modeset restore mode of
8613 * intel_modeset_setup_hw_state does not.
8614 */
8615 *modeset_pipes &= 1 << intel_crtc->pipe;
8616 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008617
8618 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8619 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008620}
8621
Daniel Vetterea9d7582012-07-10 10:42:52 +02008622static bool intel_crtc_in_use(struct drm_crtc *crtc)
8623{
8624 struct drm_encoder *encoder;
8625 struct drm_device *dev = crtc->dev;
8626
8627 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8628 if (encoder->crtc == crtc)
8629 return true;
8630
8631 return false;
8632}
8633
8634static void
8635intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8636{
8637 struct intel_encoder *intel_encoder;
8638 struct intel_crtc *intel_crtc;
8639 struct drm_connector *connector;
8640
8641 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8642 base.head) {
8643 if (!intel_encoder->base.crtc)
8644 continue;
8645
8646 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8647
8648 if (prepare_pipes & (1 << intel_crtc->pipe))
8649 intel_encoder->connectors_active = false;
8650 }
8651
8652 intel_modeset_commit_output_state(dev);
8653
8654 /* Update computed state. */
8655 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8656 base.head) {
8657 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8658 }
8659
8660 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8661 if (!connector->encoder || !connector->encoder->crtc)
8662 continue;
8663
8664 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8665
8666 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008667 struct drm_property *dpms_property =
8668 dev->mode_config.dpms_property;
8669
Daniel Vetterea9d7582012-07-10 10:42:52 +02008670 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008671 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008672 dpms_property,
8673 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008674
8675 intel_encoder = to_intel_encoder(connector->encoder);
8676 intel_encoder->connectors_active = true;
8677 }
8678 }
8679
8680}
8681
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008682static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008683{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008684 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008685
8686 if (clock1 == clock2)
8687 return true;
8688
8689 if (!clock1 || !clock2)
8690 return false;
8691
8692 diff = abs(clock1 - clock2);
8693
8694 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8695 return true;
8696
8697 return false;
8698}
8699
Daniel Vetter25c5b262012-07-08 22:08:04 +02008700#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8701 list_for_each_entry((intel_crtc), \
8702 &(dev)->mode_config.crtc_list, \
8703 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008704 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008705
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008706static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008707intel_pipe_config_compare(struct drm_device *dev,
8708 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008709 struct intel_crtc_config *pipe_config)
8710{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008711#define PIPE_CONF_CHECK_X(name) \
8712 if (current_config->name != pipe_config->name) { \
8713 DRM_ERROR("mismatch in " #name " " \
8714 "(expected 0x%08x, found 0x%08x)\n", \
8715 current_config->name, \
8716 pipe_config->name); \
8717 return false; \
8718 }
8719
Daniel Vetter08a24032013-04-19 11:25:34 +02008720#define PIPE_CONF_CHECK_I(name) \
8721 if (current_config->name != pipe_config->name) { \
8722 DRM_ERROR("mismatch in " #name " " \
8723 "(expected %i, found %i)\n", \
8724 current_config->name, \
8725 pipe_config->name); \
8726 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008727 }
8728
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008729#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8730 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008731 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008732 "(expected %i, found %i)\n", \
8733 current_config->name & (mask), \
8734 pipe_config->name & (mask)); \
8735 return false; \
8736 }
8737
Ville Syrjälä5e550652013-09-06 23:29:07 +03008738#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
8739 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
8740 DRM_ERROR("mismatch in " #name " " \
8741 "(expected %i, found %i)\n", \
8742 current_config->name, \
8743 pipe_config->name); \
8744 return false; \
8745 }
8746
Daniel Vetterbb760062013-06-06 14:55:52 +02008747#define PIPE_CONF_QUIRK(quirk) \
8748 ((current_config->quirks | pipe_config->quirks) & (quirk))
8749
Daniel Vettereccb1402013-05-22 00:50:22 +02008750 PIPE_CONF_CHECK_I(cpu_transcoder);
8751
Daniel Vetter08a24032013-04-19 11:25:34 +02008752 PIPE_CONF_CHECK_I(has_pch_encoder);
8753 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008754 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8755 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8756 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8757 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8758 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008759
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008760 PIPE_CONF_CHECK_I(has_dp_encoder);
8761 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
8762 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
8763 PIPE_CONF_CHECK_I(dp_m_n.link_m);
8764 PIPE_CONF_CHECK_I(dp_m_n.link_n);
8765 PIPE_CONF_CHECK_I(dp_m_n.tu);
8766
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008767 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8768 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8769 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8770 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8771 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8772 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8773
8774 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8775 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8776 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8777 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8778 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8779 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8780
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008781 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008782
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008783 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8784 DRM_MODE_FLAG_INTERLACE);
8785
Daniel Vetterbb760062013-06-06 14:55:52 +02008786 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8787 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8788 DRM_MODE_FLAG_PHSYNC);
8789 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8790 DRM_MODE_FLAG_NHSYNC);
8791 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8792 DRM_MODE_FLAG_PVSYNC);
8793 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8794 DRM_MODE_FLAG_NVSYNC);
8795 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008796
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008797 PIPE_CONF_CHECK_I(pipe_src_w);
8798 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008799
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008800 PIPE_CONF_CHECK_I(gmch_pfit.control);
8801 /* pfit ratios are autocomputed by the hw on gen4+ */
8802 if (INTEL_INFO(dev)->gen < 4)
8803 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8804 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008805 PIPE_CONF_CHECK_I(pch_pfit.enabled);
8806 if (current_config->pch_pfit.enabled) {
8807 PIPE_CONF_CHECK_I(pch_pfit.pos);
8808 PIPE_CONF_CHECK_I(pch_pfit.size);
8809 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008810
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008811 PIPE_CONF_CHECK_I(ips_enabled);
8812
Ville Syrjälä282740f2013-09-04 18:30:03 +03008813 PIPE_CONF_CHECK_I(double_wide);
8814
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008815 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008816 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008817 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008818 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8819 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008820
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008821 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
8822 PIPE_CONF_CHECK_I(pipe_bpp);
8823
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008824 if (!IS_HASWELL(dev)) {
Ville Syrjälä5e550652013-09-06 23:29:07 +03008825 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008826 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
8827 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03008828
Daniel Vetter66e985c2013-06-05 13:34:20 +02008829#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008830#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008831#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03008832#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02008833#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008834
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008835 return true;
8836}
8837
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008838static void
8839check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008840{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008841 struct intel_connector *connector;
8842
8843 list_for_each_entry(connector, &dev->mode_config.connector_list,
8844 base.head) {
8845 /* This also checks the encoder/connector hw state with the
8846 * ->get_hw_state callbacks. */
8847 intel_connector_check_state(connector);
8848
8849 WARN(&connector->new_encoder->base != connector->base.encoder,
8850 "connector's staged encoder doesn't match current encoder\n");
8851 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008852}
8853
8854static void
8855check_encoder_state(struct drm_device *dev)
8856{
8857 struct intel_encoder *encoder;
8858 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008859
8860 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8861 base.head) {
8862 bool enabled = false;
8863 bool active = false;
8864 enum pipe pipe, tracked_pipe;
8865
8866 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8867 encoder->base.base.id,
8868 drm_get_encoder_name(&encoder->base));
8869
8870 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8871 "encoder's stage crtc doesn't match current crtc\n");
8872 WARN(encoder->connectors_active && !encoder->base.crtc,
8873 "encoder's active_connectors set, but no crtc\n");
8874
8875 list_for_each_entry(connector, &dev->mode_config.connector_list,
8876 base.head) {
8877 if (connector->base.encoder != &encoder->base)
8878 continue;
8879 enabled = true;
8880 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8881 active = true;
8882 }
8883 WARN(!!encoder->base.crtc != enabled,
8884 "encoder's enabled state mismatch "
8885 "(expected %i, found %i)\n",
8886 !!encoder->base.crtc, enabled);
8887 WARN(active && !encoder->base.crtc,
8888 "active encoder with no crtc\n");
8889
8890 WARN(encoder->connectors_active != active,
8891 "encoder's computed active state doesn't match tracked active state "
8892 "(expected %i, found %i)\n", active, encoder->connectors_active);
8893
8894 active = encoder->get_hw_state(encoder, &pipe);
8895 WARN(active != encoder->connectors_active,
8896 "encoder's hw state doesn't match sw tracking "
8897 "(expected %i, found %i)\n",
8898 encoder->connectors_active, active);
8899
8900 if (!encoder->base.crtc)
8901 continue;
8902
8903 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8904 WARN(active && pipe != tracked_pipe,
8905 "active encoder's pipe doesn't match"
8906 "(expected %i, found %i)\n",
8907 tracked_pipe, pipe);
8908
8909 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008910}
8911
8912static void
8913check_crtc_state(struct drm_device *dev)
8914{
8915 drm_i915_private_t *dev_priv = dev->dev_private;
8916 struct intel_crtc *crtc;
8917 struct intel_encoder *encoder;
8918 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008919
8920 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8921 base.head) {
8922 bool enabled = false;
8923 bool active = false;
8924
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008925 memset(&pipe_config, 0, sizeof(pipe_config));
8926
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008927 DRM_DEBUG_KMS("[CRTC:%d]\n",
8928 crtc->base.base.id);
8929
8930 WARN(crtc->active && !crtc->base.enabled,
8931 "active crtc, but not enabled in sw tracking\n");
8932
8933 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8934 base.head) {
8935 if (encoder->base.crtc != &crtc->base)
8936 continue;
8937 enabled = true;
8938 if (encoder->connectors_active)
8939 active = true;
8940 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008941
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008942 WARN(active != crtc->active,
8943 "crtc's computed active state doesn't match tracked active state "
8944 "(expected %i, found %i)\n", active, crtc->active);
8945 WARN(enabled != crtc->base.enabled,
8946 "crtc's computed enabled state doesn't match tracked enabled state "
8947 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8948
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008949 active = dev_priv->display.get_pipe_config(crtc,
8950 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008951
8952 /* hw state is inconsistent with the pipe A quirk */
8953 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8954 active = crtc->active;
8955
Daniel Vetter6c49f242013-06-06 12:45:25 +02008956 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8957 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008958 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008959 if (encoder->base.crtc != &crtc->base)
8960 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008961 if (encoder->get_config &&
8962 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02008963 encoder->get_config(encoder, &pipe_config);
8964 }
8965
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008966 WARN(crtc->active != active,
8967 "crtc active state doesn't match with hw state "
8968 "(expected %i, found %i)\n", crtc->active, active);
8969
Daniel Vetterc0b03412013-05-28 12:05:54 +02008970 if (active &&
8971 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8972 WARN(1, "pipe state doesn't match!\n");
8973 intel_dump_pipe_config(crtc, &pipe_config,
8974 "[hw state]");
8975 intel_dump_pipe_config(crtc, &crtc->config,
8976 "[sw state]");
8977 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008978 }
8979}
8980
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008981static void
8982check_shared_dpll_state(struct drm_device *dev)
8983{
8984 drm_i915_private_t *dev_priv = dev->dev_private;
8985 struct intel_crtc *crtc;
8986 struct intel_dpll_hw_state dpll_hw_state;
8987 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008988
8989 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8990 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8991 int enabled_crtcs = 0, active_crtcs = 0;
8992 bool active;
8993
8994 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8995
8996 DRM_DEBUG_KMS("%s\n", pll->name);
8997
8998 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8999
9000 WARN(pll->active > pll->refcount,
9001 "more active pll users than references: %i vs %i\n",
9002 pll->active, pll->refcount);
9003 WARN(pll->active && !pll->on,
9004 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009005 WARN(pll->on && !pll->active,
9006 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009007 WARN(pll->on != active,
9008 "pll on state mismatch (expected %i, found %i)\n",
9009 pll->on, active);
9010
9011 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9012 base.head) {
9013 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9014 enabled_crtcs++;
9015 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9016 active_crtcs++;
9017 }
9018 WARN(pll->active != active_crtcs,
9019 "pll active crtcs mismatch (expected %i, found %i)\n",
9020 pll->active, active_crtcs);
9021 WARN(pll->refcount != enabled_crtcs,
9022 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9023 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009024
9025 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9026 sizeof(dpll_hw_state)),
9027 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009028 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009029}
9030
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009031void
9032intel_modeset_check_state(struct drm_device *dev)
9033{
9034 check_connector_state(dev);
9035 check_encoder_state(dev);
9036 check_crtc_state(dev);
9037 check_shared_dpll_state(dev);
9038}
9039
Ville Syrjälä18442d02013-09-13 16:00:08 +03009040void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9041 int dotclock)
9042{
9043 /*
9044 * FDI already provided one idea for the dotclock.
9045 * Yell if the encoder disagrees.
9046 */
9047 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.clock, dotclock),
9048 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
9049 pipe_config->adjusted_mode.clock, dotclock);
9050}
9051
Daniel Vetterf30da182013-04-11 20:22:50 +02009052static int __intel_set_mode(struct drm_crtc *crtc,
9053 struct drm_display_mode *mode,
9054 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009055{
9056 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009057 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009058 struct drm_display_mode *saved_mode, *saved_hwmode;
9059 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009060 struct intel_crtc *intel_crtc;
9061 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009062 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009063
Daniel Vettera1e22652013-09-21 00:35:38 +02009064 saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009065 if (!saved_mode)
9066 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07009067 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02009068
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009069 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009070 &prepare_pipes, &disable_pipes);
9071
Tim Gardner3ac18232012-12-07 07:54:26 -07009072 *saved_hwmode = crtc->hwmode;
9073 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009074
Daniel Vetter25c5b262012-07-08 22:08:04 +02009075 /* Hack: Because we don't (yet) support global modeset on multiple
9076 * crtcs, we don't keep track of the new mode for more than one crtc.
9077 * Hence simply check whether any bit is set in modeset_pipes in all the
9078 * pieces of code that are not yet converted to deal with mutliple crtcs
9079 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009080 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009081 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009082 if (IS_ERR(pipe_config)) {
9083 ret = PTR_ERR(pipe_config);
9084 pipe_config = NULL;
9085
Tim Gardner3ac18232012-12-07 07:54:26 -07009086 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009087 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009088 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9089 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009090 }
9091
Daniel Vetter460da9162013-03-27 00:44:51 +01009092 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9093 intel_crtc_disable(&intel_crtc->base);
9094
Daniel Vetterea9d7582012-07-10 10:42:52 +02009095 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9096 if (intel_crtc->base.enabled)
9097 dev_priv->display.crtc_disable(&intel_crtc->base);
9098 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009099
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009100 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9101 * to set it here already despite that we pass it down the callchain.
9102 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009103 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009104 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009105 /* mode_set/enable/disable functions rely on a correct pipe
9106 * config. */
9107 to_intel_crtc(crtc)->config = *pipe_config;
9108 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009109
Daniel Vetterea9d7582012-07-10 10:42:52 +02009110 /* Only after disabling all output pipelines that will be changed can we
9111 * update the the output configuration. */
9112 intel_modeset_update_state(dev, prepare_pipes);
9113
Daniel Vetter47fab732012-10-26 10:58:18 +02009114 if (dev_priv->display.modeset_global_resources)
9115 dev_priv->display.modeset_global_resources(dev);
9116
Daniel Vettera6778b32012-07-02 09:56:42 +02009117 /* Set up the DPLL and any encoders state that needs to adjust or depend
9118 * on the DPLL.
9119 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009120 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009121 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009122 x, y, fb);
9123 if (ret)
9124 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009125 }
9126
9127 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009128 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9129 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009130
Daniel Vetter25c5b262012-07-08 22:08:04 +02009131 if (modeset_pipes) {
9132 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009133 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009134
Daniel Vetter25c5b262012-07-08 22:08:04 +02009135 /* Calculate and store various constants which
9136 * are later needed by vblank and swap-completion
9137 * timestamping. They are derived from true hwmode.
9138 */
9139 drm_calc_timestamping_constants(crtc);
9140 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009141
9142 /* FIXME: add subpixel order */
9143done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009144 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009145 crtc->hwmode = *saved_hwmode;
9146 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009147 }
9148
Tim Gardner3ac18232012-12-07 07:54:26 -07009149out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009150 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009151 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009152 return ret;
9153}
9154
Damien Lespiaue7457a92013-08-08 22:28:59 +01009155static int intel_set_mode(struct drm_crtc *crtc,
9156 struct drm_display_mode *mode,
9157 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009158{
9159 int ret;
9160
9161 ret = __intel_set_mode(crtc, mode, x, y, fb);
9162
9163 if (ret == 0)
9164 intel_modeset_check_state(crtc->dev);
9165
9166 return ret;
9167}
9168
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009169void intel_crtc_restore_mode(struct drm_crtc *crtc)
9170{
9171 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9172}
9173
Daniel Vetter25c5b262012-07-08 22:08:04 +02009174#undef for_each_intel_crtc_masked
9175
Daniel Vetterd9e55602012-07-04 22:16:09 +02009176static void intel_set_config_free(struct intel_set_config *config)
9177{
9178 if (!config)
9179 return;
9180
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009181 kfree(config->save_connector_encoders);
9182 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009183 kfree(config);
9184}
9185
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009186static int intel_set_config_save_state(struct drm_device *dev,
9187 struct intel_set_config *config)
9188{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009189 struct drm_encoder *encoder;
9190 struct drm_connector *connector;
9191 int count;
9192
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009193 config->save_encoder_crtcs =
9194 kcalloc(dev->mode_config.num_encoder,
9195 sizeof(struct drm_crtc *), GFP_KERNEL);
9196 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009197 return -ENOMEM;
9198
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009199 config->save_connector_encoders =
9200 kcalloc(dev->mode_config.num_connector,
9201 sizeof(struct drm_encoder *), GFP_KERNEL);
9202 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009203 return -ENOMEM;
9204
9205 /* Copy data. Note that driver private data is not affected.
9206 * Should anything bad happen only the expected state is
9207 * restored, not the drivers personal bookkeeping.
9208 */
9209 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009210 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009211 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009212 }
9213
9214 count = 0;
9215 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009216 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009217 }
9218
9219 return 0;
9220}
9221
9222static void intel_set_config_restore_state(struct drm_device *dev,
9223 struct intel_set_config *config)
9224{
Daniel Vetter9a935852012-07-05 22:34:27 +02009225 struct intel_encoder *encoder;
9226 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009227 int count;
9228
9229 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009230 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9231 encoder->new_crtc =
9232 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009233 }
9234
9235 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009236 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9237 connector->new_encoder =
9238 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009239 }
9240}
9241
Imre Deake3de42b2013-05-03 19:44:07 +02009242static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009243is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009244{
9245 int i;
9246
Chris Wilson2e57f472013-07-17 12:14:40 +01009247 if (set->num_connectors == 0)
9248 return false;
9249
9250 if (WARN_ON(set->connectors == NULL))
9251 return false;
9252
9253 for (i = 0; i < set->num_connectors; i++)
9254 if (set->connectors[i]->encoder &&
9255 set->connectors[i]->encoder->crtc == set->crtc &&
9256 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009257 return true;
9258
9259 return false;
9260}
9261
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009262static void
9263intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9264 struct intel_set_config *config)
9265{
9266
9267 /* We should be able to check here if the fb has the same properties
9268 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009269 if (is_crtc_connector_off(set)) {
9270 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009271 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009272 /* If we have no fb then treat it as a full mode set */
9273 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009274 struct intel_crtc *intel_crtc =
9275 to_intel_crtc(set->crtc);
9276
9277 if (intel_crtc->active && i915_fastboot) {
9278 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9279 config->fb_changed = true;
9280 } else {
9281 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9282 config->mode_changed = true;
9283 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009284 } else if (set->fb == NULL) {
9285 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009286 } else if (set->fb->pixel_format !=
9287 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009288 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009289 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009290 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009291 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009292 }
9293
Daniel Vetter835c5872012-07-10 18:11:08 +02009294 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009295 config->fb_changed = true;
9296
9297 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9298 DRM_DEBUG_KMS("modes are different, full mode set\n");
9299 drm_mode_debug_printmodeline(&set->crtc->mode);
9300 drm_mode_debug_printmodeline(set->mode);
9301 config->mode_changed = true;
9302 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009303
9304 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9305 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009306}
9307
Daniel Vetter2e431052012-07-04 22:42:15 +02009308static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009309intel_modeset_stage_output_state(struct drm_device *dev,
9310 struct drm_mode_set *set,
9311 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009312{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009313 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009314 struct intel_connector *connector;
9315 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009316 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009317
Damien Lespiau9abdda72013-02-13 13:29:23 +00009318 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009319 * of connectors. For paranoia, double-check this. */
9320 WARN_ON(!set->fb && (set->num_connectors != 0));
9321 WARN_ON(set->fb && (set->num_connectors == 0));
9322
Daniel Vetter9a935852012-07-05 22:34:27 +02009323 list_for_each_entry(connector, &dev->mode_config.connector_list,
9324 base.head) {
9325 /* Otherwise traverse passed in connector list and get encoders
9326 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009327 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009328 if (set->connectors[ro] == &connector->base) {
9329 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009330 break;
9331 }
9332 }
9333
Daniel Vetter9a935852012-07-05 22:34:27 +02009334 /* If we disable the crtc, disable all its connectors. Also, if
9335 * the connector is on the changing crtc but not on the new
9336 * connector list, disable it. */
9337 if ((!set->fb || ro == set->num_connectors) &&
9338 connector->base.encoder &&
9339 connector->base.encoder->crtc == set->crtc) {
9340 connector->new_encoder = NULL;
9341
9342 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9343 connector->base.base.id,
9344 drm_get_connector_name(&connector->base));
9345 }
9346
9347
9348 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009349 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009350 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009351 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009352 }
9353 /* connector->new_encoder is now updated for all connectors. */
9354
9355 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009356 list_for_each_entry(connector, &dev->mode_config.connector_list,
9357 base.head) {
9358 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009359 continue;
9360
Daniel Vetter9a935852012-07-05 22:34:27 +02009361 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009362
9363 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009364 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009365 new_crtc = set->crtc;
9366 }
9367
9368 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009369 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9370 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009371 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009372 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009373 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9374
9375 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9376 connector->base.base.id,
9377 drm_get_connector_name(&connector->base),
9378 new_crtc->base.id);
9379 }
9380
9381 /* Check for any encoders that needs to be disabled. */
9382 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9383 base.head) {
9384 list_for_each_entry(connector,
9385 &dev->mode_config.connector_list,
9386 base.head) {
9387 if (connector->new_encoder == encoder) {
9388 WARN_ON(!connector->new_encoder->new_crtc);
9389
9390 goto next_encoder;
9391 }
9392 }
9393 encoder->new_crtc = NULL;
9394next_encoder:
9395 /* Only now check for crtc changes so we don't miss encoders
9396 * that will be disabled. */
9397 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009398 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009399 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009400 }
9401 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009402 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009403
Daniel Vetter2e431052012-07-04 22:42:15 +02009404 return 0;
9405}
9406
9407static int intel_crtc_set_config(struct drm_mode_set *set)
9408{
9409 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009410 struct drm_mode_set save_set;
9411 struct intel_set_config *config;
9412 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009413
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009414 BUG_ON(!set);
9415 BUG_ON(!set->crtc);
9416 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009417
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009418 /* Enforce sane interface api - has been abused by the fb helper. */
9419 BUG_ON(!set->mode && set->fb);
9420 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009421
Daniel Vetter2e431052012-07-04 22:42:15 +02009422 if (set->fb) {
9423 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9424 set->crtc->base.id, set->fb->base.id,
9425 (int)set->num_connectors, set->x, set->y);
9426 } else {
9427 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009428 }
9429
9430 dev = set->crtc->dev;
9431
9432 ret = -ENOMEM;
9433 config = kzalloc(sizeof(*config), GFP_KERNEL);
9434 if (!config)
9435 goto out_config;
9436
9437 ret = intel_set_config_save_state(dev, config);
9438 if (ret)
9439 goto out_config;
9440
9441 save_set.crtc = set->crtc;
9442 save_set.mode = &set->crtc->mode;
9443 save_set.x = set->crtc->x;
9444 save_set.y = set->crtc->y;
9445 save_set.fb = set->crtc->fb;
9446
9447 /* Compute whether we need a full modeset, only an fb base update or no
9448 * change at all. In the future we might also check whether only the
9449 * mode changed, e.g. for LVDS where we only change the panel fitter in
9450 * such cases. */
9451 intel_set_config_compute_mode_changes(set, config);
9452
Daniel Vetter9a935852012-07-05 22:34:27 +02009453 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009454 if (ret)
9455 goto fail;
9456
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009457 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009458 ret = intel_set_mode(set->crtc, set->mode,
9459 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009460 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009461 intel_crtc_wait_for_pending_flips(set->crtc);
9462
Daniel Vetter4f660f42012-07-02 09:47:37 +02009463 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009464 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009465 }
9466
Chris Wilson2d05eae2013-05-03 17:36:25 +01009467 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009468 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9469 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009470fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009471 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009472
Chris Wilson2d05eae2013-05-03 17:36:25 +01009473 /* Try to restore the config */
9474 if (config->mode_changed &&
9475 intel_set_mode(save_set.crtc, save_set.mode,
9476 save_set.x, save_set.y, save_set.fb))
9477 DRM_ERROR("failed to restore config after modeset failure\n");
9478 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009479
Daniel Vetterd9e55602012-07-04 22:16:09 +02009480out_config:
9481 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009482 return ret;
9483}
9484
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009485static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009486 .cursor_set = intel_crtc_cursor_set,
9487 .cursor_move = intel_crtc_cursor_move,
9488 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009489 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009490 .destroy = intel_crtc_destroy,
9491 .page_flip = intel_crtc_page_flip,
9492};
9493
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009494static void intel_cpu_pll_init(struct drm_device *dev)
9495{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009496 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009497 intel_ddi_pll_init(dev);
9498}
9499
Daniel Vetter53589012013-06-05 13:34:16 +02009500static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9501 struct intel_shared_dpll *pll,
9502 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009503{
Daniel Vetter53589012013-06-05 13:34:16 +02009504 uint32_t val;
9505
9506 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009507 hw_state->dpll = val;
9508 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9509 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009510
9511 return val & DPLL_VCO_ENABLE;
9512}
9513
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009514static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9515 struct intel_shared_dpll *pll)
9516{
9517 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9518 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9519}
9520
Daniel Vettere7b903d2013-06-05 13:34:14 +02009521static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9522 struct intel_shared_dpll *pll)
9523{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009524 /* PCH refclock must be enabled first */
9525 assert_pch_refclk_enabled(dev_priv);
9526
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009527 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9528
9529 /* Wait for the clocks to stabilize. */
9530 POSTING_READ(PCH_DPLL(pll->id));
9531 udelay(150);
9532
9533 /* The pixel multiplier can only be updated once the
9534 * DPLL is enabled and the clocks are stable.
9535 *
9536 * So write it again.
9537 */
9538 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9539 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009540 udelay(200);
9541}
9542
9543static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9544 struct intel_shared_dpll *pll)
9545{
9546 struct drm_device *dev = dev_priv->dev;
9547 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009548
9549 /* Make sure no transcoder isn't still depending on us. */
9550 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9551 if (intel_crtc_to_shared_dpll(crtc) == pll)
9552 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9553 }
9554
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009555 I915_WRITE(PCH_DPLL(pll->id), 0);
9556 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009557 udelay(200);
9558}
9559
Daniel Vetter46edb022013-06-05 13:34:12 +02009560static char *ibx_pch_dpll_names[] = {
9561 "PCH DPLL A",
9562 "PCH DPLL B",
9563};
9564
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009565static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009566{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009567 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009568 int i;
9569
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009570 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009571
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009572 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009573 dev_priv->shared_dplls[i].id = i;
9574 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009575 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009576 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9577 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009578 dev_priv->shared_dplls[i].get_hw_state =
9579 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009580 }
9581}
9582
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009583static void intel_shared_dpll_init(struct drm_device *dev)
9584{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009585 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009586
9587 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9588 ibx_pch_dpll_init(dev);
9589 else
9590 dev_priv->num_shared_dpll = 0;
9591
9592 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9593 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9594 dev_priv->num_shared_dpll);
9595}
9596
Hannes Ederb358d0a2008-12-18 21:18:47 +01009597static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009598{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009599 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009600 struct intel_crtc *intel_crtc;
9601 int i;
9602
Daniel Vetter955382f2013-09-19 14:05:45 +02009603 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009604 if (intel_crtc == NULL)
9605 return;
9606
9607 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9608
9609 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009610 for (i = 0; i < 256; i++) {
9611 intel_crtc->lut_r[i] = i;
9612 intel_crtc->lut_g[i] = i;
9613 intel_crtc->lut_b[i] = i;
9614 }
9615
Jesse Barnes80824002009-09-10 15:28:06 -07009616 /* Swap pipes & planes for FBC on pre-965 */
9617 intel_crtc->pipe = pipe;
9618 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009619 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009620 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009621 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009622 }
9623
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009624 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9625 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9626 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9627 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9628
Jesse Barnes79e53942008-11-07 14:24:08 -08009629 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009630}
9631
Carl Worth08d7b3d2009-04-29 14:43:54 -07009632int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009633 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009634{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009635 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009636 struct drm_mode_object *drmmode_obj;
9637 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009638
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009639 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9640 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009641
Daniel Vetterc05422d2009-08-11 16:05:30 +02009642 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9643 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009644
Daniel Vetterc05422d2009-08-11 16:05:30 +02009645 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009646 DRM_ERROR("no such CRTC id\n");
9647 return -EINVAL;
9648 }
9649
Daniel Vetterc05422d2009-08-11 16:05:30 +02009650 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9651 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009652
Daniel Vetterc05422d2009-08-11 16:05:30 +02009653 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009654}
9655
Daniel Vetter66a92782012-07-12 20:08:18 +02009656static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009657{
Daniel Vetter66a92782012-07-12 20:08:18 +02009658 struct drm_device *dev = encoder->base.dev;
9659 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009660 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009661 int entry = 0;
9662
Daniel Vetter66a92782012-07-12 20:08:18 +02009663 list_for_each_entry(source_encoder,
9664 &dev->mode_config.encoder_list, base.head) {
9665
9666 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009667 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009668
9669 /* Intel hw has only one MUX where enocoders could be cloned. */
9670 if (encoder->cloneable && source_encoder->cloneable)
9671 index_mask |= (1 << entry);
9672
Jesse Barnes79e53942008-11-07 14:24:08 -08009673 entry++;
9674 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009675
Jesse Barnes79e53942008-11-07 14:24:08 -08009676 return index_mask;
9677}
9678
Chris Wilson4d302442010-12-14 19:21:29 +00009679static bool has_edp_a(struct drm_device *dev)
9680{
9681 struct drm_i915_private *dev_priv = dev->dev_private;
9682
9683 if (!IS_MOBILE(dev))
9684 return false;
9685
9686 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9687 return false;
9688
9689 if (IS_GEN5(dev) &&
9690 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9691 return false;
9692
9693 return true;
9694}
9695
Jesse Barnes79e53942008-11-07 14:24:08 -08009696static void intel_setup_outputs(struct drm_device *dev)
9697{
Eric Anholt725e30a2009-01-22 13:01:02 -08009698 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009699 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009700 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009701
Daniel Vetterc9093352013-06-06 22:22:47 +02009702 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009703
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009704 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009705 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009706
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009707 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009708 int found;
9709
9710 /* Haswell uses DDI functions to detect digital outputs */
9711 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9712 /* DDI A only supports eDP */
9713 if (found)
9714 intel_ddi_init(dev, PORT_A);
9715
9716 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9717 * register */
9718 found = I915_READ(SFUSE_STRAP);
9719
9720 if (found & SFUSE_STRAP_DDIB_DETECTED)
9721 intel_ddi_init(dev, PORT_B);
9722 if (found & SFUSE_STRAP_DDIC_DETECTED)
9723 intel_ddi_init(dev, PORT_C);
9724 if (found & SFUSE_STRAP_DDID_DETECTED)
9725 intel_ddi_init(dev, PORT_D);
9726 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009727 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009728 dpd_is_edp = intel_dpd_is_edp(dev);
9729
9730 if (has_edp_a(dev))
9731 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009732
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009733 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009734 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009735 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009736 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009737 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009738 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009739 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009740 }
9741
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009742 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009743 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009744
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009745 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009746 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009747
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009748 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009749 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009750
Daniel Vetter270b3042012-10-27 15:52:05 +02009751 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009752 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009753 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309754 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009755 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9756 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9757 PORT_C);
9758 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9759 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9760 PORT_C);
9761 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309762
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009763 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009764 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9765 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009766 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9767 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009768 }
Jani Nikula3cfca972013-08-27 15:12:26 +03009769
9770 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009771 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009772 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009773
Paulo Zanonie2debe92013-02-18 19:00:27 -03009774 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009775 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009776 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009777 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9778 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009779 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009780 }
Ma Ling27185ae2009-08-24 13:50:23 +08009781
Imre Deake7281ea2013-05-08 13:14:08 +03009782 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009783 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009784 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009785
9786 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009787
Paulo Zanonie2debe92013-02-18 19:00:27 -03009788 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009789 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009790 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009791 }
Ma Ling27185ae2009-08-24 13:50:23 +08009792
Paulo Zanonie2debe92013-02-18 19:00:27 -03009793 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009794
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009795 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9796 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009797 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009798 }
Imre Deake7281ea2013-05-08 13:14:08 +03009799 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009800 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009801 }
Ma Ling27185ae2009-08-24 13:50:23 +08009802
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009803 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009804 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009805 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009806 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009807 intel_dvo_init(dev);
9808
Zhenyu Wang103a1962009-11-27 11:44:36 +08009809 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009810 intel_tv_init(dev);
9811
Chris Wilson4ef69c72010-09-09 15:14:28 +01009812 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9813 encoder->base.possible_crtcs = encoder->crtc_mask;
9814 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009815 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009816 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009817
Paulo Zanonidde86e22012-12-01 12:04:25 -02009818 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009819
9820 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009821}
9822
Chris Wilsonddfe1562013-08-06 17:43:07 +01009823void intel_framebuffer_fini(struct intel_framebuffer *fb)
9824{
9825 drm_framebuffer_cleanup(&fb->base);
9826 drm_gem_object_unreference_unlocked(&fb->obj->base);
9827}
9828
Jesse Barnes79e53942008-11-07 14:24:08 -08009829static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9830{
9831 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009832
Chris Wilsonddfe1562013-08-06 17:43:07 +01009833 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009834 kfree(intel_fb);
9835}
9836
9837static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009838 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009839 unsigned int *handle)
9840{
9841 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009842 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009843
Chris Wilson05394f32010-11-08 19:18:58 +00009844 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009845}
9846
9847static const struct drm_framebuffer_funcs intel_fb_funcs = {
9848 .destroy = intel_user_framebuffer_destroy,
9849 .create_handle = intel_user_framebuffer_create_handle,
9850};
9851
Dave Airlie38651672010-03-30 05:34:13 +00009852int intel_framebuffer_init(struct drm_device *dev,
9853 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009854 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009855 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009856{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009857 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009858 int ret;
9859
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009860 if (obj->tiling_mode == I915_TILING_Y) {
9861 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009862 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009863 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009864
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009865 if (mode_cmd->pitches[0] & 63) {
9866 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9867 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009868 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009869 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009870
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009871 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9872 pitch_limit = 32*1024;
9873 } else if (INTEL_INFO(dev)->gen >= 4) {
9874 if (obj->tiling_mode)
9875 pitch_limit = 16*1024;
9876 else
9877 pitch_limit = 32*1024;
9878 } else if (INTEL_INFO(dev)->gen >= 3) {
9879 if (obj->tiling_mode)
9880 pitch_limit = 8*1024;
9881 else
9882 pitch_limit = 16*1024;
9883 } else
9884 /* XXX DSPC is limited to 4k tiled */
9885 pitch_limit = 8*1024;
9886
9887 if (mode_cmd->pitches[0] > pitch_limit) {
9888 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9889 obj->tiling_mode ? "tiled" : "linear",
9890 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009891 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009892 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009893
9894 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009895 mode_cmd->pitches[0] != obj->stride) {
9896 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9897 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009898 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009899 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009900
Ville Syrjälä57779d02012-10-31 17:50:14 +02009901 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009902 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009903 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009904 case DRM_FORMAT_RGB565:
9905 case DRM_FORMAT_XRGB8888:
9906 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009907 break;
9908 case DRM_FORMAT_XRGB1555:
9909 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009910 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009911 DRM_DEBUG("unsupported pixel format: %s\n",
9912 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009913 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009914 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009915 break;
9916 case DRM_FORMAT_XBGR8888:
9917 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009918 case DRM_FORMAT_XRGB2101010:
9919 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009920 case DRM_FORMAT_XBGR2101010:
9921 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009922 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009923 DRM_DEBUG("unsupported pixel format: %s\n",
9924 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009925 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009926 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009927 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009928 case DRM_FORMAT_YUYV:
9929 case DRM_FORMAT_UYVY:
9930 case DRM_FORMAT_YVYU:
9931 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009932 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009933 DRM_DEBUG("unsupported pixel format: %s\n",
9934 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009935 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009936 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009937 break;
9938 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009939 DRM_DEBUG("unsupported pixel format: %s\n",
9940 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009941 return -EINVAL;
9942 }
9943
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009944 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9945 if (mode_cmd->offsets[0] != 0)
9946 return -EINVAL;
9947
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009948 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9949 intel_fb->obj = obj;
9950
Jesse Barnes79e53942008-11-07 14:24:08 -08009951 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9952 if (ret) {
9953 DRM_ERROR("framebuffer init failed %d\n", ret);
9954 return ret;
9955 }
9956
Jesse Barnes79e53942008-11-07 14:24:08 -08009957 return 0;
9958}
9959
Jesse Barnes79e53942008-11-07 14:24:08 -08009960static struct drm_framebuffer *
9961intel_user_framebuffer_create(struct drm_device *dev,
9962 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009963 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009964{
Chris Wilson05394f32010-11-08 19:18:58 +00009965 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009966
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009967 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9968 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009969 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009970 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009971
Chris Wilsond2dff872011-04-19 08:36:26 +01009972 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009973}
9974
Jesse Barnes79e53942008-11-07 14:24:08 -08009975static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009976 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009977 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009978};
9979
Jesse Barnese70236a2009-09-21 10:42:27 -07009980/* Set up chip specific display functions */
9981static void intel_init_display(struct drm_device *dev)
9982{
9983 struct drm_i915_private *dev_priv = dev->dev_private;
9984
Daniel Vetteree9300b2013-06-03 22:40:22 +02009985 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9986 dev_priv->display.find_dpll = g4x_find_best_dpll;
9987 else if (IS_VALLEYVIEW(dev))
9988 dev_priv->display.find_dpll = vlv_find_best_dpll;
9989 else if (IS_PINEVIEW(dev))
9990 dev_priv->display.find_dpll = pnv_find_best_dpll;
9991 else
9992 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9993
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009994 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009995 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009996 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009997 dev_priv->display.crtc_enable = haswell_crtc_enable;
9998 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009999 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010000 dev_priv->display.update_plane = ironlake_update_plane;
10001 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010002 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010003 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010004 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10005 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010006 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010007 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010008 } else if (IS_VALLEYVIEW(dev)) {
10009 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10010 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10011 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10012 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10013 dev_priv->display.off = i9xx_crtc_off;
10014 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010015 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010016 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010017 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010018 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10019 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010020 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010021 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010022 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010023
Jesse Barnese70236a2009-09-21 10:42:27 -070010024 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010025 if (IS_VALLEYVIEW(dev))
10026 dev_priv->display.get_display_clock_speed =
10027 valleyview_get_display_clock_speed;
10028 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010029 dev_priv->display.get_display_clock_speed =
10030 i945_get_display_clock_speed;
10031 else if (IS_I915G(dev))
10032 dev_priv->display.get_display_clock_speed =
10033 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010034 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010035 dev_priv->display.get_display_clock_speed =
10036 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010037 else if (IS_PINEVIEW(dev))
10038 dev_priv->display.get_display_clock_speed =
10039 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010040 else if (IS_I915GM(dev))
10041 dev_priv->display.get_display_clock_speed =
10042 i915gm_get_display_clock_speed;
10043 else if (IS_I865G(dev))
10044 dev_priv->display.get_display_clock_speed =
10045 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010046 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010047 dev_priv->display.get_display_clock_speed =
10048 i855_get_display_clock_speed;
10049 else /* 852, 830 */
10050 dev_priv->display.get_display_clock_speed =
10051 i830_get_display_clock_speed;
10052
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010053 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010054 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010055 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010056 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010057 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010058 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010059 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010060 } else if (IS_IVYBRIDGE(dev)) {
10061 /* FIXME: detect B0+ stepping and use auto training */
10062 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010063 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010064 dev_priv->display.modeset_global_resources =
10065 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010066 } else if (IS_HASWELL(dev)) {
10067 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010068 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010069 dev_priv->display.modeset_global_resources =
10070 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010071 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010072 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010073 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010074 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010075
10076 /* Default just returns -ENODEV to indicate unsupported */
10077 dev_priv->display.queue_flip = intel_default_queue_flip;
10078
10079 switch (INTEL_INFO(dev)->gen) {
10080 case 2:
10081 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10082 break;
10083
10084 case 3:
10085 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10086 break;
10087
10088 case 4:
10089 case 5:
10090 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10091 break;
10092
10093 case 6:
10094 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10095 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010096 case 7:
10097 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10098 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010099 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010100}
10101
Jesse Barnesb690e962010-07-19 13:53:12 -070010102/*
10103 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10104 * resume, or other times. This quirk makes sure that's the case for
10105 * affected systems.
10106 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010107static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010108{
10109 struct drm_i915_private *dev_priv = dev->dev_private;
10110
10111 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010112 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010113}
10114
Keith Packard435793d2011-07-12 14:56:22 -070010115/*
10116 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10117 */
10118static void quirk_ssc_force_disable(struct drm_device *dev)
10119{
10120 struct drm_i915_private *dev_priv = dev->dev_private;
10121 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010122 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010123}
10124
Carsten Emde4dca20e2012-03-15 15:56:26 +010010125/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010126 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10127 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010128 */
10129static void quirk_invert_brightness(struct drm_device *dev)
10130{
10131 struct drm_i915_private *dev_priv = dev->dev_private;
10132 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010133 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010134}
10135
Kamal Mostafae85843b2013-07-19 15:02:01 -070010136/*
10137 * Some machines (Dell XPS13) suffer broken backlight controls if
10138 * BLM_PCH_PWM_ENABLE is set.
10139 */
10140static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
10141{
10142 struct drm_i915_private *dev_priv = dev->dev_private;
10143 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
10144 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
10145}
10146
Jesse Barnesb690e962010-07-19 13:53:12 -070010147struct intel_quirk {
10148 int device;
10149 int subsystem_vendor;
10150 int subsystem_device;
10151 void (*hook)(struct drm_device *dev);
10152};
10153
Egbert Eich5f85f172012-10-14 15:46:38 +020010154/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10155struct intel_dmi_quirk {
10156 void (*hook)(struct drm_device *dev);
10157 const struct dmi_system_id (*dmi_id_list)[];
10158};
10159
10160static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10161{
10162 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10163 return 1;
10164}
10165
10166static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10167 {
10168 .dmi_id_list = &(const struct dmi_system_id[]) {
10169 {
10170 .callback = intel_dmi_reverse_brightness,
10171 .ident = "NCR Corporation",
10172 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10173 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10174 },
10175 },
10176 { } /* terminating entry */
10177 },
10178 .hook = quirk_invert_brightness,
10179 },
10180};
10181
Ben Widawskyc43b5632012-04-16 14:07:40 -070010182static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010183 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010184 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010185
Jesse Barnesb690e962010-07-19 13:53:12 -070010186 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10187 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10188
Jesse Barnesb690e962010-07-19 13:53:12 -070010189 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10190 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10191
Daniel Vetterccd0d362012-10-10 23:13:59 +020010192 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -070010193 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010194 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010195
10196 /* Lenovo U160 cannot use SSC on LVDS */
10197 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010198
10199 /* Sony Vaio Y cannot use SSC on LVDS */
10200 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010201
Jani Nikulaee1452d2013-09-20 15:05:30 +030010202 /*
10203 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
10204 * seem to use inverted backlight PWM.
10205 */
10206 { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010207
10208 /* Dell XPS13 HD Sandy Bridge */
10209 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10210 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10211 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010212};
10213
10214static void intel_init_quirks(struct drm_device *dev)
10215{
10216 struct pci_dev *d = dev->pdev;
10217 int i;
10218
10219 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10220 struct intel_quirk *q = &intel_quirks[i];
10221
10222 if (d->device == q->device &&
10223 (d->subsystem_vendor == q->subsystem_vendor ||
10224 q->subsystem_vendor == PCI_ANY_ID) &&
10225 (d->subsystem_device == q->subsystem_device ||
10226 q->subsystem_device == PCI_ANY_ID))
10227 q->hook(dev);
10228 }
Egbert Eich5f85f172012-10-14 15:46:38 +020010229 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10230 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10231 intel_dmi_quirks[i].hook(dev);
10232 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010233}
10234
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010235/* Disable the VGA plane that we never use */
10236static void i915_disable_vga(struct drm_device *dev)
10237{
10238 struct drm_i915_private *dev_priv = dev->dev_private;
10239 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010240 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010241
10242 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010243 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010244 sr1 = inb(VGA_SR_DATA);
10245 outb(sr1 | 1<<5, VGA_SR_DATA);
10246 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10247 udelay(300);
10248
10249 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10250 POSTING_READ(vga_reg);
10251}
10252
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010253static void i915_enable_vga_mem(struct drm_device *dev)
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010254{
10255 /* Enable VGA memory on Intel HD */
10256 if (HAS_PCH_SPLIT(dev)) {
10257 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10258 outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10259 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10260 VGA_RSRC_LEGACY_MEM |
10261 VGA_RSRC_NORMAL_IO |
10262 VGA_RSRC_NORMAL_MEM);
10263 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10264 }
10265}
10266
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010267void i915_disable_vga_mem(struct drm_device *dev)
10268{
10269 /* Disable VGA memory on Intel HD */
10270 if (HAS_PCH_SPLIT(dev)) {
10271 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10272 outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10273 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10274 VGA_RSRC_NORMAL_IO |
10275 VGA_RSRC_NORMAL_MEM);
10276 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10277 }
10278}
10279
Daniel Vetterf8175862012-04-10 15:50:11 +020010280void intel_modeset_init_hw(struct drm_device *dev)
10281{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010282 intel_prepare_ddi(dev);
10283
Daniel Vetterf8175862012-04-10 15:50:11 +020010284 intel_init_clock_gating(dev);
10285
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010286 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010287 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010288 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010289}
10290
Imre Deak7d708ee2013-04-17 14:04:50 +030010291void intel_modeset_suspend_hw(struct drm_device *dev)
10292{
10293 intel_suspend_hw(dev);
10294}
10295
Jesse Barnes79e53942008-11-07 14:24:08 -080010296void intel_modeset_init(struct drm_device *dev)
10297{
Jesse Barnes652c3932009-08-17 13:31:43 -070010298 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010299 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010300
10301 drm_mode_config_init(dev);
10302
10303 dev->mode_config.min_width = 0;
10304 dev->mode_config.min_height = 0;
10305
Dave Airlie019d96c2011-09-29 16:20:42 +010010306 dev->mode_config.preferred_depth = 24;
10307 dev->mode_config.prefer_shadow = 1;
10308
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010309 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010310
Jesse Barnesb690e962010-07-19 13:53:12 -070010311 intel_init_quirks(dev);
10312
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010313 intel_init_pm(dev);
10314
Ben Widawskye3c74752013-04-05 13:12:39 -070010315 if (INTEL_INFO(dev)->num_pipes == 0)
10316 return;
10317
Jesse Barnese70236a2009-09-21 10:42:27 -070010318 intel_init_display(dev);
10319
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010320 if (IS_GEN2(dev)) {
10321 dev->mode_config.max_width = 2048;
10322 dev->mode_config.max_height = 2048;
10323 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010324 dev->mode_config.max_width = 4096;
10325 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010326 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010327 dev->mode_config.max_width = 8192;
10328 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010329 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010330 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010331
Zhao Yakui28c97732009-10-09 11:39:41 +080010332 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010333 INTEL_INFO(dev)->num_pipes,
10334 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010335
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010336 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010337 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010338 for (j = 0; j < dev_priv->num_plane; j++) {
10339 ret = intel_plane_init(dev, i, j);
10340 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010341 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10342 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010343 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010344 }
10345
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010346 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010347 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010348
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010349 /* Just disable it once at startup */
10350 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010351 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010352
10353 /* Just in case the BIOS is doing something questionable. */
10354 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010355}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010356
Daniel Vetter24929352012-07-02 20:28:59 +020010357static void
10358intel_connector_break_all_links(struct intel_connector *connector)
10359{
10360 connector->base.dpms = DRM_MODE_DPMS_OFF;
10361 connector->base.encoder = NULL;
10362 connector->encoder->connectors_active = false;
10363 connector->encoder->base.crtc = NULL;
10364}
10365
Daniel Vetter7fad7982012-07-04 17:51:47 +020010366static void intel_enable_pipe_a(struct drm_device *dev)
10367{
10368 struct intel_connector *connector;
10369 struct drm_connector *crt = NULL;
10370 struct intel_load_detect_pipe load_detect_temp;
10371
10372 /* We can't just switch on the pipe A, we need to set things up with a
10373 * proper mode and output configuration. As a gross hack, enable pipe A
10374 * by enabling the load detect pipe once. */
10375 list_for_each_entry(connector,
10376 &dev->mode_config.connector_list,
10377 base.head) {
10378 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10379 crt = &connector->base;
10380 break;
10381 }
10382 }
10383
10384 if (!crt)
10385 return;
10386
10387 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10388 intel_release_load_detect_pipe(crt, &load_detect_temp);
10389
10390
10391}
10392
Daniel Vetterfa555832012-10-10 23:14:00 +020010393static bool
10394intel_check_plane_mapping(struct intel_crtc *crtc)
10395{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010396 struct drm_device *dev = crtc->base.dev;
10397 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010398 u32 reg, val;
10399
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010400 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010401 return true;
10402
10403 reg = DSPCNTR(!crtc->plane);
10404 val = I915_READ(reg);
10405
10406 if ((val & DISPLAY_PLANE_ENABLE) &&
10407 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10408 return false;
10409
10410 return true;
10411}
10412
Daniel Vetter24929352012-07-02 20:28:59 +020010413static void intel_sanitize_crtc(struct intel_crtc *crtc)
10414{
10415 struct drm_device *dev = crtc->base.dev;
10416 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010417 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010418
Daniel Vetter24929352012-07-02 20:28:59 +020010419 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010420 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010421 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10422
10423 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010424 * disable the crtc (and hence change the state) if it is wrong. Note
10425 * that gen4+ has a fixed plane -> pipe mapping. */
10426 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010427 struct intel_connector *connector;
10428 bool plane;
10429
Daniel Vetter24929352012-07-02 20:28:59 +020010430 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10431 crtc->base.base.id);
10432
10433 /* Pipe has the wrong plane attached and the plane is active.
10434 * Temporarily change the plane mapping and disable everything
10435 * ... */
10436 plane = crtc->plane;
10437 crtc->plane = !plane;
10438 dev_priv->display.crtc_disable(&crtc->base);
10439 crtc->plane = plane;
10440
10441 /* ... and break all links. */
10442 list_for_each_entry(connector, &dev->mode_config.connector_list,
10443 base.head) {
10444 if (connector->encoder->base.crtc != &crtc->base)
10445 continue;
10446
10447 intel_connector_break_all_links(connector);
10448 }
10449
10450 WARN_ON(crtc->active);
10451 crtc->base.enabled = false;
10452 }
Daniel Vetter24929352012-07-02 20:28:59 +020010453
Daniel Vetter7fad7982012-07-04 17:51:47 +020010454 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10455 crtc->pipe == PIPE_A && !crtc->active) {
10456 /* BIOS forgot to enable pipe A, this mostly happens after
10457 * resume. Force-enable the pipe to fix this, the update_dpms
10458 * call below we restore the pipe to the right state, but leave
10459 * the required bits on. */
10460 intel_enable_pipe_a(dev);
10461 }
10462
Daniel Vetter24929352012-07-02 20:28:59 +020010463 /* Adjust the state of the output pipe according to whether we
10464 * have active connectors/encoders. */
10465 intel_crtc_update_dpms(&crtc->base);
10466
10467 if (crtc->active != crtc->base.enabled) {
10468 struct intel_encoder *encoder;
10469
10470 /* This can happen either due to bugs in the get_hw_state
10471 * functions or because the pipe is force-enabled due to the
10472 * pipe A quirk. */
10473 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10474 crtc->base.base.id,
10475 crtc->base.enabled ? "enabled" : "disabled",
10476 crtc->active ? "enabled" : "disabled");
10477
10478 crtc->base.enabled = crtc->active;
10479
10480 /* Because we only establish the connector -> encoder ->
10481 * crtc links if something is active, this means the
10482 * crtc is now deactivated. Break the links. connector
10483 * -> encoder links are only establish when things are
10484 * actually up, hence no need to break them. */
10485 WARN_ON(crtc->active);
10486
10487 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10488 WARN_ON(encoder->connectors_active);
10489 encoder->base.crtc = NULL;
10490 }
10491 }
10492}
10493
10494static void intel_sanitize_encoder(struct intel_encoder *encoder)
10495{
10496 struct intel_connector *connector;
10497 struct drm_device *dev = encoder->base.dev;
10498
10499 /* We need to check both for a crtc link (meaning that the
10500 * encoder is active and trying to read from a pipe) and the
10501 * pipe itself being active. */
10502 bool has_active_crtc = encoder->base.crtc &&
10503 to_intel_crtc(encoder->base.crtc)->active;
10504
10505 if (encoder->connectors_active && !has_active_crtc) {
10506 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10507 encoder->base.base.id,
10508 drm_get_encoder_name(&encoder->base));
10509
10510 /* Connector is active, but has no active pipe. This is
10511 * fallout from our resume register restoring. Disable
10512 * the encoder manually again. */
10513 if (encoder->base.crtc) {
10514 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10515 encoder->base.base.id,
10516 drm_get_encoder_name(&encoder->base));
10517 encoder->disable(encoder);
10518 }
10519
10520 /* Inconsistent output/port/pipe state happens presumably due to
10521 * a bug in one of the get_hw_state functions. Or someplace else
10522 * in our code, like the register restore mess on resume. Clamp
10523 * things to off as a safer default. */
10524 list_for_each_entry(connector,
10525 &dev->mode_config.connector_list,
10526 base.head) {
10527 if (connector->encoder != encoder)
10528 continue;
10529
10530 intel_connector_break_all_links(connector);
10531 }
10532 }
10533 /* Enabled encoders without active connectors will be fixed in
10534 * the crtc fixup. */
10535}
10536
Daniel Vetter44cec742013-01-25 17:53:21 +010010537void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010538{
10539 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010540 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010541
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010542 /* This function can be called both from intel_modeset_setup_hw_state or
10543 * at a very early point in our resume sequence, where the power well
10544 * structures are not yet restored. Since this function is at a very
10545 * paranoid "someone might have enabled VGA while we were not looking"
10546 * level, just check if the power well is enabled instead of trying to
10547 * follow the "don't touch the power well if we don't need it" policy
10548 * the rest of the driver uses. */
10549 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010550 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010551 return;
10552
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010553 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
10554 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010555 i915_disable_vga(dev);
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010556 i915_disable_vga_mem(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010557 }
10558}
10559
Daniel Vetter30e984d2013-06-05 13:34:17 +020010560static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010561{
10562 struct drm_i915_private *dev_priv = dev->dev_private;
10563 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010564 struct intel_crtc *crtc;
10565 struct intel_encoder *encoder;
10566 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010567 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010568
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010569 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10570 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010571 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010572
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010573 crtc->active = dev_priv->display.get_pipe_config(crtc,
10574 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010575
10576 crtc->base.enabled = crtc->active;
10577
10578 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10579 crtc->base.base.id,
10580 crtc->active ? "enabled" : "disabled");
10581 }
10582
Daniel Vetter53589012013-06-05 13:34:16 +020010583 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010584 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010585 intel_ddi_setup_hw_pll_state(dev);
10586
Daniel Vetter53589012013-06-05 13:34:16 +020010587 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10588 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10589
10590 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10591 pll->active = 0;
10592 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10593 base.head) {
10594 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10595 pll->active++;
10596 }
10597 pll->refcount = pll->active;
10598
Daniel Vetter35c95372013-07-17 06:55:04 +020010599 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10600 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010601 }
10602
Daniel Vetter24929352012-07-02 20:28:59 +020010603 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10604 base.head) {
10605 pipe = 0;
10606
10607 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010608 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10609 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010610 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010611 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010612 } else {
10613 encoder->base.crtc = NULL;
10614 }
10615
10616 encoder->connectors_active = false;
10617 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10618 encoder->base.base.id,
10619 drm_get_encoder_name(&encoder->base),
10620 encoder->base.crtc ? "enabled" : "disabled",
10621 pipe);
10622 }
10623
10624 list_for_each_entry(connector, &dev->mode_config.connector_list,
10625 base.head) {
10626 if (connector->get_hw_state(connector)) {
10627 connector->base.dpms = DRM_MODE_DPMS_ON;
10628 connector->encoder->connectors_active = true;
10629 connector->base.encoder = &connector->encoder->base;
10630 } else {
10631 connector->base.dpms = DRM_MODE_DPMS_OFF;
10632 connector->base.encoder = NULL;
10633 }
10634 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10635 connector->base.base.id,
10636 drm_get_connector_name(&connector->base),
10637 connector->base.encoder ? "enabled" : "disabled");
10638 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010639}
10640
10641/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10642 * and i915 state tracking structures. */
10643void intel_modeset_setup_hw_state(struct drm_device *dev,
10644 bool force_restore)
10645{
10646 struct drm_i915_private *dev_priv = dev->dev_private;
10647 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010648 struct intel_crtc *crtc;
10649 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010650 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010651
10652 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010653
Jesse Barnesbabea612013-06-26 18:57:38 +030010654 /*
10655 * Now that we have the config, copy it to each CRTC struct
10656 * Note that this could go away if we move to using crtc_config
10657 * checking everywhere.
10658 */
10659 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10660 base.head) {
10661 if (crtc->active && i915_fastboot) {
10662 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10663
10664 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10665 crtc->base.base.id);
10666 drm_mode_debug_printmodeline(&crtc->base.mode);
10667 }
10668 }
10669
Daniel Vetter24929352012-07-02 20:28:59 +020010670 /* HW state is read out, now we need to sanitize this mess. */
10671 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10672 base.head) {
10673 intel_sanitize_encoder(encoder);
10674 }
10675
10676 for_each_pipe(pipe) {
10677 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10678 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010679 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010680 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010681
Daniel Vetter35c95372013-07-17 06:55:04 +020010682 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10683 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10684
10685 if (!pll->on || pll->active)
10686 continue;
10687
10688 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10689
10690 pll->disable(dev_priv, pll);
10691 pll->on = false;
10692 }
10693
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010694 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030010695 i915_redisable_vga(dev);
10696
Daniel Vetterf30da182013-04-11 20:22:50 +020010697 /*
10698 * We need to use raw interfaces for restoring state to avoid
10699 * checking (bogus) intermediate states.
10700 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010701 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010702 struct drm_crtc *crtc =
10703 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010704
10705 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10706 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010707 }
10708 } else {
10709 intel_modeset_update_staged_output_state(dev);
10710 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010711
10712 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010713
10714 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010715}
10716
10717void intel_modeset_gem_init(struct drm_device *dev)
10718{
Chris Wilson1833b132012-05-09 11:56:28 +010010719 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010720
10721 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010722
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010723 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010724}
10725
10726void intel_modeset_cleanup(struct drm_device *dev)
10727{
Jesse Barnes652c3932009-08-17 13:31:43 -070010728 struct drm_i915_private *dev_priv = dev->dev_private;
10729 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -070010730
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010731 /*
10732 * Interrupts and polling as the first thing to avoid creating havoc.
10733 * Too much stuff here (turning of rps, connectors, ...) would
10734 * experience fancy races otherwise.
10735 */
10736 drm_irq_uninstall(dev);
10737 cancel_work_sync(&dev_priv->hotplug_work);
10738 /*
10739 * Due to the hpd irq storm handling the hotplug work can re-arm the
10740 * poll handlers. Hence disable polling after hpd handling is shut down.
10741 */
Keith Packardf87ea762010-10-03 19:36:26 -070010742 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010743
Jesse Barnes652c3932009-08-17 13:31:43 -070010744 mutex_lock(&dev->struct_mutex);
10745
Jesse Barnes723bfd72010-10-07 16:01:13 -070010746 intel_unregister_dsm_handler();
10747
Jesse Barnes652c3932009-08-17 13:31:43 -070010748 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10749 /* Skip inactive CRTCs */
10750 if (!crtc->fb)
10751 continue;
10752
Daniel Vetter3dec0092010-08-20 21:40:52 +020010753 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010754 }
10755
Chris Wilson973d04f2011-07-08 12:22:37 +010010756 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010757
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010758 i915_enable_vga_mem(dev);
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010759
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010760 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010761
Daniel Vetter930ebb42012-06-29 23:32:16 +020010762 ironlake_teardown_rc6(dev);
10763
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010764 mutex_unlock(&dev->struct_mutex);
10765
Chris Wilson1630fe72011-07-08 12:22:42 +010010766 /* flush any delayed tasks or pending work */
10767 flush_scheduled_work();
10768
Jani Nikuladc652f92013-04-12 15:18:38 +030010769 /* destroy backlight, if any, before the connectors */
10770 intel_panel_destroy_backlight(dev);
10771
Jesse Barnes79e53942008-11-07 14:24:08 -080010772 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010773
10774 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010775}
10776
Dave Airlie28d52042009-09-21 14:33:58 +100010777/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010778 * Return which encoder is currently attached for connector.
10779 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010780struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010781{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010782 return &intel_attached_encoder(connector)->base;
10783}
Jesse Barnes79e53942008-11-07 14:24:08 -080010784
Chris Wilsondf0e9242010-09-09 16:20:55 +010010785void intel_connector_attach_encoder(struct intel_connector *connector,
10786 struct intel_encoder *encoder)
10787{
10788 connector->encoder = encoder;
10789 drm_mode_connector_attach_encoder(&connector->base,
10790 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010791}
Dave Airlie28d52042009-09-21 14:33:58 +100010792
10793/*
10794 * set vga decode state - true == enable VGA decode
10795 */
10796int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10797{
10798 struct drm_i915_private *dev_priv = dev->dev_private;
10799 u16 gmch_ctrl;
10800
10801 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10802 if (state)
10803 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10804 else
10805 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10806 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10807 return 0;
10808}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010809
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010810struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010811
10812 u32 power_well_driver;
10813
Chris Wilson63b66e52013-08-08 15:12:06 +020010814 int num_transcoders;
10815
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010816 struct intel_cursor_error_state {
10817 u32 control;
10818 u32 position;
10819 u32 base;
10820 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010821 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010822
10823 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010824 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010825 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010826
10827 struct intel_plane_error_state {
10828 u32 control;
10829 u32 stride;
10830 u32 size;
10831 u32 pos;
10832 u32 addr;
10833 u32 surface;
10834 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010835 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010836
10837 struct intel_transcoder_error_state {
10838 enum transcoder cpu_transcoder;
10839
10840 u32 conf;
10841
10842 u32 htotal;
10843 u32 hblank;
10844 u32 hsync;
10845 u32 vtotal;
10846 u32 vblank;
10847 u32 vsync;
10848 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010849};
10850
10851struct intel_display_error_state *
10852intel_display_capture_error_state(struct drm_device *dev)
10853{
Akshay Joshi0206e352011-08-16 15:34:10 -040010854 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010855 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020010856 int transcoders[] = {
10857 TRANSCODER_A,
10858 TRANSCODER_B,
10859 TRANSCODER_C,
10860 TRANSCODER_EDP,
10861 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010862 int i;
10863
Chris Wilson63b66e52013-08-08 15:12:06 +020010864 if (INTEL_INFO(dev)->num_pipes == 0)
10865 return NULL;
10866
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010867 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10868 if (error == NULL)
10869 return NULL;
10870
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010871 if (HAS_POWER_WELL(dev))
10872 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10873
Damien Lespiau52331302012-08-15 19:23:25 +010010874 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010875 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10876 error->cursor[i].control = I915_READ(CURCNTR(i));
10877 error->cursor[i].position = I915_READ(CURPOS(i));
10878 error->cursor[i].base = I915_READ(CURBASE(i));
10879 } else {
10880 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10881 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10882 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10883 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010884
10885 error->plane[i].control = I915_READ(DSPCNTR(i));
10886 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010887 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010888 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010889 error->plane[i].pos = I915_READ(DSPPOS(i));
10890 }
Paulo Zanonica291362013-03-06 20:03:14 -030010891 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10892 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010893 if (INTEL_INFO(dev)->gen >= 4) {
10894 error->plane[i].surface = I915_READ(DSPSURF(i));
10895 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10896 }
10897
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010898 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020010899 }
10900
10901 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
10902 if (HAS_DDI(dev_priv->dev))
10903 error->num_transcoders++; /* Account for eDP. */
10904
10905 for (i = 0; i < error->num_transcoders; i++) {
10906 enum transcoder cpu_transcoder = transcoders[i];
10907
10908 error->transcoder[i].cpu_transcoder = cpu_transcoder;
10909
10910 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
10911 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10912 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10913 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10914 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10915 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10916 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010917 }
10918
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010919 /* In the code above we read the registers without checking if the power
10920 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10921 * prevent the next I915_WRITE from detecting it and printing an error
10922 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010010923 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010924
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010925 return error;
10926}
10927
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010928#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10929
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010930void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010931intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010932 struct drm_device *dev,
10933 struct intel_display_error_state *error)
10934{
10935 int i;
10936
Chris Wilson63b66e52013-08-08 15:12:06 +020010937 if (!error)
10938 return;
10939
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010940 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010941 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010942 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010943 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010944 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010945 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010946 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010947
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010948 err_printf(m, "Plane [%d]:\n", i);
10949 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10950 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010951 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010952 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10953 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010954 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010955 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010956 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010957 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010958 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10959 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010960 }
10961
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010962 err_printf(m, "Cursor [%d]:\n", i);
10963 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10964 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10965 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010966 }
Chris Wilson63b66e52013-08-08 15:12:06 +020010967
10968 for (i = 0; i < error->num_transcoders; i++) {
10969 err_printf(m, " CPU transcoder: %c\n",
10970 transcoder_name(error->transcoder[i].cpu_transcoder));
10971 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
10972 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
10973 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
10974 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
10975 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
10976 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
10977 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
10978 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010979}