blob: 867c39b45df6ce4c1bd5a342ca314a888bb185bf [file] [log] [blame]
Linas Vepstas172ca922005-11-03 18:50:04 -06001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 2001 Dave Engebretsen & Todd Inglett IBM Corporation.
Gavin Shancb3bc9d2012-02-27 20:03:51 +00003 * Copyright 2001-2012 IBM Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
Linas Vepstas172ca922005-11-03 18:50:04 -06009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Linas Vepstas172ca922005-11-03 18:50:04 -060014 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +000020#ifndef _POWERPC_EEH_H
21#define _POWERPC_EEH_H
Arnd Bergmann88ced032005-12-16 22:43:46 +010022#ifdef __KERNEL__
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/init.h>
25#include <linux/list.h>
26#include <linux/string.h>
Gavin Shan5a719782013-06-20 13:21:01 +080027#include <linux/time.h>
Gavin Shan05ec4242014-06-10 11:41:55 +100028#include <linux/atomic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Gavin Shaned3e81f2015-03-26 16:42:07 +110030#include <uapi/asm/eeh.h>
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032struct pci_dev;
John Rose827c1a62006-02-24 11:34:23 -060033struct pci_bus;
Gavin Shane8e9b342015-03-17 16:15:05 +110034struct pci_dn;
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
36#ifdef CONFIG_EEH
37
Gavin Shan8a5ad352014-04-24 18:00:17 +100038/* EEH subsystem flags */
Gavin Shandc561fb2014-07-17 14:41:39 +100039#define EEH_ENABLED 0x01 /* EEH enabled */
40#define EEH_FORCE_DISABLED 0x02 /* EEH disabled */
41#define EEH_PROBE_MODE_DEV 0x04 /* From PCI device */
42#define EEH_PROBE_MODE_DEVTREE 0x08 /* From device tree */
Gavin Shan2aa5cf92014-11-25 09:27:00 +110043#define EEH_VALID_PE_ZERO 0x10 /* PE#0 is valid */
44#define EEH_ENABLE_IO_FOR_LOG 0x20 /* Enable IO for log */
45#define EEH_EARLY_DUMP_LOG 0x40 /* Dump log immediately */
Gavin Shan8a5ad352014-04-24 18:00:17 +100046
Gavin Shanaa1e6372012-02-27 20:03:53 +000047/*
Gavin Shan26833a52014-04-24 18:00:23 +100048 * Delay for PE reset, all in ms
49 *
50 * PCI specification has reset hold time of 100 milliseconds.
51 * We have 250 milliseconds here. The PCI bus settlement time
52 * is specified as 1.5 seconds and we have 1.8 seconds.
53 */
54#define EEH_PE_RST_HOLD_TIME 250
55#define EEH_PE_RST_SETTLE_TIME 1800
56
57/*
Gavin Shan968f9682012-09-07 22:44:05 +000058 * The struct is used to trace PE related EEH functionality.
59 * In theory, there will have one instance of the struct to
60 * be created against particular PE. In nature, PEs corelate
61 * to each other. the struct has to reflect that hierarchy in
62 * order to easily pick up those affected PEs when one particular
63 * PE has EEH errors.
64 *
65 * Also, one particular PE might be composed of PCI device, PCI
66 * bus and its subordinate components. The struct also need ship
67 * the information. Further more, one particular PE is only meaingful
68 * in the corresponding PHB. Therefore, the root PEs should be created
69 * against existing PHBs in on-to-one fashion.
70 */
Gavin Shan5efc3ad2012-09-11 19:16:16 +000071#define EEH_PE_INVALID (1 << 0) /* Invalid */
72#define EEH_PE_PHB (1 << 1) /* PHB PE */
73#define EEH_PE_DEVICE (1 << 2) /* Device PE */
74#define EEH_PE_BUS (1 << 3) /* Bus PE */
Gavin Shan968f9682012-09-07 22:44:05 +000075
76#define EEH_PE_ISOLATED (1 << 0) /* Isolated PE */
77#define EEH_PE_RECOVERING (1 << 1) /* Recovering PE */
Gavin Shan8a6b3712014-10-01 17:07:50 +100078#define EEH_PE_CFG_BLOCKED (1 << 2) /* Block config access */
Gavin Shan28bf36f2014-11-14 10:47:29 +110079#define EEH_PE_RESET (1 << 3) /* PE reset in progress */
Gavin Shan968f9682012-09-07 22:44:05 +000080
Gavin Shan807a8272013-07-24 10:24:55 +080081#define EEH_PE_KEEP (1 << 8) /* Keep PE on hotplug */
Gavin Shanb6541db2014-10-01 17:07:53 +100082#define EEH_PE_CFG_RESTRICTED (1 << 9) /* Block config on error */
Gavin Shan432227e2014-12-11 14:28:55 +110083#define EEH_PE_REMOVED (1 << 10) /* Removed permanently */
Gavin Shan05ba75f2016-02-09 15:50:21 +110084#define EEH_PE_PRI_BUS (1 << 11) /* Cached primary bus */
Gavin Shan807a8272013-07-24 10:24:55 +080085
Gavin Shan968f9682012-09-07 22:44:05 +000086struct eeh_pe {
87 int type; /* PE type: PHB/Bus/Device */
88 int state; /* PE EEH dependent mode */
89 int config_addr; /* Traditional PCI address */
90 int addr; /* PE configuration address */
91 struct pci_controller *phb; /* Associated PHB */
Gavin Shan8cdb2832013-06-20 13:20:55 +080092 struct pci_bus *bus; /* Top PCI bus for bus PE */
Gavin Shan968f9682012-09-07 22:44:05 +000093 int check_count; /* Times of ignored error */
94 int freeze_count; /* Times of froze up */
Gavin Shan5a719782013-06-20 13:21:01 +080095 struct timeval tstamp; /* Time on first-time freeze */
Gavin Shan968f9682012-09-07 22:44:05 +000096 int false_positives; /* Times of reported #ff's */
Gavin Shan05ec4242014-06-10 11:41:55 +100097 atomic_t pass_dev_cnt; /* Count of passed through devs */
Gavin Shan968f9682012-09-07 22:44:05 +000098 struct eeh_pe *parent; /* Parent PE */
Gavin Shanbb593c02014-07-17 14:41:43 +100099 void *data; /* PE auxillary data */
Gavin Shan968f9682012-09-07 22:44:05 +0000100 struct list_head child_list; /* Link PE to the child list */
101 struct list_head edevs; /* Link list of EEH devices */
102 struct list_head child; /* Child PEs */
103};
104
Gavin Shan9feed422013-07-24 10:24:56 +0800105#define eeh_pe_for_each_dev(pe, edev, tmp) \
106 list_for_each_entry_safe(edev, tmp, &pe->edevs, list)
Gavin Shan5b663522012-09-07 22:44:12 +0000107
Gavin Shan05ec4242014-06-10 11:41:55 +1000108static inline bool eeh_pe_passed(struct eeh_pe *pe)
109{
110 return pe ? !!atomic_read(&pe->pass_dev_cnt) : false;
111}
112
Gavin Shan968f9682012-09-07 22:44:05 +0000113/*
Gavin Shaneb740b52012-02-27 20:04:04 +0000114 * The struct is used to trace EEH state for the associated
115 * PCI device node or PCI device. In future, it might
116 * represent PE as well so that the EEH device to form
117 * another tree except the currently existing tree of PCI
118 * buses and PCI devices
119 */
Gavin Shan4b83bd42013-07-24 10:24:59 +0800120#define EEH_DEV_BRIDGE (1 << 0) /* PCI bridge */
121#define EEH_DEV_ROOT_PORT (1 << 1) /* PCIe root port */
122#define EEH_DEV_DS_PORT (1 << 2) /* Downstream port */
123#define EEH_DEV_IRQ_DISABLED (1 << 3) /* Interrupt disabled */
124#define EEH_DEV_DISCONNECTED (1 << 4) /* Removing from PE */
Gavin Shaneb740b52012-02-27 20:04:04 +0000125
Gavin Shanf26c7a02014-01-12 14:13:45 +0800126#define EEH_DEV_NO_HANDLER (1 << 8) /* No error handler */
127#define EEH_DEV_SYSFS (1 << 9) /* Sysfs created */
Gavin Shand2b0f6f2014-04-24 18:00:19 +1000128#define EEH_DEV_REMOVED (1 << 10) /* Removed permanently */
Gavin Shanab55d212013-07-24 10:25:01 +0800129
Gavin Shaneb740b52012-02-27 20:04:04 +0000130struct eeh_dev {
131 int mode; /* EEH mode */
132 int class_code; /* Class code of the device */
133 int config_addr; /* Config address */
134 int pe_config_addr; /* PE config address */
Gavin Shaneb740b52012-02-27 20:04:04 +0000135 u32 config_space[16]; /* Saved PCI config space */
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000136 int pcix_cap; /* Saved PCIx capability */
137 int pcie_cap; /* Saved PCIe capability */
138 int aer_cap; /* Saved AER capability */
Gavin Shan968f9682012-09-07 22:44:05 +0000139 struct eeh_pe *pe; /* Associated PE */
140 struct list_head list; /* Form link list in the PE */
Gavin Shaneb740b52012-02-27 20:04:04 +0000141 struct pci_controller *phb; /* Associated PHB */
Gavin Shane8e9b342015-03-17 16:15:05 +1100142 struct pci_dn *pdn; /* Associated PCI device node */
Gavin Shaneb740b52012-02-27 20:04:04 +0000143 struct pci_dev *pdev; /* Associated PCI device */
Gavin Shanf5c57712013-07-24 10:24:58 +0800144 struct pci_bus *bus; /* PCI bus for partial hotplug */
Gavin Shaneb740b52012-02-27 20:04:04 +0000145};
146
Gavin Shane8e9b342015-03-17 16:15:05 +1100147static inline struct pci_dn *eeh_dev_to_pdn(struct eeh_dev *edev)
148{
149 return edev ? edev->pdn : NULL;
150}
151
Gavin Shaneb740b52012-02-27 20:04:04 +0000152static inline struct pci_dev *eeh_dev_to_pci_dev(struct eeh_dev *edev)
153{
Gavin Shan2d5c1212013-06-05 15:34:03 +0800154 return edev ? edev->pdev : NULL;
Gavin Shaneb740b52012-02-27 20:04:04 +0000155}
156
Wei Yang2a582222014-09-17 10:48:26 +0800157static inline struct eeh_pe *eeh_dev_to_pe(struct eeh_dev* edev)
158{
159 return edev ? edev->pe : NULL;
160}
161
Gavin Shan7e4e7862014-01-15 13:16:11 +0800162/* Return values from eeh_ops::next_error */
163enum {
164 EEH_NEXT_ERR_NONE = 0,
165 EEH_NEXT_ERR_INF,
166 EEH_NEXT_ERR_FROZEN_PE,
167 EEH_NEXT_ERR_FENCED_PHB,
168 EEH_NEXT_ERR_DEAD_PHB,
169 EEH_NEXT_ERR_DEAD_IOC
170};
171
Gavin Shaneb740b52012-02-27 20:04:04 +0000172/*
Gavin Shanaa1e6372012-02-27 20:03:53 +0000173 * The struct is used to trace the registered EEH operation
174 * callback functions. Actually, those operation callback
175 * functions are heavily platform dependent. That means the
176 * platform should register its own EEH operation callback
177 * functions before any EEH further operations.
178 */
Gavin Shan8fb8f702012-02-27 20:03:55 +0000179#define EEH_OPT_DISABLE 0 /* EEH disable */
180#define EEH_OPT_ENABLE 1 /* EEH enable */
181#define EEH_OPT_THAW_MMIO 2 /* MMIO enable */
182#define EEH_OPT_THAW_DMA 3 /* DMA enable */
Gavin Shan0d5ee522014-09-30 12:38:52 +1000183#define EEH_OPT_FREEZE_PE 4 /* Freeze PE */
Gavin Shaneb594a42012-02-27 20:03:57 +0000184#define EEH_STATE_UNAVAILABLE (1 << 0) /* State unavailable */
185#define EEH_STATE_NOT_SUPPORT (1 << 1) /* EEH not supported */
186#define EEH_STATE_RESET_ACTIVE (1 << 2) /* Active reset */
187#define EEH_STATE_MMIO_ACTIVE (1 << 3) /* Active MMIO */
188#define EEH_STATE_DMA_ACTIVE (1 << 4) /* Active DMA */
189#define EEH_STATE_MMIO_ENABLED (1 << 5) /* MMIO enabled */
190#define EEH_STATE_DMA_ENABLED (1 << 6) /* DMA enabled */
Gavin Shan26524812012-02-27 20:03:59 +0000191#define EEH_RESET_DEACTIVATE 0 /* Deactivate the PE reset */
192#define EEH_RESET_HOT 1 /* Hot reset */
193#define EEH_RESET_FUNDAMENTAL 3 /* Fundamental reset */
Gavin Shan8d633292012-02-27 20:04:00 +0000194#define EEH_LOG_TEMP 1 /* EEH temporary error log */
195#define EEH_LOG_PERM 2 /* EEH permanent error log */
Gavin Shaneb594a42012-02-27 20:03:57 +0000196
Gavin Shanaa1e6372012-02-27 20:03:53 +0000197struct eeh_ops {
198 char *name;
199 int (*init)(void);
Gavin Shan21fd21f2013-06-20 13:20:57 +0800200 int (*post_init)(void);
Gavin Shanff57b452015-03-17 16:15:06 +1100201 void* (*probe)(struct pci_dn *pdn, void *data);
Gavin Shan371a3952012-09-07 22:44:14 +0000202 int (*set_option)(struct eeh_pe *pe, int option);
203 int (*get_pe_addr)(struct eeh_pe *pe);
204 int (*get_state)(struct eeh_pe *pe, int *state);
205 int (*reset)(struct eeh_pe *pe, int option);
206 int (*wait_state)(struct eeh_pe *pe, int max_wait);
207 int (*get_log)(struct eeh_pe *pe, int severity, char *drv_log, unsigned long len);
208 int (*configure_bridge)(struct eeh_pe *pe);
Gavin Shan131c1232014-09-30 12:38:56 +1000209 int (*err_inject)(struct eeh_pe *pe, int type, int func,
210 unsigned long addr, unsigned long mask);
Gavin Shan0bd78582015-03-17 16:15:07 +1100211 int (*read_config)(struct pci_dn *pdn, int where, int size, u32 *val);
212 int (*write_config)(struct pci_dn *pdn, int where, int size, u32 val);
Gavin Shan8a6b1bc2013-06-20 13:21:04 +0800213 int (*next_error)(struct eeh_pe **pe);
Gavin Shan0bd78582015-03-17 16:15:07 +1100214 int (*restore_config)(struct pci_dn *pdn);
Gavin Shanaa1e6372012-02-27 20:03:53 +0000215};
216
Gavin Shan8a5ad352014-04-24 18:00:17 +1000217extern int eeh_subsystem_flags;
Gavin Shan1b28f172014-12-11 14:28:56 +1100218extern int eeh_max_freezes;
Gavin Shanaa1e6372012-02-27 20:03:53 +0000219extern struct eeh_ops *eeh_ops;
Gavin Shan49075812013-06-20 13:21:03 +0800220extern raw_spinlock_t confirm_error_lock;
Gavin Shand7bb8862012-09-07 22:44:21 +0000221
Gavin Shan05b17212014-07-17 14:41:38 +1000222static inline void eeh_add_flag(int flag)
Gavin Shand7bb8862012-09-07 22:44:21 +0000223{
Gavin Shan8a5ad352014-04-24 18:00:17 +1000224 eeh_subsystem_flags |= flag;
Gavin Shand7bb8862012-09-07 22:44:21 +0000225}
226
Gavin Shan05b17212014-07-17 14:41:38 +1000227static inline void eeh_clear_flag(int flag)
Gavin Shand7bb8862012-09-07 22:44:21 +0000228{
Gavin Shan05b17212014-07-17 14:41:38 +1000229 eeh_subsystem_flags &= ~flag;
Gavin Shand7bb8862012-09-07 22:44:21 +0000230}
231
Gavin Shan05b17212014-07-17 14:41:38 +1000232static inline bool eeh_has_flag(int flag)
Gavin Shand7bb8862012-09-07 22:44:21 +0000233{
Gavin Shan05b17212014-07-17 14:41:38 +1000234 return !!(eeh_subsystem_flags & flag);
235}
236
237static inline bool eeh_enabled(void)
238{
239 if (eeh_has_flag(EEH_FORCE_DISABLED) ||
240 !eeh_has_flag(EEH_ENABLED))
241 return false;
242
243 return true;
Gavin Shand7bb8862012-09-07 22:44:21 +0000244}
Gavin Shan646a8492012-09-07 22:44:06 +0000245
Gavin Shan49075812013-06-20 13:21:03 +0800246static inline void eeh_serialize_lock(unsigned long *flags)
247{
248 raw_spin_lock_irqsave(&confirm_error_lock, *flags);
249}
250
251static inline void eeh_serialize_unlock(unsigned long flags)
252{
253 raw_spin_unlock_irqrestore(&confirm_error_lock, flags);
254}
255
Gavin Shan22f4ab12012-09-07 22:44:08 +0000256typedef void *(*eeh_traverse_func)(void *data, void *flag);
Gavin Shanbb593c02014-07-17 14:41:43 +1000257void eeh_set_pe_aux_size(int size);
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800258int eeh_phb_pe_create(struct pci_controller *phb);
Gavin Shan9ff67432013-06-20 13:20:53 +0800259struct eeh_pe *eeh_phb_pe_get(struct pci_controller *phb);
Gavin Shan01566802013-06-20 13:20:54 +0800260struct eeh_pe *eeh_pe_get(struct eeh_dev *edev);
Gavin Shan9b843482012-09-07 22:44:09 +0000261int eeh_add_to_parent_pe(struct eeh_dev *edev);
Gavin Shan807a8272013-07-24 10:24:55 +0800262int eeh_rmv_from_parent_pe(struct eeh_dev *edev);
Gavin Shan5a719782013-06-20 13:21:01 +0800263void eeh_pe_update_time_stamp(struct eeh_pe *pe);
Gavin Shanf5c57712013-07-24 10:24:58 +0800264void *eeh_pe_traverse(struct eeh_pe *root,
265 eeh_traverse_func fn, void *flag);
Gavin Shan9e6d2cf2012-09-07 22:44:15 +0000266void *eeh_pe_dev_traverse(struct eeh_pe *root,
267 eeh_traverse_func fn, void *flag);
268void eeh_pe_restore_bars(struct eeh_pe *pe);
Gavin Shan357b2f32014-06-11 18:26:44 +1000269const char *eeh_pe_loc_get(struct eeh_pe *pe);
Gavin Shan9b3c76f2012-09-07 22:44:19 +0000270struct pci_bus *eeh_pe_bus_get(struct eeh_pe *pe);
Gavin Shan55037d12012-09-07 22:44:07 +0000271
Gavin Shane8e9b342015-03-17 16:15:05 +1100272void *eeh_dev_init(struct pci_dn *pdn, void *data);
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800273void eeh_dev_phb_init_dynamic(struct pci_controller *phb);
Gavin Shaneeb63612013-06-27 13:46:47 +0800274int eeh_init(void);
Gavin Shanaa1e6372012-02-27 20:03:53 +0000275int __init eeh_ops_register(struct eeh_ops *ops);
276int __exit eeh_ops_unregister(const char *name);
Gavin Shan3e938052014-09-30 12:38:50 +1000277int eeh_check_failure(const volatile void __iomem *token);
Gavin Shanf8f7d632012-09-07 22:44:22 +0000278int eeh_dev_check_failure(struct eeh_dev *edev);
Gavin Shaneeb63612013-06-27 13:46:47 +0800279void eeh_addr_cache_build(void);
Gavin Shanff57b452015-03-17 16:15:06 +1100280void eeh_add_device_early(struct pci_dn *);
281void eeh_add_device_tree_early(struct pci_dn *);
Gavin Shanf2856492013-07-24 10:24:52 +0800282void eeh_add_device_late(struct pci_dev *);
John Rose827c1a62006-02-24 11:34:23 -0600283void eeh_add_device_tree_late(struct pci_bus *);
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +0000284void eeh_add_sysfs_files(struct pci_bus *);
Gavin Shan807a8272013-07-24 10:24:55 +0800285void eeh_remove_device(struct pci_dev *);
Gavin Shan4eeeff02014-09-30 12:39:01 +1000286int eeh_unfreeze_pe(struct eeh_pe *pe, bool sw_state);
Gavin Shan5cfb20b2014-09-30 12:39:07 +1000287int eeh_pe_reset_and_recover(struct eeh_pe *pe);
Gavin Shan212d16c2014-06-10 11:41:56 +1000288int eeh_dev_open(struct pci_dev *pdev);
289void eeh_dev_release(struct pci_dev *pdev);
290struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group);
291int eeh_pe_set_option(struct eeh_pe *pe, int option);
292int eeh_pe_get_state(struct eeh_pe *pe);
293int eeh_pe_reset(struct eeh_pe *pe, int option);
294int eeh_pe_configure(struct eeh_pe *pe);
Gavin Shanec33d362015-03-26 16:42:08 +1100295int eeh_pe_inject_err(struct eeh_pe *pe, int type, int func,
296 unsigned long addr, unsigned long mask);
Linas Vepstase2a296e2005-11-03 18:51:31 -0600297
298/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 * EEH_POSSIBLE_ERROR() -- test for possible MMIO failure.
300 *
301 * If this macro yields TRUE, the caller relays to eeh_check_failure()
302 * which does further tests out of line.
303 */
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800304#define EEH_POSSIBLE_ERROR(val, type) ((val) == (type)~0 && eeh_enabled())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305
306/*
307 * Reads from a device which has been isolated by EEH will return
308 * all 1s. This macro gives an all-1s value of the given size (in
309 * bytes: 1, 2, or 4) for comparing with the result of a read.
310 */
311#define EEH_IO_ERROR_VALUE(size) (~0U >> ((4 - (size)) * 8))
312
313#else /* !CONFIG_EEH */
Gavin Shaneb740b52012-02-27 20:04:04 +0000314
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800315static inline bool eeh_enabled(void)
316{
317 return false;
318}
319
Gavin Shan51fb5f52013-06-20 13:20:56 +0800320static inline int eeh_init(void)
321{
322 return 0;
323}
324
Gavin Shane8e9b342015-03-17 16:15:05 +1100325static inline void *eeh_dev_init(struct pci_dn *pdn, void *data)
Gavin Shaneb740b52012-02-27 20:04:04 +0000326{
327 return NULL;
328}
329
330static inline void eeh_dev_phb_init_dynamic(struct pci_controller *phb) { }
331
Gavin Shan3e938052014-09-30 12:38:50 +1000332static inline int eeh_check_failure(const volatile void __iomem *token)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333{
Gavin Shan3e938052014-09-30 12:38:50 +1000334 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335}
336
Gavin Shanf8f7d632012-09-07 22:44:22 +0000337#define eeh_dev_check_failure(x) (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Gavin Shan3ab96a02012-09-07 22:44:23 +0000339static inline void eeh_addr_cache_build(void) { }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Gavin Shanff57b452015-03-17 16:15:06 +1100341static inline void eeh_add_device_early(struct pci_dn *pdn) { }
Gavin Shanf2856492013-07-24 10:24:52 +0800342
Gavin Shanff57b452015-03-17 16:15:06 +1100343static inline void eeh_add_device_tree_early(struct pci_dn *pdn) { }
Haren Myneni022930e2005-12-27 18:58:29 -0800344
Gavin Shanf2856492013-07-24 10:24:52 +0800345static inline void eeh_add_device_late(struct pci_dev *dev) { }
346
John Rose827c1a62006-02-24 11:34:23 -0600347static inline void eeh_add_device_tree_late(struct pci_bus *bus) { }
348
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +0000349static inline void eeh_add_sysfs_files(struct pci_bus *bus) { }
350
Gavin Shan807a8272013-07-24 10:24:55 +0800351static inline void eeh_remove_device(struct pci_dev *dev) { }
Gavin Shan646a8492012-09-07 22:44:06 +0000352
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353#define EEH_POSSIBLE_ERROR(val, type) (0)
354#define EEH_IO_ERROR_VALUE(size) (-1UL)
355#endif /* CONFIG_EEH */
356
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000357#ifdef CONFIG_PPC64
Linas Vepstas172ca922005-11-03 18:50:04 -0600358/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 * MMIO read/write operations with EEH support.
360 */
361static inline u8 eeh_readb(const volatile void __iomem *addr)
362{
363 u8 val = in_8(addr);
364 if (EEH_POSSIBLE_ERROR(val, u8))
Gavin Shan3e938052014-09-30 12:38:50 +1000365 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 return val;
367}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368
369static inline u16 eeh_readw(const volatile void __iomem *addr)
370{
371 u16 val = in_le16(addr);
372 if (EEH_POSSIBLE_ERROR(val, u16))
Gavin Shan3e938052014-09-30 12:38:50 +1000373 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 return val;
375}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
377static inline u32 eeh_readl(const volatile void __iomem *addr)
378{
379 u32 val = in_le32(addr);
380 if (EEH_POSSIBLE_ERROR(val, u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000381 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 return val;
383}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
385static inline u64 eeh_readq(const volatile void __iomem *addr)
386{
387 u64 val = in_le64(addr);
388 if (EEH_POSSIBLE_ERROR(val, u64))
Gavin Shan3e938052014-09-30 12:38:50 +1000389 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 return val;
391}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100392
393static inline u16 eeh_readw_be(const volatile void __iomem *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100395 u16 val = in_be16(addr);
396 if (EEH_POSSIBLE_ERROR(val, u16))
Gavin Shan3e938052014-09-30 12:38:50 +1000397 eeh_check_failure(addr);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100398 return val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100400
401static inline u32 eeh_readl_be(const volatile void __iomem *addr)
402{
403 u32 val = in_be32(addr);
404 if (EEH_POSSIBLE_ERROR(val, u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000405 eeh_check_failure(addr);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100406 return val;
407}
408
409static inline u64 eeh_readq_be(const volatile void __iomem *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410{
411 u64 val = in_be64(addr);
412 if (EEH_POSSIBLE_ERROR(val, u64))
Gavin Shan3e938052014-09-30 12:38:50 +1000413 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 return val;
415}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100417static inline void eeh_memcpy_fromio(void *dest, const
418 volatile void __iomem *src,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 unsigned long n)
420{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100421 _memcpy_fromio(dest, src, n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423 /* Look for ffff's here at dest[n]. Assume that at least 4 bytes
424 * were copied. Check all four bytes.
425 */
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100426 if (n >= 4 && EEH_POSSIBLE_ERROR(*((u32 *)(dest + n - 4)), u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000427 eeh_check_failure(src);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428}
429
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430/* in-string eeh macros */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100431static inline void eeh_readsb(const volatile void __iomem *addr, void * buf,
432 int ns)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100434 _insb(addr, buf, ns);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 if (EEH_POSSIBLE_ERROR((*(((u8*)buf)+ns-1)), u8))
Gavin Shan3e938052014-09-30 12:38:50 +1000436 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437}
438
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100439static inline void eeh_readsw(const volatile void __iomem *addr, void * buf,
440 int ns)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100442 _insw(addr, buf, ns);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 if (EEH_POSSIBLE_ERROR((*(((u16*)buf)+ns-1)), u16))
Gavin Shan3e938052014-09-30 12:38:50 +1000444 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445}
446
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100447static inline void eeh_readsl(const volatile void __iomem *addr, void * buf,
448 int nl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100450 _insl(addr, buf, nl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 if (EEH_POSSIBLE_ERROR((*(((u32*)buf)+nl-1)), u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000452 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453}
454
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000455#endif /* CONFIG_PPC64 */
Arnd Bergmann88ced032005-12-16 22:43:46 +0100456#endif /* __KERNEL__ */
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000457#endif /* _POWERPC_EEH_H */