blob: 095cccc2e8b27e6bf4c5778db048bf297508ca30 [file] [log] [blame]
Chris Wilson05235c52016-07-20 09:21:08 +01001/*
2 * Copyright © 2008-2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
Chris Wilsonfa545cb2016-08-04 07:52:35 +010025#include <linux/prefetch.h>
Chris Wilsonb52992c2016-10-28 13:58:24 +010026#include <linux/dma-fence-array.h>
Ingo Molnare6017572017-02-01 16:36:40 +010027#include <linux/sched.h>
28#include <linux/sched/clock.h>
Ingo Molnarf361bf42017-02-03 23:47:37 +010029#include <linux/sched/signal.h>
Chris Wilsonfa545cb2016-08-04 07:52:35 +010030
Chris Wilson05235c52016-07-20 09:21:08 +010031#include "i915_drv.h"
32
Chris Wilsonf54d1862016-10-25 13:00:45 +010033static const char *i915_fence_get_driver_name(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010034{
35 return "i915";
36}
37
Chris Wilsonf54d1862016-10-25 13:00:45 +010038static const char *i915_fence_get_timeline_name(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010039{
Chris Wilson05506b52017-03-30 12:16:14 +010040 /* The timeline struct (as part of the ppgtt underneath a context)
41 * may be freed when the request is no longer in use by the GPU.
42 * We could extend the life of a context to beyond that of all
43 * fences, possibly keeping the hw resource around indefinitely,
44 * or we just give them a false name. Since
45 * dma_fence_ops.get_timeline_name is a debug feature, the occasional
46 * lie seems justifiable.
47 */
48 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
49 return "signaled";
50
Chris Wilson73cb9702016-10-28 13:58:46 +010051 return to_request(fence)->timeline->common->name;
Chris Wilson04769652016-07-20 09:21:11 +010052}
53
Chris Wilsonf54d1862016-10-25 13:00:45 +010054static bool i915_fence_signaled(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010055{
56 return i915_gem_request_completed(to_request(fence));
57}
58
Chris Wilsonf54d1862016-10-25 13:00:45 +010059static bool i915_fence_enable_signaling(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010060{
61 if (i915_fence_signaled(fence))
62 return false;
63
64 intel_engine_enable_signaling(to_request(fence));
65 return true;
66}
67
Chris Wilsonf54d1862016-10-25 13:00:45 +010068static signed long i915_fence_wait(struct dma_fence *fence,
Chris Wilson04769652016-07-20 09:21:11 +010069 bool interruptible,
Chris Wilsone95433c2016-10-28 13:58:27 +010070 signed long timeout)
Chris Wilson04769652016-07-20 09:21:11 +010071{
Chris Wilsone95433c2016-10-28 13:58:27 +010072 return i915_wait_request(to_request(fence), interruptible, timeout);
Chris Wilson04769652016-07-20 09:21:11 +010073}
74
Chris Wilsonf54d1862016-10-25 13:00:45 +010075static void i915_fence_release(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010076{
77 struct drm_i915_gem_request *req = to_request(fence);
78
Chris Wilsonfc158402016-11-25 13:17:18 +000079 /* The request is put onto a RCU freelist (i.e. the address
80 * is immediately reused), mark the fences as being freed now.
81 * Otherwise the debugobjects for the fences are only marked as
82 * freed when the slab cache itself is freed, and so we would get
83 * caught trying to reuse dead objects.
84 */
85 i915_sw_fence_fini(&req->submit);
Chris Wilsonfc158402016-11-25 13:17:18 +000086
Chris Wilson04769652016-07-20 09:21:11 +010087 kmem_cache_free(req->i915->requests, req);
88}
89
Chris Wilsonf54d1862016-10-25 13:00:45 +010090const struct dma_fence_ops i915_fence_ops = {
Chris Wilson04769652016-07-20 09:21:11 +010091 .get_driver_name = i915_fence_get_driver_name,
92 .get_timeline_name = i915_fence_get_timeline_name,
93 .enable_signaling = i915_fence_enable_signaling,
94 .signaled = i915_fence_signaled,
95 .wait = i915_fence_wait,
96 .release = i915_fence_release,
Chris Wilson04769652016-07-20 09:21:11 +010097};
98
Chris Wilson05235c52016-07-20 09:21:08 +010099static inline void
100i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
101{
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000102 struct drm_i915_file_private *file_priv;
Chris Wilson05235c52016-07-20 09:21:08 +0100103
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000104 file_priv = request->file_priv;
Chris Wilson05235c52016-07-20 09:21:08 +0100105 if (!file_priv)
106 return;
107
108 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000109 if (request->file_priv) {
110 list_del(&request->client_link);
111 request->file_priv = NULL;
112 }
Chris Wilson05235c52016-07-20 09:21:08 +0100113 spin_unlock(&file_priv->mm.lock);
Chris Wilson05235c52016-07-20 09:21:08 +0100114}
115
Chris Wilson52e54202016-11-14 20:41:02 +0000116static struct i915_dependency *
117i915_dependency_alloc(struct drm_i915_private *i915)
118{
119 return kmem_cache_alloc(i915->dependencies, GFP_KERNEL);
120}
121
122static void
123i915_dependency_free(struct drm_i915_private *i915,
124 struct i915_dependency *dep)
125{
126 kmem_cache_free(i915->dependencies, dep);
127}
128
129static void
130__i915_priotree_add_dependency(struct i915_priotree *pt,
131 struct i915_priotree *signal,
132 struct i915_dependency *dep,
133 unsigned long flags)
134{
Chris Wilson20311bd2016-11-14 20:41:03 +0000135 INIT_LIST_HEAD(&dep->dfs_link);
Chris Wilson52e54202016-11-14 20:41:02 +0000136 list_add(&dep->wait_link, &signal->waiters_list);
137 list_add(&dep->signal_link, &pt->signalers_list);
138 dep->signaler = signal;
139 dep->flags = flags;
140}
141
142static int
143i915_priotree_add_dependency(struct drm_i915_private *i915,
144 struct i915_priotree *pt,
145 struct i915_priotree *signal)
146{
147 struct i915_dependency *dep;
148
149 dep = i915_dependency_alloc(i915);
150 if (!dep)
151 return -ENOMEM;
152
153 __i915_priotree_add_dependency(pt, signal, dep, I915_DEPENDENCY_ALLOC);
154 return 0;
155}
156
157static void
158i915_priotree_fini(struct drm_i915_private *i915, struct i915_priotree *pt)
159{
160 struct i915_dependency *dep, *next;
161
Chris Wilson20311bd2016-11-14 20:41:03 +0000162 GEM_BUG_ON(!RB_EMPTY_NODE(&pt->node));
163
Chris Wilson52e54202016-11-14 20:41:02 +0000164 /* Everyone we depended upon (the fences we wait to be signaled)
165 * should retire before us and remove themselves from our list.
166 * However, retirement is run independently on each timeline and
167 * so we may be called out-of-order.
168 */
169 list_for_each_entry_safe(dep, next, &pt->signalers_list, signal_link) {
170 list_del(&dep->wait_link);
171 if (dep->flags & I915_DEPENDENCY_ALLOC)
172 i915_dependency_free(i915, dep);
173 }
174
175 /* Remove ourselves from everyone who depends upon us */
176 list_for_each_entry_safe(dep, next, &pt->waiters_list, wait_link) {
177 list_del(&dep->signal_link);
178 if (dep->flags & I915_DEPENDENCY_ALLOC)
179 i915_dependency_free(i915, dep);
180 }
181}
182
183static void
184i915_priotree_init(struct i915_priotree *pt)
185{
186 INIT_LIST_HEAD(&pt->signalers_list);
187 INIT_LIST_HEAD(&pt->waiters_list);
Chris Wilson20311bd2016-11-14 20:41:03 +0000188 RB_CLEAR_NODE(&pt->node);
189 pt->priority = INT_MIN;
Chris Wilson52e54202016-11-14 20:41:02 +0000190}
191
Chris Wilson12d31732017-02-23 07:44:09 +0000192static int reset_all_global_seqno(struct drm_i915_private *i915, u32 seqno)
193{
Chris Wilson12d31732017-02-23 07:44:09 +0000194 struct intel_engine_cs *engine;
195 enum intel_engine_id id;
196 int ret;
197
198 /* Carefully retire all requests without writing to the rings */
199 ret = i915_gem_wait_for_idle(i915,
200 I915_WAIT_INTERRUPTIBLE |
201 I915_WAIT_LOCKED);
202 if (ret)
203 return ret;
204
Chris Wilson12d31732017-02-23 07:44:09 +0000205 /* If the seqno wraps around, we need to clear the breadcrumb rbtree */
206 for_each_engine(engine, i915, id) {
Chris Wilsonae351be2017-03-30 15:50:41 +0100207 struct i915_gem_timeline *timeline;
208 struct intel_timeline *tl = engine->timeline;
Chris Wilson12d31732017-02-23 07:44:09 +0000209
210 if (!i915_seqno_passed(seqno, tl->seqno)) {
211 /* spin until threads are complete */
212 while (intel_breadcrumbs_busy(engine))
213 cond_resched();
214 }
215
216 /* Finally reset hw state */
Chris Wilson12d31732017-02-23 07:44:09 +0000217 intel_engine_init_global_seqno(engine, seqno);
Chris Wilson2ca9faa2017-04-05 16:30:54 +0100218 tl->seqno = seqno;
Chris Wilson12d31732017-02-23 07:44:09 +0000219
Chris Wilsonae351be2017-03-30 15:50:41 +0100220 list_for_each_entry(timeline, &i915->gt.timelines, link)
221 memset(timeline->engine[id].sync_seqno, 0,
222 sizeof(timeline->engine[id].sync_seqno));
Chris Wilson12d31732017-02-23 07:44:09 +0000223 }
224
225 return 0;
226}
227
228int i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno)
229{
230 struct drm_i915_private *dev_priv = to_i915(dev);
231
232 lockdep_assert_held(&dev_priv->drm.struct_mutex);
233
234 if (seqno == 0)
235 return -EINVAL;
236
237 /* HWS page needs to be set less than what we
238 * will inject to ring
239 */
240 return reset_all_global_seqno(dev_priv, seqno - 1);
241}
242
243static int reserve_seqno(struct intel_engine_cs *engine)
244{
245 u32 active = ++engine->timeline->inflight_seqnos;
246 u32 seqno = engine->timeline->seqno;
247 int ret;
248
249 /* Reservation is fine until we need to wrap around */
250 if (likely(!add_overflows(seqno, active)))
251 return 0;
252
253 ret = reset_all_global_seqno(engine->i915, 0);
254 if (ret) {
255 engine->timeline->inflight_seqnos--;
256 return ret;
257 }
258
259 return 0;
260}
261
Chris Wilson9b6586a2017-02-23 07:44:08 +0000262static void unreserve_seqno(struct intel_engine_cs *engine)
263{
264 GEM_BUG_ON(!engine->timeline->inflight_seqnos);
265 engine->timeline->inflight_seqnos--;
266}
267
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100268void i915_gem_retire_noop(struct i915_gem_active *active,
269 struct drm_i915_gem_request *request)
270{
271 /* Space left intentionally blank */
272}
273
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100274static void advance_ring(struct drm_i915_gem_request *request)
275{
276 unsigned int tail;
277
278 /* We know the GPU must have read the request to have
279 * sent us the seqno + interrupt, so use the position
280 * of tail of the request to update the last known position
281 * of the GPU head.
282 *
283 * Note this requires that we are always called in request
284 * completion order.
285 */
286 if (list_is_last(&request->ring_link, &request->ring->request_list))
287 tail = request->ring->tail;
288 else
289 tail = request->postfix;
290 list_del(&request->ring_link);
291
292 request->ring->head = tail;
293}
294
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100295static void free_capture_list(struct drm_i915_gem_request *request)
296{
297 struct i915_gem_capture_list *capture;
298
299 capture = request->capture_list;
300 while (capture) {
301 struct i915_gem_capture_list *next = capture->next;
302
303 kfree(capture);
304 capture = next;
305 }
306}
307
Chris Wilson05235c52016-07-20 09:21:08 +0100308static void i915_gem_request_retire(struct drm_i915_gem_request *request)
309{
Chris Wilsone8a9c582016-12-18 15:37:20 +0000310 struct intel_engine_cs *engine = request->engine;
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100311 struct i915_gem_active *active, *next;
312
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100313 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson48bc2a42016-11-25 13:17:17 +0000314 GEM_BUG_ON(!i915_sw_fence_signaled(&request->submit));
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100315 GEM_BUG_ON(!i915_gem_request_completed(request));
Chris Wilson43020552016-11-15 16:46:20 +0000316 GEM_BUG_ON(!request->i915->gt.active_requests);
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100317
Chris Wilson05235c52016-07-20 09:21:08 +0100318 trace_i915_gem_request_retire(request);
Chris Wilson80b204b2016-10-28 13:58:58 +0100319
Chris Wilsone8a9c582016-12-18 15:37:20 +0000320 spin_lock_irq(&engine->timeline->lock);
Chris Wilsone95433c2016-10-28 13:58:27 +0100321 list_del_init(&request->link);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000322 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson05235c52016-07-20 09:21:08 +0100323
Chris Wilson43020552016-11-15 16:46:20 +0000324 if (!--request->i915->gt.active_requests) {
325 GEM_BUG_ON(!request->i915->gt.awake);
326 mod_delayed_work(request->i915->wq,
327 &request->i915->gt.idle_work,
328 msecs_to_jiffies(100));
329 }
Chris Wilson9b6586a2017-02-23 07:44:08 +0000330 unreserve_seqno(request->engine);
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100331 advance_ring(request);
Chris Wilson05235c52016-07-20 09:21:08 +0100332
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100333 free_capture_list(request);
334
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100335 /* Walk through the active list, calling retire on each. This allows
336 * objects to track their GPU activity and mark themselves as idle
337 * when their *last* active request is completed (updating state
338 * tracking lists for eviction, active references for GEM, etc).
339 *
340 * As the ->retire() may free the node, we decouple it first and
341 * pass along the auxiliary information (to avoid dereferencing
342 * the node after the callback).
343 */
344 list_for_each_entry_safe(active, next, &request->active_list, link) {
345 /* In microbenchmarks or focusing upon time inside the kernel,
346 * we may spend an inordinate amount of time simply handling
347 * the retirement of requests and processing their callbacks.
348 * Of which, this loop itself is particularly hot due to the
349 * cache misses when jumping around the list of i915_gem_active.
350 * So we try to keep this loop as streamlined as possible and
351 * also prefetch the next i915_gem_active to try and hide
352 * the likely cache miss.
353 */
354 prefetchw(next);
355
356 INIT_LIST_HEAD(&active->link);
Chris Wilson0eafec62016-08-04 16:32:41 +0100357 RCU_INIT_POINTER(active->request, NULL);
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100358
359 active->retire(active, request);
360 }
361
Chris Wilson05235c52016-07-20 09:21:08 +0100362 i915_gem_request_remove_from_client(request);
363
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +0200364 /* Retirement decays the ban score as it is a sign of ctx progress */
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +0200365 if (request->ctx->ban_score > 0)
366 request->ctx->ban_score--;
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +0200367
Chris Wilsone8a9c582016-12-18 15:37:20 +0000368 /* The backing object for the context is done after switching to the
369 * *next* context. Therefore we cannot retire the previous context until
370 * the next context has already started running. However, since we
371 * cannot take the required locks at i915_gem_request_submit() we
372 * defer the unpinning of the active context to now, retirement of
373 * the subsequent request.
374 */
375 if (engine->last_retired_context)
376 engine->context_unpin(engine, engine->last_retired_context);
377 engine->last_retired_context = request->ctx;
Chris Wilsond07f0e52016-10-28 13:58:44 +0100378
379 dma_fence_signal(&request->fence);
Chris Wilson52e54202016-11-14 20:41:02 +0000380
381 i915_priotree_fini(request->i915, &request->priotree);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100382 i915_gem_request_put(request);
Chris Wilson05235c52016-07-20 09:21:08 +0100383}
384
385void i915_gem_request_retire_upto(struct drm_i915_gem_request *req)
386{
387 struct intel_engine_cs *engine = req->engine;
388 struct drm_i915_gem_request *tmp;
389
390 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson4ffd6e02016-11-25 13:17:15 +0000391 GEM_BUG_ON(!i915_gem_request_completed(req));
392
Chris Wilsone95433c2016-10-28 13:58:27 +0100393 if (list_empty(&req->link))
394 return;
Chris Wilson05235c52016-07-20 09:21:08 +0100395
396 do {
Chris Wilson73cb9702016-10-28 13:58:46 +0100397 tmp = list_first_entry(&engine->timeline->requests,
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100398 typeof(*tmp), link);
Chris Wilson05235c52016-07-20 09:21:08 +0100399
400 i915_gem_request_retire(tmp);
401 } while (tmp != req);
Chris Wilson05235c52016-07-20 09:21:08 +0100402}
403
Chris Wilson9b6586a2017-02-23 07:44:08 +0000404static u32 timeline_get_seqno(struct intel_timeline *tl)
Chris Wilson05235c52016-07-20 09:21:08 +0100405{
Chris Wilson9b6586a2017-02-23 07:44:08 +0000406 return ++tl->seqno;
Chris Wilson05235c52016-07-20 09:21:08 +0100407}
408
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000409void __i915_gem_request_submit(struct drm_i915_gem_request *request)
Chris Wilson5590af32016-09-09 14:11:54 +0100410{
Chris Wilson73cb9702016-10-28 13:58:46 +0100411 struct intel_engine_cs *engine = request->engine;
Chris Wilsonf2d13292016-10-28 13:58:57 +0100412 struct intel_timeline *timeline;
413 u32 seqno;
Chris Wilson5590af32016-09-09 14:11:54 +0100414
Chris Wilsone60a8702017-03-02 11:51:30 +0000415 GEM_BUG_ON(!irqs_disabled());
Chris Wilson67520412017-03-02 13:28:01 +0000416 lockdep_assert_held(&engine->timeline->lock);
Chris Wilsone60a8702017-03-02 11:51:30 +0000417
Chris Wilsonfe497892017-02-23 07:44:13 +0000418 trace_i915_gem_request_execute(request);
419
Chris Wilson80b204b2016-10-28 13:58:58 +0100420 /* Transfer from per-context onto the global per-engine timeline */
421 timeline = engine->timeline;
422 GEM_BUG_ON(timeline == request->timeline);
Chris Wilson5590af32016-09-09 14:11:54 +0100423
Chris Wilson9b6586a2017-02-23 07:44:08 +0000424 seqno = timeline_get_seqno(timeline);
Chris Wilsonf2d13292016-10-28 13:58:57 +0100425 GEM_BUG_ON(!seqno);
426 GEM_BUG_ON(i915_seqno_passed(intel_engine_get_seqno(engine), seqno));
427
Chris Wilsonf2d13292016-10-28 13:58:57 +0100428 /* We may be recursing from the signal callback of another i915 fence */
429 spin_lock_nested(&request->lock, SINGLE_DEPTH_NESTING);
430 request->global_seqno = seqno;
431 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
432 intel_engine_enable_signaling(request);
433 spin_unlock(&request->lock);
434
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100435 engine->emit_breadcrumb(request,
436 request->ring->vaddr + request->postfix);
Chris Wilson5590af32016-09-09 14:11:54 +0100437
Chris Wilsonbb894852016-11-14 20:40:57 +0000438 spin_lock(&request->timeline->lock);
Chris Wilson80b204b2016-10-28 13:58:58 +0100439 list_move_tail(&request->link, &timeline->requests);
440 spin_unlock(&request->timeline->lock);
441
Chris Wilsonfe497892017-02-23 07:44:13 +0000442 wake_up_all(&request->execute);
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000443}
Chris Wilson23902e42016-11-14 20:40:58 +0000444
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000445void i915_gem_request_submit(struct drm_i915_gem_request *request)
446{
447 struct intel_engine_cs *engine = request->engine;
448 unsigned long flags;
449
450 /* Will be called from irq-context when using foreign fences. */
451 spin_lock_irqsave(&engine->timeline->lock, flags);
452
453 __i915_gem_request_submit(request);
454
455 spin_unlock_irqrestore(&engine->timeline->lock, flags);
456}
457
Chris Wilsond6a22892017-02-23 07:44:17 +0000458void __i915_gem_request_unsubmit(struct drm_i915_gem_request *request)
459{
460 struct intel_engine_cs *engine = request->engine;
461 struct intel_timeline *timeline;
462
Chris Wilsone60a8702017-03-02 11:51:30 +0000463 GEM_BUG_ON(!irqs_disabled());
Chris Wilson67520412017-03-02 13:28:01 +0000464 lockdep_assert_held(&engine->timeline->lock);
Chris Wilsond6a22892017-02-23 07:44:17 +0000465
466 /* Only unwind in reverse order, required so that the per-context list
467 * is kept in seqno/ring order.
468 */
469 GEM_BUG_ON(request->global_seqno != engine->timeline->seqno);
470 engine->timeline->seqno--;
471
472 /* We may be recursing from the signal callback of another i915 fence */
473 spin_lock_nested(&request->lock, SINGLE_DEPTH_NESTING);
474 request->global_seqno = 0;
475 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
476 intel_engine_cancel_signaling(request);
477 spin_unlock(&request->lock);
478
479 /* Transfer back from the global per-engine timeline to per-context */
480 timeline = request->timeline;
481 GEM_BUG_ON(timeline == engine->timeline);
482
483 spin_lock(&timeline->lock);
484 list_move(&request->link, &timeline->requests);
485 spin_unlock(&timeline->lock);
486
487 /* We don't need to wake_up any waiters on request->execute, they
488 * will get woken by any other event or us re-adding this request
489 * to the engine timeline (__i915_gem_request_submit()). The waiters
490 * should be quite adapt at finding that the request now has a new
491 * global_seqno to the one they went to sleep on.
492 */
493}
494
495void i915_gem_request_unsubmit(struct drm_i915_gem_request *request)
496{
497 struct intel_engine_cs *engine = request->engine;
498 unsigned long flags;
499
500 /* Will be called from irq-context when using foreign fences. */
501 spin_lock_irqsave(&engine->timeline->lock, flags);
502
503 __i915_gem_request_unsubmit(request);
504
505 spin_unlock_irqrestore(&engine->timeline->lock, flags);
506}
507
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000508static int __i915_sw_fence_call
509submit_notify(struct i915_sw_fence *fence, enum i915_sw_fence_notify state)
510{
Chris Wilson48bc2a42016-11-25 13:17:17 +0000511 struct drm_i915_gem_request *request =
512 container_of(fence, typeof(*request), submit);
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000513
Chris Wilson48bc2a42016-11-25 13:17:17 +0000514 switch (state) {
515 case FENCE_COMPLETE:
Tvrtko Ursulin354d0362017-02-21 11:01:42 +0000516 trace_i915_gem_request_submit(request);
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000517 request->engine->submit_request(request);
Chris Wilson48bc2a42016-11-25 13:17:17 +0000518 break;
519
520 case FENCE_FREE:
521 i915_gem_request_put(request);
522 break;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000523 }
Chris Wilson80b204b2016-10-28 13:58:58 +0100524
Chris Wilson5590af32016-09-09 14:11:54 +0100525 return NOTIFY_DONE;
526}
527
Chris Wilson8e637172016-08-02 22:50:26 +0100528/**
529 * i915_gem_request_alloc - allocate a request structure
530 *
531 * @engine: engine that we wish to issue the request on.
532 * @ctx: context that the request will be associated with.
533 * This can be NULL if the request is not directly related to
534 * any specific user context, in which case this function will
535 * choose an appropriate context to use.
536 *
537 * Returns a pointer to the allocated request if successful,
538 * or an error code if not.
539 */
540struct drm_i915_gem_request *
541i915_gem_request_alloc(struct intel_engine_cs *engine,
542 struct i915_gem_context *ctx)
Chris Wilson05235c52016-07-20 09:21:08 +0100543{
544 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson05235c52016-07-20 09:21:08 +0100545 struct drm_i915_gem_request *req;
546 int ret;
547
Chris Wilson28176ef2016-10-28 13:58:56 +0100548 lockdep_assert_held(&dev_priv->drm.struct_mutex);
549
Chris Wilson05235c52016-07-20 09:21:08 +0100550 /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
Chris Wilson6ffb7d02017-01-14 16:23:33 +0000551 * EIO if the GPU is already wedged.
Chris Wilson05235c52016-07-20 09:21:08 +0100552 */
Chris Wilson6ffb7d02017-01-14 16:23:33 +0000553 if (i915_terminally_wedged(&dev_priv->gpu_error))
554 return ERR_PTR(-EIO);
Chris Wilson05235c52016-07-20 09:21:08 +0100555
Chris Wilsone8a9c582016-12-18 15:37:20 +0000556 /* Pinning the contexts may generate requests in order to acquire
557 * GGTT space, so do this first before we reserve a seqno for
558 * ourselves.
559 */
560 ret = engine->context_pin(engine, ctx);
Chris Wilson28176ef2016-10-28 13:58:56 +0100561 if (ret)
562 return ERR_PTR(ret);
563
Chris Wilson9b6586a2017-02-23 07:44:08 +0000564 ret = reserve_seqno(engine);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000565 if (ret)
566 goto err_unpin;
567
Chris Wilson9b5f4e52016-07-20 09:21:09 +0100568 /* Move the oldest request to the slab-cache (if not in use!) */
Chris Wilson73cb9702016-10-28 13:58:46 +0100569 req = list_first_entry_or_null(&engine->timeline->requests,
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100570 typeof(*req), link);
Chris Wilson754c9fd2017-02-23 07:44:14 +0000571 if (req && i915_gem_request_completed(req))
Chris Wilson2a1d7752016-07-26 12:01:51 +0100572 i915_gem_request_retire(req);
Chris Wilson9b5f4e52016-07-20 09:21:09 +0100573
Chris Wilson5a198b82016-08-09 09:23:34 +0100574 /* Beware: Dragons be flying overhead.
575 *
576 * We use RCU to look up requests in flight. The lookups may
577 * race with the request being allocated from the slab freelist.
578 * That is the request we are writing to here, may be in the process
Chris Wilson1426f712016-08-09 17:03:22 +0100579 * of being read by __i915_gem_active_get_rcu(). As such,
Chris Wilson5a198b82016-08-09 09:23:34 +0100580 * we have to be very careful when overwriting the contents. During
581 * the RCU lookup, we change chase the request->engine pointer,
Chris Wilson65e47602016-10-28 13:58:49 +0100582 * read the request->global_seqno and increment the reference count.
Chris Wilson5a198b82016-08-09 09:23:34 +0100583 *
584 * The reference count is incremented atomically. If it is zero,
585 * the lookup knows the request is unallocated and complete. Otherwise,
586 * it is either still in use, or has been reallocated and reset
Chris Wilsonf54d1862016-10-25 13:00:45 +0100587 * with dma_fence_init(). This increment is safe for release as we
588 * check that the request we have a reference to and matches the active
Chris Wilson5a198b82016-08-09 09:23:34 +0100589 * request.
590 *
591 * Before we increment the refcount, we chase the request->engine
592 * pointer. We must not call kmem_cache_zalloc() or else we set
593 * that pointer to NULL and cause a crash during the lookup. If
594 * we see the request is completed (based on the value of the
595 * old engine and seqno), the lookup is complete and reports NULL.
596 * If we decide the request is not completed (new engine or seqno),
597 * then we grab a reference and double check that it is still the
598 * active request - which it won't be and restart the lookup.
599 *
600 * Do not use kmem_cache_zalloc() here!
601 */
602 req = kmem_cache_alloc(dev_priv->requests, GFP_KERNEL);
Chris Wilson28176ef2016-10-28 13:58:56 +0100603 if (!req) {
604 ret = -ENOMEM;
605 goto err_unreserve;
606 }
Chris Wilson05235c52016-07-20 09:21:08 +0100607
Chris Wilson80b204b2016-10-28 13:58:58 +0100608 req->timeline = i915_gem_context_lookup_timeline(ctx, engine);
609 GEM_BUG_ON(req->timeline == engine->timeline);
Chris Wilson73cb9702016-10-28 13:58:46 +0100610
Chris Wilson04769652016-07-20 09:21:11 +0100611 spin_lock_init(&req->lock);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100612 dma_fence_init(&req->fence,
613 &i915_fence_ops,
614 &req->lock,
Chris Wilson73cb9702016-10-28 13:58:46 +0100615 req->timeline->fence_context,
Chris Wilson9b6586a2017-02-23 07:44:08 +0000616 timeline_get_seqno(req->timeline));
Chris Wilson04769652016-07-20 09:21:11 +0100617
Chris Wilson48bc2a42016-11-25 13:17:17 +0000618 /* We bump the ref for the fence chain */
619 i915_sw_fence_init(&i915_gem_request_get(req)->submit, submit_notify);
Chris Wilsonfe497892017-02-23 07:44:13 +0000620 init_waitqueue_head(&req->execute);
Chris Wilson5590af32016-09-09 14:11:54 +0100621
Chris Wilson52e54202016-11-14 20:41:02 +0000622 i915_priotree_init(&req->priotree);
623
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100624 INIT_LIST_HEAD(&req->active_list);
Chris Wilson05235c52016-07-20 09:21:08 +0100625 req->i915 = dev_priv;
626 req->engine = engine;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000627 req->ctx = ctx;
Chris Wilson05235c52016-07-20 09:21:08 +0100628
Chris Wilson5a198b82016-08-09 09:23:34 +0100629 /* No zalloc, must clear what we need by hand */
Chris Wilsonf2d13292016-10-28 13:58:57 +0100630 req->global_seqno = 0;
Chris Wilson5a198b82016-08-09 09:23:34 +0100631 req->file_priv = NULL;
Chris Wilson058d88c2016-08-15 10:49:06 +0100632 req->batch = NULL;
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100633 req->capture_list = NULL;
Chris Wilson5a198b82016-08-09 09:23:34 +0100634
Chris Wilson05235c52016-07-20 09:21:08 +0100635 /*
636 * Reserve space in the ring buffer for all the commands required to
637 * eventually emit this request. This is to guarantee that the
638 * i915_add_request() call can't fail. Note that the reserve may need
639 * to be redone if the request is not actually submitted straight
640 * away, e.g. because a GPU scheduler has deferred it.
641 */
642 req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
Chris Wilson98f29e82016-10-28 13:58:51 +0100643 GEM_BUG_ON(req->reserved_space < engine->emit_breadcrumb_sz);
Chris Wilson05235c52016-07-20 09:21:08 +0100644
Chris Wilsonf73e7392016-12-18 15:37:24 +0000645 ret = engine->request_alloc(req);
Chris Wilson05235c52016-07-20 09:21:08 +0100646 if (ret)
647 goto err_ctx;
648
Chris Wilsond0454462016-08-15 10:48:40 +0100649 /* Record the position of the start of the request so that
650 * should we detect the updated seqno part-way through the
651 * GPU processing the request, we never over-estimate the
652 * position of the head.
653 */
654 req->head = req->ring->tail;
655
Chris Wilson9b6586a2017-02-23 07:44:08 +0000656 /* Check that we didn't interrupt ourselves with a new request */
657 GEM_BUG_ON(req->timeline->seqno != req->fence.seqno);
Chris Wilson8e637172016-08-02 22:50:26 +0100658 return req;
Chris Wilson05235c52016-07-20 09:21:08 +0100659
660err_ctx:
Chris Wilson1618bdb2016-11-25 13:17:16 +0000661 /* Make sure we didn't add ourselves to external state before freeing */
662 GEM_BUG_ON(!list_empty(&req->active_list));
663 GEM_BUG_ON(!list_empty(&req->priotree.signalers_list));
664 GEM_BUG_ON(!list_empty(&req->priotree.waiters_list));
665
Chris Wilson05235c52016-07-20 09:21:08 +0100666 kmem_cache_free(dev_priv->requests, req);
Chris Wilson28176ef2016-10-28 13:58:56 +0100667err_unreserve:
Chris Wilson9b6586a2017-02-23 07:44:08 +0000668 unreserve_seqno(engine);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000669err_unpin:
670 engine->context_unpin(engine, ctx);
Chris Wilson8e637172016-08-02 22:50:26 +0100671 return ERR_PTR(ret);
Chris Wilson05235c52016-07-20 09:21:08 +0100672}
673
Chris Wilsona2bc4692016-09-09 14:11:56 +0100674static int
675i915_gem_request_await_request(struct drm_i915_gem_request *to,
676 struct drm_i915_gem_request *from)
677{
Chris Wilson754c9fd2017-02-23 07:44:14 +0000678 u32 seqno;
Chris Wilson85e17f52016-10-28 13:58:53 +0100679 int ret;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100680
681 GEM_BUG_ON(to == from);
682
Chris Wilson52e54202016-11-14 20:41:02 +0000683 if (to->engine->schedule) {
684 ret = i915_priotree_add_dependency(to->i915,
685 &to->priotree,
686 &from->priotree);
687 if (ret < 0)
688 return ret;
689 }
690
Chris Wilson73cb9702016-10-28 13:58:46 +0100691 if (to->timeline == from->timeline)
Chris Wilsona2bc4692016-09-09 14:11:56 +0100692 return 0;
693
Chris Wilson73cb9702016-10-28 13:58:46 +0100694 if (to->engine == from->engine) {
695 ret = i915_sw_fence_await_sw_fence_gfp(&to->submit,
696 &from->submit,
697 GFP_KERNEL);
698 return ret < 0 ? ret : 0;
699 }
700
Chris Wilson754c9fd2017-02-23 07:44:14 +0000701 seqno = i915_gem_request_global_seqno(from);
702 if (!seqno) {
Chris Wilson65e47602016-10-28 13:58:49 +0100703 ret = i915_sw_fence_await_dma_fence(&to->submit,
704 &from->fence, 0,
705 GFP_KERNEL);
706 return ret < 0 ? ret : 0;
707 }
708
Chris Wilson754c9fd2017-02-23 07:44:14 +0000709 if (seqno <= to->timeline->sync_seqno[from->engine->id])
Chris Wilsona2bc4692016-09-09 14:11:56 +0100710 return 0;
711
712 trace_i915_gem_ring_sync_to(to, from);
713 if (!i915.semaphores) {
Chris Wilson0a046a02016-09-09 14:12:00 +0100714 if (!i915_spin_request(from, TASK_INTERRUPTIBLE, 2)) {
715 ret = i915_sw_fence_await_dma_fence(&to->submit,
716 &from->fence, 0,
717 GFP_KERNEL);
718 if (ret < 0)
719 return ret;
720 }
Chris Wilsona2bc4692016-09-09 14:11:56 +0100721 } else {
722 ret = to->engine->semaphore.sync_to(to, from);
723 if (ret)
724 return ret;
725 }
726
Chris Wilson754c9fd2017-02-23 07:44:14 +0000727 to->timeline->sync_seqno[from->engine->id] = seqno;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100728 return 0;
729}
730
Chris Wilsonb52992c2016-10-28 13:58:24 +0100731int
732i915_gem_request_await_dma_fence(struct drm_i915_gem_request *req,
733 struct dma_fence *fence)
734{
735 struct dma_fence_array *array;
736 int ret;
737 int i;
738
739 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
740 return 0;
741
742 if (dma_fence_is_i915(fence))
743 return i915_gem_request_await_request(req, to_request(fence));
744
745 if (!dma_fence_is_array(fence)) {
746 ret = i915_sw_fence_await_dma_fence(&req->submit,
747 fence, I915_FENCE_TIMEOUT,
748 GFP_KERNEL);
749 return ret < 0 ? ret : 0;
750 }
751
752 /* Note that if the fence-array was created in signal-on-any mode,
753 * we should *not* decompose it into its individual fences. However,
754 * we don't currently store which mode the fence-array is operating
755 * in. Fortunately, the only user of signal-on-any is private to
756 * amdgpu and we should not see any incoming fence-array from
757 * sync-file being in signal-on-any mode.
758 */
759
760 array = to_dma_fence_array(fence);
761 for (i = 0; i < array->num_fences; i++) {
762 struct dma_fence *child = array->fences[i];
763
764 if (dma_fence_is_i915(child))
765 ret = i915_gem_request_await_request(req,
766 to_request(child));
767 else
768 ret = i915_sw_fence_await_dma_fence(&req->submit,
769 child, I915_FENCE_TIMEOUT,
770 GFP_KERNEL);
771 if (ret < 0)
772 return ret;
773 }
774
775 return 0;
776}
777
Chris Wilsona2bc4692016-09-09 14:11:56 +0100778/**
779 * i915_gem_request_await_object - set this request to (async) wait upon a bo
780 *
781 * @to: request we are wishing to use
782 * @obj: object which may be in use on another ring.
783 *
784 * This code is meant to abstract object synchronization with the GPU.
785 * Conceptually we serialise writes between engines inside the GPU.
786 * We only allow one engine to write into a buffer at any time, but
787 * multiple readers. To ensure each has a coherent view of memory, we must:
788 *
789 * - If there is an outstanding write request to the object, the new
790 * request must wait for it to complete (either CPU or in hw, requests
791 * on the same ring will be naturally ordered).
792 *
793 * - If we are a write request (pending_write_domain is set), the new
794 * request must wait for outstanding read requests to complete.
795 *
796 * Returns 0 if successful, else propagates up the lower layer error.
797 */
798int
799i915_gem_request_await_object(struct drm_i915_gem_request *to,
800 struct drm_i915_gem_object *obj,
801 bool write)
802{
Chris Wilsond07f0e52016-10-28 13:58:44 +0100803 struct dma_fence *excl;
804 int ret = 0;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100805
806 if (write) {
Chris Wilsond07f0e52016-10-28 13:58:44 +0100807 struct dma_fence **shared;
808 unsigned int count, i;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100809
Chris Wilsond07f0e52016-10-28 13:58:44 +0100810 ret = reservation_object_get_fences_rcu(obj->resv,
811 &excl, &count, &shared);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100812 if (ret)
813 return ret;
Chris Wilsond07f0e52016-10-28 13:58:44 +0100814
815 for (i = 0; i < count; i++) {
816 ret = i915_gem_request_await_dma_fence(to, shared[i]);
817 if (ret)
818 break;
819
820 dma_fence_put(shared[i]);
821 }
822
823 for (; i < count; i++)
824 dma_fence_put(shared[i]);
825 kfree(shared);
826 } else {
827 excl = reservation_object_get_excl_rcu(obj->resv);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100828 }
829
Chris Wilsond07f0e52016-10-28 13:58:44 +0100830 if (excl) {
831 if (ret == 0)
832 ret = i915_gem_request_await_dma_fence(to, excl);
833
834 dma_fence_put(excl);
835 }
836
837 return ret;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100838}
839
Chris Wilson05235c52016-07-20 09:21:08 +0100840static void i915_gem_mark_busy(const struct intel_engine_cs *engine)
841{
842 struct drm_i915_private *dev_priv = engine->i915;
843
Chris Wilson05235c52016-07-20 09:21:08 +0100844 if (dev_priv->gt.awake)
845 return;
846
Chris Wilson43020552016-11-15 16:46:20 +0000847 GEM_BUG_ON(!dev_priv->gt.active_requests);
848
Chris Wilson05235c52016-07-20 09:21:08 +0100849 intel_runtime_pm_get_noresume(dev_priv);
850 dev_priv->gt.awake = true;
851
Chris Wilson54b4f682016-07-21 21:16:19 +0100852 intel_enable_gt_powersave(dev_priv);
Chris Wilson05235c52016-07-20 09:21:08 +0100853 i915_update_gfx_val(dev_priv);
854 if (INTEL_GEN(dev_priv) >= 6)
855 gen6_rps_busy(dev_priv);
856
857 queue_delayed_work(dev_priv->wq,
858 &dev_priv->gt.retire_work,
859 round_jiffies_up_relative(HZ));
860}
861
862/*
863 * NB: This function is not allowed to fail. Doing so would mean the the
864 * request is not being tracked for completion but the work itself is
865 * going to happen on the hardware. This would be a Bad Thing(tm).
866 */
Chris Wilson17f298cf2016-08-10 13:41:46 +0100867void __i915_add_request(struct drm_i915_gem_request *request, bool flush_caches)
Chris Wilson05235c52016-07-20 09:21:08 +0100868{
Chris Wilson95b2ab52016-08-15 10:48:46 +0100869 struct intel_engine_cs *engine = request->engine;
870 struct intel_ring *ring = request->ring;
Chris Wilson73cb9702016-10-28 13:58:46 +0100871 struct intel_timeline *timeline = request->timeline;
Chris Wilson0a046a02016-09-09 14:12:00 +0100872 struct drm_i915_gem_request *prev;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000873 u32 *cs;
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100874 int err;
Chris Wilson05235c52016-07-20 09:21:08 +0100875
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100876 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson0f25dff2016-09-09 14:11:55 +0100877 trace_i915_gem_request_add(request);
878
Chris Wilsonc781c972017-01-11 14:08:58 +0000879 /* Make sure that no request gazumped us - if it was allocated after
880 * our i915_gem_request_alloc() and called __i915_add_request() before
881 * us, the timeline will hold its seqno which is later than ours.
882 */
Chris Wilson9b6586a2017-02-23 07:44:08 +0000883 GEM_BUG_ON(timeline->seqno != request->fence.seqno);
Chris Wilsonc781c972017-01-11 14:08:58 +0000884
Chris Wilson05235c52016-07-20 09:21:08 +0100885 /*
886 * To ensure that this call will not fail, space for its emissions
887 * should already have been reserved in the ring buffer. Let the ring
888 * know that it is time to use that space up.
889 */
Chris Wilson05235c52016-07-20 09:21:08 +0100890 request->reserved_space = 0;
891
892 /*
893 * Emit any outstanding flushes - execbuf can fail to emit the flush
894 * after having emitted the batchbuffer command. Hence we need to fix
895 * things up similar to emitting the lazy request. The difference here
896 * is that the flush _must_ happen before the next request, no matter
897 * what.
898 */
899 if (flush_caches) {
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100900 err = engine->emit_flush(request, EMIT_FLUSH);
Chris Wilsonc7fe7d22016-08-02 22:50:24 +0100901
Chris Wilson05235c52016-07-20 09:21:08 +0100902 /* Not allowed to fail! */
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100903 WARN(err, "engine->emit_flush() failed: %d!\n", err);
Chris Wilson05235c52016-07-20 09:21:08 +0100904 }
905
Chris Wilsond0454462016-08-15 10:48:40 +0100906 /* Record the position of the start of the breadcrumb so that
Chris Wilson05235c52016-07-20 09:21:08 +0100907 * should we detect the updated seqno part-way through the
908 * GPU processing the request, we never over-estimate the
Chris Wilsond0454462016-08-15 10:48:40 +0100909 * position of the ring's HEAD.
Chris Wilson05235c52016-07-20 09:21:08 +0100910 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000911 cs = intel_ring_begin(request, engine->emit_breadcrumb_sz);
912 GEM_BUG_ON(IS_ERR(cs));
913 request->postfix = intel_ring_offset(request, cs);
Chris Wilson05235c52016-07-20 09:21:08 +0100914
Chris Wilson0f25dff2016-09-09 14:11:55 +0100915 /* Seal the request and mark it as pending execution. Note that
916 * we may inspect this state, without holding any locks, during
917 * hangcheck. Hence we apply the barrier to ensure that we do not
918 * see a more recent value in the hws than we are tracking.
919 */
Chris Wilson0a046a02016-09-09 14:12:00 +0100920
Chris Wilson73cb9702016-10-28 13:58:46 +0100921 prev = i915_gem_active_raw(&timeline->last_request,
Chris Wilson0a046a02016-09-09 14:12:00 +0100922 &request->i915->drm.struct_mutex);
Chris Wilson52e54202016-11-14 20:41:02 +0000923 if (prev) {
Chris Wilson0a046a02016-09-09 14:12:00 +0100924 i915_sw_fence_await_sw_fence(&request->submit, &prev->submit,
925 &request->submitq);
Chris Wilson52e54202016-11-14 20:41:02 +0000926 if (engine->schedule)
927 __i915_priotree_add_dependency(&request->priotree,
928 &prev->priotree,
929 &request->dep,
930 0);
931 }
Chris Wilson0a046a02016-09-09 14:12:00 +0100932
Chris Wilson80b204b2016-10-28 13:58:58 +0100933 spin_lock_irq(&timeline->lock);
Chris Wilsonf2d13292016-10-28 13:58:57 +0100934 list_add_tail(&request->link, &timeline->requests);
Chris Wilson80b204b2016-10-28 13:58:58 +0100935 spin_unlock_irq(&timeline->lock);
Chris Wilson28176ef2016-10-28 13:58:56 +0100936
Chris Wilson9b6586a2017-02-23 07:44:08 +0000937 GEM_BUG_ON(timeline->seqno != request->fence.seqno);
Chris Wilson73cb9702016-10-28 13:58:46 +0100938 i915_gem_active_set(&timeline->last_request, request);
Chris Wilsonf2d13292016-10-28 13:58:57 +0100939
Chris Wilson0f25dff2016-09-09 14:11:55 +0100940 list_add_tail(&request->ring_link, &ring->request_list);
Chris Wilsonf2d13292016-10-28 13:58:57 +0100941 request->emitted_jiffies = jiffies;
Chris Wilson0f25dff2016-09-09 14:11:55 +0100942
Chris Wilson9b6586a2017-02-23 07:44:08 +0000943 if (!request->i915->gt.active_requests++)
944 i915_gem_mark_busy(engine);
Chris Wilson5590af32016-09-09 14:11:54 +0100945
Chris Wilson0de91362016-11-14 20:41:01 +0000946 /* Let the backend know a new request has arrived that may need
947 * to adjust the existing execution schedule due to a high priority
948 * request - i.e. we may want to preempt the current request in order
949 * to run a high priority dependency chain *before* we can execute this
950 * request.
951 *
952 * This is called before the request is ready to run so that we can
953 * decide whether to preempt the entire chain so that it is ready to
954 * run at the earliest possible convenience.
955 */
956 if (engine->schedule)
Chris Wilson9f792eb2016-11-14 20:41:04 +0000957 engine->schedule(request, request->ctx->priority);
Chris Wilson0de91362016-11-14 20:41:01 +0000958
Chris Wilson5590af32016-09-09 14:11:54 +0100959 local_bh_disable();
960 i915_sw_fence_commit(&request->submit);
961 local_bh_enable(); /* Kick the execlists tasklet if just scheduled */
Chris Wilson05235c52016-07-20 09:21:08 +0100962}
963
964static unsigned long local_clock_us(unsigned int *cpu)
965{
966 unsigned long t;
967
968 /* Cheaply and approximately convert from nanoseconds to microseconds.
969 * The result and subsequent calculations are also defined in the same
970 * approximate microseconds units. The principal source of timing
971 * error here is from the simple truncation.
972 *
973 * Note that local_clock() is only defined wrt to the current CPU;
974 * the comparisons are no longer valid if we switch CPUs. Instead of
975 * blocking preemption for the entire busywait, we can detect the CPU
976 * switch and use that as indicator of system load and a reason to
977 * stop busywaiting, see busywait_stop().
978 */
979 *cpu = get_cpu();
980 t = local_clock() >> 10;
981 put_cpu();
982
983 return t;
984}
985
986static bool busywait_stop(unsigned long timeout, unsigned int cpu)
987{
988 unsigned int this_cpu;
989
990 if (time_after(local_clock_us(&this_cpu), timeout))
991 return true;
992
993 return this_cpu != cpu;
994}
995
996bool __i915_spin_request(const struct drm_i915_gem_request *req,
Chris Wilson754c9fd2017-02-23 07:44:14 +0000997 u32 seqno, int state, unsigned long timeout_us)
Chris Wilson05235c52016-07-20 09:21:08 +0100998{
Chris Wilsonc33ed062017-02-17 15:13:01 +0000999 struct intel_engine_cs *engine = req->engine;
1000 unsigned int irq, cpu;
Chris Wilson05235c52016-07-20 09:21:08 +01001001
1002 /* When waiting for high frequency requests, e.g. during synchronous
1003 * rendering split between the CPU and GPU, the finite amount of time
1004 * required to set up the irq and wait upon it limits the response
1005 * rate. By busywaiting on the request completion for a short while we
1006 * can service the high frequency waits as quick as possible. However,
1007 * if it is a slow request, we want to sleep as quickly as possible.
1008 * The tradeoff between waiting and sleeping is roughly the time it
1009 * takes to sleep on a request, on the order of a microsecond.
1010 */
1011
Chris Wilsonc33ed062017-02-17 15:13:01 +00001012 irq = atomic_read(&engine->irq_count);
Chris Wilson05235c52016-07-20 09:21:08 +01001013 timeout_us += local_clock_us(&cpu);
1014 do {
Chris Wilson754c9fd2017-02-23 07:44:14 +00001015 if (seqno != i915_gem_request_global_seqno(req))
1016 break;
1017
1018 if (i915_seqno_passed(intel_engine_get_seqno(req->engine),
1019 seqno))
Chris Wilson05235c52016-07-20 09:21:08 +01001020 return true;
1021
Chris Wilsonc33ed062017-02-17 15:13:01 +00001022 /* Seqno are meant to be ordered *before* the interrupt. If
1023 * we see an interrupt without a corresponding seqno advance,
1024 * assume we won't see one in the near future but require
1025 * the engine->seqno_barrier() to fixup coherency.
1026 */
1027 if (atomic_read(&engine->irq_count) != irq)
1028 break;
1029
Chris Wilson05235c52016-07-20 09:21:08 +01001030 if (signal_pending_state(state, current))
1031 break;
1032
1033 if (busywait_stop(timeout_us, cpu))
1034 break;
1035
Christian Borntraegerf2f09a42016-10-25 11:03:14 +02001036 cpu_relax();
Chris Wilson05235c52016-07-20 09:21:08 +01001037 } while (!need_resched());
1038
1039 return false;
1040}
1041
Chris Wilsone0705112017-02-23 07:44:20 +00001042static bool __i915_wait_request_check_and_reset(struct drm_i915_gem_request *request)
Chris Wilson4680816b2016-10-28 13:58:48 +01001043{
Chris Wilson8c185ec2017-03-16 17:13:02 +00001044 if (likely(!i915_reset_handoff(&request->i915->gpu_error)))
Chris Wilsone0705112017-02-23 07:44:20 +00001045 return false;
Chris Wilson4680816b2016-10-28 13:58:48 +01001046
Chris Wilsone0705112017-02-23 07:44:20 +00001047 __set_current_state(TASK_RUNNING);
1048 i915_reset(request->i915);
1049 return true;
Chris Wilson4680816b2016-10-28 13:58:48 +01001050}
1051
Chris Wilson05235c52016-07-20 09:21:08 +01001052/**
Chris Wilson776f3232016-08-04 07:52:40 +01001053 * i915_wait_request - wait until execution of request has finished
Chris Wilsone95433c2016-10-28 13:58:27 +01001054 * @req: the request to wait upon
Chris Wilsonea746f32016-09-09 14:11:49 +01001055 * @flags: how to wait
Chris Wilsone95433c2016-10-28 13:58:27 +01001056 * @timeout: how long to wait in jiffies
Chris Wilson05235c52016-07-20 09:21:08 +01001057 *
Chris Wilsone95433c2016-10-28 13:58:27 +01001058 * i915_wait_request() waits for the request to be completed, for a
1059 * maximum of @timeout jiffies (with MAX_SCHEDULE_TIMEOUT implying an
1060 * unbounded wait).
Chris Wilson05235c52016-07-20 09:21:08 +01001061 *
Chris Wilsone95433c2016-10-28 13:58:27 +01001062 * If the caller holds the struct_mutex, the caller must pass I915_WAIT_LOCKED
1063 * in via the flags, and vice versa if the struct_mutex is not held, the caller
1064 * must not specify that the wait is locked.
1065 *
1066 * Returns the remaining time (in jiffies) if the request completed, which may
1067 * be zero or -ETIME if the request is unfinished after the timeout expires.
1068 * May return -EINTR is called with I915_WAIT_INTERRUPTIBLE and a signal is
1069 * pending before the request completes.
Chris Wilson05235c52016-07-20 09:21:08 +01001070 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001071long i915_wait_request(struct drm_i915_gem_request *req,
1072 unsigned int flags,
1073 long timeout)
Chris Wilson05235c52016-07-20 09:21:08 +01001074{
Chris Wilsonea746f32016-09-09 14:11:49 +01001075 const int state = flags & I915_WAIT_INTERRUPTIBLE ?
1076 TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson4b36b2e2017-02-23 07:44:10 +00001077 wait_queue_head_t *errq = &req->i915->gpu_error.wait_queue;
Chris Wilsona49625f2017-02-23 07:44:19 +00001078 DEFINE_WAIT_FUNC(reset, default_wake_function);
1079 DEFINE_WAIT_FUNC(exec, default_wake_function);
Chris Wilson05235c52016-07-20 09:21:08 +01001080 struct intel_wait wait;
Chris Wilson05235c52016-07-20 09:21:08 +01001081
1082 might_sleep();
Chris Wilson22dd3bb2016-09-09 14:11:50 +01001083#if IS_ENABLED(CONFIG_LOCKDEP)
Chris Wilsone95433c2016-10-28 13:58:27 +01001084 GEM_BUG_ON(debug_locks &&
1085 !!lockdep_is_held(&req->i915->drm.struct_mutex) !=
Chris Wilson22dd3bb2016-09-09 14:11:50 +01001086 !!(flags & I915_WAIT_LOCKED));
1087#endif
Chris Wilsone95433c2016-10-28 13:58:27 +01001088 GEM_BUG_ON(timeout < 0);
Chris Wilson05235c52016-07-20 09:21:08 +01001089
Chris Wilson05235c52016-07-20 09:21:08 +01001090 if (i915_gem_request_completed(req))
Chris Wilsone95433c2016-10-28 13:58:27 +01001091 return timeout;
Chris Wilson05235c52016-07-20 09:21:08 +01001092
Chris Wilsone95433c2016-10-28 13:58:27 +01001093 if (!timeout)
1094 return -ETIME;
Chris Wilson05235c52016-07-20 09:21:08 +01001095
Tvrtko Ursulin936925022017-02-21 11:00:24 +00001096 trace_i915_gem_request_wait_begin(req, flags);
Chris Wilson05235c52016-07-20 09:21:08 +01001097
Chris Wilsona49625f2017-02-23 07:44:19 +00001098 add_wait_queue(&req->execute, &exec);
Chris Wilson7de53bf2017-02-23 07:44:11 +00001099 if (flags & I915_WAIT_LOCKED)
1100 add_wait_queue(errq, &reset);
1101
Chris Wilson56299fb2017-02-27 20:58:48 +00001102 intel_wait_init(&wait, req);
Chris Wilson754c9fd2017-02-23 07:44:14 +00001103
Chris Wilsond6a22892017-02-23 07:44:17 +00001104restart:
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001105 do {
1106 set_current_state(state);
1107 if (intel_wait_update_request(&wait, req))
1108 break;
Chris Wilson754c9fd2017-02-23 07:44:14 +00001109
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001110 if (flags & I915_WAIT_LOCKED &&
1111 __i915_wait_request_check_and_reset(req))
1112 continue;
Chris Wilson541ca6e2017-02-23 07:44:12 +00001113
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001114 if (signal_pending_state(state, current)) {
1115 timeout = -ERESTARTSYS;
Chris Wilson4680816b2016-10-28 13:58:48 +01001116 goto complete;
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001117 }
Chris Wilson4680816b2016-10-28 13:58:48 +01001118
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001119 if (!timeout) {
1120 timeout = -ETIME;
1121 goto complete;
1122 }
Chris Wilson541ca6e2017-02-23 07:44:12 +00001123
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001124 timeout = io_schedule_timeout(timeout);
1125 } while (1);
Chris Wilson541ca6e2017-02-23 07:44:12 +00001126
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001127 GEM_BUG_ON(!intel_wait_has_seqno(&wait));
Chris Wilsonfe497892017-02-23 07:44:13 +00001128 GEM_BUG_ON(!i915_sw_fence_signaled(&req->submit));
Chris Wilson4680816b2016-10-28 13:58:48 +01001129
Daniel Vetter437c3082016-08-05 18:11:24 +02001130 /* Optimistic short spin before touching IRQs */
Chris Wilson05235c52016-07-20 09:21:08 +01001131 if (i915_spin_request(req, state, 5))
1132 goto complete;
1133
1134 set_current_state(state);
Chris Wilson05235c52016-07-20 09:21:08 +01001135 if (intel_engine_add_wait(req->engine, &wait))
1136 /* In order to check that we haven't missed the interrupt
1137 * as we enabled it, we need to kick ourselves to do a
1138 * coherent check on the seqno before we sleep.
1139 */
1140 goto wakeup;
1141
Chris Wilson24f417e2017-02-23 07:44:21 +00001142 if (flags & I915_WAIT_LOCKED)
1143 __i915_wait_request_check_and_reset(req);
1144
Chris Wilson05235c52016-07-20 09:21:08 +01001145 for (;;) {
1146 if (signal_pending_state(state, current)) {
Chris Wilsone95433c2016-10-28 13:58:27 +01001147 timeout = -ERESTARTSYS;
Chris Wilson05235c52016-07-20 09:21:08 +01001148 break;
1149 }
1150
Chris Wilsone95433c2016-10-28 13:58:27 +01001151 if (!timeout) {
1152 timeout = -ETIME;
Chris Wilson05235c52016-07-20 09:21:08 +01001153 break;
1154 }
1155
Chris Wilsone95433c2016-10-28 13:58:27 +01001156 timeout = io_schedule_timeout(timeout);
1157
Chris Wilson754c9fd2017-02-23 07:44:14 +00001158 if (intel_wait_complete(&wait) &&
1159 intel_wait_check_request(&wait, req))
Chris Wilson05235c52016-07-20 09:21:08 +01001160 break;
1161
1162 set_current_state(state);
1163
1164wakeup:
1165 /* Carefully check if the request is complete, giving time
1166 * for the seqno to be visible following the interrupt.
1167 * We also have to check in case we are kicked by the GPU
1168 * reset in order to drop the struct_mutex.
1169 */
1170 if (__i915_request_irq_complete(req))
1171 break;
1172
Chris Wilson221fe792016-09-09 14:11:51 +01001173 /* If the GPU is hung, and we hold the lock, reset the GPU
1174 * and then check for completion. On a full reset, the engine's
1175 * HW seqno will be advanced passed us and we are complete.
1176 * If we do a partial reset, we have to wait for the GPU to
1177 * resume and update the breadcrumb.
1178 *
1179 * If we don't hold the mutex, we can just wait for the worker
1180 * to come along and update the breadcrumb (either directly
1181 * itself, or indirectly by recovering the GPU).
1182 */
1183 if (flags & I915_WAIT_LOCKED &&
Chris Wilsone0705112017-02-23 07:44:20 +00001184 __i915_wait_request_check_and_reset(req))
Chris Wilson221fe792016-09-09 14:11:51 +01001185 continue;
Chris Wilson221fe792016-09-09 14:11:51 +01001186
Chris Wilson05235c52016-07-20 09:21:08 +01001187 /* Only spin if we know the GPU is processing this request */
1188 if (i915_spin_request(req, state, 2))
1189 break;
Chris Wilsond6a22892017-02-23 07:44:17 +00001190
1191 if (!intel_wait_check_request(&wait, req)) {
1192 intel_engine_remove_wait(req->engine, &wait);
1193 goto restart;
1194 }
Chris Wilson05235c52016-07-20 09:21:08 +01001195 }
Chris Wilson05235c52016-07-20 09:21:08 +01001196
1197 intel_engine_remove_wait(req->engine, &wait);
Chris Wilson05235c52016-07-20 09:21:08 +01001198complete:
Chris Wilsona49625f2017-02-23 07:44:19 +00001199 __set_current_state(TASK_RUNNING);
Chris Wilson7de53bf2017-02-23 07:44:11 +00001200 if (flags & I915_WAIT_LOCKED)
1201 remove_wait_queue(errq, &reset);
Chris Wilsona49625f2017-02-23 07:44:19 +00001202 remove_wait_queue(&req->execute, &exec);
Chris Wilson05235c52016-07-20 09:21:08 +01001203 trace_i915_gem_request_wait_end(req);
1204
Chris Wilsone95433c2016-10-28 13:58:27 +01001205 return timeout;
Chris Wilson05235c52016-07-20 09:21:08 +01001206}
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001207
Chris Wilson28176ef2016-10-28 13:58:56 +01001208static void engine_retire_requests(struct intel_engine_cs *engine)
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001209{
1210 struct drm_i915_gem_request *request, *next;
Chris Wilson754c9fd2017-02-23 07:44:14 +00001211 u32 seqno = intel_engine_get_seqno(engine);
1212 LIST_HEAD(retire);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001213
Chris Wilson754c9fd2017-02-23 07:44:14 +00001214 spin_lock_irq(&engine->timeline->lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01001215 list_for_each_entry_safe(request, next,
1216 &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00001217 if (!i915_seqno_passed(seqno, request->global_seqno))
1218 break;
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001219
Chris Wilson754c9fd2017-02-23 07:44:14 +00001220 list_move_tail(&request->link, &retire);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001221 }
Chris Wilson754c9fd2017-02-23 07:44:14 +00001222 spin_unlock_irq(&engine->timeline->lock);
1223
1224 list_for_each_entry_safe(request, next, &retire, link)
1225 i915_gem_request_retire(request);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001226}
1227
1228void i915_gem_retire_requests(struct drm_i915_private *dev_priv)
1229{
1230 struct intel_engine_cs *engine;
Chris Wilson28176ef2016-10-28 13:58:56 +01001231 enum intel_engine_id id;
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001232
1233 lockdep_assert_held(&dev_priv->drm.struct_mutex);
1234
Chris Wilson28176ef2016-10-28 13:58:56 +01001235 if (!dev_priv->gt.active_requests)
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001236 return;
1237
Chris Wilson28176ef2016-10-28 13:58:56 +01001238 for_each_engine(engine, dev_priv, id)
1239 engine_retire_requests(engine);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001240}
Chris Wilsonc835c552017-02-13 17:15:21 +00001241
1242#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1243#include "selftests/mock_request.c"
1244#include "selftests/i915_gem_request.c"
1245#endif