blob: 9adfa7c99695f320e4bf8e0063e2605d2f0717c6 [file] [log] [blame]
Rob Clarkf5f94542012-12-04 13:59:12 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_irq.c
Rob Clarkf5f94542012-12-04 13:59:12 -06003 *
4 * Copyright (C) 2012 Texas Instruments
5 * Author: Rob Clark <rob.clark@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#include "omap_drv.h"
21
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030022struct omap_irq_wait {
23 struct list_head node;
Laurent Pinchart84e1d452016-04-19 03:07:59 +030024 wait_queue_head_t wq;
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030025 uint32_t irqmask;
26 int count;
27};
28
Laurent Pinchart84e1d452016-04-19 03:07:59 +030029/* call with wait_lock and dispc runtime held */
Rob Clarkf5f94542012-12-04 13:59:12 -060030static void omap_irq_update(struct drm_device *dev)
31{
32 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030033 struct omap_irq_wait *wait;
Laurent Pinchart728ae8d2015-05-28 00:21:29 +030034 uint32_t irqmask = priv->irq_mask;
Rob Clarkf5f94542012-12-04 13:59:12 -060035
Laurent Pinchart84e1d452016-04-19 03:07:59 +030036 assert_spin_locked(&priv->wait_lock);
Rob Clarkf5f94542012-12-04 13:59:12 -060037
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030038 list_for_each_entry(wait, &priv->wait_list, node)
39 irqmask |= wait->irqmask;
Rob Clarkf5f94542012-12-04 13:59:12 -060040
41 DBG("irqmask=%08x", irqmask);
42
43 dispc_write_irqenable(irqmask);
44 dispc_read_irqenable(); /* flush posted write */
45}
46
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030047static void omap_irq_wait_handler(struct omap_irq_wait *wait)
Rob Clarkf5f94542012-12-04 13:59:12 -060048{
Rob Clarkf5f94542012-12-04 13:59:12 -060049 wait->count--;
Laurent Pinchart84e1d452016-04-19 03:07:59 +030050 wake_up(&wait->wq);
Rob Clarkf5f94542012-12-04 13:59:12 -060051}
52
53struct omap_irq_wait * omap_irq_wait_init(struct drm_device *dev,
54 uint32_t irqmask, int count)
55{
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030056 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkf5f94542012-12-04 13:59:12 -060057 struct omap_irq_wait *wait = kzalloc(sizeof(*wait), GFP_KERNEL);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030058 unsigned long flags;
59
Laurent Pinchart84e1d452016-04-19 03:07:59 +030060 init_waitqueue_head(&wait->wq);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030061 wait->irqmask = irqmask;
Rob Clarkf5f94542012-12-04 13:59:12 -060062 wait->count = count;
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030063
Laurent Pinchart84e1d452016-04-19 03:07:59 +030064 spin_lock_irqsave(&priv->wait_lock, flags);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030065 list_add(&wait->node, &priv->wait_list);
66 omap_irq_update(dev);
Laurent Pinchart84e1d452016-04-19 03:07:59 +030067 spin_unlock_irqrestore(&priv->wait_lock, flags);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030068
Rob Clarkf5f94542012-12-04 13:59:12 -060069 return wait;
70}
71
72int omap_irq_wait(struct drm_device *dev, struct omap_irq_wait *wait,
73 unsigned long timeout)
74{
Laurent Pinchart84e1d452016-04-19 03:07:59 +030075 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030076 unsigned long flags;
Laurent Pinchart84e1d452016-04-19 03:07:59 +030077 int ret;
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030078
Laurent Pinchart84e1d452016-04-19 03:07:59 +030079 ret = wait_event_timeout(wait->wq, (wait->count <= 0), timeout);
80
81 spin_lock_irqsave(&priv->wait_lock, flags);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030082 list_del(&wait->node);
83 omap_irq_update(dev);
Laurent Pinchart84e1d452016-04-19 03:07:59 +030084 spin_unlock_irqrestore(&priv->wait_lock, flags);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030085
Rob Clarkf5f94542012-12-04 13:59:12 -060086 kfree(wait);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030087
88 return ret == 0 ? -1 : 0;
Rob Clarkf5f94542012-12-04 13:59:12 -060089}
90
91/**
92 * enable_vblank - enable vblank interrupt events
93 * @dev: DRM device
Thierry Reding88e72712015-09-24 18:35:31 +020094 * @pipe: which irq to enable
Rob Clarkf5f94542012-12-04 13:59:12 -060095 *
96 * Enable vblank interrupts for @crtc. If the device doesn't have
97 * a hardware vblank counter, this routine should be a no-op, since
98 * interrupts will have to stay on to keep the count accurate.
99 *
100 * RETURNS
101 * Zero on success, appropriate errno if the given @crtc's vblank
102 * interrupt cannot be enabled.
103 */
Thierry Reding88e72712015-09-24 18:35:31 +0200104int omap_irq_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkf5f94542012-12-04 13:59:12 -0600105{
106 struct omap_drm_private *priv = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200107 struct drm_crtc *crtc = priv->crtcs[pipe];
Rob Clarkf5f94542012-12-04 13:59:12 -0600108 unsigned long flags;
109
Thierry Reding88e72712015-09-24 18:35:31 +0200110 DBG("dev=%p, crtc=%u", dev, pipe);
Rob Clarkf5f94542012-12-04 13:59:12 -0600111
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300112 spin_lock_irqsave(&priv->wait_lock, flags);
Laurent Pinchartca52d2f2015-05-27 19:15:22 +0300113 priv->irq_mask |= dispc_mgr_get_vsync_irq(omap_crtc_channel(crtc));
Rob Clarkf5f94542012-12-04 13:59:12 -0600114 omap_irq_update(dev);
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300115 spin_unlock_irqrestore(&priv->wait_lock, flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600116
117 return 0;
118}
119
120/**
121 * disable_vblank - disable vblank interrupt events
122 * @dev: DRM device
Thierry Reding88e72712015-09-24 18:35:31 +0200123 * @pipe: which irq to enable
Rob Clarkf5f94542012-12-04 13:59:12 -0600124 *
125 * Disable vblank interrupts for @crtc. If the device doesn't have
126 * a hardware vblank counter, this routine should be a no-op, since
127 * interrupts will have to stay on to keep the count accurate.
128 */
Thierry Reding88e72712015-09-24 18:35:31 +0200129void omap_irq_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkf5f94542012-12-04 13:59:12 -0600130{
131 struct omap_drm_private *priv = dev->dev_private;
Thierry Reding88e72712015-09-24 18:35:31 +0200132 struct drm_crtc *crtc = priv->crtcs[pipe];
Rob Clarkf5f94542012-12-04 13:59:12 -0600133 unsigned long flags;
134
Thierry Reding88e72712015-09-24 18:35:31 +0200135 DBG("dev=%p, crtc=%u", dev, pipe);
Rob Clarkf5f94542012-12-04 13:59:12 -0600136
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300137 spin_lock_irqsave(&priv->wait_lock, flags);
Laurent Pinchartca52d2f2015-05-27 19:15:22 +0300138 priv->irq_mask &= ~dispc_mgr_get_vsync_irq(omap_crtc_channel(crtc));
Rob Clarkf5f94542012-12-04 13:59:12 -0600139 omap_irq_update(dev);
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300140 spin_unlock_irqrestore(&priv->wait_lock, flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600141}
142
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300143static void omap_irq_fifo_underflow(struct omap_drm_private *priv,
144 u32 irqstatus)
145{
146 static DEFINE_RATELIMIT_STATE(_rs, DEFAULT_RATELIMIT_INTERVAL,
147 DEFAULT_RATELIMIT_BURST);
148 static const struct {
149 const char *name;
150 u32 mask;
151 } sources[] = {
152 { "gfx", DISPC_IRQ_GFX_FIFO_UNDERFLOW },
153 { "vid1", DISPC_IRQ_VID1_FIFO_UNDERFLOW },
154 { "vid2", DISPC_IRQ_VID2_FIFO_UNDERFLOW },
155 { "vid3", DISPC_IRQ_VID3_FIFO_UNDERFLOW },
156 };
157
158 const u32 mask = DISPC_IRQ_GFX_FIFO_UNDERFLOW
159 | DISPC_IRQ_VID1_FIFO_UNDERFLOW
160 | DISPC_IRQ_VID2_FIFO_UNDERFLOW
161 | DISPC_IRQ_VID3_FIFO_UNDERFLOW;
162 unsigned int i;
163
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300164 spin_lock(&priv->wait_lock);
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300165 irqstatus &= priv->irq_mask & mask;
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300166 spin_unlock(&priv->wait_lock);
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300167
168 if (!irqstatus)
169 return;
170
171 if (!__ratelimit(&_rs))
172 return;
173
174 DRM_ERROR("FIFO underflow on ");
175
176 for (i = 0; i < ARRAY_SIZE(sources); ++i) {
177 if (sources[i].mask & irqstatus)
178 pr_cont("%s ", sources[i].name);
179 }
180
181 pr_cont("(0x%08x)\n", irqstatus);
182}
183
Laurent Pinchart6b5538d2015-05-28 01:05:20 +0300184static void omap_irq_ocp_error_handler(u32 irqstatus)
185{
186 if (!(irqstatus & DISPC_IRQ_OCP_ERR))
187 return;
188
189 DRM_ERROR("OCP error\n");
190}
191
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200192static irqreturn_t omap_irq_handler(int irq, void *arg)
Rob Clarkf5f94542012-12-04 13:59:12 -0600193{
194 struct drm_device *dev = (struct drm_device *) arg;
195 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart80f91bf2016-04-19 02:47:02 +0300196 struct omap_irq_wait *wait, *n;
Rob Clarkf5f94542012-12-04 13:59:12 -0600197 unsigned long flags;
198 unsigned int id;
199 u32 irqstatus;
200
201 irqstatus = dispc_read_irqstatus();
202 dispc_clear_irqstatus(irqstatus);
203 dispc_read_irqstatus(); /* flush posted write */
204
205 VERB("irqs: %08x", irqstatus);
206
Archit Taneja0d8f3712013-03-26 19:15:19 +0530207 for (id = 0; id < priv->num_crtcs; id++) {
208 struct drm_crtc *crtc = priv->crtcs[id];
Laurent Pincharte0519af2015-05-28 00:21:29 +0300209 enum omap_channel channel = omap_crtc_channel(crtc);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530210
Laurent Pinchartca52d2f2015-05-27 19:15:22 +0300211 if (irqstatus & dispc_mgr_get_vsync_irq(channel)) {
Rob Clarkf5f94542012-12-04 13:59:12 -0600212 drm_handle_vblank(dev, id);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300213 omap_crtc_vblank_irq(crtc);
214 }
Laurent Pincharte0519af2015-05-28 00:21:29 +0300215
216 if (irqstatus & dispc_mgr_get_sync_lost_irq(channel))
217 omap_crtc_error_irq(crtc, irqstatus);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530218 }
Rob Clarkf5f94542012-12-04 13:59:12 -0600219
Laurent Pinchart6b5538d2015-05-28 01:05:20 +0300220 omap_irq_ocp_error_handler(irqstatus);
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300221 omap_irq_fifo_underflow(priv, irqstatus);
222
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300223 spin_lock_irqsave(&priv->wait_lock, flags);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +0300224 list_for_each_entry_safe(wait, n, &priv->wait_list, node) {
225 if (wait->irqmask & irqstatus)
226 omap_irq_wait_handler(wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600227 }
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300228 spin_unlock_irqrestore(&priv->wait_lock, flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600229
230 return IRQ_HANDLED;
231}
232
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300233static const u32 omap_underflow_irqs[] = {
234 [OMAP_DSS_GFX] = DISPC_IRQ_GFX_FIFO_UNDERFLOW,
235 [OMAP_DSS_VIDEO1] = DISPC_IRQ_VID1_FIFO_UNDERFLOW,
236 [OMAP_DSS_VIDEO2] = DISPC_IRQ_VID2_FIFO_UNDERFLOW,
237 [OMAP_DSS_VIDEO3] = DISPC_IRQ_VID3_FIFO_UNDERFLOW,
238};
239
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200240/*
241 * We need a special version, instead of just using drm_irq_install(),
242 * because we need to register the irq via omapdss. Once omapdss and
243 * omapdrm are merged together we can assign the dispc hwmod data to
244 * ourselves and drop these and just use drm_irq_{install,uninstall}()
245 */
Rob Clarkf5f94542012-12-04 13:59:12 -0600246
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200247int omap_drm_irq_install(struct drm_device *dev)
Rob Clarkf5f94542012-12-04 13:59:12 -0600248{
249 struct omap_drm_private *priv = dev->dev_private;
Laurent Pincharte0519af2015-05-28 00:21:29 +0300250 unsigned int num_mgrs = dss_feat_get_num_mgrs();
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300251 unsigned int max_planes;
252 unsigned int i;
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200253 int ret;
Rob Clarkf5f94542012-12-04 13:59:12 -0600254
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300255 spin_lock_init(&priv->wait_lock);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +0300256 INIT_LIST_HEAD(&priv->wait_list);
Rob Clarkf5f94542012-12-04 13:59:12 -0600257
Laurent Pinchart6b5538d2015-05-28 01:05:20 +0300258 priv->irq_mask = DISPC_IRQ_OCP_ERR;
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300259
260 max_planes = min(ARRAY_SIZE(priv->planes),
261 ARRAY_SIZE(omap_underflow_irqs));
262 for (i = 0; i < max_planes; ++i) {
263 if (priv->planes[i])
264 priv->irq_mask |= omap_underflow_irqs[i];
265 }
266
Laurent Pincharte0519af2015-05-28 00:21:29 +0300267 for (i = 0; i < num_mgrs; ++i)
268 priv->irq_mask |= dispc_mgr_get_sync_lost_irq(i);
269
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200270 dispc_runtime_get();
271 dispc_clear_irqstatus(0xffffffff);
272 dispc_runtime_put();
273
274 ret = dispc_request_irq(omap_irq_handler, dev);
275 if (ret < 0)
276 return ret;
277
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200278 dev->irq_enabled = true;
279
Rob Clarkf5f94542012-12-04 13:59:12 -0600280 return 0;
281}
282
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200283void omap_drm_irq_uninstall(struct drm_device *dev)
Rob Clarkf5f94542012-12-04 13:59:12 -0600284{
285 unsigned long irqflags;
Ville Syrjälä44238432013-10-04 14:53:37 +0300286 int i;
Rob Clarkf5f94542012-12-04 13:59:12 -0600287
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200288 if (!dev->irq_enabled)
289 return;
Rob Clarkf5f94542012-12-04 13:59:12 -0600290
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200291 dev->irq_enabled = false;
292
293 /* Wake up any waiters so they don't hang. */
Rob Clarkf5f94542012-12-04 13:59:12 -0600294 if (dev->num_crtcs) {
295 spin_lock_irqsave(&dev->vbl_lock, irqflags);
296 for (i = 0; i < dev->num_crtcs; i++) {
Daniel Vetter57ed0f72013-12-11 11:34:43 +0100297 wake_up(&dev->vblank[i].queue);
Ville Syrjälä5380e922013-10-04 14:53:36 +0300298 dev->vblank[i].enabled = false;
299 dev->vblank[i].last =
Rob Clarkf5f94542012-12-04 13:59:12 -0600300 dev->driver->get_vblank_counter(dev, i);
301 }
302 spin_unlock_irqrestore(&dev->vbl_lock, irqflags);
303 }
304
Rob Clarkf5f94542012-12-04 13:59:12 -0600305 dispc_free_irq(dev);
Rob Clarkf5f94542012-12-04 13:59:12 -0600306}