blob: 783241c0024007f1244b7c933159ae454c3b6e94 [file] [log] [blame]
Kim Phillips1b9a93e2006-08-29 18:13:31 -05001/*
2 * MPC8349E MDS Device Tree Source
3 *
4 * Copyright 2005, 2006 Freescale Semiconductor Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
Paul Gortmakereedd62e2008-01-25 01:22:09 -050012/dts-v1/;
13
Kim Phillips1b9a93e2006-08-29 18:13:31 -050014/ {
15 model = "MPC8349EMDS";
Kumar Galad71a1dc2007-02-16 09:57:22 -060016 compatible = "MPC8349EMDS", "MPC834xMDS", "MPC83xxMDS";
Kim Phillips1b9a93e2006-08-29 18:13:31 -050017 #address-cells = <1>;
18 #size-cells = <1>;
19
Kumar Galaea082fa2007-12-12 01:46:12 -060020 aliases {
21 ethernet0 = &enet0;
22 ethernet1 = &enet1;
23 serial0 = &serial0;
24 serial1 = &serial1;
25 pci0 = &pci0;
26 pci1 = &pci1;
27 };
28
Kim Phillips1b9a93e2006-08-29 18:13:31 -050029 cpus {
Kim Phillips1b9a93e2006-08-29 18:13:31 -050030 #address-cells = <1>;
31 #size-cells = <0>;
32
33 PowerPC,8349@0 {
34 device_type = "cpu";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050035 reg = <0x0>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -050036 d-cache-line-size = <32>;
37 i-cache-line-size = <32>;
38 d-cache-size = <32768>;
39 i-cache-size = <32768>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050040 timebase-frequency = <0>; // from bootloader
41 bus-frequency = <0>; // from bootloader
42 clock-frequency = <0>; // from bootloader
Kim Phillips1b9a93e2006-08-29 18:13:31 -050043 };
44 };
45
46 memory {
47 device_type = "memory";
Paul Gortmakereedd62e2008-01-25 01:22:09 -050048 reg = <0x00000000 0x10000000>; // 256MB at 0
Kim Phillips1b9a93e2006-08-29 18:13:31 -050049 };
50
Li Yangea5b7a62007-02-07 13:51:09 +080051 bcsr@e2400000 {
52 device_type = "board-control";
Paul Gortmakereedd62e2008-01-25 01:22:09 -050053 reg = <0xe2400000 0x8000>;
Li Yangea5b7a62007-02-07 13:51:09 +080054 };
55
Kim Phillips1b9a93e2006-08-29 18:13:31 -050056 soc8349@e0000000 {
57 #address-cells = <1>;
58 #size-cells = <1>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050059 device_type = "soc";
Kim Phillipscf0d19f2008-07-29 15:29:24 -050060 compatible = "simple-bus";
Paul Gortmakereedd62e2008-01-25 01:22:09 -050061 ranges = <0x0 0xe0000000 0x00100000>;
62 reg = <0xe0000000 0x00000200>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050063 bus-frequency = <0>;
64
65 wdt@200 {
66 device_type = "watchdog";
67 compatible = "mpc83xx_wdt";
Paul Gortmakereedd62e2008-01-25 01:22:09 -050068 reg = <0x200 0x100>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050069 };
70
71 i2c@3000 {
Kim Phillips27f498072007-11-08 13:37:06 -060072 #address-cells = <1>;
73 #size-cells = <0>;
Kumar Galaec9686c2007-12-11 23:17:24 -060074 cell-index = <0>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050075 compatible = "fsl-i2c";
Paul Gortmakereedd62e2008-01-25 01:22:09 -050076 reg = <0x3000 0x100>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -050077 interrupts = <14 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -050078 interrupt-parent = <&ipic>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050079 dfsrr;
Kim Phillips27f498072007-11-08 13:37:06 -060080
81 rtc@68 {
82 compatible = "dallas,ds1374";
Paul Gortmakereedd62e2008-01-25 01:22:09 -050083 reg = <0x68>;
Kim Phillips27f498072007-11-08 13:37:06 -060084 };
Kim Phillips1b9a93e2006-08-29 18:13:31 -050085 };
86
87 i2c@3100 {
Kim Phillips27f498072007-11-08 13:37:06 -060088 #address-cells = <1>;
89 #size-cells = <0>;
Kumar Galaec9686c2007-12-11 23:17:24 -060090 cell-index = <1>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050091 compatible = "fsl-i2c";
Paul Gortmakereedd62e2008-01-25 01:22:09 -050092 reg = <0x3100 0x100>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -050093 interrupts = <15 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -050094 interrupt-parent = <&ipic>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -050095 dfsrr;
96 };
97
98 spi@7000 {
Anton Vorontsovf3a2b292008-01-24 18:40:07 +030099 cell-index = <0>;
100 compatible = "fsl,spi";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500101 reg = <0x7000 0x1000>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500102 interrupts = <16 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500103 interrupt-parent = <&ipic>;
Peter Korsgaard33799e32007-10-03 17:44:58 +0200104 mode = "cpu";
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500105 };
106
Kumar Galadee80552008-06-27 13:45:19 -0500107 dma@82a8 {
108 #address-cells = <1>;
109 #size-cells = <1>;
110 compatible = "fsl,mpc8349-dma", "fsl,elo-dma";
111 reg = <0x82a8 4>;
112 ranges = <0 0x8100 0x1a8>;
113 interrupt-parent = <&ipic>;
114 interrupts = <71 8>;
115 cell-index = <0>;
116 dma-channel@0 {
117 compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
118 reg = <0 0x80>;
119 interrupt-parent = <&ipic>;
120 interrupts = <71 8>;
121 };
122 dma-channel@80 {
123 compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
124 reg = <0x80 0x80>;
125 interrupt-parent = <&ipic>;
126 interrupts = <71 8>;
127 };
128 dma-channel@100 {
129 compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
130 reg = <0x100 0x80>;
131 interrupt-parent = <&ipic>;
132 interrupts = <71 8>;
133 };
134 dma-channel@180 {
135 compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
136 reg = <0x180 0x28>;
137 interrupt-parent = <&ipic>;
138 interrupts = <71 8>;
139 };
140 };
141
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500142 /* phy type (ULPI or SERIAL) are only types supported for MPH */
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500143 /* port = 0 or 1 */
144 usb@22000 {
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500145 compatible = "fsl-usb2-mph";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500146 reg = <0x22000 0x1000>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500147 #address-cells = <1>;
148 #size-cells = <0>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500149 interrupt-parent = <&ipic>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500150 interrupts = <39 0x8>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500151 phy_type = "ulpi";
152 port1;
153 };
154 /* phy type (ULPI, UTMI, UTMI_WIDE, SERIAL) */
155 usb@23000 {
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500156 compatible = "fsl-usb2-dr";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500157 reg = <0x23000 0x1000>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500158 #address-cells = <1>;
159 #size-cells = <0>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500160 interrupt-parent = <&ipic>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500161 interrupts = <38 0x8>;
Li Yangea5b7a62007-02-07 13:51:09 +0800162 dr_mode = "otg";
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500163 phy_type = "ulpi";
164 };
165
166 mdio@24520 {
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500167 #address-cells = <1>;
168 #size-cells = <0>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600169 compatible = "fsl,gianfar-mdio";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500170 reg = <0x24520 0x20>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600171
Kumar Galad71a1dc2007-02-16 09:57:22 -0600172 phy0: ethernet-phy@0 {
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500173 interrupt-parent = <&ipic>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500174 interrupts = <17 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500175 reg = <0x0>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500176 device_type = "ethernet-phy";
177 };
Kumar Galad71a1dc2007-02-16 09:57:22 -0600178 phy1: ethernet-phy@1 {
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500179 interrupt-parent = <&ipic>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500180 interrupts = <18 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500181 reg = <0x1>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500182 device_type = "ethernet-phy";
183 };
184 };
185
Kumar Galae77b28e2007-12-12 00:28:35 -0600186 enet0: ethernet@24000 {
187 cell-index = <0>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500188 device_type = "network";
189 model = "TSEC";
190 compatible = "gianfar";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500191 reg = <0x24000 0x1000>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500192 local-mac-address = [ 00 00 00 00 00 00 ];
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500193 interrupts = <32 0x8 33 0x8 34 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500194 interrupt-parent = <&ipic>;
195 phy-handle = <&phy0>;
Grant Likelyad25a4c2007-08-31 06:26:24 +1000196 linux,network-index = <0>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500197 };
198
Kumar Galae77b28e2007-12-12 00:28:35 -0600199 enet1: ethernet@25000 {
200 cell-index = <1>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500201 device_type = "network";
202 model = "TSEC";
203 compatible = "gianfar";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500204 reg = <0x25000 0x1000>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500205 local-mac-address = [ 00 00 00 00 00 00 ];
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500206 interrupts = <35 0x8 36 0x8 37 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500207 interrupt-parent = <&ipic>;
208 phy-handle = <&phy1>;
Grant Likelyad25a4c2007-08-31 06:26:24 +1000209 linux,network-index = <1>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500210 };
211
Kumar Galaea082fa2007-12-12 01:46:12 -0600212 serial0: serial@4500 {
213 cell-index = <0>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500214 device_type = "serial";
215 compatible = "ns16550";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500216 reg = <0x4500 0x100>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500217 clock-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500218 interrupts = <9 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500219 interrupt-parent = <&ipic>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500220 };
221
Kumar Galaea082fa2007-12-12 01:46:12 -0600222 serial1: serial@4600 {
223 cell-index = <1>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500224 device_type = "serial";
225 compatible = "ns16550";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500226 reg = <0x4600 0x100>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500227 clock-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500228 interrupts = <10 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500229 interrupt-parent = <&ipic>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500230 };
231
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500232 crypto@30000 {
Kim Phillips3fd44732008-07-08 19:13:33 -0500233 compatible = "fsl,sec2.0";
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500234 reg = <0x30000 0x10000>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500235 interrupts = <11 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500236 interrupt-parent = <&ipic>;
Kim Phillips3fd44732008-07-08 19:13:33 -0500237 fsl,num-channels = <4>;
238 fsl,channel-fifo-len = <24>;
239 fsl,exec-units-mask = <0x7e>;
240 fsl,descriptor-types-mask = <0x01010ebf>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500241 };
242
243 /* IPIC
244 * interrupts cell = <intr #, sense>
245 * sense values match linux IORESOURCE_IRQ_* defines:
246 * sense == 8: Level, low assertion
247 * sense == 2: Edge, high-to-low change
248 */
Kumar Galad71a1dc2007-02-16 09:57:22 -0600249 ipic: pic@700 {
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500250 interrupt-controller;
251 #address-cells = <0>;
252 #interrupt-cells = <2>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500253 reg = <0x700 0x100>;
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500254 device_type = "ipic";
255 };
256 };
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500257
Kumar Galaea082fa2007-12-12 01:46:12 -0600258 pci0: pci@e0008500 {
259 cell-index = <1>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500260 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500261 interrupt-map = <
262
263 /* IDSEL 0x11 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500264 0x8800 0x0 0x0 0x1 &ipic 20 0x8
265 0x8800 0x0 0x0 0x2 &ipic 21 0x8
266 0x8800 0x0 0x0 0x3 &ipic 22 0x8
267 0x8800 0x0 0x0 0x4 &ipic 23 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500268
269 /* IDSEL 0x12 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500270 0x9000 0x0 0x0 0x1 &ipic 22 0x8
271 0x9000 0x0 0x0 0x2 &ipic 23 0x8
272 0x9000 0x0 0x0 0x3 &ipic 20 0x8
273 0x9000 0x0 0x0 0x4 &ipic 21 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500274
275 /* IDSEL 0x13 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500276 0x9800 0x0 0x0 0x1 &ipic 23 0x8
277 0x9800 0x0 0x0 0x2 &ipic 20 0x8
278 0x9800 0x0 0x0 0x3 &ipic 21 0x8
279 0x9800 0x0 0x0 0x4 &ipic 22 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500280
281 /* IDSEL 0x15 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500282 0xa800 0x0 0x0 0x1 &ipic 20 0x8
283 0xa800 0x0 0x0 0x2 &ipic 21 0x8
284 0xa800 0x0 0x0 0x3 &ipic 22 0x8
285 0xa800 0x0 0x0 0x4 &ipic 23 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500286
287 /* IDSEL 0x16 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500288 0xb000 0x0 0x0 0x1 &ipic 23 0x8
289 0xb000 0x0 0x0 0x2 &ipic 20 0x8
290 0xb000 0x0 0x0 0x3 &ipic 21 0x8
291 0xb000 0x0 0x0 0x4 &ipic 22 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500292
293 /* IDSEL 0x17 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500294 0xb800 0x0 0x0 0x1 &ipic 22 0x8
295 0xb800 0x0 0x0 0x2 &ipic 23 0x8
296 0xb800 0x0 0x0 0x3 &ipic 20 0x8
297 0xb800 0x0 0x0 0x4 &ipic 21 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500298
299 /* IDSEL 0x18 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500300 0xc000 0x0 0x0 0x1 &ipic 21 0x8
301 0xc000 0x0 0x0 0x2 &ipic 22 0x8
302 0xc000 0x0 0x0 0x3 &ipic 23 0x8
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500303 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500304 interrupt-parent = <&ipic>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500305 interrupts = <66 0x8>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500306 bus-range = <0 0>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500307 ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
308 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
309 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
310 clock-frequency = <66666666>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500311 #interrupt-cells = <1>;
312 #size-cells = <2>;
313 #address-cells = <3>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500314 reg = <0xe0008500 0x100>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500315 compatible = "fsl,mpc8349-pci";
316 device_type = "pci";
317 };
318
Kumar Galaea082fa2007-12-12 01:46:12 -0600319 pci1: pci@e0008600 {
320 cell-index = <2>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500321 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500322 interrupt-map = <
323
324 /* IDSEL 0x11 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500325 0x8800 0x0 0x0 0x1 &ipic 20 0x8
326 0x8800 0x0 0x0 0x2 &ipic 21 0x8
327 0x8800 0x0 0x0 0x3 &ipic 22 0x8
328 0x8800 0x0 0x0 0x4 &ipic 23 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500329
330 /* IDSEL 0x12 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500331 0x9000 0x0 0x0 0x1 &ipic 22 0x8
332 0x9000 0x0 0x0 0x2 &ipic 23 0x8
333 0x9000 0x0 0x0 0x3 &ipic 20 0x8
334 0x9000 0x0 0x0 0x4 &ipic 21 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500335
336 /* IDSEL 0x13 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500337 0x9800 0x0 0x0 0x1 &ipic 23 0x8
338 0x9800 0x0 0x0 0x2 &ipic 20 0x8
339 0x9800 0x0 0x0 0x3 &ipic 21 0x8
340 0x9800 0x0 0x0 0x4 &ipic 22 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500341
342 /* IDSEL 0x15 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500343 0xa800 0x0 0x0 0x1 &ipic 20 0x8
344 0xa800 0x0 0x0 0x2 &ipic 21 0x8
345 0xa800 0x0 0x0 0x3 &ipic 22 0x8
346 0xa800 0x0 0x0 0x4 &ipic 23 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500347
348 /* IDSEL 0x16 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500349 0xb000 0x0 0x0 0x1 &ipic 23 0x8
350 0xb000 0x0 0x0 0x2 &ipic 20 0x8
351 0xb000 0x0 0x0 0x3 &ipic 21 0x8
352 0xb000 0x0 0x0 0x4 &ipic 22 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500353
354 /* IDSEL 0x17 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500355 0xb800 0x0 0x0 0x1 &ipic 22 0x8
356 0xb800 0x0 0x0 0x2 &ipic 23 0x8
357 0xb800 0x0 0x0 0x3 &ipic 20 0x8
358 0xb800 0x0 0x0 0x4 &ipic 21 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500359
360 /* IDSEL 0x18 */
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500361 0xc000 0x0 0x0 0x1 &ipic 21 0x8
362 0xc000 0x0 0x0 0x2 &ipic 22 0x8
363 0xc000 0x0 0x0 0x3 &ipic 23 0x8
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500364 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500365 interrupt-parent = <&ipic>;
Kim Phillipsb277b022008-01-31 12:56:58 -0600366 interrupts = <67 0x8>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500367 bus-range = <0 0>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500368 ranges = <0x02000000 0x0 0xb0000000 0xb0000000 0x0 0x10000000
369 0x42000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
370 0x01000000 0x0 0x00000000 0xe2100000 0x0 0x00100000>;
371 clock-frequency = <66666666>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500372 #interrupt-cells = <1>;
373 #size-cells = <2>;
374 #address-cells = <3>;
Paul Gortmakereedd62e2008-01-25 01:22:09 -0500375 reg = <0xe0008600 0x100>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500376 compatible = "fsl,mpc8349-pci";
377 device_type = "pci";
378 };
Kim Phillips1b9a93e2006-08-29 18:13:31 -0500379};