blob: 634830bdc0beda431a5a6c348ccd36f167803a02 [file] [log] [blame]
Liu Yu6a800f32008-10-28 11:50:21 +08001/*
2 * arch/powerpc/math-emu/math_efp.c
3 *
Liu Yuac6f1202011-01-25 14:02:13 +08004 * Copyright (C) 2006-2008, 2010 Freescale Semiconductor, Inc.
Liu Yu6a800f32008-10-28 11:50:21 +08005 *
6 * Author: Ebony Zhu, <ebony.zhu@freescale.com>
7 * Yu Liu, <yu.liu@freescale.com>
8 *
9 * Derived from arch/alpha/math-emu/math.c
10 * arch/powerpc/math-emu/math.c
11 *
12 * Description:
13 * This file is the exception handler to make E500 SPE instructions
14 * fully comply with IEEE-754 floating point standard.
15 *
16 * This program is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License
18 * as published by the Free Software Foundation; either version
19 * 2 of the License, or (at your option) any later version.
20 */
21
22#include <linux/types.h>
23
24#include <asm/uaccess.h>
25#include <asm/reg.h>
26
27#define FP_EX_BOOKE_E500_SPE
28#include <asm/sfp-machine.h>
29
30#include <math-emu/soft-fp.h>
31#include <math-emu/single.h>
32#include <math-emu/double.h>
33
34#define EFAPU 0x4
35
36#define VCT 0x4
37#define SPFP 0x6
38#define DPFP 0x7
39
40#define EFSADD 0x2c0
41#define EFSSUB 0x2c1
42#define EFSABS 0x2c4
43#define EFSNABS 0x2c5
44#define EFSNEG 0x2c6
45#define EFSMUL 0x2c8
46#define EFSDIV 0x2c9
47#define EFSCMPGT 0x2cc
48#define EFSCMPLT 0x2cd
49#define EFSCMPEQ 0x2ce
50#define EFSCFD 0x2cf
51#define EFSCFSI 0x2d1
52#define EFSCTUI 0x2d4
53#define EFSCTSI 0x2d5
54#define EFSCTUF 0x2d6
55#define EFSCTSF 0x2d7
56#define EFSCTUIZ 0x2d8
57#define EFSCTSIZ 0x2da
58
59#define EVFSADD 0x280
60#define EVFSSUB 0x281
61#define EVFSABS 0x284
62#define EVFSNABS 0x285
63#define EVFSNEG 0x286
64#define EVFSMUL 0x288
65#define EVFSDIV 0x289
66#define EVFSCMPGT 0x28c
67#define EVFSCMPLT 0x28d
68#define EVFSCMPEQ 0x28e
69#define EVFSCTUI 0x294
70#define EVFSCTSI 0x295
71#define EVFSCTUF 0x296
72#define EVFSCTSF 0x297
73#define EVFSCTUIZ 0x298
74#define EVFSCTSIZ 0x29a
75
76#define EFDADD 0x2e0
77#define EFDSUB 0x2e1
78#define EFDABS 0x2e4
79#define EFDNABS 0x2e5
80#define EFDNEG 0x2e6
81#define EFDMUL 0x2e8
82#define EFDDIV 0x2e9
83#define EFDCTUIDZ 0x2ea
84#define EFDCTSIDZ 0x2eb
85#define EFDCMPGT 0x2ec
86#define EFDCMPLT 0x2ed
87#define EFDCMPEQ 0x2ee
88#define EFDCFS 0x2ef
89#define EFDCTUI 0x2f4
90#define EFDCTSI 0x2f5
91#define EFDCTUF 0x2f6
92#define EFDCTSF 0x2f7
93#define EFDCTUIZ 0x2f8
94#define EFDCTSIZ 0x2fa
95
96#define AB 2
97#define XA 3
98#define XB 4
99#define XCR 5
100#define NOTYPE 0
101
102#define SIGN_BIT_S (1UL << 31)
103#define SIGN_BIT_D (1ULL << 63)
104#define FP_EX_MASK (FP_EX_INEXACT | FP_EX_INVALID | FP_EX_DIVZERO | \
105 FP_EX_UNDERFLOW | FP_EX_OVERFLOW)
106
Liu Yuac6f1202011-01-25 14:02:13 +0800107static int have_e500_cpu_a005_erratum;
108
Liu Yu6a800f32008-10-28 11:50:21 +0800109union dw_union {
110 u64 dp[1];
111 u32 wp[2];
112};
113
114static unsigned long insn_type(unsigned long speinsn)
115{
116 unsigned long ret = NOTYPE;
117
118 switch (speinsn & 0x7ff) {
119 case EFSABS: ret = XA; break;
120 case EFSADD: ret = AB; break;
121 case EFSCFD: ret = XB; break;
122 case EFSCMPEQ: ret = XCR; break;
123 case EFSCMPGT: ret = XCR; break;
124 case EFSCMPLT: ret = XCR; break;
125 case EFSCTSF: ret = XB; break;
126 case EFSCTSI: ret = XB; break;
127 case EFSCTSIZ: ret = XB; break;
128 case EFSCTUF: ret = XB; break;
129 case EFSCTUI: ret = XB; break;
130 case EFSCTUIZ: ret = XB; break;
131 case EFSDIV: ret = AB; break;
132 case EFSMUL: ret = AB; break;
133 case EFSNABS: ret = XA; break;
134 case EFSNEG: ret = XA; break;
135 case EFSSUB: ret = AB; break;
136 case EFSCFSI: ret = XB; break;
137
138 case EVFSABS: ret = XA; break;
139 case EVFSADD: ret = AB; break;
140 case EVFSCMPEQ: ret = XCR; break;
141 case EVFSCMPGT: ret = XCR; break;
142 case EVFSCMPLT: ret = XCR; break;
143 case EVFSCTSF: ret = XB; break;
144 case EVFSCTSI: ret = XB; break;
145 case EVFSCTSIZ: ret = XB; break;
146 case EVFSCTUF: ret = XB; break;
147 case EVFSCTUI: ret = XB; break;
148 case EVFSCTUIZ: ret = XB; break;
149 case EVFSDIV: ret = AB; break;
150 case EVFSMUL: ret = AB; break;
151 case EVFSNABS: ret = XA; break;
152 case EVFSNEG: ret = XA; break;
153 case EVFSSUB: ret = AB; break;
154
155 case EFDABS: ret = XA; break;
156 case EFDADD: ret = AB; break;
157 case EFDCFS: ret = XB; break;
158 case EFDCMPEQ: ret = XCR; break;
159 case EFDCMPGT: ret = XCR; break;
160 case EFDCMPLT: ret = XCR; break;
161 case EFDCTSF: ret = XB; break;
162 case EFDCTSI: ret = XB; break;
163 case EFDCTSIDZ: ret = XB; break;
164 case EFDCTSIZ: ret = XB; break;
165 case EFDCTUF: ret = XB; break;
166 case EFDCTUI: ret = XB; break;
167 case EFDCTUIDZ: ret = XB; break;
168 case EFDCTUIZ: ret = XB; break;
169 case EFDDIV: ret = AB; break;
170 case EFDMUL: ret = AB; break;
171 case EFDNABS: ret = XA; break;
172 case EFDNEG: ret = XA; break;
173 case EFDSUB: ret = AB; break;
174
175 default:
176 printk(KERN_ERR "\nOoops! SPE instruction no type found.");
177 printk(KERN_ERR "\ninst code: %08lx\n", speinsn);
178 }
179
180 return ret;
181}
182
183int do_spe_mathemu(struct pt_regs *regs)
184{
185 FP_DECL_EX;
186 int IR, cmp;
187
188 unsigned long type, func, fc, fa, fb, src, speinsn;
189 union dw_union vc, va, vb;
190
191 if (get_user(speinsn, (unsigned int __user *) regs->nip))
192 return -EFAULT;
193 if ((speinsn >> 26) != EFAPU)
194 return -EINVAL; /* not an spe instruction */
195
196 type = insn_type(speinsn);
197 if (type == NOTYPE)
198 return -ENOSYS;
199
200 func = speinsn & 0x7ff;
201 fc = (speinsn >> 21) & 0x1f;
202 fa = (speinsn >> 16) & 0x1f;
203 fb = (speinsn >> 11) & 0x1f;
204 src = (speinsn >> 5) & 0x7;
205
206 vc.wp[0] = current->thread.evr[fc];
207 vc.wp[1] = regs->gpr[fc];
208 va.wp[0] = current->thread.evr[fa];
209 va.wp[1] = regs->gpr[fa];
210 vb.wp[0] = current->thread.evr[fb];
211 vb.wp[1] = regs->gpr[fb];
212
213 __FPU_FPSCR = mfspr(SPRN_SPEFSCR);
214
215#ifdef DEBUG
216 printk("speinsn:%08lx spefscr:%08lx\n", speinsn, __FPU_FPSCR);
217 printk("vc: %08x %08x\n", vc.wp[0], vc.wp[1]);
218 printk("va: %08x %08x\n", va.wp[0], va.wp[1]);
219 printk("vb: %08x %08x\n", vb.wp[0], vb.wp[1]);
220#endif
221
222 switch (src) {
223 case SPFP: {
224 FP_DECL_S(SA); FP_DECL_S(SB); FP_DECL_S(SR);
225
226 switch (type) {
227 case AB:
228 case XCR:
229 FP_UNPACK_SP(SA, va.wp + 1);
230 case XB:
231 FP_UNPACK_SP(SB, vb.wp + 1);
232 break;
233 case XA:
234 FP_UNPACK_SP(SA, va.wp + 1);
235 break;
236 }
237
238#ifdef DEBUG
239 printk("SA: %ld %08lx %ld (%ld)\n", SA_s, SA_f, SA_e, SA_c);
240 printk("SB: %ld %08lx %ld (%ld)\n", SB_s, SB_f, SB_e, SB_c);
241#endif
242
243 switch (func) {
244 case EFSABS:
245 vc.wp[1] = va.wp[1] & ~SIGN_BIT_S;
246 goto update_regs;
247
248 case EFSNABS:
249 vc.wp[1] = va.wp[1] | SIGN_BIT_S;
250 goto update_regs;
251
252 case EFSNEG:
253 vc.wp[1] = va.wp[1] ^ SIGN_BIT_S;
254 goto update_regs;
255
256 case EFSADD:
257 FP_ADD_S(SR, SA, SB);
258 goto pack_s;
259
260 case EFSSUB:
261 FP_SUB_S(SR, SA, SB);
262 goto pack_s;
263
264 case EFSMUL:
265 FP_MUL_S(SR, SA, SB);
266 goto pack_s;
267
268 case EFSDIV:
269 FP_DIV_S(SR, SA, SB);
270 goto pack_s;
271
272 case EFSCMPEQ:
273 cmp = 0;
274 goto cmp_s;
275
276 case EFSCMPGT:
277 cmp = 1;
278 goto cmp_s;
279
280 case EFSCMPLT:
281 cmp = -1;
282 goto cmp_s;
283
284 case EFSCTSF:
285 case EFSCTUF:
286 if (!((vb.wp[1] >> 23) == 0xff && ((vb.wp[1] & 0x7fffff) > 0))) {
287 /* NaN */
288 if (((vb.wp[1] >> 23) & 0xff) == 0) {
289 /* denorm */
290 vc.wp[1] = 0x0;
291 } else if ((vb.wp[1] >> 31) == 0) {
292 /* positive normal */
293 vc.wp[1] = (func == EFSCTSF) ?
294 0x7fffffff : 0xffffffff;
295 } else { /* negative normal */
296 vc.wp[1] = (func == EFSCTSF) ?
297 0x80000000 : 0x0;
298 }
299 } else { /* rB is NaN */
300 vc.wp[1] = 0x0;
301 }
302 goto update_regs;
303
304 case EFSCFD: {
305 FP_DECL_D(DB);
306 FP_CLEAR_EXCEPTIONS;
307 FP_UNPACK_DP(DB, vb.dp);
308#ifdef DEBUG
309 printk("DB: %ld %08lx %08lx %ld (%ld)\n",
310 DB_s, DB_f1, DB_f0, DB_e, DB_c);
311#endif
312 FP_CONV(S, D, 1, 2, SR, DB);
313 goto pack_s;
314 }
315
316 case EFSCTSI:
317 case EFSCTSIZ:
318 case EFSCTUI:
319 case EFSCTUIZ:
320 if (func & 0x4) {
321 _FP_ROUND(1, SB);
322 } else {
323 _FP_ROUND_ZERO(1, SB);
324 }
325 FP_TO_INT_S(vc.wp[1], SB, 32, ((func & 0x3) != 0));
326 goto update_regs;
327
328 default:
329 goto illegal;
330 }
331 break;
332
333pack_s:
334#ifdef DEBUG
335 printk("SR: %ld %08lx %ld (%ld)\n", SR_s, SR_f, SR_e, SR_c);
336#endif
337 FP_PACK_SP(vc.wp + 1, SR);
338 goto update_regs;
339
340cmp_s:
341 FP_CMP_S(IR, SA, SB, 3);
342 if (IR == 3 && (FP_ISSIGNAN_S(SA) || FP_ISSIGNAN_S(SB)))
343 FP_SET_EXCEPTION(FP_EX_INVALID);
344 if (IR == cmp) {
345 IR = 0x4;
346 } else {
347 IR = 0;
348 }
349 goto update_ccr;
350 }
351
352 case DPFP: {
353 FP_DECL_D(DA); FP_DECL_D(DB); FP_DECL_D(DR);
354
355 switch (type) {
356 case AB:
357 case XCR:
358 FP_UNPACK_DP(DA, va.dp);
359 case XB:
360 FP_UNPACK_DP(DB, vb.dp);
361 break;
362 case XA:
363 FP_UNPACK_DP(DA, va.dp);
364 break;
365 }
366
367#ifdef DEBUG
368 printk("DA: %ld %08lx %08lx %ld (%ld)\n",
369 DA_s, DA_f1, DA_f0, DA_e, DA_c);
370 printk("DB: %ld %08lx %08lx %ld (%ld)\n",
371 DB_s, DB_f1, DB_f0, DB_e, DB_c);
372#endif
373
374 switch (func) {
375 case EFDABS:
376 vc.dp[0] = va.dp[0] & ~SIGN_BIT_D;
377 goto update_regs;
378
379 case EFDNABS:
380 vc.dp[0] = va.dp[0] | SIGN_BIT_D;
381 goto update_regs;
382
383 case EFDNEG:
384 vc.dp[0] = va.dp[0] ^ SIGN_BIT_D;
385 goto update_regs;
386
387 case EFDADD:
388 FP_ADD_D(DR, DA, DB);
389 goto pack_d;
390
391 case EFDSUB:
392 FP_SUB_D(DR, DA, DB);
393 goto pack_d;
394
395 case EFDMUL:
396 FP_MUL_D(DR, DA, DB);
397 goto pack_d;
398
399 case EFDDIV:
400 FP_DIV_D(DR, DA, DB);
401 goto pack_d;
402
403 case EFDCMPEQ:
404 cmp = 0;
405 goto cmp_d;
406
407 case EFDCMPGT:
408 cmp = 1;
409 goto cmp_d;
410
411 case EFDCMPLT:
412 cmp = -1;
413 goto cmp_d;
414
415 case EFDCTSF:
416 case EFDCTUF:
417 if (!((vb.wp[0] >> 20) == 0x7ff &&
418 ((vb.wp[0] & 0xfffff) > 0 || (vb.wp[1] > 0)))) {
419 /* not a NaN */
420 if (((vb.wp[0] >> 20) & 0x7ff) == 0) {
421 /* denorm */
422 vc.wp[1] = 0x0;
423 } else if ((vb.wp[0] >> 31) == 0) {
424 /* positive normal */
425 vc.wp[1] = (func == EFDCTSF) ?
426 0x7fffffff : 0xffffffff;
427 } else { /* negative normal */
428 vc.wp[1] = (func == EFDCTSF) ?
429 0x80000000 : 0x0;
430 }
431 } else { /* NaN */
432 vc.wp[1] = 0x0;
433 }
434 goto update_regs;
435
436 case EFDCFS: {
437 FP_DECL_S(SB);
438 FP_CLEAR_EXCEPTIONS;
439 FP_UNPACK_SP(SB, vb.wp + 1);
440#ifdef DEBUG
441 printk("SB: %ld %08lx %ld (%ld)\n",
442 SB_s, SB_f, SB_e, SB_c);
443#endif
444 FP_CONV(D, S, 2, 1, DR, SB);
445 goto pack_d;
446 }
447
448 case EFDCTUIDZ:
449 case EFDCTSIDZ:
450 _FP_ROUND_ZERO(2, DB);
451 FP_TO_INT_D(vc.dp[0], DB, 64, ((func & 0x1) == 0));
452 goto update_regs;
453
454 case EFDCTUI:
455 case EFDCTSI:
456 case EFDCTUIZ:
457 case EFDCTSIZ:
458 if (func & 0x4) {
459 _FP_ROUND(2, DB);
460 } else {
461 _FP_ROUND_ZERO(2, DB);
462 }
463 FP_TO_INT_D(vc.wp[1], DB, 32, ((func & 0x3) != 0));
464 goto update_regs;
465
466 default:
467 goto illegal;
468 }
469 break;
470
471pack_d:
472#ifdef DEBUG
473 printk("DR: %ld %08lx %08lx %ld (%ld)\n",
474 DR_s, DR_f1, DR_f0, DR_e, DR_c);
475#endif
476 FP_PACK_DP(vc.dp, DR);
477 goto update_regs;
478
479cmp_d:
480 FP_CMP_D(IR, DA, DB, 3);
481 if (IR == 3 && (FP_ISSIGNAN_D(DA) || FP_ISSIGNAN_D(DB)))
482 FP_SET_EXCEPTION(FP_EX_INVALID);
483 if (IR == cmp) {
484 IR = 0x4;
485 } else {
486 IR = 0;
487 }
488 goto update_ccr;
489
490 }
491
492 case VCT: {
493 FP_DECL_S(SA0); FP_DECL_S(SB0); FP_DECL_S(SR0);
494 FP_DECL_S(SA1); FP_DECL_S(SB1); FP_DECL_S(SR1);
495 int IR0, IR1;
496
497 switch (type) {
498 case AB:
499 case XCR:
500 FP_UNPACK_SP(SA0, va.wp);
501 FP_UNPACK_SP(SA1, va.wp + 1);
502 case XB:
503 FP_UNPACK_SP(SB0, vb.wp);
504 FP_UNPACK_SP(SB1, vb.wp + 1);
505 break;
506 case XA:
507 FP_UNPACK_SP(SA0, va.wp);
508 FP_UNPACK_SP(SA1, va.wp + 1);
509 break;
510 }
511
512#ifdef DEBUG
513 printk("SA0: %ld %08lx %ld (%ld)\n", SA0_s, SA0_f, SA0_e, SA0_c);
514 printk("SA1: %ld %08lx %ld (%ld)\n", SA1_s, SA1_f, SA1_e, SA1_c);
515 printk("SB0: %ld %08lx %ld (%ld)\n", SB0_s, SB0_f, SB0_e, SB0_c);
516 printk("SB1: %ld %08lx %ld (%ld)\n", SB1_s, SB1_f, SB1_e, SB1_c);
517#endif
518
519 switch (func) {
520 case EVFSABS:
521 vc.wp[0] = va.wp[0] & ~SIGN_BIT_S;
522 vc.wp[1] = va.wp[1] & ~SIGN_BIT_S;
523 goto update_regs;
524
525 case EVFSNABS:
526 vc.wp[0] = va.wp[0] | SIGN_BIT_S;
527 vc.wp[1] = va.wp[1] | SIGN_BIT_S;
528 goto update_regs;
529
530 case EVFSNEG:
531 vc.wp[0] = va.wp[0] ^ SIGN_BIT_S;
532 vc.wp[1] = va.wp[1] ^ SIGN_BIT_S;
533 goto update_regs;
534
535 case EVFSADD:
536 FP_ADD_S(SR0, SA0, SB0);
537 FP_ADD_S(SR1, SA1, SB1);
538 goto pack_vs;
539
540 case EVFSSUB:
541 FP_SUB_S(SR0, SA0, SB0);
542 FP_SUB_S(SR1, SA1, SB1);
543 goto pack_vs;
544
545 case EVFSMUL:
546 FP_MUL_S(SR0, SA0, SB0);
547 FP_MUL_S(SR1, SA1, SB1);
548 goto pack_vs;
549
550 case EVFSDIV:
551 FP_DIV_S(SR0, SA0, SB0);
552 FP_DIV_S(SR1, SA1, SB1);
553 goto pack_vs;
554
555 case EVFSCMPEQ:
556 cmp = 0;
557 goto cmp_vs;
558
559 case EVFSCMPGT:
560 cmp = 1;
561 goto cmp_vs;
562
563 case EVFSCMPLT:
564 cmp = -1;
565 goto cmp_vs;
566
567 case EVFSCTSF:
568 __asm__ __volatile__ ("mtspr 512, %4\n"
569 "efsctsf %0, %2\n"
570 "efsctsf %1, %3\n"
571 : "=r" (vc.wp[0]), "=r" (vc.wp[1])
572 : "r" (vb.wp[0]), "r" (vb.wp[1]), "r" (0));
573 goto update_regs;
574
575 case EVFSCTUF:
576 __asm__ __volatile__ ("mtspr 512, %4\n"
577 "efsctuf %0, %2\n"
578 "efsctuf %1, %3\n"
579 : "=r" (vc.wp[0]), "=r" (vc.wp[1])
580 : "r" (vb.wp[0]), "r" (vb.wp[1]), "r" (0));
581 goto update_regs;
582
583 case EVFSCTUI:
584 case EVFSCTSI:
585 case EVFSCTUIZ:
586 case EVFSCTSIZ:
587 if (func & 0x4) {
588 _FP_ROUND(1, SB0);
589 _FP_ROUND(1, SB1);
590 } else {
591 _FP_ROUND_ZERO(1, SB0);
592 _FP_ROUND_ZERO(1, SB1);
593 }
594 FP_TO_INT_S(vc.wp[0], SB0, 32, ((func & 0x3) != 0));
595 FP_TO_INT_S(vc.wp[1], SB1, 32, ((func & 0x3) != 0));
596 goto update_regs;
597
598 default:
599 goto illegal;
600 }
601 break;
602
603pack_vs:
604#ifdef DEBUG
605 printk("SR0: %ld %08lx %ld (%ld)\n", SR0_s, SR0_f, SR0_e, SR0_c);
606 printk("SR1: %ld %08lx %ld (%ld)\n", SR1_s, SR1_f, SR1_e, SR1_c);
607#endif
608 FP_PACK_SP(vc.wp, SR0);
609 FP_PACK_SP(vc.wp + 1, SR1);
610 goto update_regs;
611
612cmp_vs:
613 {
614 int ch, cl;
615
616 FP_CMP_S(IR0, SA0, SB0, 3);
617 FP_CMP_S(IR1, SA1, SB1, 3);
618 if (IR0 == 3 && (FP_ISSIGNAN_S(SA0) || FP_ISSIGNAN_S(SB0)))
619 FP_SET_EXCEPTION(FP_EX_INVALID);
620 if (IR1 == 3 && (FP_ISSIGNAN_S(SA1) || FP_ISSIGNAN_S(SB1)))
621 FP_SET_EXCEPTION(FP_EX_INVALID);
622 ch = (IR0 == cmp) ? 1 : 0;
623 cl = (IR1 == cmp) ? 1 : 0;
624 IR = (ch << 3) | (cl << 2) | ((ch | cl) << 1) |
625 ((ch & cl) << 0);
626 goto update_ccr;
627 }
628 }
629 default:
630 return -EINVAL;
631 }
632
633update_ccr:
634 regs->ccr &= ~(15 << ((7 - ((speinsn >> 23) & 0x7)) << 2));
635 regs->ccr |= (IR << ((7 - ((speinsn >> 23) & 0x7)) << 2));
636
637update_regs:
638 __FPU_FPSCR &= ~FP_EX_MASK;
639 __FPU_FPSCR |= (FP_CUR_EXCEPTIONS & FP_EX_MASK);
640 mtspr(SPRN_SPEFSCR, __FPU_FPSCR);
641
642 current->thread.evr[fc] = vc.wp[0];
643 regs->gpr[fc] = vc.wp[1];
644
645#ifdef DEBUG
646 printk("ccr = %08lx\n", regs->ccr);
647 printk("cur exceptions = %08x spefscr = %08lx\n",
648 FP_CUR_EXCEPTIONS, __FPU_FPSCR);
649 printk("vc: %08x %08x\n", vc.wp[0], vc.wp[1]);
650 printk("va: %08x %08x\n", va.wp[0], va.wp[1]);
651 printk("vb: %08x %08x\n", vb.wp[0], vb.wp[1]);
652#endif
653
654 return 0;
655
656illegal:
Liu Yuac6f1202011-01-25 14:02:13 +0800657 if (have_e500_cpu_a005_erratum) {
658 /* according to e500 cpu a005 erratum, reissue efp inst */
659 regs->nip -= 4;
660#ifdef DEBUG
661 printk(KERN_DEBUG "re-issue efp inst: %08lx\n", speinsn);
662#endif
663 return 0;
664 }
665
Liu Yu6a800f32008-10-28 11:50:21 +0800666 printk(KERN_ERR "\nOoops! IEEE-754 compliance handler encountered un-supported instruction.\ninst code: %08lx\n", speinsn);
667 return -ENOSYS;
668}
669
670int speround_handler(struct pt_regs *regs)
671{
672 union dw_union fgpr;
673 int s_lo, s_hi;
674 unsigned long speinsn, type, fc;
675
676 if (get_user(speinsn, (unsigned int __user *) regs->nip))
677 return -EFAULT;
678 if ((speinsn >> 26) != 4)
679 return -EINVAL; /* not an spe instruction */
680
681 type = insn_type(speinsn & 0x7ff);
682 if (type == XCR) return -ENOSYS;
683
684 fc = (speinsn >> 21) & 0x1f;
685 s_lo = regs->gpr[fc] & SIGN_BIT_S;
686 s_hi = current->thread.evr[fc] & SIGN_BIT_S;
687 fgpr.wp[0] = current->thread.evr[fc];
688 fgpr.wp[1] = regs->gpr[fc];
689
690 __FPU_FPSCR = mfspr(SPRN_SPEFSCR);
691
692 switch ((speinsn >> 5) & 0x7) {
693 /* Since SPE instructions on E500 core can handle round to nearest
694 * and round toward zero with IEEE-754 complied, we just need
695 * to handle round toward +Inf and round toward -Inf by software.
696 */
697 case SPFP:
698 if ((FP_ROUNDMODE) == FP_RND_PINF) {
699 if (!s_lo) fgpr.wp[1]++; /* Z > 0, choose Z1 */
700 } else { /* round to -Inf */
701 if (s_lo) fgpr.wp[1]++; /* Z < 0, choose Z2 */
702 }
703 break;
704
705 case DPFP:
706 if (FP_ROUNDMODE == FP_RND_PINF) {
707 if (!s_hi) fgpr.dp[0]++; /* Z > 0, choose Z1 */
708 } else { /* round to -Inf */
709 if (s_hi) fgpr.dp[0]++; /* Z < 0, choose Z2 */
710 }
711 break;
712
713 case VCT:
714 if (FP_ROUNDMODE == FP_RND_PINF) {
715 if (!s_lo) fgpr.wp[1]++; /* Z_low > 0, choose Z1 */
716 if (!s_hi) fgpr.wp[0]++; /* Z_high word > 0, choose Z1 */
717 } else { /* round to -Inf */
718 if (s_lo) fgpr.wp[1]++; /* Z_low < 0, choose Z2 */
719 if (s_hi) fgpr.wp[0]++; /* Z_high < 0, choose Z2 */
720 }
721 break;
722
723 default:
724 return -EINVAL;
725 }
726
727 current->thread.evr[fc] = fgpr.wp[0];
728 regs->gpr[fc] = fgpr.wp[1];
729
730 return 0;
731}
Liu Yuac6f1202011-01-25 14:02:13 +0800732
733int __init spe_mathemu_init(void)
734{
735 u32 pvr, maj, min;
736
737 pvr = mfspr(SPRN_PVR);
738
739 if ((PVR_VER(pvr) == PVR_VER_E500V1) ||
740 (PVR_VER(pvr) == PVR_VER_E500V2)) {
741 maj = PVR_MAJ(pvr);
742 min = PVR_MIN(pvr);
743
744 /*
745 * E500 revision below 1.1, 2.3, 3.1, 4.1, 5.1
746 * need cpu a005 errata workaround
747 */
748 switch (maj) {
749 case 1:
750 if (min < 1)
751 have_e500_cpu_a005_erratum = 1;
752 break;
753 case 2:
754 if (min < 3)
755 have_e500_cpu_a005_erratum = 1;
756 break;
757 case 3:
758 case 4:
759 case 5:
760 if (min < 1)
761 have_e500_cpu_a005_erratum = 1;
762 break;
763 default:
764 break;
765 }
766 }
767
768 return 0;
769}
770
771module_init(spe_mathemu_init);