blob: e2ad365679c3291f9c617cd65f55c244646de337 [file] [log] [blame]
Alex Daibac427f2015-08-12 15:43:39 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
Alex Daibac427f2015-08-12 15:43:39 +010024#include <linux/circ_buf.h>
25#include "i915_drv.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010026#include "intel_uc.h"
Alex Daibac427f2015-08-12 15:43:39 +010027
Chris Wilson31de7352017-03-16 12:56:18 +000028#include <trace/events/dma_fence.h>
29
Alex Daibac427f2015-08-12 15:43:39 +010030/**
Alex Daifeda33e2015-10-19 16:10:54 -070031 * DOC: GuC-based command submission
Dave Gordon44a28b12015-08-12 15:43:41 +010032 *
Oscar Mateo0d768122017-03-22 10:39:50 -070033 * GuC client:
34 * A i915_guc_client refers to a submission path through GuC. Currently, there
35 * is only one of these (the execbuf_client) and this one is charged with all
36 * submissions to the GuC. This struct is the owner of a doorbell, a process
37 * descriptor and a workqueue (all of them inside a single gem object that
38 * contains all required pages for these elements).
Dave Gordon44a28b12015-08-12 15:43:41 +010039 *
Oscar Mateo0d768122017-03-22 10:39:50 -070040 * GuC context descriptor:
41 * During initialization, the driver allocates a static pool of 1024 such
42 * descriptors, and shares them with the GuC.
43 * Currently, there exists a 1:1 mapping between a i915_guc_client and a
44 * guc_context_desc (via the client's context_index), so effectively only
45 * one guc_context_desc gets used. This context descriptor lets the GuC know
46 * about the doorbell, workqueue and process descriptor. Theoretically, it also
47 * lets the GuC know about our HW contexts (Context ID, etc...), but we actually
48 * employ a kind of submission where the GuC uses the LRCA sent via the work
49 * item instead (the single guc_context_desc associated to execbuf client
50 * contains information about the default kernel context only, but this is
51 * essentially unused). This is called a "proxy" submission.
Dave Gordon44a28b12015-08-12 15:43:41 +010052 *
53 * The Scratch registers:
54 * There are 16 MMIO-based registers start from 0xC180. The kernel driver writes
55 * a value to the action register (SOFT_SCRATCH_0) along with any data. It then
56 * triggers an interrupt on the GuC via another register write (0xC4C8).
57 * Firmware writes a success/fail code back to the action register after
58 * processes the request. The kernel driver polls waiting for this update and
59 * then proceeds.
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +010060 * See intel_guc_send()
Dave Gordon44a28b12015-08-12 15:43:41 +010061 *
62 * Doorbells:
63 * Doorbells are interrupts to uKernel. A doorbell is a single cache line (QW)
64 * mapped into process space.
65 *
66 * Work Items:
67 * There are several types of work items that the host may place into a
68 * workqueue, each with its own requirements and limitations. Currently only
69 * WQ_TYPE_INORDER is needed to support legacy submission via GuC, which
70 * represents in-order queue. The kernel driver packs ring tail pointer and an
71 * ELSP context descriptor dword into Work Item.
Dave Gordon7a9347f2016-09-12 21:19:37 +010072 * See guc_wq_item_append()
Dave Gordon44a28b12015-08-12 15:43:41 +010073 *
Oscar Mateo0704df22017-03-22 10:39:47 -070074 * ADS:
75 * The Additional Data Struct (ADS) has pointers for different buffers used by
76 * the GuC. One single gem object contains the ADS struct itself (guc_ads), the
77 * scheduling policies (guc_policies), a structure describing a collection of
78 * register sets (guc_mmio_reg_state) and some extra pages for the GuC to save
79 * its internal state for sleep.
80 *
Dave Gordon44a28b12015-08-12 15:43:41 +010081 */
82
Joonas Lahtinenabddffd2017-03-22 10:39:44 -070083static inline bool is_high_priority(struct i915_guc_client* client)
84{
85 return client->priority <= GUC_CTX_PRIORITY_HIGH;
86}
87
88static int __reserve_doorbell(struct i915_guc_client *client)
89{
90 unsigned long offset;
91 unsigned long end;
92 u16 id;
93
94 GEM_BUG_ON(client->doorbell_id != GUC_DOORBELL_INVALID);
95
96 /*
97 * The bitmap tracks which doorbell registers are currently in use.
98 * It is split into two halves; the first half is used for normal
99 * priority contexts, the second half for high-priority ones.
100 */
101 offset = 0;
102 end = GUC_NUM_DOORBELLS/2;
103 if (is_high_priority(client)) {
104 offset = end;
105 end += offset;
106 }
107
108 id = find_next_zero_bit(client->guc->doorbell_bitmap, offset, end);
109 if (id == end)
110 return -ENOSPC;
111
112 __set_bit(id, client->guc->doorbell_bitmap);
113 client->doorbell_id = id;
114 DRM_DEBUG_DRIVER("client %u (high prio=%s) reserved doorbell: %d\n",
115 client->ctx_index, yesno(is_high_priority(client)),
116 id);
117 return 0;
118}
119
120static void __unreserve_doorbell(struct i915_guc_client *client)
121{
122 GEM_BUG_ON(client->doorbell_id == GUC_DOORBELL_INVALID);
123
124 __clear_bit(client->doorbell_id, client->guc->doorbell_bitmap);
125 client->doorbell_id = GUC_DOORBELL_INVALID;
126}
127
Dave Gordon44a28b12015-08-12 15:43:41 +0100128/*
Dave Gordon44a28b12015-08-12 15:43:41 +0100129 * Tell the GuC to allocate or deallocate a specific doorbell
130 */
131
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700132static int __guc_allocate_doorbell(struct intel_guc *guc, u32 ctx_index)
Dave Gordon44a28b12015-08-12 15:43:41 +0100133{
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100134 u32 action[] = {
135 INTEL_GUC_ACTION_ALLOCATE_DOORBELL,
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700136 ctx_index
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100137 };
Dave Gordon44a28b12015-08-12 15:43:41 +0100138
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100139 return intel_guc_send(guc, action, ARRAY_SIZE(action));
Dave Gordon44a28b12015-08-12 15:43:41 +0100140}
141
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700142static int __guc_deallocate_doorbell(struct intel_guc *guc, u32 ctx_index)
Dave Gordon44a28b12015-08-12 15:43:41 +0100143{
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100144 u32 action[] = {
145 INTEL_GUC_ACTION_DEALLOCATE_DOORBELL,
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700146 ctx_index
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100147 };
Dave Gordon44a28b12015-08-12 15:43:41 +0100148
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100149 return intel_guc_send(guc, action, ARRAY_SIZE(action));
Sagar Arun Kamble685534e2016-10-12 21:54:41 +0530150}
151
Oscar Mateo73b05532017-03-22 10:39:45 -0700152static struct guc_context_desc *__get_context_desc(struct i915_guc_client *client)
153{
154 struct guc_context_desc *base = client->guc->ctx_pool_vaddr;
155
156 return &base[client->ctx_index];
157}
158
Dave Gordon44a28b12015-08-12 15:43:41 +0100159/*
160 * Initialise, update, or clear doorbell data shared with the GuC
161 *
162 * These functions modify shared data and so need access to the mapped
163 * client object which contains the page being used for the doorbell
164 */
165
Oscar Mateo397fce82017-03-22 10:39:52 -0700166static void __update_doorbell_desc(struct i915_guc_client *client, u16 new_id)
Dave Gordon44a28b12015-08-12 15:43:41 +0100167{
Oscar Mateo73b05532017-03-22 10:39:45 -0700168 struct guc_context_desc *desc;
Dave Gordon44a28b12015-08-12 15:43:41 +0100169
Dave Gordona6674292016-06-13 17:57:32 +0100170 /* Update the GuC's idea of the doorbell ID */
Oscar Mateo73b05532017-03-22 10:39:45 -0700171 desc = __get_context_desc(client);
172 desc->db_id = new_id;
Dave Gordona6674292016-06-13 17:57:32 +0100173}
174
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700175static struct guc_doorbell_info *__get_doorbell(struct i915_guc_client *client)
Dave Gordon44a28b12015-08-12 15:43:41 +0100176{
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700177 return client->vaddr + client->doorbell_offset;
178}
179
180static bool has_doorbell(struct i915_guc_client *client)
181{
182 if (client->doorbell_id == GUC_DOORBELL_INVALID)
183 return false;
184
185 return test_bit(client->doorbell_id, client->guc->doorbell_bitmap);
186}
187
188static int __create_doorbell(struct i915_guc_client *client)
189{
190 struct guc_doorbell_info *doorbell;
191 int err;
192
193 doorbell = __get_doorbell(client);
194 doorbell->db_status = GUC_DOORBELL_ENABLED;
195 doorbell->cookie = client->doorbell_cookie;
196
197 err = __guc_allocate_doorbell(client->guc, client->ctx_index);
198 if (err) {
199 doorbell->db_status = GUC_DOORBELL_DISABLED;
200 doorbell->cookie = 0;
201 }
202 return err;
203}
204
205static int __destroy_doorbell(struct i915_guc_client *client)
206{
Oscar Mateoed2ec71f2017-03-22 10:39:51 -0700207 struct drm_i915_private *dev_priv = guc_to_i915(client->guc);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700208 struct guc_doorbell_info *doorbell;
Oscar Mateoed2ec71f2017-03-22 10:39:51 -0700209 u16 db_id = client->doorbell_id;
210
211 GEM_BUG_ON(db_id >= GUC_DOORBELL_INVALID);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700212
213 doorbell = __get_doorbell(client);
214 doorbell->db_status = GUC_DOORBELL_DISABLED;
215 doorbell->cookie = 0;
216
Oscar Mateoed2ec71f2017-03-22 10:39:51 -0700217 /* Doorbell release flow requires that we wait for GEN8_DRB_VALID bit
218 * to go to zero after updating db_status before we call the GuC to
219 * release the doorbell */
220 if (wait_for_us(!(I915_READ(GEN8_DRBREGL(db_id)) & GEN8_DRB_VALID), 10))
221 WARN_ONCE(true, "Doorbell never became invalid after disable\n");
222
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700223 return __guc_deallocate_doorbell(client->guc, client->ctx_index);
224}
225
Oscar Mateo397fce82017-03-22 10:39:52 -0700226static int create_doorbell(struct i915_guc_client *client)
227{
228 int ret;
229
230 ret = __reserve_doorbell(client);
231 if (ret)
232 return ret;
233
234 __update_doorbell_desc(client, client->doorbell_id);
235
236 ret = __create_doorbell(client);
237 if (ret)
238 goto err;
239
240 return 0;
241
242err:
243 __update_doorbell_desc(client, GUC_DOORBELL_INVALID);
244 __unreserve_doorbell(client);
245 return ret;
246}
247
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700248static int destroy_doorbell(struct i915_guc_client *client)
249{
250 int err;
251
252 GEM_BUG_ON(!has_doorbell(client));
Dave Gordon44a28b12015-08-12 15:43:41 +0100253
Dave Gordon44a28b12015-08-12 15:43:41 +0100254 /* XXX: wait for any interrupts */
255 /* XXX: wait for workqueue to drain */
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700256
257 err = __destroy_doorbell(client);
258 if (err)
259 return err;
260
261 __update_doorbell_desc(client, GUC_DOORBELL_INVALID);
262
263 __unreserve_doorbell(client);
264
265 return 0;
Dave Gordon44a28b12015-08-12 15:43:41 +0100266}
267
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700268static unsigned long __select_cacheline(struct intel_guc* guc)
Dave Gordonf10d69a2016-06-13 17:57:33 +0100269{
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700270 unsigned long offset;
Dave Gordon44a28b12015-08-12 15:43:41 +0100271
Dave Gordon44a28b12015-08-12 15:43:41 +0100272 /* Doorbell uses a single cache line within a page */
273 offset = offset_in_page(guc->db_cacheline);
274
275 /* Moving to next cache line to reduce contention */
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700276 guc->db_cacheline += cache_line_size();
Dave Gordon44a28b12015-08-12 15:43:41 +0100277
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700278 DRM_DEBUG_DRIVER("reserved cacheline 0x%lx, next 0x%x, linesize %u\n",
279 offset, guc->db_cacheline, cache_line_size());
Dave Gordon44a28b12015-08-12 15:43:41 +0100280 return offset;
281}
282
Dave Gordon44a28b12015-08-12 15:43:41 +0100283/*
284 * Initialise the process descriptor shared with the GuC firmware.
285 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100286static void guc_proc_desc_init(struct intel_guc *guc,
Dave Gordon44a28b12015-08-12 15:43:41 +0100287 struct i915_guc_client *client)
288{
289 struct guc_process_desc *desc;
Dave Gordon44a28b12015-08-12 15:43:41 +0100290
Chris Wilson72aa0d82016-11-02 17:50:47 +0000291 desc = client->vaddr + client->proc_desc_offset;
Dave Gordon44a28b12015-08-12 15:43:41 +0100292
293 memset(desc, 0, sizeof(*desc));
294
295 /*
296 * XXX: pDoorbell and WQVBaseAddress are pointers in process address
297 * space for ring3 clients (set them as in mmap_ioctl) or kernel
298 * space for kernel clients (map on demand instead? May make debug
299 * easier to have it mapped).
300 */
301 desc->wq_base_addr = 0;
302 desc->db_base_addr = 0;
303
304 desc->context_id = client->ctx_index;
305 desc->wq_size_bytes = client->wq_size;
306 desc->wq_status = WQ_STATUS_ACTIVE;
307 desc->priority = client->priority;
Dave Gordon44a28b12015-08-12 15:43:41 +0100308}
309
310/*
311 * Initialise/clear the context descriptor shared with the GuC firmware.
312 *
313 * This descriptor tells the GuC where (in GGTT space) to find the important
314 * data structures relating to this client (doorbell, process descriptor,
315 * write queue, etc).
316 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100317static void guc_ctx_desc_init(struct intel_guc *guc,
Dave Gordon44a28b12015-08-12 15:43:41 +0100318 struct i915_guc_client *client)
319{
Alex Dai397097b2016-01-23 11:58:14 -0800320 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000321 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +0100322 struct i915_gem_context *ctx = client->owner;
Oscar Mateo73b05532017-03-22 10:39:45 -0700323 struct guc_context_desc *desc;
Chris Wilsonbafb0fc2016-08-27 08:54:01 +0100324 unsigned int tmp;
Dave Gordon86e06cc2016-04-19 16:08:36 +0100325 u32 gfx_addr;
Dave Gordon44a28b12015-08-12 15:43:41 +0100326
Oscar Mateo73b05532017-03-22 10:39:45 -0700327 desc = __get_context_desc(client);
328 memset(desc, 0, sizeof(*desc));
Dave Gordon44a28b12015-08-12 15:43:41 +0100329
Oscar Mateo73b05532017-03-22 10:39:45 -0700330 desc->attribute = GUC_CTX_DESC_ATTR_ACTIVE | GUC_CTX_DESC_ATTR_KERNEL;
331 desc->context_id = client->ctx_index;
332 desc->priority = client->priority;
333 desc->db_id = client->doorbell_id;
Dave Gordon44a28b12015-08-12 15:43:41 +0100334
Chris Wilsonbafb0fc2016-08-27 08:54:01 +0100335 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
Chris Wilson9021ad02016-05-24 14:53:37 +0100336 struct intel_context *ce = &ctx->engine[engine->id];
Dave Gordonc18468c2016-08-09 15:19:22 +0100337 uint32_t guc_engine_id = engine->guc_id;
Oscar Mateo73b05532017-03-22 10:39:45 -0700338 struct guc_execlist_context *lrc = &desc->lrc[guc_engine_id];
Alex Daid1675192015-08-12 15:43:43 +0100339
340 /* TODO: We have a design issue to be solved here. Only when we
341 * receive the first batch, we know which engine is used by the
342 * user. But here GuC expects the lrc and ring to be pinned. It
343 * is not an issue for default context, which is the only one
344 * for now who owns a GuC client. But for future owner of GuC
345 * client, need to make sure lrc is pinned prior to enter here.
346 */
Chris Wilson9021ad02016-05-24 14:53:37 +0100347 if (!ce->state)
Alex Daid1675192015-08-12 15:43:43 +0100348 break; /* XXX: continue? */
349
Oscar Mateo0d768122017-03-22 10:39:50 -0700350 /*
351 * XXX: When this is a GUC_CTX_DESC_ATTR_KERNEL client (proxy
352 * submission or, in other words, not using a direct submission
353 * model) the KMD's LRCA is not used for any work submission.
354 * Instead, the GuC uses the LRCA of the user mode context (see
355 * guc_wq_item_append below).
356 */
Chris Wilson9021ad02016-05-24 14:53:37 +0100357 lrc->context_desc = lower_32_bits(ce->lrc_desc);
Alex Daid1675192015-08-12 15:43:43 +0100358
359 /* The state page is after PPHWSP */
Oscar Mateo0d768122017-03-22 10:39:50 -0700360 lrc->ring_lrca =
Chris Wilson4741da92016-12-24 19:31:46 +0000361 guc_ggtt_offset(ce->state) + LRC_STATE_PN * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +0100362 lrc->context_id = (client->ctx_index << GUC_ELC_CTXID_OFFSET) |
Dave Gordonc18468c2016-08-09 15:19:22 +0100363 (guc_engine_id << GUC_ELC_ENGINE_OFFSET);
Alex Daid1675192015-08-12 15:43:43 +0100364
Chris Wilson4741da92016-12-24 19:31:46 +0000365 lrc->ring_begin = guc_ggtt_offset(ce->ring->vma);
Chris Wilson57e88532016-08-15 10:48:57 +0100366 lrc->ring_end = lrc->ring_begin + ce->ring->size - 1;
367 lrc->ring_next_free_location = lrc->ring_begin;
Alex Daid1675192015-08-12 15:43:43 +0100368 lrc->ring_current_tail_pointer_value = 0;
369
Oscar Mateo73b05532017-03-22 10:39:45 -0700370 desc->engines_used |= (1 << guc_engine_id);
Alex Daid1675192015-08-12 15:43:43 +0100371 }
372
Dave Gordone02757d2016-08-09 15:19:21 +0100373 DRM_DEBUG_DRIVER("Host engines 0x%x => GuC engines used 0x%x\n",
Oscar Mateo73b05532017-03-22 10:39:45 -0700374 client->engines, desc->engines_used);
375 WARN_ON(desc->engines_used == 0);
Alex Daid1675192015-08-12 15:43:43 +0100376
Dave Gordon44a28b12015-08-12 15:43:41 +0100377 /*
Dave Gordon86e06cc2016-04-19 16:08:36 +0100378 * The doorbell, process descriptor, and workqueue are all parts
379 * of the client object, which the GuC will reference via the GGTT
Dave Gordon44a28b12015-08-12 15:43:41 +0100380 */
Chris Wilson4741da92016-12-24 19:31:46 +0000381 gfx_addr = guc_ggtt_offset(client->vma);
Oscar Mateo73b05532017-03-22 10:39:45 -0700382 desc->db_trigger_phy = sg_dma_address(client->vma->pages->sgl) +
Dave Gordon86e06cc2016-04-19 16:08:36 +0100383 client->doorbell_offset;
Oscar Mateo73b05532017-03-22 10:39:45 -0700384 desc->db_trigger_cpu = (uintptr_t)__get_doorbell(client);
385 desc->db_trigger_uk = gfx_addr + client->doorbell_offset;
386 desc->process_desc = gfx_addr + client->proc_desc_offset;
387 desc->wq_addr = gfx_addr + client->wq_offset;
388 desc->wq_size = client->wq_size;
Dave Gordon44a28b12015-08-12 15:43:41 +0100389
Oscar Mateo73b05532017-03-22 10:39:45 -0700390 desc->desc_private = (uintptr_t)client;
Dave Gordon44a28b12015-08-12 15:43:41 +0100391}
392
Dave Gordon7a9347f2016-09-12 21:19:37 +0100393static void guc_ctx_desc_fini(struct intel_guc *guc,
Dave Gordon44a28b12015-08-12 15:43:41 +0100394 struct i915_guc_client *client)
395{
Oscar Mateo73b05532017-03-22 10:39:45 -0700396 struct guc_context_desc *desc;
Dave Gordon44a28b12015-08-12 15:43:41 +0100397
Oscar Mateo73b05532017-03-22 10:39:45 -0700398 desc = __get_context_desc(client);
399 memset(desc, 0, sizeof(*desc));
Dave Gordon44a28b12015-08-12 15:43:41 +0100400}
401
Dave Gordon7c2c2702016-05-13 15:36:32 +0100402/**
Dave Gordon7a9347f2016-09-12 21:19:37 +0100403 * i915_guc_wq_reserve() - reserve space in the GuC's workqueue
Dave Gordon7c2c2702016-05-13 15:36:32 +0100404 * @request: request associated with the commands
405 *
406 * Return: 0 if space is available
407 * -EAGAIN if space is not currently available
408 *
409 * This function must be called (and must return 0) before a request
410 * is submitted to the GuC via i915_guc_submit() below. Once a result
Dave Gordon7a9347f2016-09-12 21:19:37 +0100411 * of 0 has been returned, it must be balanced by a corresponding
412 * call to submit().
Dave Gordon7c2c2702016-05-13 15:36:32 +0100413 *
Dave Gordon7a9347f2016-09-12 21:19:37 +0100414 * Reservation allows the caller to determine in advance that space
Dave Gordon7c2c2702016-05-13 15:36:32 +0100415 * will be available for the next submission before committing resources
416 * to it, and helps avoid late failures with complicated recovery paths.
417 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100418int i915_guc_wq_reserve(struct drm_i915_gem_request *request)
Dave Gordon44a28b12015-08-12 15:43:41 +0100419{
Dave Gordon551aaec2016-05-13 15:36:33 +0100420 const size_t wqi_size = sizeof(struct guc_wq_item);
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000421 struct i915_guc_client *client = request->i915->guc.execbuf_client;
422 struct guc_process_desc *desc = client->vaddr +
423 client->proc_desc_offset;
Dave Gordon551aaec2016-05-13 15:36:33 +0100424 u32 freespace;
Chris Wilsondadd4812016-09-09 14:11:57 +0100425 int ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100426
Chris Wilson349ab912017-02-28 11:28:02 +0000427 spin_lock_irq(&client->wq_lock);
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000428 freespace = CIRC_SPACE(client->wq_tail, desc->head, client->wq_size);
429 freespace -= client->wq_rsvd;
Chris Wilsondadd4812016-09-09 14:11:57 +0100430 if (likely(freespace >= wqi_size)) {
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000431 client->wq_rsvd += wqi_size;
Chris Wilsondadd4812016-09-09 14:11:57 +0100432 ret = 0;
433 } else {
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000434 client->no_wq_space++;
Chris Wilsondadd4812016-09-09 14:11:57 +0100435 ret = -EAGAIN;
436 }
Chris Wilson349ab912017-02-28 11:28:02 +0000437 spin_unlock_irq(&client->wq_lock);
Alex Dai5a843302015-12-02 16:56:29 -0800438
Chris Wilsondadd4812016-09-09 14:11:57 +0100439 return ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100440}
441
Chris Wilson349ab912017-02-28 11:28:02 +0000442static void guc_client_update_wq_rsvd(struct i915_guc_client *client, int size)
443{
444 unsigned long flags;
445
446 spin_lock_irqsave(&client->wq_lock, flags);
447 client->wq_rsvd += size;
448 spin_unlock_irqrestore(&client->wq_lock, flags);
449}
450
Chris Wilson5ba89902016-10-07 07:53:27 +0100451void i915_guc_wq_unreserve(struct drm_i915_gem_request *request)
452{
Chris Wilson349ab912017-02-28 11:28:02 +0000453 const int wqi_size = sizeof(struct guc_wq_item);
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000454 struct i915_guc_client *client = request->i915->guc.execbuf_client;
Chris Wilson5ba89902016-10-07 07:53:27 +0100455
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000456 GEM_BUG_ON(READ_ONCE(client->wq_rsvd) < wqi_size);
Chris Wilson349ab912017-02-28 11:28:02 +0000457 guc_client_update_wq_rsvd(client, -wqi_size);
Chris Wilson5ba89902016-10-07 07:53:27 +0100458}
459
Dave Gordon7a9347f2016-09-12 21:19:37 +0100460/* Construct a Work Item and append it to the GuC's Work Queue */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000461static void guc_wq_item_append(struct i915_guc_client *client,
Dave Gordon7a9347f2016-09-12 21:19:37 +0100462 struct drm_i915_gem_request *rq)
Dave Gordon44a28b12015-08-12 15:43:41 +0100463{
Dave Gordon0a31afb2016-05-13 15:36:34 +0100464 /* wqi_len is in DWords, and does not include the one-word header */
465 const size_t wqi_size = sizeof(struct guc_wq_item);
466 const u32 wqi_len = wqi_size/sizeof(u32) - 1;
Dave Gordonc18468c2016-08-09 15:19:22 +0100467 struct intel_engine_cs *engine = rq->engine;
Alex Daia5916e82016-04-19 16:08:35 +0100468 struct guc_process_desc *desc;
Dave Gordon44a28b12015-08-12 15:43:41 +0100469 struct guc_wq_item *wqi;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000470 u32 freespace, tail, wq_off;
Dave Gordon44a28b12015-08-12 15:43:41 +0100471
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000472 desc = client->vaddr + client->proc_desc_offset;
Alex Daia7e02192015-12-16 11:45:55 -0800473
Dave Gordon7a9347f2016-09-12 21:19:37 +0100474 /* Free space is guaranteed, see i915_guc_wq_reserve() above */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000475 freespace = CIRC_SPACE(client->wq_tail, desc->head, client->wq_size);
Dave Gordon0a31afb2016-05-13 15:36:34 +0100476 GEM_BUG_ON(freespace < wqi_size);
477
478 /* The GuC firmware wants the tail index in QWords, not bytes */
479 tail = rq->tail;
480 GEM_BUG_ON(tail & 7);
481 tail >>= 3;
482 GEM_BUG_ON(tail > WQ_RING_TAIL_MAX);
Dave Gordon44a28b12015-08-12 15:43:41 +0100483
484 /* For now workqueue item is 4 DWs; workqueue buffer is 2 pages. So we
485 * should not have the case where structure wqi is across page, neither
486 * wrapped to the beginning. This simplifies the implementation below.
487 *
488 * XXX: if not the case, we need save data to a temp wqi and copy it to
489 * workqueue buffer dw by dw.
490 */
Dave Gordon0a31afb2016-05-13 15:36:34 +0100491 BUILD_BUG_ON(wqi_size != 16);
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000492 GEM_BUG_ON(client->wq_rsvd < wqi_size);
Dave Gordon44a28b12015-08-12 15:43:41 +0100493
Dave Gordon0a31afb2016-05-13 15:36:34 +0100494 /* postincrement WQ tail for next time */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000495 wq_off = client->wq_tail;
Chris Wilsondadd4812016-09-09 14:11:57 +0100496 GEM_BUG_ON(wq_off & (wqi_size - 1));
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000497 client->wq_tail += wqi_size;
498 client->wq_tail &= client->wq_size - 1;
499 client->wq_rsvd -= wqi_size;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100500
501 /* WQ starts from the page after doorbell / process_desc */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000502 wqi = client->vaddr + wq_off + GUC_DB_SIZE;
Dave Gordon44a28b12015-08-12 15:43:41 +0100503
Dave Gordon0a31afb2016-05-13 15:36:34 +0100504 /* Now fill in the 4-word work queue item */
Dave Gordon44a28b12015-08-12 15:43:41 +0100505 wqi->header = WQ_TYPE_INORDER |
Dave Gordon0a31afb2016-05-13 15:36:34 +0100506 (wqi_len << WQ_LEN_SHIFT) |
Dave Gordonc18468c2016-08-09 15:19:22 +0100507 (engine->guc_id << WQ_TARGET_SHIFT) |
Dave Gordon44a28b12015-08-12 15:43:41 +0100508 WQ_NO_WCFLUSH_WAIT;
509
510 /* The GuC wants only the low-order word of the context descriptor */
Dave Gordonc18468c2016-08-09 15:19:22 +0100511 wqi->context_desc = (u32)intel_lr_context_descriptor(rq->ctx, engine);
Dave Gordon44a28b12015-08-12 15:43:41 +0100512
Oscar Mateo0d768122017-03-22 10:39:50 -0700513 wqi->submit_element_info = tail << WQ_RING_TAIL_SHIFT;
Chris Wilson65e47602016-10-28 13:58:49 +0100514 wqi->fence_id = rq->global_seqno;
Dave Gordon44a28b12015-08-12 15:43:41 +0100515}
516
Oscar Mateo397fce82017-03-22 10:39:52 -0700517static void guc_reset_wq(struct i915_guc_client *client)
518{
519 struct guc_process_desc *desc = client->vaddr +
520 client->proc_desc_offset;
521
522 desc->head = 0;
523 desc->tail = 0;
524
525 client->wq_tail = 0;
526}
527
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000528static int guc_ring_doorbell(struct i915_guc_client *client)
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100529{
530 struct guc_process_desc *desc;
531 union guc_doorbell_qw db_cmp, db_exc, db_ret;
532 union guc_doorbell_qw *db;
533 int attempt = 2, ret = -EAGAIN;
534
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000535 desc = client->vaddr + client->proc_desc_offset;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100536
537 /* Update the tail so it is visible to GuC */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000538 desc->tail = client->wq_tail;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100539
540 /* current cookie */
541 db_cmp.db_status = GUC_DOORBELL_ENABLED;
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000542 db_cmp.cookie = client->doorbell_cookie;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100543
544 /* cookie to be updated */
545 db_exc.db_status = GUC_DOORBELL_ENABLED;
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000546 db_exc.cookie = client->doorbell_cookie + 1;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100547 if (db_exc.cookie == 0)
548 db_exc.cookie = 1;
549
550 /* pointer of current doorbell cacheline */
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700551 db = (union guc_doorbell_qw *)__get_doorbell(client);
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100552
553 while (attempt--) {
554 /* lets ring the doorbell */
555 db_ret.value_qw = atomic64_cmpxchg((atomic64_t *)db,
556 db_cmp.value_qw, db_exc.value_qw);
557
558 /* if the exchange was successfully executed */
559 if (db_ret.value_qw == db_cmp.value_qw) {
560 /* db was successfully rung */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000561 client->doorbell_cookie = db_exc.cookie;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100562 ret = 0;
563 break;
564 }
565
566 /* XXX: doorbell was lost and need to acquire it again */
567 if (db_ret.db_status == GUC_DOORBELL_DISABLED)
568 break;
569
Dave Gordon535b2f52016-08-18 18:17:23 +0100570 DRM_WARN("Cookie mismatch. Expected %d, found %d\n",
571 db_cmp.cookie, db_ret.cookie);
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100572
573 /* update the cookie to newly read cookie from GuC */
574 db_cmp.cookie = db_ret.cookie;
575 db_exc.cookie = db_ret.cookie + 1;
576 if (db_exc.cookie == 0)
577 db_exc.cookie = 1;
578 }
579
580 return ret;
581}
582
Dave Gordon44a28b12015-08-12 15:43:41 +0100583/**
Chris Wilson34ba5a82016-11-29 12:10:24 +0000584 * __i915_guc_submit() - Submit commands through GuC
Alex Daifeda33e2015-10-19 16:10:54 -0700585 * @rq: request associated with the commands
Dave Gordon44a28b12015-08-12 15:43:41 +0100586 *
Dave Gordon7a9347f2016-09-12 21:19:37 +0100587 * The caller must have already called i915_guc_wq_reserve() above with
588 * a result of 0 (success), guaranteeing that there is space in the work
589 * queue for the new request, so enqueuing the item cannot fail.
Dave Gordon7c2c2702016-05-13 15:36:32 +0100590 *
591 * Bad Things Will Happen if the caller violates this protocol e.g. calls
Dave Gordon7a9347f2016-09-12 21:19:37 +0100592 * submit() when _reserve() says there's no space, or calls _submit()
593 * a different number of times from (successful) calls to _reserve().
Dave Gordon7c2c2702016-05-13 15:36:32 +0100594 *
595 * The only error here arises if the doorbell hardware isn't functioning
596 * as expected, which really shouln't happen.
Dave Gordon44a28b12015-08-12 15:43:41 +0100597 */
Chris Wilson34ba5a82016-11-29 12:10:24 +0000598static void __i915_guc_submit(struct drm_i915_gem_request *rq)
Dave Gordon44a28b12015-08-12 15:43:41 +0100599{
Akash Goeled4596ea2016-10-25 22:05:23 +0530600 struct drm_i915_private *dev_priv = rq->i915;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000601 struct intel_engine_cs *engine = rq->engine;
602 unsigned int engine_id = engine->id;
Dave Gordon7c2c2702016-05-13 15:36:32 +0100603 struct intel_guc *guc = &rq->i915->guc;
604 struct i915_guc_client *client = guc->execbuf_client;
Chris Wilson25afdf892017-03-02 14:53:23 +0000605 unsigned long flags;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100606 int b_ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100607
Akash Goeled4596ea2016-10-25 22:05:23 +0530608 /* WA to flush out the pending GMADR writes to ring buffer. */
609 if (i915_vma_is_map_and_fenceable(rq->ring->vma))
610 POSTING_READ_FW(GUC_STATUS);
611
Chris Wilson25afdf892017-03-02 14:53:23 +0000612 spin_lock_irqsave(&client->wq_lock, flags);
Chris Wilson0c335182017-02-28 11:28:03 +0000613
614 guc_wq_item_append(client, rq);
Dave Gordon0a31afb2016-05-13 15:36:34 +0100615 b_ret = guc_ring_doorbell(client);
Dave Gordon44a28b12015-08-12 15:43:41 +0100616
Alex Dai397097b2016-01-23 11:58:14 -0800617 client->submissions[engine_id] += 1;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100618 client->retcode = b_ret;
619 if (b_ret)
Dave Gordon44a28b12015-08-12 15:43:41 +0100620 client->b_fail += 1;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100621
Alex Dai397097b2016-01-23 11:58:14 -0800622 guc->submissions[engine_id] += 1;
Chris Wilson65e47602016-10-28 13:58:49 +0100623 guc->last_seqno[engine_id] = rq->global_seqno;
Chris Wilson0c335182017-02-28 11:28:03 +0000624
Chris Wilson25afdf892017-03-02 14:53:23 +0000625 spin_unlock_irqrestore(&client->wq_lock, flags);
Dave Gordon44a28b12015-08-12 15:43:41 +0100626}
627
Chris Wilson34ba5a82016-11-29 12:10:24 +0000628static void i915_guc_submit(struct drm_i915_gem_request *rq)
629{
Chris Wilson31de7352017-03-16 12:56:18 +0000630 __i915_gem_request_submit(rq);
Chris Wilson34ba5a82016-11-29 12:10:24 +0000631 __i915_guc_submit(rq);
632}
633
Chris Wilson31de7352017-03-16 12:56:18 +0000634static void nested_enable_signaling(struct drm_i915_gem_request *rq)
635{
636 /* If we use dma_fence_enable_sw_signaling() directly, lockdep
637 * detects an ordering issue between the fence lockclass and the
638 * global_timeline. This circular dependency can only occur via 2
639 * different fences (but same fence lockclass), so we use the nesting
640 * annotation here to prevent the warn, equivalent to the nesting
641 * inside i915_gem_request_submit() for when we also enable the
642 * signaler.
643 */
644
645 if (test_and_set_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
646 &rq->fence.flags))
647 return;
648
649 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags));
650 trace_dma_fence_enable_signal(&rq->fence);
651
652 spin_lock_nested(&rq->lock, SINGLE_DEPTH_NESTING);
653 intel_engine_enable_signaling(rq);
654 spin_unlock(&rq->lock);
655}
656
657static bool i915_guc_dequeue(struct intel_engine_cs *engine)
658{
659 struct execlist_port *port = engine->execlist_port;
660 struct drm_i915_gem_request *last = port[0].request;
Chris Wilson31de7352017-03-16 12:56:18 +0000661 struct rb_node *rb;
662 bool submit = false;
663
Chris Wilson6c943de2017-03-17 12:07:16 +0000664 /* After execlist_first is updated, the tasklet will be rescheduled.
665 *
666 * If we are currently running (inside the tasklet) and a third
667 * party queues a request and so updates engine->execlist_first under
668 * the spinlock (which we have elided), it will atomically set the
669 * TASKLET_SCHED flag causing the us to be re-executed and pick up
670 * the change in state (the update to TASKLET_SCHED incurs a memory
671 * barrier making this cross-cpu checking safe).
672 */
673 if (!READ_ONCE(engine->execlist_first))
674 return false;
675
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000676 spin_lock_irq(&engine->timeline->lock);
Chris Wilson31de7352017-03-16 12:56:18 +0000677 rb = engine->execlist_first;
678 while (rb) {
679 struct drm_i915_gem_request *rq =
680 rb_entry(rb, typeof(*rq), priotree.node);
681
682 if (last && rq->ctx != last->ctx) {
683 if (port != engine->execlist_port)
684 break;
685
686 i915_gem_request_assign(&port->request, last);
687 nested_enable_signaling(last);
688 port++;
689 }
690
691 rb = rb_next(rb);
692 rb_erase(&rq->priotree.node, &engine->execlist_queue);
693 RB_CLEAR_NODE(&rq->priotree.node);
694 rq->priotree.priority = INT_MAX;
695
Chris Wilson31de7352017-03-16 12:56:18 +0000696 i915_guc_submit(rq);
Tvrtko Ursulin66e303e2017-03-20 13:25:56 +0000697 trace_i915_gem_request_in(rq, port - engine->execlist_port);
Chris Wilson31de7352017-03-16 12:56:18 +0000698 last = rq;
699 submit = true;
700 }
701 if (submit) {
702 i915_gem_request_assign(&port->request, last);
703 nested_enable_signaling(last);
704 engine->execlist_first = rb;
705 }
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000706 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson31de7352017-03-16 12:56:18 +0000707
708 return submit;
709}
710
711static void i915_guc_irq_handler(unsigned long data)
712{
713 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
714 struct execlist_port *port = engine->execlist_port;
715 struct drm_i915_gem_request *rq;
716 bool submit;
717
718 do {
719 rq = port[0].request;
720 while (rq && i915_gem_request_completed(rq)) {
721 trace_i915_gem_request_out(rq);
722 i915_gem_request_put(rq);
723 port[0].request = port[1].request;
724 port[1].request = NULL;
725 rq = port[0].request;
726 }
727
728 submit = false;
729 if (!port[1].request)
730 submit = i915_guc_dequeue(engine);
731 } while (submit);
732}
733
Dave Gordon44a28b12015-08-12 15:43:41 +0100734/*
735 * Everything below here is concerned with setup & teardown, and is
736 * therefore not part of the somewhat time-critical batch-submission
737 * path of i915_guc_submit() above.
738 */
739
740/**
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000741 * intel_guc_allocate_vma() - Allocate a GGTT VMA for GuC usage
Chris Wilson8b797af2016-08-15 10:48:51 +0100742 * @guc: the guc
743 * @size: size of area to allocate (both virtual space and memory)
Alex Daibac427f2015-08-12 15:43:39 +0100744 *
Chris Wilson8b797af2016-08-15 10:48:51 +0100745 * This is a wrapper to create an object for use with the GuC. In order to
746 * use it inside the GuC, an object needs to be pinned lifetime, so we allocate
747 * both some backing storage and a range inside the Global GTT. We must pin
748 * it in the GGTT somewhere other than than [0, GUC_WOPCM_TOP) because that
749 * range is reserved inside GuC.
Alex Daibac427f2015-08-12 15:43:39 +0100750 *
Chris Wilson8b797af2016-08-15 10:48:51 +0100751 * Return: A i915_vma if successful, otherwise an ERR_PTR.
Alex Daibac427f2015-08-12 15:43:39 +0100752 */
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000753struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size)
Alex Daibac427f2015-08-12 15:43:39 +0100754{
Chris Wilson8b797af2016-08-15 10:48:51 +0100755 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Alex Daibac427f2015-08-12 15:43:39 +0100756 struct drm_i915_gem_object *obj;
Chris Wilson8b797af2016-08-15 10:48:51 +0100757 struct i915_vma *vma;
758 int ret;
Alex Daibac427f2015-08-12 15:43:39 +0100759
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000760 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100761 if (IS_ERR(obj))
Chris Wilson8b797af2016-08-15 10:48:51 +0100762 return ERR_CAST(obj);
Alex Daibac427f2015-08-12 15:43:39 +0100763
Chris Wilsona01cb372017-01-16 15:21:30 +0000764 vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
Chris Wilson8b797af2016-08-15 10:48:51 +0100765 if (IS_ERR(vma))
766 goto err;
Alex Daibac427f2015-08-12 15:43:39 +0100767
Chris Wilson8b797af2016-08-15 10:48:51 +0100768 ret = i915_vma_pin(vma, 0, PAGE_SIZE,
769 PIN_GLOBAL | PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
770 if (ret) {
771 vma = ERR_PTR(ret);
772 goto err;
Alex Daibac427f2015-08-12 15:43:39 +0100773 }
774
Chris Wilson8b797af2016-08-15 10:48:51 +0100775 return vma;
776
777err:
778 i915_gem_object_put(obj);
779 return vma;
Alex Daibac427f2015-08-12 15:43:39 +0100780}
781
Dave Gordon84b7f882016-08-09 15:19:20 +0100782/* Check that a doorbell register is in the expected state */
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700783static bool doorbell_ok(struct intel_guc *guc, u16 db_id)
Dave Gordon84b7f882016-08-09 15:19:20 +0100784{
785 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700786 u32 drbregl;
787 bool valid;
Dave Gordon84b7f882016-08-09 15:19:20 +0100788
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700789 GEM_BUG_ON(db_id >= GUC_DOORBELL_INVALID);
790
791 drbregl = I915_READ(GEN8_DRBREGL(db_id));
792 valid = drbregl & GEN8_DRB_VALID;
793
794 if (test_bit(db_id, guc->doorbell_bitmap) == valid)
Dave Gordon84b7f882016-08-09 15:19:20 +0100795 return true;
796
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700797 DRM_DEBUG_DRIVER("Doorbell %d has unexpected state (0x%x): valid=%s\n",
798 db_id, drbregl, yesno(valid));
Dave Gordon84b7f882016-08-09 15:19:20 +0100799
800 return false;
801}
802
Dave Gordon4d757872016-06-13 17:57:34 +0100803/*
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700804 * If the GuC thinks that the doorbell is unassigned (e.g. because we reset and
805 * reloaded the GuC FW) we can use this function to tell the GuC to reassign the
806 * doorbell to the rightful owner.
807 */
808static int __reset_doorbell(struct i915_guc_client* client, u16 db_id)
809{
810 int err;
811
Oscar Mateo397fce82017-03-22 10:39:52 -0700812 __update_doorbell_desc(client, db_id);
813 err = __create_doorbell(client);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700814 if (!err)
815 err = __destroy_doorbell(client);
816
817 return err;
818}
819
820/*
Oscar Mateo397fce82017-03-22 10:39:52 -0700821 * Set up & tear down each unused doorbell in turn, to ensure that all doorbell
822 * HW is (re)initialised. For that end, we might have to borrow the first
823 * client. Also, tell GuC about all the doorbells in use by all clients.
824 * We do this because the KMD, the GuC and the doorbell HW can easily go out of
825 * sync (e.g. we can reset the GuC, but not the doorbel HW).
Dave Gordon4d757872016-06-13 17:57:34 +0100826 */
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700827static int guc_init_doorbell_hw(struct intel_guc *guc)
Dave Gordon4d757872016-06-13 17:57:34 +0100828{
Dave Gordon4d757872016-06-13 17:57:34 +0100829 struct i915_guc_client *client = guc->execbuf_client;
Oscar Mateo397fce82017-03-22 10:39:52 -0700830 bool recreate_first_client = false;
831 u16 db_id;
832 int ret;
Dave Gordon4d757872016-06-13 17:57:34 +0100833
Oscar Mateo397fce82017-03-22 10:39:52 -0700834 /* For unused doorbells, make sure they are disabled */
835 for_each_clear_bit(db_id, guc->doorbell_bitmap, GUC_NUM_DOORBELLS) {
836 if (doorbell_ok(guc, db_id))
Dave Gordon8888cd02016-08-09 15:19:19 +0100837 continue;
838
Oscar Mateo397fce82017-03-22 10:39:52 -0700839 if (has_doorbell(client)) {
840 /* Borrow execbuf_client (we will recreate it later) */
841 destroy_doorbell(client);
842 recreate_first_client = true;
843 }
844
845 ret = __reset_doorbell(client, db_id);
846 WARN(ret, "Doorbell %u reset failed, err %d\n", db_id, ret);
Dave Gordon4d757872016-06-13 17:57:34 +0100847 }
848
Oscar Mateo397fce82017-03-22 10:39:52 -0700849 if (recreate_first_client) {
850 ret = __reserve_doorbell(client);
851 if (unlikely(ret)) {
852 DRM_ERROR("Couldn't re-reserve first client db: %d\n", ret);
853 return ret;
854 }
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700855
Oscar Mateo397fce82017-03-22 10:39:52 -0700856 __update_doorbell_desc(client, client->doorbell_id);
857 }
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700858
Oscar Mateo397fce82017-03-22 10:39:52 -0700859 /* Now for every client (and not only execbuf_client) make sure their
860 * doorbells are known by the GuC */
861 //for (client = client_list; client != NULL; client = client->next)
862 {
863 ret = __create_doorbell(client);
864 if (ret) {
865 DRM_ERROR("Couldn't recreate client %u doorbell: %d\n",
866 client->ctx_index, ret);
867 return ret;
868 }
869 }
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700870
Oscar Mateo397fce82017-03-22 10:39:52 -0700871 /* Read back & verify all (used & unused) doorbell registers */
872 for (db_id = 0; db_id < GUC_NUM_DOORBELLS; ++db_id)
873 WARN_ON(!doorbell_ok(guc, db_id));
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700874
875 return 0;
Dave Gordon4d757872016-06-13 17:57:34 +0100876}
877
Dave Gordon44a28b12015-08-12 15:43:41 +0100878/**
879 * guc_client_alloc() - Allocate an i915_guc_client
Dave Gordon0daf5562016-06-10 18:29:25 +0100880 * @dev_priv: driver private data structure
Chris Wilsonceae5312016-08-17 13:42:42 +0100881 * @engines: The set of engines to enable for this client
Dave Gordon44a28b12015-08-12 15:43:41 +0100882 * @priority: four levels priority _CRITICAL, _HIGH, _NORMAL and _LOW
883 * The kernel client to replace ExecList submission is created with
884 * NORMAL priority. Priority of a client for scheduler can be HIGH,
885 * while a preemption context can use CRITICAL.
Alex Daifeda33e2015-10-19 16:10:54 -0700886 * @ctx: the context that owns the client (we use the default render
887 * context)
Dave Gordon44a28b12015-08-12 15:43:41 +0100888 *
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100889 * Return: An i915_guc_client object if success, else NULL.
Dave Gordon44a28b12015-08-12 15:43:41 +0100890 */
Dave Gordon0daf5562016-06-10 18:29:25 +0100891static struct i915_guc_client *
892guc_client_alloc(struct drm_i915_private *dev_priv,
Dave Gordone02757d2016-08-09 15:19:21 +0100893 uint32_t engines,
Dave Gordon0daf5562016-06-10 18:29:25 +0100894 uint32_t priority,
895 struct i915_gem_context *ctx)
Dave Gordon44a28b12015-08-12 15:43:41 +0100896{
897 struct i915_guc_client *client;
Dave Gordon44a28b12015-08-12 15:43:41 +0100898 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson8b797af2016-08-15 10:48:51 +0100899 struct i915_vma *vma;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000900 void *vaddr;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700901 int ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100902
903 client = kzalloc(sizeof(*client), GFP_KERNEL);
904 if (!client)
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700905 return ERR_PTR(-ENOMEM);
Dave Gordon44a28b12015-08-12 15:43:41 +0100906
Dave Gordon44a28b12015-08-12 15:43:41 +0100907 client->guc = guc;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700908 client->owner = ctx;
Dave Gordone02757d2016-08-09 15:19:21 +0100909 client->engines = engines;
910 client->priority = priority;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700911 client->doorbell_id = GUC_DOORBELL_INVALID;
912 client->wq_offset = GUC_DB_SIZE;
913 client->wq_size = GUC_WQ_SIZE;
914 spin_lock_init(&client->wq_lock);
Dave Gordon44a28b12015-08-12 15:43:41 +0100915
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700916 ret = ida_simple_get(&guc->ctx_ids, 0, GUC_MAX_GPU_CONTEXTS,
917 GFP_KERNEL);
918 if (ret < 0)
919 goto err_client;
920
921 client->ctx_index = ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100922
923 /* The first page is doorbell/proc_desc. Two followed pages are wq. */
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000924 vma = intel_guc_allocate_vma(guc, GUC_DB_SIZE + GUC_WQ_SIZE);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700925 if (IS_ERR(vma)) {
926 ret = PTR_ERR(vma);
927 goto err_id;
928 }
Dave Gordon44a28b12015-08-12 15:43:41 +0100929
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100930 /* We'll keep just the first (doorbell/proc) page permanently kmap'd. */
Chris Wilson8b797af2016-08-15 10:48:51 +0100931 client->vma = vma;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000932
933 vaddr = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700934 if (IS_ERR(vaddr)) {
935 ret = PTR_ERR(vaddr);
936 goto err_vma;
937 }
Chris Wilson72aa0d82016-11-02 17:50:47 +0000938 client->vaddr = vaddr;
Chris Wilsondadd4812016-09-09 14:11:57 +0100939
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700940 client->doorbell_offset = __select_cacheline(guc);
Dave Gordon44a28b12015-08-12 15:43:41 +0100941
942 /*
943 * Since the doorbell only requires a single cacheline, we can save
944 * space by putting the application process descriptor in the same
945 * page. Use the half of the page that doesn't include the doorbell.
946 */
947 if (client->doorbell_offset >= (GUC_DB_SIZE / 2))
948 client->proc_desc_offset = 0;
949 else
950 client->proc_desc_offset = (GUC_DB_SIZE / 2);
951
Dave Gordon7a9347f2016-09-12 21:19:37 +0100952 guc_proc_desc_init(guc, client);
953 guc_ctx_desc_init(guc, client);
Chris Wilson4d357af2016-11-29 12:10:23 +0000954
Oscar Mateo397fce82017-03-22 10:39:52 -0700955 ret = create_doorbell(client);
956 if (ret)
957 goto err_vaddr;
Dave Gordon44a28b12015-08-12 15:43:41 +0100958
Dave Gordone02757d2016-08-09 15:19:21 +0100959 DRM_DEBUG_DRIVER("new priority %u client %p for engine(s) 0x%x: ctx_index %u\n",
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700960 priority, client, client->engines, client->ctx_index);
961 DRM_DEBUG_DRIVER("doorbell id %u, cacheline offset 0x%lx\n",
962 client->doorbell_id, client->doorbell_offset);
Dave Gordon44a28b12015-08-12 15:43:41 +0100963
964 return client;
Oscar Mateo397fce82017-03-22 10:39:52 -0700965
966err_vaddr:
967 i915_gem_object_unpin_map(client->vma->obj);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700968err_vma:
969 i915_vma_unpin_and_release(&client->vma);
970err_id:
971 ida_simple_remove(&guc->ctx_ids, client->ctx_index);
972err_client:
973 kfree(client);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700974 return ERR_PTR(ret);
Dave Gordon44a28b12015-08-12 15:43:41 +0100975}
976
Oscar Mateo397fce82017-03-22 10:39:52 -0700977static void guc_client_free(struct i915_guc_client *client)
978{
979 /*
980 * XXX: wait for any outstanding submissions before freeing memory.
981 * Be sure to drop any locks
982 */
983
984 /* FIXME: in many cases, by the time we get here the GuC has been
985 * reset, so we cannot destroy the doorbell properly. Ignore the
986 * error message for now */
987 destroy_doorbell(client);
988 guc_ctx_desc_fini(client->guc, client);
989 i915_gem_object_unpin_map(client->vma->obj);
990 i915_vma_unpin_and_release(&client->vma);
991 ida_simple_remove(&client->guc->ctx_ids, client->ctx_index);
992 kfree(client);
993}
994
Dave Gordon7a9347f2016-09-12 21:19:37 +0100995static void guc_policies_init(struct guc_policies *policies)
Alex Dai463704d2015-12-18 12:00:10 -0800996{
997 struct guc_policy *policy;
998 u32 p, i;
999
1000 policies->dpc_promote_time = 500000;
1001 policies->max_num_work_items = POLICY_MAX_NUM_WI;
1002
1003 for (p = 0; p < GUC_CTX_PRIORITY_NUM; p++) {
Alex Dai397097b2016-01-23 11:58:14 -08001004 for (i = GUC_RENDER_ENGINE; i < GUC_MAX_ENGINES_NUM; i++) {
Alex Dai463704d2015-12-18 12:00:10 -08001005 policy = &policies->policy[p][i];
1006
1007 policy->execution_quantum = 1000000;
1008 policy->preemption_time = 500000;
1009 policy->fault_time = 250000;
1010 policy->policy_flags = 0;
1011 }
1012 }
1013
1014 policies->is_valid = 1;
1015}
1016
Oscar Mateo0704df22017-03-22 10:39:47 -07001017static int guc_ads_create(struct intel_guc *guc)
Alex Dai68371a92015-12-18 12:00:09 -08001018{
1019 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Chris Wilson8b797af2016-08-15 10:48:51 +01001020 struct i915_vma *vma;
Michal Wajdeczko16f11f42017-03-14 13:33:09 +00001021 struct page *page;
1022 /* The ads obj includes the struct itself and buffers passed to GuC */
1023 struct {
1024 struct guc_ads ads;
1025 struct guc_policies policies;
1026 struct guc_mmio_reg_state reg_state;
1027 u8 reg_state_buffer[GUC_S3_SAVE_SPACE_PAGES * PAGE_SIZE];
1028 } __packed *blob;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001029 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301030 enum intel_engine_id id;
Michal Wajdeczko16f11f42017-03-14 13:33:09 +00001031 u32 base;
Alex Dai68371a92015-12-18 12:00:09 -08001032
Oscar Mateo3950bf32017-03-22 10:39:46 -07001033 GEM_BUG_ON(guc->ads_vma);
Alex Dai68371a92015-12-18 12:00:09 -08001034
Oscar Mateo3950bf32017-03-22 10:39:46 -07001035 vma = intel_guc_allocate_vma(guc, PAGE_ALIGN(sizeof(*blob)));
1036 if (IS_ERR(vma))
1037 return PTR_ERR(vma);
1038
1039 guc->ads_vma = vma;
Alex Dai68371a92015-12-18 12:00:09 -08001040
Chris Wilson8b797af2016-08-15 10:48:51 +01001041 page = i915_vma_first_page(vma);
Michal Wajdeczko16f11f42017-03-14 13:33:09 +00001042 blob = kmap(page);
1043
1044 /* GuC scheduling policies */
1045 guc_policies_init(&blob->policies);
1046
1047 /* MMIO reg state */
1048 for_each_engine(engine, dev_priv, id) {
1049 blob->reg_state.mmio_white_list[engine->guc_id].mmio_start =
1050 engine->mmio_base + GUC_MMIO_WHITE_LIST_START;
1051
1052 /* Nothing to be saved or restored for now. */
1053 blob->reg_state.mmio_white_list[engine->guc_id].count = 0;
1054 }
Alex Dai68371a92015-12-18 12:00:09 -08001055
1056 /*
1057 * The GuC requires a "Golden Context" when it reinitialises
1058 * engines after a reset. Here we use the Render ring default
1059 * context, which must already exist and be pinned in the GGTT,
1060 * so its address won't change after we've told the GuC where
1061 * to find it.
1062 */
Michal Wajdeczko16f11f42017-03-14 13:33:09 +00001063 blob->ads.golden_context_lrca =
1064 dev_priv->engine[RCS]->status_page.ggtt_offset;
Alex Dai68371a92015-12-18 12:00:09 -08001065
Akash Goel3b3f1652016-10-13 22:44:48 +05301066 for_each_engine(engine, dev_priv, id)
Michal Wajdeczko16f11f42017-03-14 13:33:09 +00001067 blob->ads.eng_state_size[engine->guc_id] =
1068 intel_lr_context_size(engine);
Alex Dai68371a92015-12-18 12:00:09 -08001069
Michal Wajdeczko16f11f42017-03-14 13:33:09 +00001070 base = guc_ggtt_offset(vma);
1071 blob->ads.scheduler_policies = base + ptr_offset(blob, policies);
1072 blob->ads.reg_state_buffer = base + ptr_offset(blob, reg_state_buffer);
1073 blob->ads.reg_state_addr = base + ptr_offset(blob, reg_state);
Alex Dai5c148e02015-12-18 12:00:11 -08001074
Alex Dai68371a92015-12-18 12:00:09 -08001075 kunmap(page);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001076
1077 return 0;
1078}
1079
Oscar Mateo0704df22017-03-22 10:39:47 -07001080static void guc_ads_destroy(struct intel_guc *guc)
Oscar Mateo3950bf32017-03-22 10:39:46 -07001081{
1082 i915_vma_unpin_and_release(&guc->ads_vma);
Alex Dai68371a92015-12-18 12:00:09 -08001083}
1084
Alex Daibac427f2015-08-12 15:43:39 +01001085/*
Oscar Mateo397fce82017-03-22 10:39:52 -07001086 * Set up the memory resources to be shared with the GuC (via the GGTT)
1087 * at firmware loading time.
Alex Daibac427f2015-08-12 15:43:39 +01001088 */
Dave Gordonbeffa512016-06-10 18:29:26 +01001089int i915_guc_submission_init(struct drm_i915_private *dev_priv)
Alex Daibac427f2015-08-12 15:43:39 +01001090{
Dave Gordon7a9347f2016-09-12 21:19:37 +01001091 const size_t ctxsize = sizeof(struct guc_context_desc);
1092 const size_t poolsize = GUC_MAX_GPU_CONTEXTS * ctxsize;
1093 const size_t gemsize = round_up(poolsize, PAGE_SIZE);
Alex Daibac427f2015-08-12 15:43:39 +01001094 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson8b797af2016-08-15 10:48:51 +01001095 struct i915_vma *vma;
Oscar Mateo73b05532017-03-22 10:39:45 -07001096 void *vaddr;
Oscar Mateo3950bf32017-03-22 10:39:46 -07001097 int ret;
Alex Daibac427f2015-08-12 15:43:39 +01001098
Oscar Mateo73b05532017-03-22 10:39:45 -07001099 if (guc->ctx_pool)
Oscar Mateo3950bf32017-03-22 10:39:46 -07001100 return 0;
Alex Daibac427f2015-08-12 15:43:39 +01001101
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001102 vma = intel_guc_allocate_vma(guc, gemsize);
Chris Wilson8b797af2016-08-15 10:48:51 +01001103 if (IS_ERR(vma))
1104 return PTR_ERR(vma);
Alex Daibac427f2015-08-12 15:43:39 +01001105
Oscar Mateo73b05532017-03-22 10:39:45 -07001106 guc->ctx_pool = vma;
1107
Oscar Mateo3950bf32017-03-22 10:39:46 -07001108 vaddr = i915_gem_object_pin_map(guc->ctx_pool->obj, I915_MAP_WB);
1109 if (IS_ERR(vaddr)) {
1110 ret = PTR_ERR(vaddr);
1111 goto err_vma;
1112 }
Oscar Mateo73b05532017-03-22 10:39:45 -07001113
1114 guc->ctx_pool_vaddr = vaddr;
1115
Oscar Mateo3950bf32017-03-22 10:39:46 -07001116 ret = intel_guc_log_create(guc);
1117 if (ret < 0)
1118 goto err_vaddr;
1119
Oscar Mateo0704df22017-03-22 10:39:47 -07001120 ret = guc_ads_create(guc);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001121 if (ret < 0)
1122 goto err_log;
1123
Alex Daibac427f2015-08-12 15:43:39 +01001124 ida_init(&guc->ctx_ids);
Alex Dai68371a92015-12-18 12:00:09 -08001125
Alex Daibac427f2015-08-12 15:43:39 +01001126 return 0;
Chris Wilson4d357af2016-11-29 12:10:23 +00001127
Oscar Mateo3950bf32017-03-22 10:39:46 -07001128err_log:
1129 intel_guc_log_destroy(guc);
1130err_vaddr:
1131 i915_gem_object_unpin_map(guc->ctx_pool->obj);
1132err_vma:
1133 i915_vma_unpin_and_release(&guc->ctx_pool);
1134 return ret;
1135}
1136
1137void i915_guc_submission_fini(struct drm_i915_private *dev_priv)
1138{
1139 struct intel_guc *guc = &dev_priv->guc;
1140
Oscar Mateo3950bf32017-03-22 10:39:46 -07001141 ida_destroy(&guc->ctx_ids);
Oscar Mateo0704df22017-03-22 10:39:47 -07001142 guc_ads_destroy(guc);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001143 intel_guc_log_destroy(guc);
1144 i915_gem_object_unpin_map(guc->ctx_pool->obj);
1145 i915_vma_unpin_and_release(&guc->ctx_pool);
Chris Wilson4d357af2016-11-29 12:10:23 +00001146}
1147
Tvrtko Ursulincbf4b772017-03-09 13:20:04 +00001148static void guc_interrupts_capture(struct drm_i915_private *dev_priv)
1149{
1150 struct intel_engine_cs *engine;
1151 enum intel_engine_id id;
1152 int irqs;
1153
1154 /* tell all command streamers to forward interrupts (but not vblank) to GuC */
1155 irqs = _MASKED_BIT_ENABLE(GFX_INTERRUPT_STEERING);
1156 for_each_engine(engine, dev_priv, id)
1157 I915_WRITE(RING_MODE_GEN7(engine), irqs);
1158
1159 /* route USER_INTERRUPT to Host, all others are sent to GuC. */
1160 irqs = GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
1161 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
1162 /* These three registers have the same bit definitions */
1163 I915_WRITE(GUC_BCS_RCS_IER, ~irqs);
1164 I915_WRITE(GUC_VCS2_VCS1_IER, ~irqs);
1165 I915_WRITE(GUC_WD_VECS_IER, ~irqs);
Sagar Arun Kamble1f3b1fd2017-03-11 08:07:01 +05301166
1167 /*
1168 * The REDIRECT_TO_GUC bit of the PMINTRMSK register directs all
1169 * (unmasked) PM interrupts to the GuC. All other bits of this
1170 * register *disable* generation of a specific interrupt.
1171 *
1172 * 'pm_intrmsk_mbz' indicates bits that are NOT to be set when
1173 * writing to the PM interrupt mask register, i.e. interrupts
1174 * that must not be disabled.
1175 *
1176 * If the GuC is handling these interrupts, then we must not let
1177 * the PM code disable ANY interrupt that the GuC is expecting.
1178 * So for each ENABLED (0) bit in this register, we must SET the
1179 * bit in pm_intrmsk_mbz so that it's left enabled for the GuC.
1180 * GuC needs ARAT expired interrupt unmasked hence it is set in
1181 * pm_intrmsk_mbz.
1182 *
1183 * Here we CLEAR REDIRECT_TO_GUC bit in pm_intrmsk_mbz, which will
1184 * result in the register bit being left SET!
1185 */
1186 dev_priv->rps.pm_intrmsk_mbz |= ARAT_EXPIRED_INTRMSK;
Chris Wilson655d49e2017-03-12 13:27:45 +00001187 dev_priv->rps.pm_intrmsk_mbz &= ~GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
Tvrtko Ursulincbf4b772017-03-09 13:20:04 +00001188}
1189
Dave Gordonbeffa512016-06-10 18:29:26 +01001190int i915_guc_submission_enable(struct drm_i915_private *dev_priv)
Dave Gordon44a28b12015-08-12 15:43:41 +01001191{
Dave Gordon44a28b12015-08-12 15:43:41 +01001192 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson4d357af2016-11-29 12:10:23 +00001193 struct i915_guc_client *client = guc->execbuf_client;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001194 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301195 enum intel_engine_id id;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07001196 int err;
Dave Gordon44a28b12015-08-12 15:43:41 +01001197
Oscar Mateo397fce82017-03-22 10:39:52 -07001198 if (!client) {
1199 client = guc_client_alloc(dev_priv,
1200 INTEL_INFO(dev_priv)->ring_mask,
1201 GUC_CTX_PRIORITY_KMD_NORMAL,
1202 dev_priv->kernel_context);
1203 if (IS_ERR(client)) {
1204 DRM_ERROR("Failed to create GuC client for execbuf!\n");
1205 return PTR_ERR(client);
1206 }
1207
1208 guc->execbuf_client = client;
1209 }
Dave Gordon44a28b12015-08-12 15:43:41 +01001210
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07001211 err = intel_guc_sample_forcewake(guc);
1212 if (err)
Oscar Mateo397fce82017-03-22 10:39:52 -07001213 goto err_execbuf_client;
Chris Wilson4d357af2016-11-29 12:10:23 +00001214
1215 guc_reset_wq(client);
Oscar Mateo397fce82017-03-22 10:39:52 -07001216
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07001217 err = guc_init_doorbell_hw(guc);
1218 if (err)
Oscar Mateo397fce82017-03-22 10:39:52 -07001219 goto err_execbuf_client;
Alex Daif5d3c3e2015-08-18 14:34:47 -07001220
Chris Wilsonddd66c52016-08-02 22:50:31 +01001221 /* Take over from manual control of ELSP (execlists) */
Tvrtko Ursulincbf4b772017-03-09 13:20:04 +00001222 guc_interrupts_capture(dev_priv);
1223
Tvrtko Ursulincbf4b772017-03-09 13:20:04 +00001224 for_each_engine(engine, dev_priv, id) {
Chris Wilson349ab912017-02-28 11:28:02 +00001225 const int wqi_size = sizeof(struct guc_wq_item);
Chris Wilson4d357af2016-11-29 12:10:23 +00001226 struct drm_i915_gem_request *rq;
1227
Chris Wilson31de7352017-03-16 12:56:18 +00001228 /* The tasklet was initialised by execlists, and may be in
1229 * a state of flux (across a reset) and so we just want to
1230 * take over the callback without changing any other state
1231 * in the tasklet.
1232 */
1233 engine->irq_tasklet.func = i915_guc_irq_handler;
1234 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1235
1236 /* Replay the current set of previously submitted requests */
Chris Wilson349ab912017-02-28 11:28:02 +00001237 spin_lock_irq(&engine->timeline->lock);
Chris Wilson4d357af2016-11-29 12:10:23 +00001238 list_for_each_entry(rq, &engine->timeline->requests, link) {
Chris Wilson349ab912017-02-28 11:28:02 +00001239 guc_client_update_wq_rsvd(client, wqi_size);
Chris Wilson34ba5a82016-11-29 12:10:24 +00001240 __i915_guc_submit(rq);
Chris Wilsondadd4812016-09-09 14:11:57 +01001241 }
Chris Wilson349ab912017-02-28 11:28:02 +00001242 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001243 }
1244
Dave Gordon44a28b12015-08-12 15:43:41 +01001245 return 0;
Oscar Mateo397fce82017-03-22 10:39:52 -07001246
1247err_execbuf_client:
1248 guc_client_free(guc->execbuf_client);
1249 guc->execbuf_client = NULL;
1250 return err;
Dave Gordon44a28b12015-08-12 15:43:41 +01001251}
1252
Sagar Arun Kamble7762ebb2017-03-11 08:06:59 +05301253static void guc_interrupts_release(struct drm_i915_private *dev_priv)
1254{
1255 struct intel_engine_cs *engine;
1256 enum intel_engine_id id;
1257 int irqs;
1258
1259 /*
1260 * tell all command streamers NOT to forward interrupts or vblank
1261 * to GuC.
1262 */
1263 irqs = _MASKED_FIELD(GFX_FORWARD_VBLANK_MASK, GFX_FORWARD_VBLANK_NEVER);
1264 irqs |= _MASKED_BIT_DISABLE(GFX_INTERRUPT_STEERING);
1265 for_each_engine(engine, dev_priv, id)
1266 I915_WRITE(RING_MODE_GEN7(engine), irqs);
1267
1268 /* route all GT interrupts to the host */
1269 I915_WRITE(GUC_BCS_RCS_IER, 0);
1270 I915_WRITE(GUC_VCS2_VCS1_IER, 0);
1271 I915_WRITE(GUC_WD_VECS_IER, 0);
Sagar Arun Kamble1f3b1fd2017-03-11 08:07:01 +05301272
Chris Wilson655d49e2017-03-12 13:27:45 +00001273 dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
Sagar Arun Kamble1f3b1fd2017-03-11 08:07:01 +05301274 dev_priv->rps.pm_intrmsk_mbz &= ~ARAT_EXPIRED_INTRMSK;
Sagar Arun Kamble7762ebb2017-03-11 08:06:59 +05301275}
1276
Dave Gordonbeffa512016-06-10 18:29:26 +01001277void i915_guc_submission_disable(struct drm_i915_private *dev_priv)
Dave Gordon44a28b12015-08-12 15:43:41 +01001278{
Dave Gordon44a28b12015-08-12 15:43:41 +01001279 struct intel_guc *guc = &dev_priv->guc;
1280
Sagar Arun Kamble7762ebb2017-03-11 08:06:59 +05301281 guc_interrupts_release(dev_priv);
1282
Chris Wilsonddd66c52016-08-02 22:50:31 +01001283 /* Revert back to manual ELSP submission */
Chris Wilsonff44ad52017-03-16 17:13:03 +00001284 intel_engines_reset_default_submission(dev_priv);
Oscar Mateo397fce82017-03-22 10:39:52 -07001285
1286 guc_client_free(guc->execbuf_client);
1287 guc->execbuf_client = NULL;
Dave Gordon44a28b12015-08-12 15:43:41 +01001288}
1289
Alex Daia1c41992015-09-30 09:46:37 -07001290/**
1291 * intel_guc_suspend() - notify GuC entering suspend state
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001292 * @dev_priv: i915 device private
Alex Daia1c41992015-09-30 09:46:37 -07001293 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001294int intel_guc_suspend(struct drm_i915_private *dev_priv)
Alex Daia1c41992015-09-30 09:46:37 -07001295{
Alex Daia1c41992015-09-30 09:46:37 -07001296 struct intel_guc *guc = &dev_priv->guc;
Chris Wilsone2efd132016-05-24 14:53:34 +01001297 struct i915_gem_context *ctx;
Alex Daia1c41992015-09-30 09:46:37 -07001298 u32 data[3];
1299
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08001300 if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
Alex Daia1c41992015-09-30 09:46:37 -07001301 return 0;
1302
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301303 gen9_disable_guc_interrupts(dev_priv);
1304
Dave Gordoned54c1a2016-01-19 19:02:54 +00001305 ctx = dev_priv->kernel_context;
Alex Daia1c41992015-09-30 09:46:37 -07001306
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001307 data[0] = INTEL_GUC_ACTION_ENTER_S_STATE;
Alex Daia1c41992015-09-30 09:46:37 -07001308 /* any value greater than GUC_POWER_D0 */
1309 data[1] = GUC_POWER_D1;
1310 /* first page is shared data with GuC */
Chris Wilson4741da92016-12-24 19:31:46 +00001311 data[2] = guc_ggtt_offset(ctx->engine[RCS].state);
Alex Daia1c41992015-09-30 09:46:37 -07001312
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +01001313 return intel_guc_send(guc, data, ARRAY_SIZE(data));
Alex Daia1c41992015-09-30 09:46:37 -07001314}
1315
Alex Daia1c41992015-09-30 09:46:37 -07001316/**
1317 * intel_guc_resume() - notify GuC resuming from suspend state
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001318 * @dev_priv: i915 device private
Alex Daia1c41992015-09-30 09:46:37 -07001319 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001320int intel_guc_resume(struct drm_i915_private *dev_priv)
Alex Daia1c41992015-09-30 09:46:37 -07001321{
Alex Daia1c41992015-09-30 09:46:37 -07001322 struct intel_guc *guc = &dev_priv->guc;
Chris Wilsone2efd132016-05-24 14:53:34 +01001323 struct i915_gem_context *ctx;
Alex Daia1c41992015-09-30 09:46:37 -07001324 u32 data[3];
1325
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08001326 if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
Alex Daia1c41992015-09-30 09:46:37 -07001327 return 0;
1328
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301329 if (i915.guc_log_level >= 0)
1330 gen9_enable_guc_interrupts(dev_priv);
1331
Dave Gordoned54c1a2016-01-19 19:02:54 +00001332 ctx = dev_priv->kernel_context;
Alex Daia1c41992015-09-30 09:46:37 -07001333
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001334 data[0] = INTEL_GUC_ACTION_EXIT_S_STATE;
Alex Daia1c41992015-09-30 09:46:37 -07001335 data[1] = GUC_POWER_D0;
1336 /* first page is shared data with GuC */
Chris Wilson4741da92016-12-24 19:31:46 +00001337 data[2] = guc_ggtt_offset(ctx->engine[RCS].state);
Alex Daia1c41992015-09-30 09:46:37 -07001338
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +01001339 return intel_guc_send(guc, data, ARRAY_SIZE(data));
Alex Daia1c41992015-09-30 09:46:37 -07001340}