Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1 | #ifndef _ASM_X86_PERF_EVENT_H |
| 2 | #define _ASM_X86_PERF_EVENT_H |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 3 | |
Ingo Molnar | eb2b861 | 2008-12-17 09:09:13 +0100 | [diff] [blame] | 4 | /* |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 5 | * Performance event hw details: |
Ingo Molnar | eb2b861 | 2008-12-17 09:09:13 +0100 | [diff] [blame] | 6 | */ |
| 7 | |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 8 | #define INTEL_PMC_MAX_GENERIC 32 |
| 9 | #define INTEL_PMC_MAX_FIXED 3 |
| 10 | #define INTEL_PMC_IDX_FIXED 32 |
Ingo Molnar | eb2b861 | 2008-12-17 09:09:13 +0100 | [diff] [blame] | 11 | |
Ingo Molnar | 862a1a5 | 2008-12-17 13:09:20 +0100 | [diff] [blame] | 12 | #define X86_PMC_IDX_MAX 64 |
| 13 | |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 14 | #define MSR_ARCH_PERFMON_PERFCTR0 0xc1 |
| 15 | #define MSR_ARCH_PERFMON_PERFCTR1 0xc2 |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 16 | |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 17 | #define MSR_ARCH_PERFMON_EVENTSEL0 0x186 |
| 18 | #define MSR_ARCH_PERFMON_EVENTSEL1 0x187 |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 19 | |
Robert Richter | a098f44 | 2010-03-30 11:28:21 +0200 | [diff] [blame] | 20 | #define ARCH_PERFMON_EVENTSEL_EVENT 0x000000FFULL |
| 21 | #define ARCH_PERFMON_EVENTSEL_UMASK 0x0000FF00ULL |
| 22 | #define ARCH_PERFMON_EVENTSEL_USR (1ULL << 16) |
| 23 | #define ARCH_PERFMON_EVENTSEL_OS (1ULL << 17) |
| 24 | #define ARCH_PERFMON_EVENTSEL_EDGE (1ULL << 18) |
Gleb Natapov | a7b9d2c | 2012-02-26 16:55:40 +0200 | [diff] [blame] | 25 | #define ARCH_PERFMON_EVENTSEL_PIN_CONTROL (1ULL << 19) |
Robert Richter | a098f44 | 2010-03-30 11:28:21 +0200 | [diff] [blame] | 26 | #define ARCH_PERFMON_EVENTSEL_INT (1ULL << 20) |
| 27 | #define ARCH_PERFMON_EVENTSEL_ANY (1ULL << 21) |
| 28 | #define ARCH_PERFMON_EVENTSEL_ENABLE (1ULL << 22) |
| 29 | #define ARCH_PERFMON_EVENTSEL_INV (1ULL << 23) |
| 30 | #define ARCH_PERFMON_EVENTSEL_CMASK 0xFF000000ULL |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 31 | |
Joerg Roedel | 011af85 | 2011-10-05 14:01:17 +0200 | [diff] [blame] | 32 | #define AMD_PERFMON_EVENTSEL_GUESTONLY (1ULL << 40) |
| 33 | #define AMD_PERFMON_EVENTSEL_HOSTONLY (1ULL << 41) |
| 34 | |
Robert Richter | a098f44 | 2010-03-30 11:28:21 +0200 | [diff] [blame] | 35 | #define AMD64_EVENTSEL_EVENT \ |
| 36 | (ARCH_PERFMON_EVENTSEL_EVENT | (0x0FULL << 32)) |
| 37 | #define INTEL_ARCH_EVENT_MASK \ |
| 38 | (ARCH_PERFMON_EVENTSEL_UMASK | ARCH_PERFMON_EVENTSEL_EVENT) |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 39 | |
Robert Richter | a098f44 | 2010-03-30 11:28:21 +0200 | [diff] [blame] | 40 | #define X86_RAW_EVENT_MASK \ |
| 41 | (ARCH_PERFMON_EVENTSEL_EVENT | \ |
| 42 | ARCH_PERFMON_EVENTSEL_UMASK | \ |
| 43 | ARCH_PERFMON_EVENTSEL_EDGE | \ |
| 44 | ARCH_PERFMON_EVENTSEL_INV | \ |
| 45 | ARCH_PERFMON_EVENTSEL_CMASK) |
| 46 | #define AMD64_RAW_EVENT_MASK \ |
| 47 | (X86_RAW_EVENT_MASK | \ |
| 48 | AMD64_EVENTSEL_EVENT) |
Robert Richter | ee5789d | 2011-09-21 11:30:17 +0200 | [diff] [blame] | 49 | #define AMD64_NUM_COUNTERS 4 |
| 50 | #define AMD64_NUM_COUNTERS_F15H 6 |
| 51 | #define AMD64_NUM_COUNTERS_MAX AMD64_NUM_COUNTERS_F15H |
Stephane Eranian | 04a705df | 2009-10-06 16:42:08 +0200 | [diff] [blame] | 52 | |
Robert Richter | ee5789d | 2011-09-21 11:30:17 +0200 | [diff] [blame] | 53 | #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL 0x3c |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 54 | #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK (0x00 << 8) |
Robert Richter | ee5789d | 2011-09-21 11:30:17 +0200 | [diff] [blame] | 55 | #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX 0 |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 56 | #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \ |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 57 | (1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX)) |
| 58 | |
Robert Richter | ee5789d | 2011-09-21 11:30:17 +0200 | [diff] [blame] | 59 | #define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6 |
Gleb Natapov | ffb871b | 2011-11-10 14:57:26 +0200 | [diff] [blame] | 60 | #define ARCH_PERFMON_EVENTS_COUNT 7 |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 61 | |
Ingo Molnar | eb2b861 | 2008-12-17 09:09:13 +0100 | [diff] [blame] | 62 | /* |
| 63 | * Intel "Architectural Performance Monitoring" CPUID |
| 64 | * detection/enumeration details: |
| 65 | */ |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 66 | union cpuid10_eax { |
| 67 | struct { |
| 68 | unsigned int version_id:8; |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 69 | unsigned int num_counters:8; |
Thomas Gleixner | 003a46c | 2007-10-15 13:57:47 +0200 | [diff] [blame] | 70 | unsigned int bit_width:8; |
| 71 | unsigned int mask_length:8; |
| 72 | } split; |
| 73 | unsigned int full; |
| 74 | }; |
| 75 | |
Gleb Natapov | ffb871b | 2011-11-10 14:57:26 +0200 | [diff] [blame] | 76 | union cpuid10_ebx { |
| 77 | struct { |
| 78 | unsigned int no_unhalted_core_cycles:1; |
| 79 | unsigned int no_instructions_retired:1; |
| 80 | unsigned int no_unhalted_reference_cycles:1; |
| 81 | unsigned int no_llc_reference:1; |
| 82 | unsigned int no_llc_misses:1; |
| 83 | unsigned int no_branch_instruction_retired:1; |
| 84 | unsigned int no_branch_misses_retired:1; |
| 85 | } split; |
| 86 | unsigned int full; |
| 87 | }; |
| 88 | |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 89 | union cpuid10_edx { |
| 90 | struct { |
Livio Soares | e768aee | 2010-06-03 15:00:31 -0400 | [diff] [blame] | 91 | unsigned int num_counters_fixed:5; |
| 92 | unsigned int bit_width_fixed:8; |
| 93 | unsigned int reserved:19; |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 94 | } split; |
| 95 | unsigned int full; |
| 96 | }; |
| 97 | |
Gleb Natapov | b3d9468 | 2011-11-10 14:57:27 +0200 | [diff] [blame] | 98 | struct x86_pmu_capability { |
| 99 | int version; |
| 100 | int num_counters_gp; |
| 101 | int num_counters_fixed; |
| 102 | int bit_width_gp; |
| 103 | int bit_width_fixed; |
| 104 | unsigned int events_mask; |
| 105 | int events_mask_len; |
| 106 | }; |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 107 | |
| 108 | /* |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 109 | * Fixed-purpose performance events: |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 110 | */ |
| 111 | |
Ingo Molnar | 862a1a5 | 2008-12-17 13:09:20 +0100 | [diff] [blame] | 112 | /* |
| 113 | * All 3 fixed-mode PMCs are configured via this single MSR: |
| 114 | */ |
Stephane Eranian | cd09c0c | 2011-12-11 00:28:51 +0100 | [diff] [blame] | 115 | #define MSR_ARCH_PERFMON_FIXED_CTR_CTRL 0x38d |
Ingo Molnar | 862a1a5 | 2008-12-17 13:09:20 +0100 | [diff] [blame] | 116 | |
| 117 | /* |
| 118 | * The counts are available in three separate MSRs: |
| 119 | */ |
| 120 | |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 121 | /* Instr_Retired.Any: */ |
Stephane Eranian | cd09c0c | 2011-12-11 00:28:51 +0100 | [diff] [blame] | 122 | #define MSR_ARCH_PERFMON_FIXED_CTR0 0x309 |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 123 | #define INTEL_PMC_IDX_FIXED_INSTRUCTIONS (INTEL_PMC_IDX_FIXED + 0) |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 124 | |
| 125 | /* CPU_CLK_Unhalted.Core: */ |
Stephane Eranian | cd09c0c | 2011-12-11 00:28:51 +0100 | [diff] [blame] | 126 | #define MSR_ARCH_PERFMON_FIXED_CTR1 0x30a |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 127 | #define INTEL_PMC_IDX_FIXED_CPU_CYCLES (INTEL_PMC_IDX_FIXED + 1) |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 128 | |
| 129 | /* CPU_CLK_Unhalted.Ref: */ |
Stephane Eranian | cd09c0c | 2011-12-11 00:28:51 +0100 | [diff] [blame] | 130 | #define MSR_ARCH_PERFMON_FIXED_CTR2 0x30b |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 131 | #define INTEL_PMC_IDX_FIXED_REF_CYCLES (INTEL_PMC_IDX_FIXED + 2) |
| 132 | #define INTEL_PMC_MSK_FIXED_REF_CYCLES (1ULL << INTEL_PMC_IDX_FIXED_REF_CYCLES) |
Ingo Molnar | 703e937 | 2008-12-17 10:51:15 +0100 | [diff] [blame] | 133 | |
Markus Metzger | 30dd568 | 2009-07-21 15:56:48 +0200 | [diff] [blame] | 134 | /* |
| 135 | * We model BTS tracing as another fixed-mode PMC. |
| 136 | * |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 137 | * We choose a value in the middle of the fixed event range, since lower |
| 138 | * values are used by actual fixed events and higher values are used |
Markus Metzger | 30dd568 | 2009-07-21 15:56:48 +0200 | [diff] [blame] | 139 | * to indicate other overflow conditions in the PERF_GLOBAL_STATUS msr. |
| 140 | */ |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 141 | #define INTEL_PMC_IDX_FIXED_BTS (INTEL_PMC_IDX_FIXED + 16) |
Markus Metzger | 30dd568 | 2009-07-21 15:56:48 +0200 | [diff] [blame] | 142 | |
Robert Richter | ee5789d | 2011-09-21 11:30:17 +0200 | [diff] [blame] | 143 | /* |
| 144 | * IBS cpuid feature detection |
| 145 | */ |
| 146 | |
| 147 | #define IBS_CPUID_FEATURES 0x8000001b |
| 148 | |
| 149 | /* |
| 150 | * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but |
| 151 | * bit 0 is used to indicate the existence of IBS. |
| 152 | */ |
| 153 | #define IBS_CAPS_AVAIL (1U<<0) |
| 154 | #define IBS_CAPS_FETCHSAM (1U<<1) |
| 155 | #define IBS_CAPS_OPSAM (1U<<2) |
| 156 | #define IBS_CAPS_RDWROPCNT (1U<<3) |
| 157 | #define IBS_CAPS_OPCNT (1U<<4) |
| 158 | #define IBS_CAPS_BRNTRGT (1U<<5) |
| 159 | #define IBS_CAPS_OPCNTEXT (1U<<6) |
Robert Richter | d47e823 | 2012-04-02 20:19:11 +0200 | [diff] [blame] | 160 | #define IBS_CAPS_RIPINVALIDCHK (1U<<7) |
Robert Richter | ee5789d | 2011-09-21 11:30:17 +0200 | [diff] [blame] | 161 | |
| 162 | #define IBS_CAPS_DEFAULT (IBS_CAPS_AVAIL \ |
| 163 | | IBS_CAPS_FETCHSAM \ |
| 164 | | IBS_CAPS_OPSAM) |
| 165 | |
| 166 | /* |
| 167 | * IBS APIC setup |
| 168 | */ |
| 169 | #define IBSCTL 0x1cc |
| 170 | #define IBSCTL_LVT_OFFSET_VALID (1ULL<<8) |
| 171 | #define IBSCTL_LVT_OFFSET_MASK 0x0F |
| 172 | |
Robert Richter | d47e823 | 2012-04-02 20:19:11 +0200 | [diff] [blame] | 173 | /* ibs fetch bits/masks */ |
Robert Richter | b47fad3 | 2010-09-22 17:45:39 +0200 | [diff] [blame] | 174 | #define IBS_FETCH_RAND_EN (1ULL<<57) |
| 175 | #define IBS_FETCH_VAL (1ULL<<49) |
| 176 | #define IBS_FETCH_ENABLE (1ULL<<48) |
| 177 | #define IBS_FETCH_CNT 0xFFFF0000ULL |
| 178 | #define IBS_FETCH_MAX_CNT 0x0000FFFFULL |
Robert Richter | 1d6040f | 2010-02-25 19:40:46 +0100 | [diff] [blame] | 179 | |
Robert Richter | d47e823 | 2012-04-02 20:19:11 +0200 | [diff] [blame] | 180 | /* ibs op bits/masks */ |
Robert Richter | db98c5f | 2011-12-15 17:56:39 +0100 | [diff] [blame] | 181 | /* lower 4 bits of the current count are ignored: */ |
| 182 | #define IBS_OP_CUR_CNT (0xFFFF0ULL<<32) |
Robert Richter | b47fad3 | 2010-09-22 17:45:39 +0200 | [diff] [blame] | 183 | #define IBS_OP_CNT_CTL (1ULL<<19) |
| 184 | #define IBS_OP_VAL (1ULL<<18) |
| 185 | #define IBS_OP_ENABLE (1ULL<<17) |
| 186 | #define IBS_OP_MAX_CNT 0x0000FFFFULL |
| 187 | #define IBS_OP_MAX_CNT_EXT 0x007FFFFFULL /* not a register bit mask */ |
Robert Richter | d47e823 | 2012-04-02 20:19:11 +0200 | [diff] [blame] | 188 | #define IBS_RIP_INVALID (1ULL<<38) |
Markus Metzger | 30dd568 | 2009-07-21 15:56:48 +0200 | [diff] [blame] | 189 | |
Robert Richter | 978da30 | 2012-05-11 11:44:59 +0200 | [diff] [blame] | 190 | #ifdef CONFIG_X86_LOCAL_APIC |
Robert Richter | b716916 | 2011-09-21 11:30:18 +0200 | [diff] [blame] | 191 | extern u32 get_ibs_caps(void); |
Robert Richter | 978da30 | 2012-05-11 11:44:59 +0200 | [diff] [blame] | 192 | #else |
| 193 | static inline u32 get_ibs_caps(void) { return 0; } |
| 194 | #endif |
Robert Richter | b716916 | 2011-09-21 11:30:18 +0200 | [diff] [blame] | 195 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 196 | #ifdef CONFIG_PERF_EVENTS |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 197 | extern void perf_events_lapic_init(void); |
Peter Zijlstra | 194002b | 2009-06-22 16:35:24 +0200 | [diff] [blame] | 198 | |
Peter Zijlstra | ef21f68 | 2010-03-03 13:12:23 +0100 | [diff] [blame] | 199 | /* |
| 200 | * Abuse bit 3 of the cpu eflags register to indicate proper PEBS IP fixups. |
| 201 | * This flag is otherwise unused and ABI specified to be 0, so nobody should |
| 202 | * care what we do with it. |
| 203 | */ |
| 204 | #define PERF_EFLAGS_EXACT (1UL << 3) |
| 205 | |
Zhang, Yanmin | 39447b3 | 2010-04-19 13:32:41 +0800 | [diff] [blame] | 206 | struct pt_regs; |
| 207 | extern unsigned long perf_instruction_pointer(struct pt_regs *regs); |
| 208 | extern unsigned long perf_misc_flags(struct pt_regs *regs); |
| 209 | #define perf_misc_flags(regs) perf_misc_flags(regs) |
Peter Zijlstra | ef21f68 | 2010-03-03 13:12:23 +0100 | [diff] [blame] | 210 | |
Frederic Weisbecker | b0f82b8 | 2010-05-20 07:47:21 +0200 | [diff] [blame] | 211 | #include <asm/stacktrace.h> |
| 212 | |
| 213 | /* |
| 214 | * We abuse bit 3 from flags to pass exact information, see perf_misc_flags |
| 215 | * and the comment with PERF_EFLAGS_EXACT. |
| 216 | */ |
| 217 | #define perf_arch_fetch_caller_regs(regs, __ip) { \ |
| 218 | (regs)->ip = (__ip); \ |
| 219 | (regs)->bp = caller_frame_pointer(); \ |
| 220 | (regs)->cs = __KERNEL_CS; \ |
| 221 | regs->flags = 0; \ |
Frederic Weisbecker | 9e46294 | 2011-07-02 15:00:52 +0200 | [diff] [blame] | 222 | asm volatile( \ |
| 223 | _ASM_MOV "%%"_ASM_SP ", %0\n" \ |
| 224 | : "=m" ((regs)->sp) \ |
| 225 | :: "memory" \ |
| 226 | ); \ |
Frederic Weisbecker | b0f82b8 | 2010-05-20 07:47:21 +0200 | [diff] [blame] | 227 | } |
| 228 | |
Gleb Natapov | 144d31e | 2011-10-05 14:01:21 +0200 | [diff] [blame] | 229 | struct perf_guest_switch_msr { |
| 230 | unsigned msr; |
| 231 | u64 host, guest; |
| 232 | }; |
| 233 | |
| 234 | extern struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr); |
Gleb Natapov | b3d9468 | 2011-11-10 14:57:27 +0200 | [diff] [blame] | 235 | extern void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 236 | #else |
Gleb Natapov | 144d31e | 2011-10-05 14:01:21 +0200 | [diff] [blame] | 237 | static inline perf_guest_switch_msr *perf_guest_get_msrs(int *nr) |
| 238 | { |
| 239 | *nr = 0; |
| 240 | return NULL; |
| 241 | } |
| 242 | |
Gleb Natapov | b3d9468 | 2011-11-10 14:57:27 +0200 | [diff] [blame] | 243 | static inline void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap) |
| 244 | { |
| 245 | memset(cap, 0, sizeof(*cap)); |
| 246 | } |
| 247 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 248 | static inline void perf_events_lapic_init(void) { } |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 249 | #endif |
| 250 | |
Joerg Roedel | 1018faa | 2012-02-29 14:57:32 +0100 | [diff] [blame] | 251 | #if defined(CONFIG_PERF_EVENTS) && defined(CONFIG_CPU_SUP_AMD) |
| 252 | extern void amd_pmu_enable_virt(void); |
| 253 | extern void amd_pmu_disable_virt(void); |
| 254 | #else |
| 255 | static inline void amd_pmu_enable_virt(void) { } |
| 256 | static inline void amd_pmu_disable_virt(void) { } |
| 257 | #endif |
| 258 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 259 | #endif /* _ASM_X86_PERF_EVENT_H */ |