blob: b16cf9b4580ca69b25cdeef11553a89c6ccfe74c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/***************************************************************************/
2
3/*
Greg Ungererece9ae62014-08-19 11:55:24 +10004 * m5249.c -- platform support for ColdFire 5249 based boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright (C) 2002, Greg Ungerer (gerg@snapgear.com)
7 */
8
9/***************************************************************************/
10
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/param.h>
13#include <linux/init.h>
Greg Ungerer5f84bd52008-02-01 17:34:30 +100014#include <linux/io.h>
Greg Ungererfa1fc242011-12-24 12:56:10 +100015#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <asm/machdep.h>
17#include <asm/coldfire.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/mcfsim.h>
Greg Ungereree1e6b32012-07-13 15:58:41 +100019#include <asm/mcfclk.h>
20
21/***************************************************************************/
22
23DEFINE_CLK(pll, "pll.0", MCF_CLK);
24DEFINE_CLK(sys, "sys.0", MCF_BUSCLK);
25DEFINE_CLK(mcftmr0, "mcftmr.0", MCF_BUSCLK);
26DEFINE_CLK(mcftmr1, "mcftmr.1", MCF_BUSCLK);
27DEFINE_CLK(mcfuart0, "mcfuart.0", MCF_BUSCLK);
28DEFINE_CLK(mcfuart1, "mcfuart.1", MCF_BUSCLK);
Steven King74859522014-05-14 10:06:29 -070029DEFINE_CLK(mcfqspi0, "mcfqspi.0", MCF_BUSCLK);
Steven King2d24b532014-06-30 09:53:19 -070030DEFINE_CLK(mcfi2c0, "imx1-i2c.0", MCF_BUSCLK);
31DEFINE_CLK(mcfi2c1, "imx1-i2c.1", MCF_BUSCLK);
Greg Ungereree1e6b32012-07-13 15:58:41 +100032
33struct clk *mcf_clks[] = {
34 &clk_pll,
35 &clk_sys,
36 &clk_mcftmr0,
37 &clk_mcftmr1,
38 &clk_mcfuart0,
39 &clk_mcfuart1,
Steven King74859522014-05-14 10:06:29 -070040 &clk_mcfqspi0,
Steven King2d24b532014-06-30 09:53:19 -070041 &clk_mcfi2c0,
42 &clk_mcfi2c1,
Greg Ungereree1e6b32012-07-13 15:58:41 +100043 NULL
44};
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46/***************************************************************************/
47
Greg Ungerer4a1479b2009-06-12 16:17:20 +100048#ifdef CONFIG_M5249C3
49
50static struct resource m5249_smc91x_resources[] = {
51 {
52 .start = 0xe0000300,
53 .end = 0xe0000300 + 0x100,
54 .flags = IORESOURCE_MEM,
55 },
56 {
Greg Ungerer5a4acf32012-09-19 13:52:12 +100057 .start = MCF_IRQ_GPIO6,
58 .end = MCF_IRQ_GPIO6,
Greg Ungerer4a1479b2009-06-12 16:17:20 +100059 .flags = IORESOURCE_IRQ,
60 },
61};
62
63static struct platform_device m5249_smc91x = {
64 .name = "smc91x",
65 .id = 0,
66 .num_resources = ARRAY_SIZE(m5249_smc91x_resources),
67 .resource = m5249_smc91x_resources,
68};
69
70#endif /* CONFIG_M5249C3 */
71
Greg Ungererfa1fc242011-12-24 12:56:10 +100072static struct platform_device *m5249_devices[] __initdata = {
73#ifdef CONFIG_M5249C3
74 &m5249_smc91x,
75#endif
Steven King91d60412010-01-22 12:43:03 -080076};
77
Greg Ungererfa1fc242011-12-24 12:56:10 +100078/***************************************************************************/
Steven King91d60412010-01-22 12:43:03 -080079
Steven King91d60412010-01-22 12:43:03 -080080static void __init m5249_qspi_init(void)
81{
Steven King151d14f2014-05-14 10:07:55 -070082#if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
Steven King91d60412010-01-22 12:43:03 -080083 /* QSPI irq setup */
84 writeb(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL4 | MCFSIM_ICR_PRI0,
Greg Ungererc986a3d2012-08-17 16:48:16 +100085 MCFSIM_QSPIICR);
Steven King91d60412010-01-22 12:43:03 -080086 mcf_mapirq2imr(MCF_IRQ_QSPI, MCFINTC_QSPI);
Steven King83ca6002012-05-06 12:22:53 -070087#endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */
Steven King151d14f2014-05-14 10:07:55 -070088}
Greg Ungerer5f84bd52008-02-01 17:34:30 +100089
90/***************************************************************************/
91
Steven King2d24b532014-06-30 09:53:19 -070092static void __init m5249_i2c_init(void)
93{
94#if IS_ENABLED(CONFIG_I2C_IMX)
95 u32 r;
96
97 /* first I2C controller uses regular irq setup */
98 writeb(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL5 | MCFSIM_ICR_PRI0,
99 MCFSIM_I2CICR);
100 mcf_mapirq2imr(MCF_IRQ_I2C0, MCFINTC_I2C);
101
102 /* second I2C controller is completely different */
103 r = readl(MCFINTC2_INTPRI_REG(MCF_IRQ_I2C1));
104 r &= ~MCFINTC2_INTPRI_BITS(0xf, MCF_IRQ_I2C1);
105 r |= MCFINTC2_INTPRI_BITS(0x5, MCF_IRQ_I2C1);
106 writel(r, MCFINTC2_INTPRI_REG(MCF_IRQ_I2C1));
107#endif /* CONFIG_I2C_IMX */
108}
109
110/***************************************************************************/
111
Greg Ungerer4a1479b2009-06-12 16:17:20 +1000112#ifdef CONFIG_M5249C3
113
114static void __init m5249_smc91x_init(void)
115{
116 u32 gpio;
117
118 /* Set the GPIO line as interrupt source for smc91x device */
Greg Ungerer041a89a2012-09-14 23:57:39 +1000119 gpio = readl(MCFSIM2_GPIOINTENABLE);
120 writel(gpio | 0x40, MCFSIM2_GPIOINTENABLE);
Greg Ungerer4a1479b2009-06-12 16:17:20 +1000121
Greg Ungerer5a4acf32012-09-19 13:52:12 +1000122 gpio = readl(MCFINTC2_INTPRI5);
123 writel(gpio | 0x04000000, MCFINTC2_INTPRI5);
Greg Ungerer4a1479b2009-06-12 16:17:20 +1000124}
125
126#endif /* CONFIG_M5249C3 */
127
128/***************************************************************************/
129
Greg Ungerer5f84bd52008-02-01 17:34:30 +1000130void __init config_BSP(char *commandp, int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131{
Greg Ungerer35aefb22012-01-23 15:34:58 +1000132 mach_sched_init = hw_timer_init;
Greg Ungererd894b892012-02-19 16:16:58 +1000133
Greg Ungerer4a1479b2009-06-12 16:17:20 +1000134#ifdef CONFIG_M5249C3
135 m5249_smc91x_init();
136#endif
Steven King91d60412010-01-22 12:43:03 -0800137 m5249_qspi_init();
Steven King2d24b532014-06-30 09:53:19 -0700138 m5249_i2c_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139}
140
141/***************************************************************************/
Greg Ungerer5f84bd52008-02-01 17:34:30 +1000142
143static int __init init_BSP(void)
144{
Greg Ungerer5f84bd52008-02-01 17:34:30 +1000145 platform_add_devices(m5249_devices, ARRAY_SIZE(m5249_devices));
146 return 0;
147}
148
149arch_initcall(init_BSP);
150
151/***************************************************************************/