blob: 120cc2565d16c44b39245b8ea62680890dce824b [file] [log] [blame]
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001/* Renesas Ethernet AVB device driver
2 *
3 * Copyright (C) 2014-2015 Renesas Electronics Corporation
4 * Copyright (C) 2015 Renesas Solutions Corp.
5 * Copyright (C) 2015 Cogent Embedded, Inc. <source@cogentembedded.com>
6 *
7 * Based on the SuperH Ethernet driver
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License version 2,
11 * as published by the Free Software Foundation.
12 */
13
14#include <linux/cache.h>
15#include <linux/clk.h>
16#include <linux/delay.h>
17#include <linux/dma-mapping.h>
18#include <linux/err.h>
19#include <linux/etherdevice.h>
20#include <linux/ethtool.h>
21#include <linux/if_vlan.h>
22#include <linux/kernel.h>
23#include <linux/list.h>
24#include <linux/module.h>
25#include <linux/net_tstamp.h>
26#include <linux/of.h>
27#include <linux/of_device.h>
28#include <linux/of_irq.h>
29#include <linux/of_mdio.h>
30#include <linux/of_net.h>
Sergei Shtylyovc1566332015-06-11 01:01:43 +030031#include <linux/pm_runtime.h>
32#include <linux/slab.h>
33#include <linux/spinlock.h>
34
Simon Hormanb3d39a82015-11-20 11:29:39 -080035#include <asm/div64.h>
36
Sergei Shtylyovc1566332015-06-11 01:01:43 +030037#include "ravb.h"
38
39#define RAVB_DEF_MSG_ENABLE \
40 (NETIF_MSG_LINK | \
41 NETIF_MSG_TIMER | \
42 NETIF_MSG_RX_ERR | \
43 NETIF_MSG_TX_ERR)
44
Sergei Shtylyova0d2f202015-06-11 01:02:30 +030045int ravb_wait(struct net_device *ndev, enum ravb_reg reg, u32 mask, u32 value)
Sergei Shtylyovc1566332015-06-11 01:01:43 +030046{
47 int i;
48
49 for (i = 0; i < 10000; i++) {
50 if ((ravb_read(ndev, reg) & mask) == value)
51 return 0;
52 udelay(10);
53 }
54 return -ETIMEDOUT;
55}
56
57static int ravb_config(struct net_device *ndev)
58{
59 int error;
60
61 /* Set config mode */
62 ravb_write(ndev, (ravb_read(ndev, CCC) & ~CCC_OPC) | CCC_OPC_CONFIG,
63 CCC);
64 /* Check if the operating mode is changed to the config mode */
65 error = ravb_wait(ndev, CSR, CSR_OPS, CSR_OPS_CONFIG);
66 if (error)
67 netdev_err(ndev, "failed to switch device to config mode\n");
68
69 return error;
70}
71
72static void ravb_set_duplex(struct net_device *ndev)
73{
74 struct ravb_private *priv = netdev_priv(ndev);
75 u32 ecmr = ravb_read(ndev, ECMR);
76
77 if (priv->duplex) /* Full */
78 ecmr |= ECMR_DM;
79 else /* Half */
80 ecmr &= ~ECMR_DM;
81 ravb_write(ndev, ecmr, ECMR);
82}
83
84static void ravb_set_rate(struct net_device *ndev)
85{
86 struct ravb_private *priv = netdev_priv(ndev);
87
88 switch (priv->speed) {
89 case 100: /* 100BASE */
90 ravb_write(ndev, GECMR_SPEED_100, GECMR);
91 break;
92 case 1000: /* 1000BASE */
93 ravb_write(ndev, GECMR_SPEED_1000, GECMR);
94 break;
95 default:
96 break;
97 }
98}
99
100static void ravb_set_buffer_align(struct sk_buff *skb)
101{
102 u32 reserve = (unsigned long)skb->data & (RAVB_ALIGN - 1);
103
104 if (reserve)
105 skb_reserve(skb, RAVB_ALIGN - reserve);
106}
107
108/* Get MAC address from the MAC address registers
109 *
110 * Ethernet AVB device doesn't have ROM for MAC address.
111 * This function gets the MAC address that was used by a bootloader.
112 */
113static void ravb_read_mac_address(struct net_device *ndev, const u8 *mac)
114{
115 if (mac) {
116 ether_addr_copy(ndev->dev_addr, mac);
117 } else {
Sergei Shtylyovd9660632015-12-05 00:58:07 +0300118 u32 mahr = ravb_read(ndev, MAHR);
119 u32 malr = ravb_read(ndev, MALR);
120
121 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
122 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
123 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
124 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
125 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
126 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300127 }
128}
129
130static void ravb_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
131{
132 struct ravb_private *priv = container_of(ctrl, struct ravb_private,
133 mdiobb);
134 u32 pir = ravb_read(priv->ndev, PIR);
135
136 if (set)
137 pir |= mask;
138 else
139 pir &= ~mask;
140 ravb_write(priv->ndev, pir, PIR);
141}
142
143/* MDC pin control */
144static void ravb_set_mdc(struct mdiobb_ctrl *ctrl, int level)
145{
146 ravb_mdio_ctrl(ctrl, PIR_MDC, level);
147}
148
149/* Data I/O pin control */
150static void ravb_set_mdio_dir(struct mdiobb_ctrl *ctrl, int output)
151{
152 ravb_mdio_ctrl(ctrl, PIR_MMD, output);
153}
154
155/* Set data bit */
156static void ravb_set_mdio_data(struct mdiobb_ctrl *ctrl, int value)
157{
158 ravb_mdio_ctrl(ctrl, PIR_MDO, value);
159}
160
161/* Get data bit */
162static int ravb_get_mdio_data(struct mdiobb_ctrl *ctrl)
163{
164 struct ravb_private *priv = container_of(ctrl, struct ravb_private,
165 mdiobb);
166
167 return (ravb_read(priv->ndev, PIR) & PIR_MDI) != 0;
168}
169
170/* MDIO bus control struct */
171static struct mdiobb_ops bb_ops = {
172 .owner = THIS_MODULE,
173 .set_mdc = ravb_set_mdc,
174 .set_mdio_dir = ravb_set_mdio_dir,
175 .set_mdio_data = ravb_set_mdio_data,
176 .get_mdio_data = ravb_get_mdio_data,
177};
178
179/* Free skb's and DMA buffers for Ethernet AVB */
180static void ravb_ring_free(struct net_device *ndev, int q)
181{
182 struct ravb_private *priv = netdev_priv(ndev);
183 int ring_size;
184 int i;
185
186 /* Free RX skb ringbuffer */
187 if (priv->rx_skb[q]) {
188 for (i = 0; i < priv->num_rx_ring[q]; i++)
189 dev_kfree_skb(priv->rx_skb[q][i]);
190 }
191 kfree(priv->rx_skb[q]);
192 priv->rx_skb[q] = NULL;
193
194 /* Free TX skb ringbuffer */
195 if (priv->tx_skb[q]) {
196 for (i = 0; i < priv->num_tx_ring[q]; i++)
197 dev_kfree_skb(priv->tx_skb[q][i]);
198 }
199 kfree(priv->tx_skb[q]);
200 priv->tx_skb[q] = NULL;
201
202 /* Free aligned TX buffers */
Sergei Shtylyov2f45d192015-07-25 23:42:01 +0300203 kfree(priv->tx_align[q]);
204 priv->tx_align[q] = NULL;
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300205
206 if (priv->rx_ring[q]) {
207 ring_size = sizeof(struct ravb_ex_rx_desc) *
208 (priv->num_rx_ring[q] + 1);
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +0900209 dma_free_coherent(ndev->dev.parent, ring_size, priv->rx_ring[q],
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300210 priv->rx_desc_dma[q]);
211 priv->rx_ring[q] = NULL;
212 }
213
214 if (priv->tx_ring[q]) {
215 ring_size = sizeof(struct ravb_tx_desc) *
Sergei Shtylyov2f45d192015-07-25 23:42:01 +0300216 (priv->num_tx_ring[q] * NUM_TX_DESC + 1);
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +0900217 dma_free_coherent(ndev->dev.parent, ring_size, priv->tx_ring[q],
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300218 priv->tx_desc_dma[q]);
219 priv->tx_ring[q] = NULL;
220 }
221}
222
223/* Format skb and descriptor buffer for Ethernet AVB */
224static void ravb_ring_format(struct net_device *ndev, int q)
225{
226 struct ravb_private *priv = netdev_priv(ndev);
Sergei Shtylyovaad0d512015-07-10 21:10:10 +0300227 struct ravb_ex_rx_desc *rx_desc;
228 struct ravb_tx_desc *tx_desc;
229 struct ravb_desc *desc;
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300230 int rx_ring_size = sizeof(*rx_desc) * priv->num_rx_ring[q];
Sergei Shtylyov2f45d192015-07-25 23:42:01 +0300231 int tx_ring_size = sizeof(*tx_desc) * priv->num_tx_ring[q] *
232 NUM_TX_DESC;
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300233 dma_addr_t dma_addr;
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300234 int i;
235
236 priv->cur_rx[q] = 0;
237 priv->cur_tx[q] = 0;
238 priv->dirty_rx[q] = 0;
239 priv->dirty_tx[q] = 0;
240
241 memset(priv->rx_ring[q], 0, rx_ring_size);
242 /* Build RX ring buffer */
243 for (i = 0; i < priv->num_rx_ring[q]; i++) {
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300244 /* RX descriptor */
245 rx_desc = &priv->rx_ring[q][i];
246 /* The size of the buffer should be on 16-byte boundary. */
247 rx_desc->ds_cc = cpu_to_le16(ALIGN(PKT_BUF_SZ, 16));
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +0900248 dma_addr = dma_map_single(ndev->dev.parent, priv->rx_skb[q][i]->data,
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300249 ALIGN(PKT_BUF_SZ, 16),
250 DMA_FROM_DEVICE);
Sergei Shtylyovd8b48912015-07-22 01:31:59 +0300251 /* We just set the data size to 0 for a failed mapping which
252 * should prevent DMA from happening...
253 */
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +0900254 if (dma_mapping_error(ndev->dev.parent, dma_addr))
Sergei Shtylyovd8b48912015-07-22 01:31:59 +0300255 rx_desc->ds_cc = cpu_to_le16(0);
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300256 rx_desc->dptr = cpu_to_le32(dma_addr);
257 rx_desc->die_dt = DT_FEMPTY;
258 }
259 rx_desc = &priv->rx_ring[q][i];
260 rx_desc->dptr = cpu_to_le32((u32)priv->rx_desc_dma[q]);
261 rx_desc->die_dt = DT_LINKFIX; /* type */
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300262
263 memset(priv->tx_ring[q], 0, tx_ring_size);
264 /* Build TX ring buffer */
Sergei Shtylyov2f45d192015-07-25 23:42:01 +0300265 for (i = 0, tx_desc = priv->tx_ring[q]; i < priv->num_tx_ring[q];
266 i++, tx_desc++) {
267 tx_desc->die_dt = DT_EEMPTY;
268 tx_desc++;
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300269 tx_desc->die_dt = DT_EEMPTY;
270 }
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300271 tx_desc->dptr = cpu_to_le32((u32)priv->tx_desc_dma[q]);
272 tx_desc->die_dt = DT_LINKFIX; /* type */
273
274 /* RX descriptor base address for best effort */
275 desc = &priv->desc_bat[RX_QUEUE_OFFSET + q];
276 desc->die_dt = DT_LINKFIX; /* type */
277 desc->dptr = cpu_to_le32((u32)priv->rx_desc_dma[q]);
278
279 /* TX descriptor base address for best effort */
280 desc = &priv->desc_bat[q];
281 desc->die_dt = DT_LINKFIX; /* type */
282 desc->dptr = cpu_to_le32((u32)priv->tx_desc_dma[q]);
283}
284
285/* Init skb and descriptor buffer for Ethernet AVB */
286static int ravb_ring_init(struct net_device *ndev, int q)
287{
288 struct ravb_private *priv = netdev_priv(ndev);
Sergei Shtylyovd8b48912015-07-22 01:31:59 +0300289 struct sk_buff *skb;
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300290 int ring_size;
Sergei Shtylyovd8b48912015-07-22 01:31:59 +0300291 int i;
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300292
293 /* Allocate RX and TX skb rings */
294 priv->rx_skb[q] = kcalloc(priv->num_rx_ring[q],
295 sizeof(*priv->rx_skb[q]), GFP_KERNEL);
296 priv->tx_skb[q] = kcalloc(priv->num_tx_ring[q],
297 sizeof(*priv->tx_skb[q]), GFP_KERNEL);
298 if (!priv->rx_skb[q] || !priv->tx_skb[q])
299 goto error;
300
Sergei Shtylyovd8b48912015-07-22 01:31:59 +0300301 for (i = 0; i < priv->num_rx_ring[q]; i++) {
302 skb = netdev_alloc_skb(ndev, PKT_BUF_SZ + RAVB_ALIGN - 1);
303 if (!skb)
304 goto error;
305 ravb_set_buffer_align(skb);
306 priv->rx_skb[q][i] = skb;
307 }
308
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300309 /* Allocate rings for the aligned buffers */
Sergei Shtylyov2f45d192015-07-25 23:42:01 +0300310 priv->tx_align[q] = kmalloc(DPTR_ALIGN * priv->num_tx_ring[q] +
311 DPTR_ALIGN - 1, GFP_KERNEL);
312 if (!priv->tx_align[q])
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300313 goto error;
314
315 /* Allocate all RX descriptors. */
316 ring_size = sizeof(struct ravb_ex_rx_desc) * (priv->num_rx_ring[q] + 1);
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +0900317 priv->rx_ring[q] = dma_alloc_coherent(ndev->dev.parent, ring_size,
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300318 &priv->rx_desc_dma[q],
319 GFP_KERNEL);
320 if (!priv->rx_ring[q])
321 goto error;
322
323 priv->dirty_rx[q] = 0;
324
325 /* Allocate all TX descriptors. */
Sergei Shtylyov2f45d192015-07-25 23:42:01 +0300326 ring_size = sizeof(struct ravb_tx_desc) *
327 (priv->num_tx_ring[q] * NUM_TX_DESC + 1);
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +0900328 priv->tx_ring[q] = dma_alloc_coherent(ndev->dev.parent, ring_size,
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300329 &priv->tx_desc_dma[q],
330 GFP_KERNEL);
331 if (!priv->tx_ring[q])
332 goto error;
333
334 return 0;
335
336error:
337 ravb_ring_free(ndev, q);
338
339 return -ENOMEM;
340}
341
342/* E-MAC init function */
343static void ravb_emac_init(struct net_device *ndev)
344{
345 struct ravb_private *priv = netdev_priv(ndev);
346 u32 ecmr;
347
348 /* Receive frame limit set register */
349 ravb_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN, RFLR);
350
351 /* PAUSE prohibition */
352 ecmr = ravb_read(ndev, ECMR);
353 ecmr &= ECMR_DM;
354 ecmr |= ECMR_ZPF | (priv->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
355 ravb_write(ndev, ecmr, ECMR);
356
357 ravb_set_rate(ndev);
358
359 /* Set MAC address */
360 ravb_write(ndev,
361 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
362 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
363 ravb_write(ndev,
364 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
365
366 ravb_write(ndev, 1, MPR);
367
368 /* E-MAC status register clear */
369 ravb_write(ndev, ECSR_ICD | ECSR_MPD, ECSR);
370
371 /* E-MAC interrupt enable register */
372 ravb_write(ndev, ECSIPR_ICDIP | ECSIPR_MPDIP | ECSIPR_LCHNGIP, ECSIPR);
373}
374
375/* Device init function for Ethernet AVB */
376static int ravb_dmac_init(struct net_device *ndev)
377{
378 int error;
379
380 /* Set CONFIG mode */
381 error = ravb_config(ndev);
382 if (error)
383 return error;
384
385 error = ravb_ring_init(ndev, RAVB_BE);
386 if (error)
387 return error;
388 error = ravb_ring_init(ndev, RAVB_NC);
389 if (error) {
390 ravb_ring_free(ndev, RAVB_BE);
391 return error;
392 }
393
394 /* Descriptor format */
395 ravb_ring_format(ndev, RAVB_BE);
396 ravb_ring_format(ndev, RAVB_NC);
397
398#if defined(__LITTLE_ENDIAN)
399 ravb_write(ndev, ravb_read(ndev, CCC) & ~CCC_BOC, CCC);
400#else
401 ravb_write(ndev, ravb_read(ndev, CCC) | CCC_BOC, CCC);
402#endif
403
404 /* Set AVB RX */
405 ravb_write(ndev, RCR_EFFS | RCR_ENCF | RCR_ETS0 | 0x18000000, RCR);
406
407 /* Set FIFO size */
408 ravb_write(ndev, TGC_TQP_AVBMODE1 | 0x00222200, TGC);
409
410 /* Timestamp enable */
411 ravb_write(ndev, TCCR_TFEN, TCCR);
412
Kazuya Mizuguchi6474de52015-12-15 01:24:58 +0900413 /* Interrupt init: */
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300414 /* Frame receive */
415 ravb_write(ndev, RIC0_FRE0 | RIC0_FRE1, RIC0);
Kazuya Mizuguchi6474de52015-12-15 01:24:58 +0900416 /* Disable FIFO full warning */
417 ravb_write(ndev, 0, RIC1);
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300418 /* Receive FIFO full error, descriptor empty */
419 ravb_write(ndev, RIC2_QFE0 | RIC2_QFE1 | RIC2_RFFE, RIC2);
420 /* Frame transmitted, timestamp FIFO updated */
421 ravb_write(ndev, TIC_FTE0 | TIC_FTE1 | TIC_TFUE, TIC);
422
423 /* Setting the control will start the AVB-DMAC process. */
424 ravb_write(ndev, (ravb_read(ndev, CCC) & ~CCC_OPC) | CCC_OPC_OPERATION,
425 CCC);
426
427 return 0;
428}
429
430/* Free TX skb function for AVB-IP */
431static int ravb_tx_free(struct net_device *ndev, int q)
432{
433 struct ravb_private *priv = netdev_priv(ndev);
434 struct net_device_stats *stats = &priv->stats[q];
435 struct ravb_tx_desc *desc;
436 int free_num = 0;
Sergei Shtylyovaad0d512015-07-10 21:10:10 +0300437 int entry;
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300438 u32 size;
439
440 for (; priv->cur_tx[q] - priv->dirty_tx[q] > 0; priv->dirty_tx[q]++) {
Sergei Shtylyov2f45d192015-07-25 23:42:01 +0300441 entry = priv->dirty_tx[q] % (priv->num_tx_ring[q] *
442 NUM_TX_DESC);
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300443 desc = &priv->tx_ring[q][entry];
444 if (desc->die_dt != DT_FEMPTY)
445 break;
446 /* Descriptor type must be checked before all other reads */
447 dma_rmb();
448 size = le16_to_cpu(desc->ds_tagl) & TX_DS;
449 /* Free the original skb. */
Sergei Shtylyov2f45d192015-07-25 23:42:01 +0300450 if (priv->tx_skb[q][entry / NUM_TX_DESC]) {
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +0900451 dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300452 size, DMA_TO_DEVICE);
Sergei Shtylyov2f45d192015-07-25 23:42:01 +0300453 /* Last packet descriptor? */
454 if (entry % NUM_TX_DESC == NUM_TX_DESC - 1) {
455 entry /= NUM_TX_DESC;
456 dev_kfree_skb_any(priv->tx_skb[q][entry]);
457 priv->tx_skb[q][entry] = NULL;
458 stats->tx_packets++;
459 }
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300460 free_num++;
461 }
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300462 stats->tx_bytes += size;
463 desc->die_dt = DT_EEMPTY;
464 }
465 return free_num;
466}
467
468static void ravb_get_tx_tstamp(struct net_device *ndev)
469{
470 struct ravb_private *priv = netdev_priv(ndev);
471 struct ravb_tstamp_skb *ts_skb, *ts_skb2;
472 struct skb_shared_hwtstamps shhwtstamps;
473 struct sk_buff *skb;
474 struct timespec64 ts;
475 u16 tag, tfa_tag;
476 int count;
477 u32 tfa2;
478
479 count = (ravb_read(ndev, TSR) & TSR_TFFL) >> 8;
480 while (count--) {
481 tfa2 = ravb_read(ndev, TFA2);
482 tfa_tag = (tfa2 & TFA2_TST) >> 16;
483 ts.tv_nsec = (u64)ravb_read(ndev, TFA0);
484 ts.tv_sec = ((u64)(tfa2 & TFA2_TSV) << 32) |
485 ravb_read(ndev, TFA1);
486 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
487 shhwtstamps.hwtstamp = timespec64_to_ktime(ts);
488 list_for_each_entry_safe(ts_skb, ts_skb2, &priv->ts_skb_list,
489 list) {
490 skb = ts_skb->skb;
491 tag = ts_skb->tag;
492 list_del(&ts_skb->list);
493 kfree(ts_skb);
494 if (tag == tfa_tag) {
495 skb_tstamp_tx(skb, &shhwtstamps);
496 break;
497 }
498 }
499 ravb_write(ndev, ravb_read(ndev, TCCR) | TCCR_TFR, TCCR);
500 }
501}
502
503/* Packet receive function for Ethernet AVB */
504static bool ravb_rx(struct net_device *ndev, int *quota, int q)
505{
506 struct ravb_private *priv = netdev_priv(ndev);
507 int entry = priv->cur_rx[q] % priv->num_rx_ring[q];
508 int boguscnt = (priv->dirty_rx[q] + priv->num_rx_ring[q]) -
509 priv->cur_rx[q];
510 struct net_device_stats *stats = &priv->stats[q];
511 struct ravb_ex_rx_desc *desc;
512 struct sk_buff *skb;
513 dma_addr_t dma_addr;
514 struct timespec64 ts;
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300515 u8 desc_status;
Sergei Shtylyovaad0d512015-07-10 21:10:10 +0300516 u16 pkt_len;
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300517 int limit;
518
519 boguscnt = min(boguscnt, *quota);
520 limit = boguscnt;
521 desc = &priv->rx_ring[q][entry];
522 while (desc->die_dt != DT_FEMPTY) {
523 /* Descriptor type must be checked before all other reads */
524 dma_rmb();
525 desc_status = desc->msc;
526 pkt_len = le16_to_cpu(desc->ds_cc) & RX_DS;
527
528 if (--boguscnt < 0)
529 break;
530
Sergei Shtylyovd8b48912015-07-22 01:31:59 +0300531 /* We use 0-byte descriptors to mark the DMA mapping errors */
532 if (!pkt_len)
533 continue;
534
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300535 if (desc_status & MSC_MC)
536 stats->multicast++;
537
538 if (desc_status & (MSC_CRC | MSC_RFE | MSC_RTSF | MSC_RTLF |
539 MSC_CEEF)) {
540 stats->rx_errors++;
541 if (desc_status & MSC_CRC)
542 stats->rx_crc_errors++;
543 if (desc_status & MSC_RFE)
544 stats->rx_frame_errors++;
545 if (desc_status & (MSC_RTLF | MSC_RTSF))
546 stats->rx_length_errors++;
547 if (desc_status & MSC_CEEF)
548 stats->rx_missed_errors++;
549 } else {
550 u32 get_ts = priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE;
551
552 skb = priv->rx_skb[q][entry];
553 priv->rx_skb[q][entry] = NULL;
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +0900554 dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
Sergei Shtylyove2370f02015-07-15 00:56:52 +0300555 ALIGN(PKT_BUF_SZ, 16),
556 DMA_FROM_DEVICE);
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300557 get_ts &= (q == RAVB_NC) ?
558 RAVB_RXTSTAMP_TYPE_V2_L2_EVENT :
559 ~RAVB_RXTSTAMP_TYPE_V2_L2_EVENT;
560 if (get_ts) {
561 struct skb_shared_hwtstamps *shhwtstamps;
562
563 shhwtstamps = skb_hwtstamps(skb);
564 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
565 ts.tv_sec = ((u64) le16_to_cpu(desc->ts_sh) <<
566 32) | le32_to_cpu(desc->ts_sl);
567 ts.tv_nsec = le32_to_cpu(desc->ts_n);
568 shhwtstamps->hwtstamp = timespec64_to_ktime(ts);
569 }
570 skb_put(skb, pkt_len);
571 skb->protocol = eth_type_trans(skb, ndev);
572 napi_gro_receive(&priv->napi[q], skb);
573 stats->rx_packets++;
574 stats->rx_bytes += pkt_len;
575 }
576
577 entry = (++priv->cur_rx[q]) % priv->num_rx_ring[q];
578 desc = &priv->rx_ring[q][entry];
579 }
580
581 /* Refill the RX ring buffers. */
582 for (; priv->cur_rx[q] - priv->dirty_rx[q] > 0; priv->dirty_rx[q]++) {
583 entry = priv->dirty_rx[q] % priv->num_rx_ring[q];
584 desc = &priv->rx_ring[q][entry];
585 /* The size of the buffer should be on 16-byte boundary. */
586 desc->ds_cc = cpu_to_le16(ALIGN(PKT_BUF_SZ, 16));
587
588 if (!priv->rx_skb[q][entry]) {
589 skb = netdev_alloc_skb(ndev,
590 PKT_BUF_SZ + RAVB_ALIGN - 1);
591 if (!skb)
592 break; /* Better luck next round. */
593 ravb_set_buffer_align(skb);
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +0900594 dma_addr = dma_map_single(ndev->dev.parent, skb->data,
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300595 le16_to_cpu(desc->ds_cc),
596 DMA_FROM_DEVICE);
597 skb_checksum_none_assert(skb);
Sergei Shtylyovd8b48912015-07-22 01:31:59 +0300598 /* We just set the data size to 0 for a failed mapping
599 * which should prevent DMA from happening...
600 */
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +0900601 if (dma_mapping_error(ndev->dev.parent, dma_addr))
Sergei Shtylyovd8b48912015-07-22 01:31:59 +0300602 desc->ds_cc = cpu_to_le16(0);
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300603 desc->dptr = cpu_to_le32(dma_addr);
604 priv->rx_skb[q][entry] = skb;
605 }
606 /* Descriptor type must be set after all the above writes */
607 dma_wmb();
608 desc->die_dt = DT_FEMPTY;
609 }
610
611 *quota -= limit - (++boguscnt);
612
613 return boguscnt <= 0;
614}
615
616static void ravb_rcv_snd_disable(struct net_device *ndev)
617{
618 /* Disable TX and RX */
619 ravb_write(ndev, ravb_read(ndev, ECMR) & ~(ECMR_RE | ECMR_TE), ECMR);
620}
621
622static void ravb_rcv_snd_enable(struct net_device *ndev)
623{
624 /* Enable TX and RX */
625 ravb_write(ndev, ravb_read(ndev, ECMR) | ECMR_RE | ECMR_TE, ECMR);
626}
627
628/* function for waiting dma process finished */
629static int ravb_stop_dma(struct net_device *ndev)
630{
631 int error;
632
633 /* Wait for stopping the hardware TX process */
634 error = ravb_wait(ndev, TCCR,
635 TCCR_TSRQ0 | TCCR_TSRQ1 | TCCR_TSRQ2 | TCCR_TSRQ3, 0);
636 if (error)
637 return error;
638
639 error = ravb_wait(ndev, CSR, CSR_TPO0 | CSR_TPO1 | CSR_TPO2 | CSR_TPO3,
640 0);
641 if (error)
642 return error;
643
644 /* Stop the E-MAC's RX/TX processes. */
645 ravb_rcv_snd_disable(ndev);
646
647 /* Wait for stopping the RX DMA process */
648 error = ravb_wait(ndev, CSR, CSR_RPO, 0);
649 if (error)
650 return error;
651
652 /* Stop AVB-DMAC process */
653 return ravb_config(ndev);
654}
655
656/* E-MAC interrupt handler */
657static void ravb_emac_interrupt(struct net_device *ndev)
658{
659 struct ravb_private *priv = netdev_priv(ndev);
660 u32 ecsr, psr;
661
662 ecsr = ravb_read(ndev, ECSR);
663 ravb_write(ndev, ecsr, ECSR); /* clear interrupt */
664 if (ecsr & ECSR_ICD)
665 ndev->stats.tx_carrier_errors++;
666 if (ecsr & ECSR_LCHNG) {
667 /* Link changed */
668 if (priv->no_avb_link)
669 return;
670 psr = ravb_read(ndev, PSR);
671 if (priv->avb_link_active_low)
672 psr ^= PSR_LMON;
673 if (!(psr & PSR_LMON)) {
674 /* DIsable RX and TX */
675 ravb_rcv_snd_disable(ndev);
676 } else {
677 /* Enable RX and TX */
678 ravb_rcv_snd_enable(ndev);
679 }
680 }
681}
682
683/* Error interrupt handler */
684static void ravb_error_interrupt(struct net_device *ndev)
685{
686 struct ravb_private *priv = netdev_priv(ndev);
687 u32 eis, ris2;
688
689 eis = ravb_read(ndev, EIS);
690 ravb_write(ndev, ~EIS_QFS, EIS);
691 if (eis & EIS_QFS) {
692 ris2 = ravb_read(ndev, RIS2);
693 ravb_write(ndev, ~(RIS2_QFF0 | RIS2_RFFF), RIS2);
694
695 /* Receive Descriptor Empty int */
696 if (ris2 & RIS2_QFF0)
697 priv->stats[RAVB_BE].rx_over_errors++;
698
699 /* Receive Descriptor Empty int */
700 if (ris2 & RIS2_QFF1)
701 priv->stats[RAVB_NC].rx_over_errors++;
702
703 /* Receive FIFO Overflow int */
704 if (ris2 & RIS2_RFFF)
705 priv->rx_fifo_errors++;
706 }
707}
708
709static irqreturn_t ravb_interrupt(int irq, void *dev_id)
710{
711 struct net_device *ndev = dev_id;
712 struct ravb_private *priv = netdev_priv(ndev);
713 irqreturn_t result = IRQ_NONE;
714 u32 iss;
715
716 spin_lock(&priv->lock);
717 /* Get interrupt status */
718 iss = ravb_read(ndev, ISS);
719
720 /* Received and transmitted interrupts */
721 if (iss & (ISS_FRS | ISS_FTS | ISS_TFUS)) {
722 u32 ris0 = ravb_read(ndev, RIS0);
723 u32 ric0 = ravb_read(ndev, RIC0);
724 u32 tis = ravb_read(ndev, TIS);
725 u32 tic = ravb_read(ndev, TIC);
726 int q;
727
728 /* Timestamp updated */
729 if (tis & TIS_TFUF) {
730 ravb_write(ndev, ~TIS_TFUF, TIS);
731 ravb_get_tx_tstamp(ndev);
732 result = IRQ_HANDLED;
733 }
734
735 /* Network control and best effort queue RX/TX */
736 for (q = RAVB_NC; q >= RAVB_BE; q--) {
737 if (((ris0 & ric0) & BIT(q)) ||
738 ((tis & tic) & BIT(q))) {
739 if (napi_schedule_prep(&priv->napi[q])) {
740 /* Mask RX and TX interrupts */
Masaru Nagai2452cb02015-11-13 19:24:49 +0900741 ric0 &= ~BIT(q);
742 tic &= ~BIT(q);
743 ravb_write(ndev, ric0, RIC0);
744 ravb_write(ndev, tic, TIC);
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300745 __napi_schedule(&priv->napi[q]);
746 } else {
747 netdev_warn(ndev,
748 "ignoring interrupt, rx status 0x%08x, rx mask 0x%08x,\n",
749 ris0, ric0);
750 netdev_warn(ndev,
751 " tx status 0x%08x, tx mask 0x%08x.\n",
752 tis, tic);
753 }
754 result = IRQ_HANDLED;
755 }
756 }
757 }
758
759 /* E-MAC status summary */
760 if (iss & ISS_MS) {
761 ravb_emac_interrupt(ndev);
762 result = IRQ_HANDLED;
763 }
764
765 /* Error status summary */
766 if (iss & ISS_ES) {
767 ravb_error_interrupt(ndev);
768 result = IRQ_HANDLED;
769 }
770
Sergei Shtylyova0d2f202015-06-11 01:02:30 +0300771 if (iss & ISS_CGIS)
772 result = ravb_ptp_interrupt(ndev);
773
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300774 mmiowb();
775 spin_unlock(&priv->lock);
776 return result;
777}
778
779static int ravb_poll(struct napi_struct *napi, int budget)
780{
781 struct net_device *ndev = napi->dev;
782 struct ravb_private *priv = netdev_priv(ndev);
783 unsigned long flags;
784 int q = napi - priv->napi;
785 int mask = BIT(q);
786 int quota = budget;
787 u32 ris0, tis;
788
789 for (;;) {
790 tis = ravb_read(ndev, TIS);
791 ris0 = ravb_read(ndev, RIS0);
792 if (!((ris0 & mask) || (tis & mask)))
793 break;
794
795 /* Processing RX Descriptor Ring */
796 if (ris0 & mask) {
797 /* Clear RX interrupt */
798 ravb_write(ndev, ~mask, RIS0);
799 if (ravb_rx(ndev, &quota, q))
800 goto out;
801 }
802 /* Processing TX Descriptor Ring */
803 if (tis & mask) {
804 spin_lock_irqsave(&priv->lock, flags);
805 /* Clear TX interrupt */
806 ravb_write(ndev, ~mask, TIS);
807 ravb_tx_free(ndev, q);
808 netif_wake_subqueue(ndev, q);
809 mmiowb();
810 spin_unlock_irqrestore(&priv->lock, flags);
811 }
812 }
813
814 napi_complete(napi);
815
816 /* Re-enable RX/TX interrupts */
817 spin_lock_irqsave(&priv->lock, flags);
818 ravb_write(ndev, ravb_read(ndev, RIC0) | mask, RIC0);
819 ravb_write(ndev, ravb_read(ndev, TIC) | mask, TIC);
820 mmiowb();
821 spin_unlock_irqrestore(&priv->lock, flags);
822
823 /* Receive error message handling */
824 priv->rx_over_errors = priv->stats[RAVB_BE].rx_over_errors;
825 priv->rx_over_errors += priv->stats[RAVB_NC].rx_over_errors;
826 if (priv->rx_over_errors != ndev->stats.rx_over_errors) {
827 ndev->stats.rx_over_errors = priv->rx_over_errors;
828 netif_err(priv, rx_err, ndev, "Receive Descriptor Empty\n");
829 }
830 if (priv->rx_fifo_errors != ndev->stats.rx_fifo_errors) {
831 ndev->stats.rx_fifo_errors = priv->rx_fifo_errors;
832 netif_err(priv, rx_err, ndev, "Receive FIFO Overflow\n");
833 }
834out:
835 return budget - quota;
836}
837
838/* PHY state control function */
839static void ravb_adjust_link(struct net_device *ndev)
840{
841 struct ravb_private *priv = netdev_priv(ndev);
842 struct phy_device *phydev = priv->phydev;
843 bool new_state = false;
844
845 if (phydev->link) {
846 if (phydev->duplex != priv->duplex) {
847 new_state = true;
848 priv->duplex = phydev->duplex;
849 ravb_set_duplex(ndev);
850 }
851
852 if (phydev->speed != priv->speed) {
853 new_state = true;
854 priv->speed = phydev->speed;
855 ravb_set_rate(ndev);
856 }
857 if (!priv->link) {
858 ravb_write(ndev, ravb_read(ndev, ECMR) & ~ECMR_TXF,
859 ECMR);
860 new_state = true;
861 priv->link = phydev->link;
862 if (priv->no_avb_link)
863 ravb_rcv_snd_enable(ndev);
864 }
865 } else if (priv->link) {
866 new_state = true;
867 priv->link = 0;
868 priv->speed = 0;
869 priv->duplex = -1;
870 if (priv->no_avb_link)
871 ravb_rcv_snd_disable(ndev);
872 }
873
874 if (new_state && netif_msg_link(priv))
875 phy_print_status(phydev);
876}
877
878/* PHY init function */
879static int ravb_phy_init(struct net_device *ndev)
880{
881 struct device_node *np = ndev->dev.parent->of_node;
882 struct ravb_private *priv = netdev_priv(ndev);
883 struct phy_device *phydev;
884 struct device_node *pn;
885
886 priv->link = 0;
887 priv->speed = 0;
888 priv->duplex = -1;
889
890 /* Try connecting to PHY */
891 pn = of_parse_phandle(np, "phy-handle", 0);
892 phydev = of_phy_connect(ndev, pn, ravb_adjust_link, 0,
893 priv->phy_interface);
894 if (!phydev) {
895 netdev_err(ndev, "failed to connect PHY\n");
896 return -ENOENT;
897 }
898
Kazuya Mizuguchi22d4df82015-09-30 15:15:55 +0900899 /* This driver only support 10/100Mbit speeds on Gen3
900 * at this time.
901 */
902 if (priv->chip_id == RCAR_GEN3) {
903 int err;
904
905 err = phy_set_max_speed(phydev, SPEED_100);
906 if (err) {
907 netdev_err(ndev, "failed to limit PHY to 100Mbit/s\n");
908 phy_disconnect(phydev);
909 return err;
910 }
911
912 netdev_info(ndev, "limited PHY to 100Mbit/s\n");
913 }
914
Sergei Shtylyovc1566332015-06-11 01:01:43 +0300915 netdev_info(ndev, "attached PHY %d (IRQ %d) to driver %s\n",
916 phydev->addr, phydev->irq, phydev->drv->name);
917
918 priv->phydev = phydev;
919
920 return 0;
921}
922
923/* PHY control start function */
924static int ravb_phy_start(struct net_device *ndev)
925{
926 struct ravb_private *priv = netdev_priv(ndev);
927 int error;
928
929 error = ravb_phy_init(ndev);
930 if (error)
931 return error;
932
933 phy_start(priv->phydev);
934
935 return 0;
936}
937
938static int ravb_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
939{
940 struct ravb_private *priv = netdev_priv(ndev);
941 int error = -ENODEV;
942 unsigned long flags;
943
944 if (priv->phydev) {
945 spin_lock_irqsave(&priv->lock, flags);
946 error = phy_ethtool_gset(priv->phydev, ecmd);
947 spin_unlock_irqrestore(&priv->lock, flags);
948 }
949
950 return error;
951}
952
953static int ravb_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
954{
955 struct ravb_private *priv = netdev_priv(ndev);
956 unsigned long flags;
957 int error;
958
959 if (!priv->phydev)
960 return -ENODEV;
961
962 spin_lock_irqsave(&priv->lock, flags);
963
964 /* Disable TX and RX */
965 ravb_rcv_snd_disable(ndev);
966
967 error = phy_ethtool_sset(priv->phydev, ecmd);
968 if (error)
969 goto error_exit;
970
971 if (ecmd->duplex == DUPLEX_FULL)
972 priv->duplex = 1;
973 else
974 priv->duplex = 0;
975
976 ravb_set_duplex(ndev);
977
978error_exit:
979 mdelay(1);
980
981 /* Enable TX and RX */
982 ravb_rcv_snd_enable(ndev);
983
984 mmiowb();
985 spin_unlock_irqrestore(&priv->lock, flags);
986
987 return error;
988}
989
990static int ravb_nway_reset(struct net_device *ndev)
991{
992 struct ravb_private *priv = netdev_priv(ndev);
993 int error = -ENODEV;
994 unsigned long flags;
995
996 if (priv->phydev) {
997 spin_lock_irqsave(&priv->lock, flags);
998 error = phy_start_aneg(priv->phydev);
999 spin_unlock_irqrestore(&priv->lock, flags);
1000 }
1001
1002 return error;
1003}
1004
1005static u32 ravb_get_msglevel(struct net_device *ndev)
1006{
1007 struct ravb_private *priv = netdev_priv(ndev);
1008
1009 return priv->msg_enable;
1010}
1011
1012static void ravb_set_msglevel(struct net_device *ndev, u32 value)
1013{
1014 struct ravb_private *priv = netdev_priv(ndev);
1015
1016 priv->msg_enable = value;
1017}
1018
1019static const char ravb_gstrings_stats[][ETH_GSTRING_LEN] = {
1020 "rx_queue_0_current",
1021 "tx_queue_0_current",
1022 "rx_queue_0_dirty",
1023 "tx_queue_0_dirty",
1024 "rx_queue_0_packets",
1025 "tx_queue_0_packets",
1026 "rx_queue_0_bytes",
1027 "tx_queue_0_bytes",
1028 "rx_queue_0_mcast_packets",
1029 "rx_queue_0_errors",
1030 "rx_queue_0_crc_errors",
1031 "rx_queue_0_frame_errors",
1032 "rx_queue_0_length_errors",
1033 "rx_queue_0_missed_errors",
1034 "rx_queue_0_over_errors",
1035
1036 "rx_queue_1_current",
1037 "tx_queue_1_current",
1038 "rx_queue_1_dirty",
1039 "tx_queue_1_dirty",
1040 "rx_queue_1_packets",
1041 "tx_queue_1_packets",
1042 "rx_queue_1_bytes",
1043 "tx_queue_1_bytes",
1044 "rx_queue_1_mcast_packets",
1045 "rx_queue_1_errors",
1046 "rx_queue_1_crc_errors",
1047 "rx_queue_1_frame_errors_",
1048 "rx_queue_1_length_errors",
1049 "rx_queue_1_missed_errors",
1050 "rx_queue_1_over_errors",
1051};
1052
1053#define RAVB_STATS_LEN ARRAY_SIZE(ravb_gstrings_stats)
1054
1055static int ravb_get_sset_count(struct net_device *netdev, int sset)
1056{
1057 switch (sset) {
1058 case ETH_SS_STATS:
1059 return RAVB_STATS_LEN;
1060 default:
1061 return -EOPNOTSUPP;
1062 }
1063}
1064
1065static void ravb_get_ethtool_stats(struct net_device *ndev,
1066 struct ethtool_stats *stats, u64 *data)
1067{
1068 struct ravb_private *priv = netdev_priv(ndev);
1069 int i = 0;
1070 int q;
1071
1072 /* Device-specific stats */
1073 for (q = RAVB_BE; q < NUM_RX_QUEUE; q++) {
1074 struct net_device_stats *stats = &priv->stats[q];
1075
1076 data[i++] = priv->cur_rx[q];
1077 data[i++] = priv->cur_tx[q];
1078 data[i++] = priv->dirty_rx[q];
1079 data[i++] = priv->dirty_tx[q];
1080 data[i++] = stats->rx_packets;
1081 data[i++] = stats->tx_packets;
1082 data[i++] = stats->rx_bytes;
1083 data[i++] = stats->tx_bytes;
1084 data[i++] = stats->multicast;
1085 data[i++] = stats->rx_errors;
1086 data[i++] = stats->rx_crc_errors;
1087 data[i++] = stats->rx_frame_errors;
1088 data[i++] = stats->rx_length_errors;
1089 data[i++] = stats->rx_missed_errors;
1090 data[i++] = stats->rx_over_errors;
1091 }
1092}
1093
1094static void ravb_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
1095{
1096 switch (stringset) {
1097 case ETH_SS_STATS:
1098 memcpy(data, *ravb_gstrings_stats, sizeof(ravb_gstrings_stats));
1099 break;
1100 }
1101}
1102
1103static void ravb_get_ringparam(struct net_device *ndev,
1104 struct ethtool_ringparam *ring)
1105{
1106 struct ravb_private *priv = netdev_priv(ndev);
1107
1108 ring->rx_max_pending = BE_RX_RING_MAX;
1109 ring->tx_max_pending = BE_TX_RING_MAX;
1110 ring->rx_pending = priv->num_rx_ring[RAVB_BE];
1111 ring->tx_pending = priv->num_tx_ring[RAVB_BE];
1112}
1113
1114static int ravb_set_ringparam(struct net_device *ndev,
1115 struct ethtool_ringparam *ring)
1116{
1117 struct ravb_private *priv = netdev_priv(ndev);
1118 int error;
1119
1120 if (ring->tx_pending > BE_TX_RING_MAX ||
1121 ring->rx_pending > BE_RX_RING_MAX ||
1122 ring->tx_pending < BE_TX_RING_MIN ||
1123 ring->rx_pending < BE_RX_RING_MIN)
1124 return -EINVAL;
1125 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
1126 return -EINVAL;
1127
1128 if (netif_running(ndev)) {
1129 netif_device_detach(ndev);
Sergei Shtylyova0d2f202015-06-11 01:02:30 +03001130 /* Stop PTP Clock driver */
1131 ravb_ptp_stop(ndev);
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001132 /* Wait for DMA stopping */
1133 error = ravb_stop_dma(ndev);
1134 if (error) {
1135 netdev_err(ndev,
1136 "cannot set ringparam! Any AVB processes are still running?\n");
1137 return error;
1138 }
1139 synchronize_irq(ndev->irq);
1140
1141 /* Free all the skb's in the RX queue and the DMA buffers. */
1142 ravb_ring_free(ndev, RAVB_BE);
1143 ravb_ring_free(ndev, RAVB_NC);
1144 }
1145
1146 /* Set new parameters */
1147 priv->num_rx_ring[RAVB_BE] = ring->rx_pending;
1148 priv->num_tx_ring[RAVB_BE] = ring->tx_pending;
1149
1150 if (netif_running(ndev)) {
1151 error = ravb_dmac_init(ndev);
1152 if (error) {
1153 netdev_err(ndev,
1154 "%s: ravb_dmac_init() failed, error %d\n",
1155 __func__, error);
1156 return error;
1157 }
1158
1159 ravb_emac_init(ndev);
1160
Sergei Shtylyova0d2f202015-06-11 01:02:30 +03001161 /* Initialise PTP Clock driver */
1162 ravb_ptp_init(ndev, priv->pdev);
1163
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001164 netif_device_attach(ndev);
1165 }
1166
1167 return 0;
1168}
1169
1170static int ravb_get_ts_info(struct net_device *ndev,
1171 struct ethtool_ts_info *info)
1172{
Sergei Shtylyova0d2f202015-06-11 01:02:30 +03001173 struct ravb_private *priv = netdev_priv(ndev);
1174
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001175 info->so_timestamping =
1176 SOF_TIMESTAMPING_TX_SOFTWARE |
1177 SOF_TIMESTAMPING_RX_SOFTWARE |
1178 SOF_TIMESTAMPING_SOFTWARE |
1179 SOF_TIMESTAMPING_TX_HARDWARE |
1180 SOF_TIMESTAMPING_RX_HARDWARE |
1181 SOF_TIMESTAMPING_RAW_HARDWARE;
1182 info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
1183 info->rx_filters =
1184 (1 << HWTSTAMP_FILTER_NONE) |
1185 (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
1186 (1 << HWTSTAMP_FILTER_ALL);
Sergei Shtylyova0d2f202015-06-11 01:02:30 +03001187 info->phc_index = ptp_clock_index(priv->ptp.clock);
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001188
1189 return 0;
1190}
1191
1192static const struct ethtool_ops ravb_ethtool_ops = {
1193 .get_settings = ravb_get_settings,
1194 .set_settings = ravb_set_settings,
1195 .nway_reset = ravb_nway_reset,
1196 .get_msglevel = ravb_get_msglevel,
1197 .set_msglevel = ravb_set_msglevel,
1198 .get_link = ethtool_op_get_link,
1199 .get_strings = ravb_get_strings,
1200 .get_ethtool_stats = ravb_get_ethtool_stats,
1201 .get_sset_count = ravb_get_sset_count,
1202 .get_ringparam = ravb_get_ringparam,
1203 .set_ringparam = ravb_set_ringparam,
1204 .get_ts_info = ravb_get_ts_info,
1205};
1206
1207/* Network device open function for Ethernet AVB */
1208static int ravb_open(struct net_device *ndev)
1209{
1210 struct ravb_private *priv = netdev_priv(ndev);
1211 int error;
1212
1213 napi_enable(&priv->napi[RAVB_BE]);
1214 napi_enable(&priv->napi[RAVB_NC]);
1215
1216 error = request_irq(ndev->irq, ravb_interrupt, IRQF_SHARED, ndev->name,
1217 ndev);
1218 if (error) {
1219 netdev_err(ndev, "cannot request IRQ\n");
1220 goto out_napi_off;
1221 }
1222
Kazuya Mizuguchi22d4df82015-09-30 15:15:55 +09001223 if (priv->chip_id == RCAR_GEN3) {
1224 error = request_irq(priv->emac_irq, ravb_interrupt,
1225 IRQF_SHARED, ndev->name, ndev);
1226 if (error) {
1227 netdev_err(ndev, "cannot request IRQ\n");
1228 goto out_free_irq;
1229 }
1230 }
1231
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001232 /* Device init */
1233 error = ravb_dmac_init(ndev);
1234 if (error)
Sergei Shtylyov508dc062015-11-19 01:39:51 +03001235 goto out_free_irq2;
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001236 ravb_emac_init(ndev);
1237
Sergei Shtylyova0d2f202015-06-11 01:02:30 +03001238 /* Initialise PTP Clock driver */
Kazuya Mizuguchif5d78372015-12-02 02:04:39 +09001239 if (priv->chip_id == RCAR_GEN2)
1240 ravb_ptp_init(ndev, priv->pdev);
Sergei Shtylyova0d2f202015-06-11 01:02:30 +03001241
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001242 netif_tx_start_all_queues(ndev);
1243
1244 /* PHY control start */
1245 error = ravb_phy_start(ndev);
1246 if (error)
Sergei Shtylyova0d2f202015-06-11 01:02:30 +03001247 goto out_ptp_stop;
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001248
1249 return 0;
1250
Sergei Shtylyova0d2f202015-06-11 01:02:30 +03001251out_ptp_stop:
1252 /* Stop PTP Clock driver */
Kazuya Mizuguchif5d78372015-12-02 02:04:39 +09001253 if (priv->chip_id == RCAR_GEN2)
1254 ravb_ptp_stop(ndev);
Sergei Shtylyov508dc062015-11-19 01:39:51 +03001255out_free_irq2:
1256 if (priv->chip_id == RCAR_GEN3)
1257 free_irq(priv->emac_irq, ndev);
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001258out_free_irq:
1259 free_irq(ndev->irq, ndev);
1260out_napi_off:
1261 napi_disable(&priv->napi[RAVB_NC]);
1262 napi_disable(&priv->napi[RAVB_BE]);
1263 return error;
1264}
1265
1266/* Timeout function for Ethernet AVB */
1267static void ravb_tx_timeout(struct net_device *ndev)
1268{
1269 struct ravb_private *priv = netdev_priv(ndev);
1270
1271 netif_err(priv, tx_err, ndev,
1272 "transmit timed out, status %08x, resetting...\n",
1273 ravb_read(ndev, ISS));
1274
1275 /* tx_errors count up */
1276 ndev->stats.tx_errors++;
1277
1278 schedule_work(&priv->work);
1279}
1280
1281static void ravb_tx_timeout_work(struct work_struct *work)
1282{
1283 struct ravb_private *priv = container_of(work, struct ravb_private,
1284 work);
1285 struct net_device *ndev = priv->ndev;
1286
1287 netif_tx_stop_all_queues(ndev);
1288
Sergei Shtylyova0d2f202015-06-11 01:02:30 +03001289 /* Stop PTP Clock driver */
1290 ravb_ptp_stop(ndev);
1291
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001292 /* Wait for DMA stopping */
1293 ravb_stop_dma(ndev);
1294
1295 ravb_ring_free(ndev, RAVB_BE);
1296 ravb_ring_free(ndev, RAVB_NC);
1297
1298 /* Device init */
1299 ravb_dmac_init(ndev);
1300 ravb_emac_init(ndev);
1301
Sergei Shtylyova0d2f202015-06-11 01:02:30 +03001302 /* Initialise PTP Clock driver */
1303 ravb_ptp_init(ndev, priv->pdev);
1304
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001305 netif_tx_start_all_queues(ndev);
1306}
1307
1308/* Packet transmit function for Ethernet AVB */
1309static netdev_tx_t ravb_start_xmit(struct sk_buff *skb, struct net_device *ndev)
1310{
1311 struct ravb_private *priv = netdev_priv(ndev);
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001312 u16 q = skb_get_queue_mapping(skb);
Sergei Shtylyovaad0d512015-07-10 21:10:10 +03001313 struct ravb_tstamp_skb *ts_skb;
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001314 struct ravb_tx_desc *desc;
1315 unsigned long flags;
1316 u32 dma_addr;
1317 void *buffer;
1318 u32 entry;
Sergei Shtylyov2f45d192015-07-25 23:42:01 +03001319 u32 len;
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001320
1321 spin_lock_irqsave(&priv->lock, flags);
Sergei Shtylyov2f45d192015-07-25 23:42:01 +03001322 if (priv->cur_tx[q] - priv->dirty_tx[q] > (priv->num_tx_ring[q] - 1) *
1323 NUM_TX_DESC) {
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001324 netif_err(priv, tx_queued, ndev,
1325 "still transmitting with the full ring!\n");
1326 netif_stop_subqueue(ndev, q);
1327 spin_unlock_irqrestore(&priv->lock, flags);
1328 return NETDEV_TX_BUSY;
1329 }
Sergei Shtylyov2f45d192015-07-25 23:42:01 +03001330 entry = priv->cur_tx[q] % (priv->num_tx_ring[q] * NUM_TX_DESC);
1331 priv->tx_skb[q][entry / NUM_TX_DESC] = skb;
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001332
1333 if (skb_put_padto(skb, ETH_ZLEN))
1334 goto drop;
1335
Sergei Shtylyov2f45d192015-07-25 23:42:01 +03001336 buffer = PTR_ALIGN(priv->tx_align[q], DPTR_ALIGN) +
1337 entry / NUM_TX_DESC * DPTR_ALIGN;
1338 len = PTR_ALIGN(skb->data, DPTR_ALIGN) - skb->data;
1339 memcpy(buffer, skb->data, len);
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +09001340 dma_addr = dma_map_single(ndev->dev.parent, buffer, len, DMA_TO_DEVICE);
1341 if (dma_mapping_error(ndev->dev.parent, dma_addr))
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001342 goto drop;
Sergei Shtylyov2f45d192015-07-25 23:42:01 +03001343
1344 desc = &priv->tx_ring[q][entry];
1345 desc->ds_tagl = cpu_to_le16(len);
1346 desc->dptr = cpu_to_le32(dma_addr);
1347
1348 buffer = skb->data + len;
1349 len = skb->len - len;
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +09001350 dma_addr = dma_map_single(ndev->dev.parent, buffer, len, DMA_TO_DEVICE);
1351 if (dma_mapping_error(ndev->dev.parent, dma_addr))
Sergei Shtylyov2f45d192015-07-25 23:42:01 +03001352 goto unmap;
1353
1354 desc++;
1355 desc->ds_tagl = cpu_to_le16(len);
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001356 desc->dptr = cpu_to_le32(dma_addr);
1357
1358 /* TX timestamp required */
1359 if (q == RAVB_NC) {
1360 ts_skb = kmalloc(sizeof(*ts_skb), GFP_ATOMIC);
1361 if (!ts_skb) {
Sergei Shtylyov2f45d192015-07-25 23:42:01 +03001362 desc--;
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +09001363 dma_unmap_single(ndev->dev.parent, dma_addr, len,
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001364 DMA_TO_DEVICE);
Sergei Shtylyov2f45d192015-07-25 23:42:01 +03001365 goto unmap;
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001366 }
1367 ts_skb->skb = skb;
1368 ts_skb->tag = priv->ts_skb_tag++;
1369 priv->ts_skb_tag &= 0x3ff;
1370 list_add_tail(&ts_skb->list, &priv->ts_skb_list);
1371
1372 /* TAG and timestamp required flag */
1373 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1374 skb_tx_timestamp(skb);
1375 desc->tagh_tsr = (ts_skb->tag >> 4) | TX_TSR;
1376 desc->ds_tagl |= le16_to_cpu(ts_skb->tag << 12);
1377 }
1378
1379 /* Descriptor type must be set after all the above writes */
1380 dma_wmb();
Sergei Shtylyov2f45d192015-07-25 23:42:01 +03001381 desc->die_dt = DT_FEND;
1382 desc--;
1383 desc->die_dt = DT_FSTART;
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001384
Sergei Shtylyov06613e32015-07-17 00:28:38 +03001385 ravb_write(ndev, ravb_read(ndev, TCCR) | (TCCR_TSRQ0 << q), TCCR);
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001386
Sergei Shtylyov2f45d192015-07-25 23:42:01 +03001387 priv->cur_tx[q] += NUM_TX_DESC;
1388 if (priv->cur_tx[q] - priv->dirty_tx[q] >
1389 (priv->num_tx_ring[q] - 1) * NUM_TX_DESC && !ravb_tx_free(ndev, q))
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001390 netif_stop_subqueue(ndev, q);
1391
1392exit:
1393 mmiowb();
1394 spin_unlock_irqrestore(&priv->lock, flags);
1395 return NETDEV_TX_OK;
1396
Sergei Shtylyov2f45d192015-07-25 23:42:01 +03001397unmap:
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +09001398 dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
Sergei Shtylyov2f45d192015-07-25 23:42:01 +03001399 le16_to_cpu(desc->ds_tagl), DMA_TO_DEVICE);
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001400drop:
1401 dev_kfree_skb_any(skb);
Sergei Shtylyov2f45d192015-07-25 23:42:01 +03001402 priv->tx_skb[q][entry / NUM_TX_DESC] = NULL;
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001403 goto exit;
1404}
1405
1406static u16 ravb_select_queue(struct net_device *ndev, struct sk_buff *skb,
1407 void *accel_priv, select_queue_fallback_t fallback)
1408{
1409 /* If skb needs TX timestamp, it is handled in network control queue */
1410 return (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) ? RAVB_NC :
1411 RAVB_BE;
1412
1413}
1414
1415static struct net_device_stats *ravb_get_stats(struct net_device *ndev)
1416{
1417 struct ravb_private *priv = netdev_priv(ndev);
1418 struct net_device_stats *nstats, *stats0, *stats1;
1419
1420 nstats = &ndev->stats;
1421 stats0 = &priv->stats[RAVB_BE];
1422 stats1 = &priv->stats[RAVB_NC];
1423
1424 nstats->tx_dropped += ravb_read(ndev, TROCR);
1425 ravb_write(ndev, 0, TROCR); /* (write clear) */
1426 nstats->collisions += ravb_read(ndev, CDCR);
1427 ravb_write(ndev, 0, CDCR); /* (write clear) */
1428 nstats->tx_carrier_errors += ravb_read(ndev, LCCR);
1429 ravb_write(ndev, 0, LCCR); /* (write clear) */
1430
1431 nstats->tx_carrier_errors += ravb_read(ndev, CERCR);
1432 ravb_write(ndev, 0, CERCR); /* (write clear) */
1433 nstats->tx_carrier_errors += ravb_read(ndev, CEECR);
1434 ravb_write(ndev, 0, CEECR); /* (write clear) */
1435
1436 nstats->rx_packets = stats0->rx_packets + stats1->rx_packets;
1437 nstats->tx_packets = stats0->tx_packets + stats1->tx_packets;
1438 nstats->rx_bytes = stats0->rx_bytes + stats1->rx_bytes;
1439 nstats->tx_bytes = stats0->tx_bytes + stats1->tx_bytes;
1440 nstats->multicast = stats0->multicast + stats1->multicast;
1441 nstats->rx_errors = stats0->rx_errors + stats1->rx_errors;
1442 nstats->rx_crc_errors = stats0->rx_crc_errors + stats1->rx_crc_errors;
1443 nstats->rx_frame_errors =
1444 stats0->rx_frame_errors + stats1->rx_frame_errors;
1445 nstats->rx_length_errors =
1446 stats0->rx_length_errors + stats1->rx_length_errors;
1447 nstats->rx_missed_errors =
1448 stats0->rx_missed_errors + stats1->rx_missed_errors;
1449 nstats->rx_over_errors =
1450 stats0->rx_over_errors + stats1->rx_over_errors;
1451
1452 return nstats;
1453}
1454
1455/* Update promiscuous bit */
1456static void ravb_set_rx_mode(struct net_device *ndev)
1457{
1458 struct ravb_private *priv = netdev_priv(ndev);
1459 unsigned long flags;
1460 u32 ecmr;
1461
1462 spin_lock_irqsave(&priv->lock, flags);
1463 ecmr = ravb_read(ndev, ECMR);
1464 if (ndev->flags & IFF_PROMISC)
1465 ecmr |= ECMR_PRM;
1466 else
1467 ecmr &= ~ECMR_PRM;
1468 ravb_write(ndev, ecmr, ECMR);
1469 mmiowb();
1470 spin_unlock_irqrestore(&priv->lock, flags);
1471}
1472
1473/* Device close function for Ethernet AVB */
1474static int ravb_close(struct net_device *ndev)
1475{
1476 struct ravb_private *priv = netdev_priv(ndev);
1477 struct ravb_tstamp_skb *ts_skb, *ts_skb2;
1478
1479 netif_tx_stop_all_queues(ndev);
1480
1481 /* Disable interrupts by clearing the interrupt masks. */
1482 ravb_write(ndev, 0, RIC0);
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001483 ravb_write(ndev, 0, RIC2);
1484 ravb_write(ndev, 0, TIC);
1485
Sergei Shtylyova0d2f202015-06-11 01:02:30 +03001486 /* Stop PTP Clock driver */
Kazuya Mizuguchif5d78372015-12-02 02:04:39 +09001487 if (priv->chip_id == RCAR_GEN2)
1488 ravb_ptp_stop(ndev);
Sergei Shtylyova0d2f202015-06-11 01:02:30 +03001489
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001490 /* Set the config mode to stop the AVB-DMAC's processes */
1491 if (ravb_stop_dma(ndev) < 0)
1492 netdev_err(ndev,
1493 "device will be stopped after h/w processes are done.\n");
1494
1495 /* Clear the timestamp list */
1496 list_for_each_entry_safe(ts_skb, ts_skb2, &priv->ts_skb_list, list) {
1497 list_del(&ts_skb->list);
1498 kfree(ts_skb);
1499 }
1500
1501 /* PHY disconnect */
1502 if (priv->phydev) {
1503 phy_stop(priv->phydev);
1504 phy_disconnect(priv->phydev);
1505 priv->phydev = NULL;
1506 }
1507
1508 free_irq(ndev->irq, ndev);
1509
1510 napi_disable(&priv->napi[RAVB_NC]);
1511 napi_disable(&priv->napi[RAVB_BE]);
1512
1513 /* Free all the skb's in the RX queue and the DMA buffers. */
1514 ravb_ring_free(ndev, RAVB_BE);
1515 ravb_ring_free(ndev, RAVB_NC);
1516
1517 return 0;
1518}
1519
1520static int ravb_hwtstamp_get(struct net_device *ndev, struct ifreq *req)
1521{
1522 struct ravb_private *priv = netdev_priv(ndev);
1523 struct hwtstamp_config config;
1524
1525 config.flags = 0;
1526 config.tx_type = priv->tstamp_tx_ctrl ? HWTSTAMP_TX_ON :
1527 HWTSTAMP_TX_OFF;
1528 if (priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE_V2_L2_EVENT)
1529 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
1530 else if (priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE_ALL)
1531 config.rx_filter = HWTSTAMP_FILTER_ALL;
1532 else
1533 config.rx_filter = HWTSTAMP_FILTER_NONE;
1534
1535 return copy_to_user(req->ifr_data, &config, sizeof(config)) ?
1536 -EFAULT : 0;
1537}
1538
1539/* Control hardware time stamping */
1540static int ravb_hwtstamp_set(struct net_device *ndev, struct ifreq *req)
1541{
1542 struct ravb_private *priv = netdev_priv(ndev);
1543 struct hwtstamp_config config;
1544 u32 tstamp_rx_ctrl = RAVB_RXTSTAMP_ENABLED;
1545 u32 tstamp_tx_ctrl;
1546
1547 if (copy_from_user(&config, req->ifr_data, sizeof(config)))
1548 return -EFAULT;
1549
1550 /* Reserved for future extensions */
1551 if (config.flags)
1552 return -EINVAL;
1553
1554 switch (config.tx_type) {
1555 case HWTSTAMP_TX_OFF:
1556 tstamp_tx_ctrl = 0;
1557 break;
1558 case HWTSTAMP_TX_ON:
1559 tstamp_tx_ctrl = RAVB_TXTSTAMP_ENABLED;
1560 break;
1561 default:
1562 return -ERANGE;
1563 }
1564
1565 switch (config.rx_filter) {
1566 case HWTSTAMP_FILTER_NONE:
1567 tstamp_rx_ctrl = 0;
1568 break;
1569 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1570 tstamp_rx_ctrl |= RAVB_RXTSTAMP_TYPE_V2_L2_EVENT;
1571 break;
1572 default:
1573 config.rx_filter = HWTSTAMP_FILTER_ALL;
1574 tstamp_rx_ctrl |= RAVB_RXTSTAMP_TYPE_ALL;
1575 }
1576
1577 priv->tstamp_tx_ctrl = tstamp_tx_ctrl;
1578 priv->tstamp_rx_ctrl = tstamp_rx_ctrl;
1579
1580 return copy_to_user(req->ifr_data, &config, sizeof(config)) ?
1581 -EFAULT : 0;
1582}
1583
1584/* ioctl to device function */
1585static int ravb_do_ioctl(struct net_device *ndev, struct ifreq *req, int cmd)
1586{
1587 struct ravb_private *priv = netdev_priv(ndev);
1588 struct phy_device *phydev = priv->phydev;
1589
1590 if (!netif_running(ndev))
1591 return -EINVAL;
1592
1593 if (!phydev)
1594 return -ENODEV;
1595
1596 switch (cmd) {
1597 case SIOCGHWTSTAMP:
1598 return ravb_hwtstamp_get(ndev, req);
1599 case SIOCSHWTSTAMP:
1600 return ravb_hwtstamp_set(ndev, req);
1601 }
1602
1603 return phy_mii_ioctl(phydev, req, cmd);
1604}
1605
1606static const struct net_device_ops ravb_netdev_ops = {
1607 .ndo_open = ravb_open,
1608 .ndo_stop = ravb_close,
1609 .ndo_start_xmit = ravb_start_xmit,
1610 .ndo_select_queue = ravb_select_queue,
1611 .ndo_get_stats = ravb_get_stats,
1612 .ndo_set_rx_mode = ravb_set_rx_mode,
1613 .ndo_tx_timeout = ravb_tx_timeout,
1614 .ndo_do_ioctl = ravb_do_ioctl,
1615 .ndo_validate_addr = eth_validate_addr,
1616 .ndo_set_mac_address = eth_mac_addr,
1617 .ndo_change_mtu = eth_change_mtu,
1618};
1619
1620/* MDIO bus init function */
1621static int ravb_mdio_init(struct ravb_private *priv)
1622{
1623 struct platform_device *pdev = priv->pdev;
1624 struct device *dev = &pdev->dev;
1625 int error;
1626
1627 /* Bitbang init */
1628 priv->mdiobb.ops = &bb_ops;
1629
1630 /* MII controller setting */
1631 priv->mii_bus = alloc_mdio_bitbang(&priv->mdiobb);
1632 if (!priv->mii_bus)
1633 return -ENOMEM;
1634
1635 /* Hook up MII support for ethtool */
1636 priv->mii_bus->name = "ravb_mii";
1637 priv->mii_bus->parent = dev;
1638 snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
1639 pdev->name, pdev->id);
1640
1641 /* Register MDIO bus */
1642 error = of_mdiobus_register(priv->mii_bus, dev->of_node);
1643 if (error)
1644 goto out_free_bus;
1645
1646 return 0;
1647
1648out_free_bus:
1649 free_mdio_bitbang(priv->mii_bus);
1650 return error;
1651}
1652
1653/* MDIO bus release function */
1654static int ravb_mdio_release(struct ravb_private *priv)
1655{
1656 /* Unregister mdio bus */
1657 mdiobus_unregister(priv->mii_bus);
1658
1659 /* Free bitbang info */
1660 free_mdio_bitbang(priv->mii_bus);
1661
1662 return 0;
1663}
1664
Kazuya Mizuguchi22d4df82015-09-30 15:15:55 +09001665static const struct of_device_id ravb_match_table[] = {
1666 { .compatible = "renesas,etheravb-r8a7790", .data = (void *)RCAR_GEN2 },
1667 { .compatible = "renesas,etheravb-r8a7794", .data = (void *)RCAR_GEN2 },
Simon Horman0e874362015-12-02 14:58:32 +09001668 { .compatible = "renesas,etheravb-rcar-gen2", .data = (void *)RCAR_GEN2 },
Kazuya Mizuguchi22d4df82015-09-30 15:15:55 +09001669 { .compatible = "renesas,etheravb-r8a7795", .data = (void *)RCAR_GEN3 },
Simon Horman0e874362015-12-02 14:58:32 +09001670 { .compatible = "renesas,etheravb-rcar-gen3", .data = (void *)RCAR_GEN3 },
Kazuya Mizuguchi22d4df82015-09-30 15:15:55 +09001671 { }
1672};
1673MODULE_DEVICE_TABLE(of, ravb_match_table);
1674
Simon Hormanb3d39a82015-11-20 11:29:39 -08001675static int ravb_set_gti(struct net_device *ndev)
1676{
1677
1678 struct device *dev = ndev->dev.parent;
1679 struct device_node *np = dev->of_node;
1680 unsigned long rate;
1681 struct clk *clk;
1682 uint64_t inc;
1683
1684 clk = of_clk_get(np, 0);
1685 if (IS_ERR(clk)) {
1686 dev_err(dev, "could not get clock\n");
1687 return PTR_ERR(clk);
1688 }
1689
1690 rate = clk_get_rate(clk);
1691 clk_put(clk);
1692
1693 inc = 1000000000ULL << 20;
1694 do_div(inc, rate);
1695
1696 if (inc < GTI_TIV_MIN || inc > GTI_TIV_MAX) {
1697 dev_err(dev, "gti.tiv increment 0x%llx is outside the range 0x%x - 0x%x\n",
1698 inc, GTI_TIV_MIN, GTI_TIV_MAX);
1699 return -EINVAL;
1700 }
1701
1702 ravb_write(ndev, inc, GTI);
1703
1704 return 0;
1705}
1706
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001707static int ravb_probe(struct platform_device *pdev)
1708{
1709 struct device_node *np = pdev->dev.of_node;
Kazuya Mizuguchi22d4df82015-09-30 15:15:55 +09001710 const struct of_device_id *match;
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001711 struct ravb_private *priv;
Kazuya Mizuguchi22d4df82015-09-30 15:15:55 +09001712 enum ravb_chip_id chip_id;
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001713 struct net_device *ndev;
1714 int error, irq, q;
1715 struct resource *res;
1716
1717 if (!np) {
1718 dev_err(&pdev->dev,
1719 "this driver is required to be instantiated from device tree\n");
1720 return -EINVAL;
1721 }
1722
1723 /* Get base address */
1724 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1725 if (!res) {
1726 dev_err(&pdev->dev, "invalid resource\n");
1727 return -EINVAL;
1728 }
1729
1730 ndev = alloc_etherdev_mqs(sizeof(struct ravb_private),
1731 NUM_TX_QUEUE, NUM_RX_QUEUE);
1732 if (!ndev)
1733 return -ENOMEM;
1734
1735 pm_runtime_enable(&pdev->dev);
1736 pm_runtime_get_sync(&pdev->dev);
1737
1738 /* The Ether-specific entries in the device structure. */
1739 ndev->base_addr = res->start;
1740 ndev->dma = -1;
Kazuya Mizuguchi22d4df82015-09-30 15:15:55 +09001741
1742 match = of_match_device(of_match_ptr(ravb_match_table), &pdev->dev);
1743 chip_id = (enum ravb_chip_id)match->data;
1744
1745 if (chip_id == RCAR_GEN3)
1746 irq = platform_get_irq_byname(pdev, "ch22");
1747 else
1748 irq = platform_get_irq(pdev, 0);
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001749 if (irq < 0) {
Sergei Shtylyovf3753392015-08-28 16:55:10 +03001750 error = irq;
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001751 goto out_release;
1752 }
1753 ndev->irq = irq;
1754
1755 SET_NETDEV_DEV(ndev, &pdev->dev);
1756
1757 priv = netdev_priv(ndev);
1758 priv->ndev = ndev;
1759 priv->pdev = pdev;
1760 priv->num_tx_ring[RAVB_BE] = BE_TX_RING_SIZE;
1761 priv->num_rx_ring[RAVB_BE] = BE_RX_RING_SIZE;
1762 priv->num_tx_ring[RAVB_NC] = NC_TX_RING_SIZE;
1763 priv->num_rx_ring[RAVB_NC] = NC_RX_RING_SIZE;
1764 priv->addr = devm_ioremap_resource(&pdev->dev, res);
1765 if (IS_ERR(priv->addr)) {
1766 error = PTR_ERR(priv->addr);
1767 goto out_release;
1768 }
1769
1770 spin_lock_init(&priv->lock);
1771 INIT_WORK(&priv->work, ravb_tx_timeout_work);
1772
1773 priv->phy_interface = of_get_phy_mode(np);
1774
1775 priv->no_avb_link = of_property_read_bool(np, "renesas,no-ether-link");
1776 priv->avb_link_active_low =
1777 of_property_read_bool(np, "renesas,ether-link-active-low");
1778
Kazuya Mizuguchi22d4df82015-09-30 15:15:55 +09001779 if (chip_id == RCAR_GEN3) {
1780 irq = platform_get_irq_byname(pdev, "ch24");
1781 if (irq < 0) {
1782 error = irq;
1783 goto out_release;
1784 }
1785 priv->emac_irq = irq;
1786 }
1787
1788 priv->chip_id = chip_id;
1789
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001790 /* Set function */
1791 ndev->netdev_ops = &ravb_netdev_ops;
1792 ndev->ethtool_ops = &ravb_ethtool_ops;
1793
1794 /* Set AVB config mode */
Kazuya Mizuguchif5d78372015-12-02 02:04:39 +09001795 if (chip_id == RCAR_GEN2) {
1796 ravb_write(ndev, (ravb_read(ndev, CCC) & ~CCC_OPC) |
1797 CCC_OPC_CONFIG, CCC);
1798 /* Set CSEL value */
1799 ravb_write(ndev, (ravb_read(ndev, CCC) & ~CCC_CSEL) |
1800 CCC_CSEL_HPB, CCC);
1801 } else {
1802 ravb_write(ndev, (ravb_read(ndev, CCC) & ~CCC_OPC) |
1803 CCC_OPC_CONFIG | CCC_GAC | CCC_CSEL_HPB, CCC);
1804 }
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001805
1806 /* Set CSEL value */
1807 ravb_write(ndev, (ravb_read(ndev, CCC) & ~CCC_CSEL) | CCC_CSEL_HPB,
1808 CCC);
1809
1810 /* Set GTI value */
Simon Hormanb3d39a82015-11-20 11:29:39 -08001811 error = ravb_set_gti(ndev);
1812 if (error)
1813 goto out_release;
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001814
1815 /* Request GTI loading */
1816 ravb_write(ndev, ravb_read(ndev, GCCR) | GCCR_LTI, GCCR);
1817
1818 /* Allocate descriptor base address table */
1819 priv->desc_bat_size = sizeof(struct ravb_desc) * DBAT_ENTRY_NUM;
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +09001820 priv->desc_bat = dma_alloc_coherent(ndev->dev.parent, priv->desc_bat_size,
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001821 &priv->desc_bat_dma, GFP_KERNEL);
1822 if (!priv->desc_bat) {
Simon Hormanc4511132015-11-02 10:40:17 +09001823 dev_err(&pdev->dev,
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001824 "Cannot allocate desc base address table (size %d bytes)\n",
1825 priv->desc_bat_size);
1826 error = -ENOMEM;
1827 goto out_release;
1828 }
1829 for (q = RAVB_BE; q < DBAT_ENTRY_NUM; q++)
1830 priv->desc_bat[q].die_dt = DT_EOS;
1831 ravb_write(ndev, priv->desc_bat_dma, DBAT);
1832
1833 /* Initialise HW timestamp list */
1834 INIT_LIST_HEAD(&priv->ts_skb_list);
1835
Kazuya Mizuguchif5d78372015-12-02 02:04:39 +09001836 /* Initialise PTP Clock driver */
1837 if (chip_id != RCAR_GEN2)
1838 ravb_ptp_init(ndev, pdev);
1839
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001840 /* Debug message level */
1841 priv->msg_enable = RAVB_DEF_MSG_ENABLE;
1842
1843 /* Read and set MAC address */
1844 ravb_read_mac_address(ndev, of_get_mac_address(np));
1845 if (!is_valid_ether_addr(ndev->dev_addr)) {
1846 dev_warn(&pdev->dev,
1847 "no valid MAC address supplied, using a random one\n");
1848 eth_hw_addr_random(ndev);
1849 }
1850
1851 /* MDIO bus init */
1852 error = ravb_mdio_init(priv);
1853 if (error) {
Simon Hormanc4511132015-11-02 10:40:17 +09001854 dev_err(&pdev->dev, "failed to initialize MDIO\n");
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001855 goto out_dma_free;
1856 }
1857
1858 netif_napi_add(ndev, &priv->napi[RAVB_BE], ravb_poll, 64);
1859 netif_napi_add(ndev, &priv->napi[RAVB_NC], ravb_poll, 64);
1860
1861 /* Network device register */
1862 error = register_netdev(ndev);
1863 if (error)
1864 goto out_napi_del;
1865
1866 /* Print device information */
1867 netdev_info(ndev, "Base address at %#x, %pM, IRQ %d.\n",
1868 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
1869
1870 platform_set_drvdata(pdev, ndev);
1871
1872 return 0;
1873
1874out_napi_del:
1875 netif_napi_del(&priv->napi[RAVB_NC]);
1876 netif_napi_del(&priv->napi[RAVB_BE]);
1877 ravb_mdio_release(priv);
1878out_dma_free:
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +09001879 dma_free_coherent(ndev->dev.parent, priv->desc_bat_size, priv->desc_bat,
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001880 priv->desc_bat_dma);
Kazuya Mizuguchif5d78372015-12-02 02:04:39 +09001881
1882 /* Stop PTP Clock driver */
1883 if (chip_id != RCAR_GEN2)
1884 ravb_ptp_stop(ndev);
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001885out_release:
1886 if (ndev)
1887 free_netdev(ndev);
1888
1889 pm_runtime_put(&pdev->dev);
1890 pm_runtime_disable(&pdev->dev);
1891 return error;
1892}
1893
1894static int ravb_remove(struct platform_device *pdev)
1895{
1896 struct net_device *ndev = platform_get_drvdata(pdev);
1897 struct ravb_private *priv = netdev_priv(ndev);
1898
Kazuya Mizuguchif5d78372015-12-02 02:04:39 +09001899 /* Stop PTP Clock driver */
1900 if (priv->chip_id != RCAR_GEN2)
1901 ravb_ptp_stop(ndev);
1902
Kazuya Mizuguchie2dbb332015-09-30 15:15:53 +09001903 dma_free_coherent(ndev->dev.parent, priv->desc_bat_size, priv->desc_bat,
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001904 priv->desc_bat_dma);
1905 /* Set reset mode */
1906 ravb_write(ndev, CCC_OPC_RESET, CCC);
1907 pm_runtime_put_sync(&pdev->dev);
1908 unregister_netdev(ndev);
1909 netif_napi_del(&priv->napi[RAVB_NC]);
1910 netif_napi_del(&priv->napi[RAVB_BE]);
1911 ravb_mdio_release(priv);
1912 pm_runtime_disable(&pdev->dev);
1913 free_netdev(ndev);
1914 platform_set_drvdata(pdev, NULL);
1915
1916 return 0;
1917}
1918
1919#ifdef CONFIG_PM
1920static int ravb_runtime_nop(struct device *dev)
1921{
1922 /* Runtime PM callback shared between ->runtime_suspend()
1923 * and ->runtime_resume(). Simply returns success.
1924 *
1925 * This driver re-initializes all registers after
1926 * pm_runtime_get_sync() anyway so there is no need
1927 * to save and restore registers here.
1928 */
1929 return 0;
1930}
1931
1932static const struct dev_pm_ops ravb_dev_pm_ops = {
1933 .runtime_suspend = ravb_runtime_nop,
1934 .runtime_resume = ravb_runtime_nop,
1935};
1936
1937#define RAVB_PM_OPS (&ravb_dev_pm_ops)
1938#else
1939#define RAVB_PM_OPS NULL
1940#endif
1941
Sergei Shtylyovc1566332015-06-11 01:01:43 +03001942static struct platform_driver ravb_driver = {
1943 .probe = ravb_probe,
1944 .remove = ravb_remove,
1945 .driver = {
1946 .name = "ravb",
1947 .pm = RAVB_PM_OPS,
1948 .of_match_table = ravb_match_table,
1949 },
1950};
1951
1952module_platform_driver(ravb_driver);
1953
1954MODULE_AUTHOR("Mitsuhiro Kimura, Masaru Nagai");
1955MODULE_DESCRIPTION("Renesas Ethernet AVB driver");
1956MODULE_LICENSE("GPL v2");