blob: 2540bfbfccf77dacc29aa48b9fda0c76b39d59a0 [file] [log] [blame]
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +01001/*
2 * Copyright © 2016 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25#include "i915_drv.h"
26#include "intel_uc.h"
Arkadiusz Hiler4c0fed72017-03-14 15:28:08 +010027#include <linux/firmware.h>
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +010028
Michal Wajdeczko00bbb722017-03-30 11:21:13 +000029/* Cleans up uC firmware by releasing the firmware GEM obj.
30 */
31static void __intel_uc_fw_fini(struct intel_uc_fw *uc_fw)
32{
33 struct drm_i915_gem_object *obj;
34
35 obj = fetch_and_zero(&uc_fw->obj);
36 if (obj)
37 i915_gem_object_put(obj);
38
39 uc_fw->fetch_status = INTEL_UC_FIRMWARE_NONE;
40}
41
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +010042/* Reset GuC providing us with fresh state for both GuC and HuC.
43 */
44static int __intel_uc_reset_hw(struct drm_i915_private *dev_priv)
45{
46 int ret;
47 u32 guc_status;
48
49 ret = intel_guc_reset(dev_priv);
50 if (ret) {
51 DRM_ERROR("GuC reset failed, ret = %d\n", ret);
52 return ret;
53 }
54
55 guc_status = I915_READ(GUC_STATUS);
56 WARN(!(guc_status & GS_MIA_IN_RESET),
57 "GuC status: 0x%x, MIA core expected to be in reset\n",
58 guc_status);
59
60 return ret;
61}
62
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +010063void intel_uc_sanitize_options(struct drm_i915_private *dev_priv)
64{
65 if (!HAS_GUC(dev_priv)) {
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +000066 if (i915.enable_guc_loading > 0 ||
67 i915.enable_guc_submission > 0)
68 DRM_INFO("Ignoring GuC options, no hardware\n");
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +010069
70 i915.enable_guc_loading = 0;
71 i915.enable_guc_submission = 0;
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +000072 return;
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +010073 }
Arkadiusz Hilerb551f612017-03-14 15:28:13 +010074
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +000075 /* A negative value means "use platform default" */
76 if (i915.enable_guc_loading < 0)
77 i915.enable_guc_loading = HAS_GUC_UCODE(dev_priv);
78
79 /* Verify firmware version */
Arkadiusz Hilerb551f612017-03-14 15:28:13 +010080 if (i915.enable_guc_loading) {
81 if (HAS_HUC_UCODE(dev_priv))
82 intel_huc_select_fw(&dev_priv->huc);
83
84 if (intel_guc_select_fw(&dev_priv->guc))
85 i915.enable_guc_loading = 0;
86 }
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +000087
88 /* Can't enable guc submission without guc loaded */
89 if (!i915.enable_guc_loading)
90 i915.enable_guc_submission = 0;
91
92 /* A negative value means "use platform default" */
93 if (i915.enable_guc_submission < 0)
94 i915.enable_guc_submission = HAS_GUC_SCHED(dev_priv);
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +010095}
96
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +010097void intel_uc_init_early(struct drm_i915_private *dev_priv)
98{
Oscar Mateo5e7cd372017-03-22 10:39:49 -070099 struct intel_guc *guc = &dev_priv->guc;
100
101 mutex_init(&guc->send_mutex);
102 guc->send = intel_guc_send_mmio;
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100103}
104
Michal Wajdeczko9d98af0b2017-03-27 09:45:10 +0000105static void fetch_uc_fw(struct drm_i915_private *dev_priv,
106 struct intel_uc_fw *uc_fw)
107{
108 struct pci_dev *pdev = dev_priv->drm.pdev;
109 struct drm_i915_gem_object *obj;
110 const struct firmware *fw = NULL;
111 struct uc_css_header *css;
112 size_t size;
113 int err;
114
115 uc_fw->fetch_status = INTEL_UC_FIRMWARE_PENDING;
116
117 DRM_DEBUG_DRIVER("before requesting firmware: uC fw fetch status %s\n",
118 intel_uc_fw_status_repr(uc_fw->fetch_status));
119
120 err = request_firmware(&fw, uc_fw->path, &pdev->dev);
121 if (err)
122 goto fail;
123 if (!fw)
124 goto fail;
125
126 DRM_DEBUG_DRIVER("fetch uC fw from %s succeeded, fw %p\n",
127 uc_fw->path, fw);
128
129 /* Check the size of the blob before examining buffer contents */
130 if (fw->size < sizeof(struct uc_css_header)) {
131 DRM_NOTE("Firmware header is missing\n");
132 goto fail;
133 }
134
135 css = (struct uc_css_header *)fw->data;
136
137 /* Firmware bits always start from header */
138 uc_fw->header_offset = 0;
139 uc_fw->header_size = (css->header_size_dw - css->modulus_size_dw -
140 css->key_size_dw - css->exponent_size_dw) * sizeof(u32);
141
142 if (uc_fw->header_size != sizeof(struct uc_css_header)) {
143 DRM_NOTE("CSS header definition mismatch\n");
144 goto fail;
145 }
146
147 /* then, uCode */
148 uc_fw->ucode_offset = uc_fw->header_offset + uc_fw->header_size;
149 uc_fw->ucode_size = (css->size_dw - css->header_size_dw) * sizeof(u32);
150
151 /* now RSA */
152 if (css->key_size_dw != UOS_RSA_SCRATCH_MAX_COUNT) {
153 DRM_NOTE("RSA key size is bad\n");
154 goto fail;
155 }
156 uc_fw->rsa_offset = uc_fw->ucode_offset + uc_fw->ucode_size;
157 uc_fw->rsa_size = css->key_size_dw * sizeof(u32);
158
159 /* At least, it should have header, uCode and RSA. Size of all three. */
160 size = uc_fw->header_size + uc_fw->ucode_size + uc_fw->rsa_size;
161 if (fw->size < size) {
162 DRM_NOTE("Missing firmware components\n");
163 goto fail;
164 }
165
166 /*
167 * The GuC firmware image has the version number embedded at a
168 * well-known offset within the firmware blob; note that major / minor
169 * version are TWO bytes each (i.e. u16), although all pointers and
170 * offsets are defined in terms of bytes (u8).
171 */
172 switch (uc_fw->type) {
173 case INTEL_UC_FW_TYPE_GUC:
174 /* Header and uCode will be loaded to WOPCM. Size of the two. */
175 size = uc_fw->header_size + uc_fw->ucode_size;
176
177 /* Top 32k of WOPCM is reserved (8K stack + 24k RC6 context). */
178 if (size > intel_guc_wopcm_size(dev_priv)) {
179 DRM_ERROR("Firmware is too large to fit in WOPCM\n");
180 goto fail;
181 }
182 uc_fw->major_ver_found = css->guc.sw_version >> 16;
183 uc_fw->minor_ver_found = css->guc.sw_version & 0xFFFF;
184 break;
185
186 case INTEL_UC_FW_TYPE_HUC:
187 uc_fw->major_ver_found = css->huc.sw_version >> 16;
188 uc_fw->minor_ver_found = css->huc.sw_version & 0xFFFF;
189 break;
190
191 default:
192 DRM_ERROR("Unknown firmware type %d\n", uc_fw->type);
193 err = -ENOEXEC;
194 goto fail;
195 }
196
197 if (uc_fw->major_ver_wanted == 0 && uc_fw->minor_ver_wanted == 0) {
Michal Wajdeczko5e065f12017-03-30 11:21:12 +0000198 DRM_NOTE("Skipping %s firmware version check\n",
199 intel_uc_fw_type_repr(uc_fw->type));
Michal Wajdeczko9d98af0b2017-03-27 09:45:10 +0000200 } else if (uc_fw->major_ver_found != uc_fw->major_ver_wanted ||
201 uc_fw->minor_ver_found < uc_fw->minor_ver_wanted) {
Michal Wajdeczko5e065f12017-03-30 11:21:12 +0000202 DRM_NOTE("%s firmware version %d.%d, required %d.%d\n",
203 intel_uc_fw_type_repr(uc_fw->type),
Michal Wajdeczko9d98af0b2017-03-27 09:45:10 +0000204 uc_fw->major_ver_found, uc_fw->minor_ver_found,
205 uc_fw->major_ver_wanted, uc_fw->minor_ver_wanted);
206 err = -ENOEXEC;
207 goto fail;
208 }
209
210 DRM_DEBUG_DRIVER("firmware version %d.%d OK (minimum %d.%d)\n",
211 uc_fw->major_ver_found, uc_fw->minor_ver_found,
212 uc_fw->major_ver_wanted, uc_fw->minor_ver_wanted);
213
214 obj = i915_gem_object_create_from_data(dev_priv, fw->data, fw->size);
215 if (IS_ERR(obj)) {
216 err = PTR_ERR(obj);
217 goto fail;
218 }
219
220 uc_fw->obj = obj;
221 uc_fw->size = fw->size;
222
223 DRM_DEBUG_DRIVER("uC fw fetch status SUCCESS, obj %p\n",
224 uc_fw->obj);
225
226 release_firmware(fw);
227 uc_fw->fetch_status = INTEL_UC_FIRMWARE_SUCCESS;
228 return;
229
230fail:
231 DRM_WARN("Failed to fetch valid uC firmware from %s (error %d)\n",
232 uc_fw->path, err);
233 DRM_DEBUG_DRIVER("uC fw fetch status FAIL; err %d, fw %p, obj %p\n",
234 err, fw, uc_fw->obj);
235
236 release_firmware(fw); /* OK even if fw is NULL */
237 uc_fw->fetch_status = INTEL_UC_FIRMWARE_FAIL;
238}
239
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100240void intel_uc_init_fw(struct drm_i915_private *dev_priv)
241{
Arkadiusz Hilerb551f612017-03-14 15:28:13 +0100242 if (dev_priv->huc.fw.path)
Michal Wajdeczko9d98af0b2017-03-27 09:45:10 +0000243 fetch_uc_fw(dev_priv, &dev_priv->huc.fw);
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +0100244
Arkadiusz Hilerb551f612017-03-14 15:28:13 +0100245 if (dev_priv->guc.fw.path)
Michal Wajdeczko9d98af0b2017-03-27 09:45:10 +0000246 fetch_uc_fw(dev_priv, &dev_priv->guc.fw);
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100247}
248
Oscar Mateo3950bf32017-03-22 10:39:46 -0700249void intel_uc_fini_fw(struct drm_i915_private *dev_priv)
250{
Michal Wajdeczko00bbb722017-03-30 11:21:13 +0000251 __intel_uc_fw_fini(&dev_priv->guc.fw);
252 __intel_uc_fw_fini(&dev_priv->huc.fw);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700253}
254
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100255int intel_uc_init_hw(struct drm_i915_private *dev_priv)
256{
257 int ret, attempts;
258
Oscar Mateob8991402017-03-28 09:53:47 -0700259 if (!i915.enable_guc_loading)
260 return 0;
261
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100262 gen9_reset_guc_interrupts(dev_priv);
263
264 /* We need to notify the guc whenever we change the GGTT */
265 i915_ggtt_enable_guc(dev_priv);
266
Oscar Mateo397fce82017-03-22 10:39:52 -0700267 if (i915.enable_guc_submission) {
268 /*
269 * This is stuff we need to have available at fw load time
270 * if we are planning to enable submission later
271 */
272 ret = i915_guc_submission_init(dev_priv);
273 if (ret)
274 goto err_guc;
275 }
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100276
277 /* WaEnableuKernelHeaderValidFix:skl */
278 /* WaEnableGuCBootHashCheckNotSet:skl,bxt,kbl */
279 if (IS_GEN9(dev_priv))
280 attempts = 3;
281 else
282 attempts = 1;
283
284 while (attempts--) {
285 /*
286 * Always reset the GuC just before (re)loading, so
287 * that the state and timing are fairly predictable
288 */
289 ret = __intel_uc_reset_hw(dev_priv);
290 if (ret)
291 goto err_submission;
292
293 intel_huc_init_hw(&dev_priv->huc);
294 ret = intel_guc_init_hw(&dev_priv->guc);
295 if (ret == 0 || ret != -EAGAIN)
296 break;
297
298 DRM_DEBUG_DRIVER("GuC fw load failed: %d; will reset and "
299 "retry %d more time(s)\n", ret, attempts);
300 }
301
302 /* Did we succeded or run out of retries? */
303 if (ret)
304 goto err_submission;
305
306 intel_guc_auth_huc(dev_priv);
307 if (i915.enable_guc_submission) {
308 if (i915.guc_log_level >= 0)
309 gen9_enable_guc_interrupts(dev_priv);
310
311 ret = i915_guc_submission_enable(dev_priv);
312 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700313 goto err_interrupts;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100314 }
315
316 return 0;
317
318 /*
319 * We've failed to load the firmware :(
320 *
321 * Decide whether to disable GuC submission and fall back to
322 * execlist mode, and whether to hide the error by returning
323 * zero or to return -EIO, which the caller will treat as a
324 * nonfatal error (i.e. it doesn't prevent driver load, but
325 * marks the GPU as wedged until reset).
326 */
Oscar Mateo3950bf32017-03-22 10:39:46 -0700327err_interrupts:
328 gen9_disable_guc_interrupts(dev_priv);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100329err_submission:
Oscar Mateo397fce82017-03-22 10:39:52 -0700330 if (i915.enable_guc_submission)
331 i915_guc_submission_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700332err_guc:
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100333 i915_ggtt_disable_guc(dev_priv);
334
335 DRM_ERROR("GuC init failed\n");
336 if (i915.enable_guc_loading > 1 || i915.enable_guc_submission > 1)
337 ret = -EIO;
338 else
339 ret = 0;
340
341 if (i915.enable_guc_submission) {
342 i915.enable_guc_submission = 0;
343 DRM_NOTE("Falling back from GuC submission to execlist mode\n");
344 }
345
346 return ret;
347}
348
Oscar Mateo3950bf32017-03-22 10:39:46 -0700349void intel_uc_fini_hw(struct drm_i915_private *dev_priv)
350{
Oscar Mateob8991402017-03-28 09:53:47 -0700351 if (!i915.enable_guc_loading)
352 return;
353
Oscar Mateo3950bf32017-03-22 10:39:46 -0700354 if (i915.enable_guc_submission) {
355 i915_guc_submission_disable(dev_priv);
356 gen9_disable_guc_interrupts(dev_priv);
Oscar Mateo397fce82017-03-22 10:39:52 -0700357 i915_guc_submission_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700358 }
Oscar Mateo3950bf32017-03-22 10:39:46 -0700359 i915_ggtt_disable_guc(dev_priv);
360}
361
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100362/*
363 * Read GuC command/status register (SOFT_SCRATCH_0)
364 * Return true if it contains a response rather than a command
365 */
Oscar Mateo5e7cd372017-03-22 10:39:49 -0700366static bool guc_recv(struct intel_guc *guc, u32 *status)
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100367{
Michal Wajdeczkobae3fdc2016-12-20 11:55:31 +0000368 struct drm_i915_private *dev_priv = guc_to_i915(guc);
369
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100370 u32 val = I915_READ(SOFT_SCRATCH(0));
371 *status = val;
372 return INTEL_GUC_RECV_IS_RESPONSE(val);
373}
374
Oscar Mateo5e7cd372017-03-22 10:39:49 -0700375/*
376 * This function implements the MMIO based host to GuC interface.
377 */
378int intel_guc_send_mmio(struct intel_guc *guc, const u32 *action, u32 len)
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100379{
380 struct drm_i915_private *dev_priv = guc_to_i915(guc);
381 u32 status;
382 int i;
383 int ret;
384
385 if (WARN_ON(len < 1 || len > 15))
386 return -EINVAL;
387
388 mutex_lock(&guc->send_mutex);
Daniele Ceraolo Spurio5d64c122017-03-24 07:48:39 -0700389 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_BLITTER);
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100390
391 dev_priv->guc.action_count += 1;
392 dev_priv->guc.action_cmd = action[0];
393
394 for (i = 0; i < len; i++)
395 I915_WRITE(SOFT_SCRATCH(i), action[i]);
396
397 POSTING_READ(SOFT_SCRATCH(i - 1));
398
399 I915_WRITE(GUC_SEND_INTERRUPT, GUC_SEND_TRIGGER);
400
401 /*
402 * Fast commands should complete in less than 10us, so sample quickly
403 * up to that length of time, then switch to a slower sleep-wait loop.
404 * No inte_guc_send command should ever take longer than 10ms.
405 */
Oscar Mateo5e7cd372017-03-22 10:39:49 -0700406 ret = wait_for_us(guc_recv(guc, &status), 10);
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100407 if (ret)
Oscar Mateo5e7cd372017-03-22 10:39:49 -0700408 ret = wait_for(guc_recv(guc, &status), 10);
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100409 if (status != INTEL_GUC_STATUS_SUCCESS) {
410 /*
411 * Either the GuC explicitly returned an error (which
412 * we convert to -EIO here) or no response at all was
413 * received within the timeout limit (-ETIMEDOUT)
414 */
415 if (ret != -ETIMEDOUT)
416 ret = -EIO;
417
418 DRM_WARN("INTEL_GUC_SEND: Action 0x%X failed;"
419 " ret=%d status=0x%08X response=0x%08X\n",
420 action[0], ret, status, I915_READ(SOFT_SCRATCH(15)));
421
422 dev_priv->guc.action_fail += 1;
423 dev_priv->guc.action_err = ret;
424 }
425 dev_priv->guc.action_status = status;
426
Daniele Ceraolo Spurio5d64c122017-03-24 07:48:39 -0700427 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_BLITTER);
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100428 mutex_unlock(&guc->send_mutex);
429
430 return ret;
431}
432
433int intel_guc_sample_forcewake(struct intel_guc *guc)
434{
435 struct drm_i915_private *dev_priv = guc_to_i915(guc);
436 u32 action[2];
437
438 action[0] = INTEL_GUC_ACTION_SAMPLE_FORCEWAKE;
439 /* WaRsDisableCoarsePowerGating:skl,bxt */
440 if (!intel_enable_rc6() || NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
441 action[1] = 0;
442 else
443 /* bit 0 and 1 are for Render and Media domain separately */
444 action[1] = GUC_FORCEWAKE_RENDER | GUC_FORCEWAKE_MEDIA;
445
446 return intel_guc_send(guc, action, ARRAY_SIZE(action));
447}