blob: 051540f780309e7cd283f4d58dcbecaae8de1b3b [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Felix Fietkau5ca06eb2014-10-25 17:19:35 +020022#include <linux/etherdevice.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023#include <asm/unaligned.h>
24
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070025#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040026#include "hw-ops.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040027#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053028#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053029#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070030#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Sujithcbe61d82009-02-09 13:27:12 +053032static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040034MODULE_AUTHOR("Atheros Communications");
35MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
36MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
37MODULE_LICENSE("Dual BSD/GPL");
38
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020039static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053040{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020041 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020042 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020043 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053044
Felix Fietkau087b6ff2011-07-09 11:12:49 +070045 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
46 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
47 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020048 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020049 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020050 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020051 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
52 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
53 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040054 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020055 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
56
Michal Nazarewiczbeae4162013-11-29 18:06:46 +010057 if (chan) {
58 if (IS_CHAN_HT40(chan))
59 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020060 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070061 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020062 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070063 clockrate /= 4;
64 }
65
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020066 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053067}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068
Sujithcbe61d82009-02-09 13:27:12 +053069static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053070{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020071 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +053072
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020073 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053074}
75
Sujith0caa7b12009-02-16 13:23:20 +053076bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070077{
78 int i;
79
Sujith0caa7b12009-02-16 13:23:20 +053080 BUG_ON(timeout < AH_TIME_QUANTUM);
81
82 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083 if ((REG_READ(ah, reg) & mask) == val)
84 return true;
85
86 udelay(AH_TIME_QUANTUM);
87 }
Sujith04bd46382008-11-28 22:18:05 +053088
Joe Perchesd2182b62011-12-15 14:55:53 -080089 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -080090 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
91 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053092
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070093 return false;
94}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040095EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070096
Felix Fietkau7c5adc82012-04-19 21:18:26 +020097void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
98 int hw_delay)
99{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200100 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200101
102 if (IS_CHAN_HALF_RATE(chan))
103 hw_delay *= 2;
104 else if (IS_CHAN_QUARTER_RATE(chan))
105 hw_delay *= 4;
106
107 udelay(hw_delay + BASE_ACTIVATE_DELAY);
108}
109
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100110void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100111 int column, unsigned int *writecnt)
112{
113 int r;
114
115 ENABLE_REGWRITE_BUFFER(ah);
116 for (r = 0; r < array->ia_rows; r++) {
117 REG_WRITE(ah, INI_RA(array, r, 0),
118 INI_RA(array, r, column));
119 DO_DELAY(*writecnt);
120 }
121 REGWRITE_BUFFER_FLUSH(ah);
122}
123
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700124u32 ath9k_hw_reverse_bits(u32 val, u32 n)
125{
126 u32 retval;
127 int i;
128
129 for (i = 0, retval = 0; i < n; i++) {
130 retval = (retval << 1) | (val & 1);
131 val >>= 1;
132 }
133 return retval;
134}
135
Sujithcbe61d82009-02-09 13:27:12 +0530136u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100137 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530138 u32 frameLen, u16 rateix,
139 bool shortPreamble)
140{
141 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530142
143 if (kbps == 0)
144 return 0;
145
Felix Fietkau545750d2009-11-23 22:21:01 +0100146 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530147 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530148 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100149 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530150 phyTime >>= 1;
151 numBits = frameLen << 3;
152 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
153 break;
Sujith46d14a52008-11-18 09:08:13 +0530154 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530155 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530156 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
157 numBits = OFDM_PLCP_BITS + (frameLen << 3);
158 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
159 txTime = OFDM_SIFS_TIME_QUARTER
160 + OFDM_PREAMBLE_TIME_QUARTER
161 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530162 } else if (ah->curchan &&
163 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530164 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
165 numBits = OFDM_PLCP_BITS + (frameLen << 3);
166 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
167 txTime = OFDM_SIFS_TIME_HALF +
168 OFDM_PREAMBLE_TIME_HALF
169 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
170 } else {
171 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
172 numBits = OFDM_PLCP_BITS + (frameLen << 3);
173 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
174 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
175 + (numSymbols * OFDM_SYMBOL_TIME);
176 }
177 break;
178 default:
Joe Perches38002762010-12-02 19:12:36 -0800179 ath_err(ath9k_hw_common(ah),
180 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530181 txTime = 0;
182 break;
183 }
184
185 return txTime;
186}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400187EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530188
Sujithcbe61d82009-02-09 13:27:12 +0530189void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530190 struct ath9k_channel *chan,
191 struct chan_centers *centers)
192{
193 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530194
195 if (!IS_CHAN_HT40(chan)) {
196 centers->ctl_center = centers->ext_center =
197 centers->synth_center = chan->channel;
198 return;
199 }
200
Felix Fietkau88969342013-10-11 23:30:53 +0200201 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530202 centers->synth_center =
203 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
204 extoff = 1;
205 } else {
206 centers->synth_center =
207 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
208 extoff = -1;
209 }
210
211 centers->ctl_center =
212 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700213 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530214 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700215 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530216}
217
218/******************/
219/* Chip Revisions */
220/******************/
221
Sujithcbe61d82009-02-09 13:27:12 +0530222static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530223{
224 u32 val;
225
Felix Fietkau09c74f72014-09-27 22:49:43 +0200226 if (ah->get_mac_revision)
227 ah->hw_version.macRev = ah->get_mac_revision();
228
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530229 switch (ah->hw_version.devid) {
230 case AR5416_AR9100_DEVID:
231 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
232 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200233 case AR9300_DEVID_AR9330:
234 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
Felix Fietkau09c74f72014-09-27 22:49:43 +0200235 if (!ah->get_mac_revision) {
Gabor Juhos37625612011-06-21 11:23:23 +0200236 val = REG_READ(ah, AR_SREV);
237 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
238 }
239 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530240 case AR9300_DEVID_AR9340:
241 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530242 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200243 case AR9300_DEVID_QCA955X:
244 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
245 return;
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530246 case AR9300_DEVID_AR953X:
247 ah->hw_version.macVersion = AR_SREV_VERSION_9531;
248 return;
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530249 case AR9300_DEVID_QCA956X:
250 ah->hw_version.macVersion = AR_SREV_VERSION_9561;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530251 }
252
Sujithf1dc5602008-10-29 10:16:30 +0530253 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
254
255 if (val == 0xFF) {
256 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530257 ah->hw_version.macVersion =
258 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
259 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530260
Sujith Manoharan77fac462012-09-11 20:09:18 +0530261 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530262 ah->is_pciexpress = true;
263 else
264 ah->is_pciexpress = (val &
265 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530266 } else {
267 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530268 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530269
Sujithd535a422009-02-09 13:27:06 +0530270 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530271
Sujithd535a422009-02-09 13:27:06 +0530272 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530273 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530274 }
275}
276
Sujithf1dc5602008-10-29 10:16:30 +0530277/************************************/
278/* HW Attach, Detach, Init Routines */
279/************************************/
280
Sujithcbe61d82009-02-09 13:27:12 +0530281static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530282{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100283 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530284 return;
285
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
288 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
295
296 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
297}
298
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400299/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530300static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530301{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700302 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400303 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530304 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800305 static const u32 patternData[4] = {
306 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
307 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400308 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530309
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400310 if (!AR_SREV_9300_20_OR_LATER(ah)) {
311 loop_max = 2;
312 regAddr[1] = AR_PHY_BASE + (8 << 2);
313 } else
314 loop_max = 1;
315
316 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530317 u32 addr = regAddr[i];
318 u32 wrData, rdData;
319
320 regHold[i] = REG_READ(ah, addr);
321 for (j = 0; j < 0x100; j++) {
322 wrData = (j << 16) | j;
323 REG_WRITE(ah, addr, wrData);
324 rdData = REG_READ(ah, addr);
325 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800326 ath_err(common,
327 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
328 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530329 return false;
330 }
331 }
332 for (j = 0; j < 4; j++) {
333 wrData = patternData[j];
334 REG_WRITE(ah, addr, wrData);
335 rdData = REG_READ(ah, addr);
336 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800337 ath_err(common,
338 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
339 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530340 return false;
341 }
342 }
343 REG_WRITE(ah, regAddr[i], regHold[i]);
344 }
345 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530346
Sujithf1dc5602008-10-29 10:16:30 +0530347 return true;
348}
349
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700350static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700351{
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530352 struct ath_common *common = ath9k_hw_common(ah);
353
Felix Fietkau689e7562012-04-12 22:35:56 +0200354 ah->config.dma_beacon_response_time = 1;
355 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530356 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530357 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700358
Sujith0ce024c2009-12-14 14:57:00 +0530359 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400360
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530361 if (AR_SREV_9300_20_OR_LATER(ah)) {
362 ah->config.rimt_last = 500;
363 ah->config.rimt_first = 2000;
364 } else {
365 ah->config.rimt_last = 250;
366 ah->config.rimt_first = 700;
367 }
368
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400369 /*
370 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
371 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
372 * This means we use it for all AR5416 devices, and the few
373 * minor PCI AR9280 devices out there.
374 *
375 * Serialization is required because these devices do not handle
376 * well the case of two concurrent reads/writes due to the latency
377 * involved. During one read/write another read/write can be issued
378 * on another CPU while the previous read/write may still be working
379 * on our hardware, if we hit this case the hardware poops in a loop.
380 * We prevent this by serializing reads and writes.
381 *
382 * This issue is not present on PCI-Express devices or pre-AR5416
383 * devices (legacy, 802.11abg).
384 */
385 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700386 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530387
388 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
389 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
390 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
391 !ah->is_pciexpress)) {
392 ah->config.serialize_regmode = SER_REG_MODE_ON;
393 } else {
394 ah->config.serialize_regmode = SER_REG_MODE_OFF;
395 }
396 }
397
398 ath_dbg(common, RESET, "serialize_regmode is %d\n",
399 ah->config.serialize_regmode);
400
401 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
402 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
403 else
404 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700405}
406
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700407static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700408{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700409 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
410
411 regulatory->country_code = CTRY_DEFAULT;
412 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700413
Sujithd535a422009-02-09 13:27:06 +0530414 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530415 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530417 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
418 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100419 if (AR_SREV_9100(ah))
420 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530421
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530422 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530423 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200424 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100425 ah->htc_reset_init = true;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530426
Lorenzo Bianconia9abe302014-12-19 00:18:12 +0100427 /* ar9002 does not support TPC for the moment */
428 ah->tpc_enabled = !!AR_SREV_9300_20_OR_LATER(ah);
429
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530430 ah->ani_function = ATH9K_ANI_ALL;
431 if (!AR_SREV_9300_20_OR_LATER(ah))
432 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
433
434 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
435 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
436 else
437 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700438}
439
Sujithcbe61d82009-02-09 13:27:12 +0530440static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700442 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530443 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530445 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800446 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700447
Sujithf1dc5602008-10-29 10:16:30 +0530448 sum = 0;
449 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400450 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530451 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700452 common->macaddr[2 * i] = eeval >> 8;
453 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454 }
Felix Fietkau5ca06eb2014-10-25 17:19:35 +0200455 if (!is_valid_ether_addr(common->macaddr)) {
456 ath_err(common,
457 "eeprom contains invalid mac address: %pM\n",
458 common->macaddr);
459
460 random_ether_addr(common->macaddr);
461 ath_err(common,
462 "random mac address will be used: %pM\n",
463 common->macaddr);
464 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700465
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700466 return 0;
467}
468
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700469static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700470{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530471 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472 int ecode;
473
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530474 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530475 if (!ath9k_hw_chip_test(ah))
476 return -ENODEV;
477 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700478
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400479 if (!AR_SREV_9300_20_OR_LATER(ah)) {
480 ecode = ar9002_hw_rf_claim(ah);
481 if (ecode != 0)
482 return ecode;
483 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700484
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700485 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486 if (ecode != 0)
487 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530488
Joe Perchesd2182b62011-12-15 14:55:53 -0800489 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800490 ah->eep_ops->get_eeprom_ver(ah),
491 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530492
Sujith Manoharane3233002013-06-03 09:19:26 +0530493 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530494
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530495 /*
496 * EEPROM needs to be initialized before we do this.
497 * This is required for regulatory compliance.
498 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530499 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530500 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
501 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530502 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
503 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530504 }
505 }
506
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700507 return 0;
508}
509
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100510static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700511{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100512 if (!AR_SREV_9300_20_OR_LATER(ah))
513 return ar9002_hw_attach_ops(ah);
514
515 ar9003_hw_attach_ops(ah);
516 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700517}
518
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400519/* Called for all hardware families */
520static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700521{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700522 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700523 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700524
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530525 ath9k_hw_read_revisions(ah);
526
Sujith Manoharande825822013-12-28 09:47:11 +0530527 switch (ah->hw_version.macVersion) {
528 case AR_SREV_VERSION_5416_PCI:
529 case AR_SREV_VERSION_5416_PCIE:
530 case AR_SREV_VERSION_9160:
531 case AR_SREV_VERSION_9100:
532 case AR_SREV_VERSION_9280:
533 case AR_SREV_VERSION_9285:
534 case AR_SREV_VERSION_9287:
535 case AR_SREV_VERSION_9271:
536 case AR_SREV_VERSION_9300:
537 case AR_SREV_VERSION_9330:
538 case AR_SREV_VERSION_9485:
539 case AR_SREV_VERSION_9340:
540 case AR_SREV_VERSION_9462:
541 case AR_SREV_VERSION_9550:
542 case AR_SREV_VERSION_9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530543 case AR_SREV_VERSION_9531:
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530544 case AR_SREV_VERSION_9561:
Sujith Manoharande825822013-12-28 09:47:11 +0530545 break;
546 default:
547 ath_err(common,
548 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
549 ah->hw_version.macVersion, ah->hw_version.macRev);
550 return -EOPNOTSUPP;
551 }
552
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530553 /*
554 * Read back AR_WA into a permanent copy and set bits 14 and 17.
555 * We need to do this to avoid RMW of this register. We cannot
556 * read the reg when chip is asleep.
557 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530558 if (AR_SREV_9300_20_OR_LATER(ah)) {
559 ah->WARegVal = REG_READ(ah, AR_WA);
560 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
561 AR_WA_ASPM_TIMER_BASED_DISABLE);
562 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530563
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700564 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800565 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700566 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700567 }
568
Sujith Manoharana4a29542012-09-10 09:20:03 +0530569 if (AR_SREV_9565(ah)) {
570 ah->WARegVal |= AR_WA_BIT22;
571 REG_WRITE(ah, AR_WA, ah->WARegVal);
572 }
573
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400574 ath9k_hw_init_defaults(ah);
575 ath9k_hw_init_config(ah);
576
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100577 r = ath9k_hw_attach_ops(ah);
578 if (r)
579 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400580
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700581 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800582 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700583 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700584 }
585
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200586 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200587 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400588 ah->is_pciexpress = false;
589
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700590 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700591 ath9k_hw_init_cal_settings(ah);
592
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200593 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700594 ath9k_hw_disablepcie(ah);
595
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700596 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700597 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700598 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700599
600 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100601 r = ath9k_hw_fill_cap_info(ah);
602 if (r)
603 return r;
604
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700605 r = ath9k_hw_init_macaddr(ah);
606 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800607 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700608 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700609 }
610
Sujith Manoharan45987022013-12-24 10:44:18 +0530611 ath9k_hw_init_hang_checks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700612
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400613 common->state = ATH_HW_INITIALIZED;
614
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700615 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700616}
617
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400618int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530619{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400620 int ret;
621 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530622
Sujith Manoharan77fac462012-09-11 20:09:18 +0530623 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400624 switch (ah->hw_version.devid) {
625 case AR5416_DEVID_PCI:
626 case AR5416_DEVID_PCIE:
627 case AR5416_AR9100_DEVID:
628 case AR9160_DEVID_PCI:
629 case AR9280_DEVID_PCI:
630 case AR9280_DEVID_PCIE:
631 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400632 case AR9287_DEVID_PCI:
633 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400634 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400635 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800636 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200637 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530638 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200639 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700640 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530641 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530642 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530643 case AR9300_DEVID_AR9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530644 case AR9300_DEVID_AR953X:
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530645 case AR9300_DEVID_QCA956X:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400646 break;
647 default:
648 if (common->bus_ops->ath_bus_type == ATH_USB)
649 break;
Joe Perches38002762010-12-02 19:12:36 -0800650 ath_err(common, "Hardware device ID 0x%04x not supported\n",
651 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400652 return -EOPNOTSUPP;
653 }
Sujithf1dc5602008-10-29 10:16:30 +0530654
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400655 ret = __ath9k_hw_init(ah);
656 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800657 ath_err(common,
658 "Unable to initialize hardware; initialization status: %d\n",
659 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400660 return ret;
661 }
Sujithf1dc5602008-10-29 10:16:30 +0530662
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200663 ath_dynack_init(ah);
664
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400665 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530666}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400667EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530668
Sujithcbe61d82009-02-09 13:27:12 +0530669static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530670{
Sujith7d0d0df2010-04-16 11:53:57 +0530671 ENABLE_REGWRITE_BUFFER(ah);
672
Sujithf1dc5602008-10-29 10:16:30 +0530673 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
674 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
675
676 REG_WRITE(ah, AR_QOS_NO_ACK,
677 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
678 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
679 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
680
681 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
682 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
683 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
684 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
685 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530686
687 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530688}
689
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530690u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530691{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530692 struct ath_common *common = ath9k_hw_common(ah);
693 int i = 0;
694
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100695 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
696 udelay(100);
697 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
698
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530699 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
700
Vivek Natarajanb1415812011-01-27 14:45:07 +0530701 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530702
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530703 if (WARN_ON_ONCE(i >= 100)) {
704 ath_err(common, "PLL4 meaurement not done\n");
705 break;
706 }
707
708 i++;
709 }
710
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100711 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530712}
713EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
714
Sujithcbe61d82009-02-09 13:27:12 +0530715static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530716 struct ath9k_channel *chan)
717{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800718 u32 pll;
719
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200720 pll = ath9k_hw_compute_pll_control(ah, chan);
721
Sujith Manoharana4a29542012-09-10 09:20:03 +0530722 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530723 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
724 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
725 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
726 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
727 AR_CH0_DPLL2_KD, 0x40);
728 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
729 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530730
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530731 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
732 AR_CH0_BB_DPLL1_REFDIV, 0x5);
733 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
734 AR_CH0_BB_DPLL1_NINI, 0x58);
735 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
736 AR_CH0_BB_DPLL1_NFRAC, 0x0);
737
738 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
739 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
740 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
741 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
742 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
743 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
744
745 /* program BB PLL phase_shift to 0x6 */
746 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
747 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
748
749 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
750 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530751 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200752 } else if (AR_SREV_9330(ah)) {
753 u32 ddr_dpll2, pll_control2, kd;
754
755 if (ah->is_clk_25mhz) {
756 ddr_dpll2 = 0x18e82f01;
757 pll_control2 = 0xe04a3d;
758 kd = 0x1d;
759 } else {
760 ddr_dpll2 = 0x19e82f01;
761 pll_control2 = 0x886666;
762 kd = 0x3d;
763 }
764
765 /* program DDR PLL ki and kd value */
766 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
767
768 /* program DDR PLL phase_shift */
769 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
770 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
771
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200772 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
773 pll | AR_RTC_9300_PLL_BYPASS);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200774 udelay(1000);
775
776 /* program refdiv, nint, frac to RTC register */
777 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
778
779 /* program BB PLL kd and ki value */
780 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
781 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
782
783 /* program BB PLL phase_shift */
784 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
785 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530786 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
787 AR_SREV_9561(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530788 u32 regval, pll2_divint, pll2_divfrac, refdiv;
789
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200790 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
791 pll | AR_RTC_9300_SOC_PLL_BYPASS);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530792 udelay(1000);
793
794 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
795 udelay(100);
796
797 if (ah->is_clk_25mhz) {
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530798 if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530799 pll2_divint = 0x1c;
800 pll2_divfrac = 0xa3d2;
801 refdiv = 1;
802 } else {
803 pll2_divint = 0x54;
804 pll2_divfrac = 0x1eb85;
805 refdiv = 3;
806 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530807 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200808 if (AR_SREV_9340(ah)) {
809 pll2_divint = 88;
810 pll2_divfrac = 0;
811 refdiv = 5;
812 } else {
813 pll2_divint = 0x11;
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530814 pll2_divfrac = (AR_SREV_9531(ah) ||
815 AR_SREV_9561(ah)) ?
816 0x26665 : 0x26666;
Gabor Juhosfc05a312012-07-03 19:13:31 +0200817 refdiv = 1;
818 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530819 }
820
821 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530822 if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530823 regval |= (0x1 << 22);
824 else
825 regval |= (0x1 << 16);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530826 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
827 udelay(100);
828
829 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
830 (pll2_divint << 18) | pll2_divfrac);
831 udelay(100);
832
833 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200834 if (AR_SREV_9340(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530835 regval = (regval & 0x80071fff) |
836 (0x1 << 30) |
837 (0x1 << 13) |
838 (0x4 << 26) |
839 (0x18 << 19);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530840 else if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530841 regval = (regval & 0x01c00fff) |
842 (0x1 << 31) |
843 (0x2 << 29) |
844 (0xa << 25) |
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530845 (0x1 << 19);
846
847 if (AR_SREV_9531(ah))
848 regval |= (0x6 << 12);
849 } else
Sujith Manoharan2c323052013-12-31 08:12:02 +0530850 regval = (regval & 0x80071fff) |
851 (0x3 << 30) |
852 (0x1 << 13) |
853 (0x4 << 26) |
854 (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530855 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530856
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530857 if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530858 REG_WRITE(ah, AR_PHY_PLL_MODE,
859 REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
860 else
861 REG_WRITE(ah, AR_PHY_PLL_MODE,
862 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
863
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530864 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530865 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800866
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530867 if (AR_SREV_9565(ah))
868 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100869 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530870
Gabor Juhosfc05a312012-07-03 19:13:31 +0200871 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
872 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530873 udelay(1000);
874
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400875 /* Switch the core clock for ar9271 to 117Mhz */
876 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530877 udelay(500);
878 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400879 }
880
Sujithf1dc5602008-10-29 10:16:30 +0530881 udelay(RTC_PLL_SETTLE_DELAY);
882
883 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
884}
885
Sujithcbe61d82009-02-09 13:27:12 +0530886static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800887 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530888{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530889 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400890 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530891 AR_IMR_TXURN |
892 AR_IMR_RXERR |
893 AR_IMR_RXORN |
894 AR_IMR_BCNMISC;
895
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530896 if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
897 AR_SREV_9561(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530898 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
899
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400900 if (AR_SREV_9300_20_OR_LATER(ah)) {
901 imr_reg |= AR_IMR_RXOK_HP;
902 if (ah->config.rx_intr_mitigation)
903 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
904 else
905 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530906
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400907 } else {
908 if (ah->config.rx_intr_mitigation)
909 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
910 else
911 imr_reg |= AR_IMR_RXOK;
912 }
913
914 if (ah->config.tx_intr_mitigation)
915 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
916 else
917 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530918
Sujith7d0d0df2010-04-16 11:53:57 +0530919 ENABLE_REGWRITE_BUFFER(ah);
920
Pavel Roskin152d5302010-03-31 18:05:37 -0400921 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500922 ah->imrs2_reg |= AR_IMR_S2_GTT;
923 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530924
925 if (!AR_SREV_9100(ah)) {
926 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530927 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530928 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
929 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400930
Sujith7d0d0df2010-04-16 11:53:57 +0530931 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530932
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400933 if (AR_SREV_9300_20_OR_LATER(ah)) {
934 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
935 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
936 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
937 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
938 }
Sujithf1dc5602008-10-29 10:16:30 +0530939}
940
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700941static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
942{
943 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
944 val = min(val, (u32) 0xFFFF);
945 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
946}
947
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200948void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530949{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100950 u32 val = ath9k_hw_mac_to_clks(ah, us);
951 val = min(val, (u32) 0xFFFF);
952 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530953}
954
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200955void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530956{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100957 u32 val = ath9k_hw_mac_to_clks(ah, us);
958 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
959 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
960}
961
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200962void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Felix Fietkau0005baf2010-01-15 02:33:40 +0100963{
964 u32 val = ath9k_hw_mac_to_clks(ah, us);
965 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
966 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530967}
968
Sujithcbe61d82009-02-09 13:27:12 +0530969static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530970{
Sujithf1dc5602008-10-29 10:16:30 +0530971 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800972 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
973 tu);
Sujith2660b812009-02-09 13:27:26 +0530974 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530975 return false;
976 } else {
977 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530978 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530979 return true;
980 }
981}
982
Felix Fietkau0005baf2010-01-15 02:33:40 +0100983void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530984{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700985 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700986 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +0200987 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +0100988 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100989 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700990 int rx_lat = 0, tx_lat = 0, eifs = 0;
991 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100992
Joe Perchesd2182b62011-12-15 14:55:53 -0800993 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800994 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530995
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700996 if (!chan)
997 return;
998
Sujith2660b812009-02-09 13:27:26 +0530999 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001000 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001001
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301002 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1003 rx_lat = 41;
1004 else
1005 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001006 tx_lat = 54;
1007
Felix Fietkaue88e4862012-04-19 21:18:22 +02001008 if (IS_CHAN_5GHZ(chan))
1009 sifstime = 16;
1010 else
1011 sifstime = 10;
1012
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001013 if (IS_CHAN_HALF_RATE(chan)) {
1014 eifs = 175;
1015 rx_lat *= 2;
1016 tx_lat *= 2;
1017 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1018 tx_lat += 11;
1019
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001020 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001021 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001022 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001023 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1024 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301025 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001026 tx_lat *= 4;
1027 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1028 tx_lat += 22;
1029
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001030 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001031 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001032 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001033 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301034 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1035 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1036 reg = AR_USEC_ASYNC_FIFO;
1037 } else {
1038 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1039 common->clockrate;
1040 reg = REG_READ(ah, AR_USEC);
1041 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001042 rx_lat = MS(reg, AR_USEC_RX_LAT);
1043 tx_lat = MS(reg, AR_USEC_TX_LAT);
1044
1045 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001046 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001047
Felix Fietkaue239d852010-01-15 02:34:58 +01001048 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001049 slottime += 3 * ah->coverage_class;
1050 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001051 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001052
1053 /*
1054 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001055 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001056 * This was initially only meant to work around an issue with delayed
1057 * BA frames in some implementations, but it has been found to fix ACK
1058 * timeout issues in other cases as well.
1059 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001060 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001061 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001062 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001063 ctstimeout += 48 - sifstime - ah->slottime;
1064 }
1065
Lorenzo Bianconi7aefa8a2014-09-16 02:13:11 +02001066 if (ah->dynack.enabled) {
1067 acktimeout = ah->dynack.ackto;
1068 ctstimeout = acktimeout;
1069 slottime = (acktimeout - 3) / 2;
1070 } else {
1071 ah->dynack.ackto = acktimeout;
1072 }
1073
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001074 ath9k_hw_set_sifs_time(ah, sifstime);
1075 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001076 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001077 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301078 if (ah->globaltxtimeout != (u32) -1)
1079 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001080
1081 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1082 REG_RMW(ah, AR_USEC,
1083 (common->clockrate - 1) |
1084 SM(rx_lat, AR_USEC_RX_LAT) |
1085 SM(tx_lat, AR_USEC_TX_LAT),
1086 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1087
Sujithf1dc5602008-10-29 10:16:30 +05301088}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001089EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301090
Sujith285f2dd2010-01-08 10:36:07 +05301091void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001092{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001093 struct ath_common *common = ath9k_hw_common(ah);
1094
Sujith736b3a22010-03-17 14:25:24 +05301095 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001096 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001097
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001098 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001099}
Sujith285f2dd2010-01-08 10:36:07 +05301100EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001101
Sujithf1dc5602008-10-29 10:16:30 +05301102/*******/
1103/* INI */
1104/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001105
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001106u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001107{
1108 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1109
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001110 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001111 ctl |= CTL_11G;
1112 else
1113 ctl |= CTL_11A;
1114
1115 return ctl;
1116}
1117
Sujithf1dc5602008-10-29 10:16:30 +05301118/****************************************/
1119/* Reset and Channel Switching Routines */
1120/****************************************/
1121
Sujithcbe61d82009-02-09 13:27:12 +05301122static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301123{
Felix Fietkau57b32222010-04-15 17:39:22 -04001124 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001125 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301126
Sujith7d0d0df2010-04-16 11:53:57 +05301127 ENABLE_REGWRITE_BUFFER(ah);
1128
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001129 /*
1130 * set AHB_MODE not to do cacheline prefetches
1131 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001132 if (!AR_SREV_9300_20_OR_LATER(ah))
1133 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301134
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001135 /*
1136 * let mac dma reads be in 128 byte chunks
1137 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001138 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301139
Sujith7d0d0df2010-04-16 11:53:57 +05301140 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301141
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001142 /*
1143 * Restore TX Trigger Level to its pre-reset value.
1144 * The initial value depends on whether aggregation is enabled, and is
1145 * adjusted whenever underruns are detected.
1146 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001147 if (!AR_SREV_9300_20_OR_LATER(ah))
1148 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301149
Sujith7d0d0df2010-04-16 11:53:57 +05301150 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301151
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001152 /*
1153 * let mac dma writes be in 128 byte chunks
1154 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001155 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301156
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001157 /*
1158 * Setup receive FIFO threshold to hold off TX activities
1159 */
Sujithf1dc5602008-10-29 10:16:30 +05301160 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1161
Felix Fietkau57b32222010-04-15 17:39:22 -04001162 if (AR_SREV_9300_20_OR_LATER(ah)) {
1163 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1164 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1165
1166 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1167 ah->caps.rx_status_len);
1168 }
1169
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001170 /*
1171 * reduce the number of usable entries in PCU TXBUF to avoid
1172 * wrap around issues.
1173 */
Sujithf1dc5602008-10-29 10:16:30 +05301174 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001175 /* For AR9285 the number of Fifos are reduced to half.
1176 * So set the usable tx buf size also to half to
1177 * avoid data/delimiter underruns
1178 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001179 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1180 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1181 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1182 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1183 } else {
1184 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301185 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001186
Felix Fietkau86c157b2013-05-23 12:20:56 +02001187 if (!AR_SREV_9271(ah))
1188 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1189
Sujith7d0d0df2010-04-16 11:53:57 +05301190 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301191
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001192 if (AR_SREV_9300_20_OR_LATER(ah))
1193 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301194}
1195
Sujithcbe61d82009-02-09 13:27:12 +05301196static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301197{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001198 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1199 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301200
Sujithf1dc5602008-10-29 10:16:30 +05301201 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001202 case NL80211_IFTYPE_ADHOC:
Felix Fietkau83322eb2014-09-27 22:49:44 +02001203 if (!AR_SREV_9340_13(ah)) {
1204 set |= AR_STA_ID1_ADHOC;
1205 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1206 break;
1207 }
1208 /* fall through */
Thomas Pedersen2664d662013-05-08 10:16:48 -07001209 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001210 case NL80211_IFTYPE_AP:
1211 set |= AR_STA_ID1_STA_AP;
1212 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001213 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001214 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301215 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301216 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001217 if (!ah->is_monitoring)
1218 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301219 break;
Sujithf1dc5602008-10-29 10:16:30 +05301220 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001221 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301222}
1223
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001224void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1225 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001226{
1227 u32 coef_exp, coef_man;
1228
1229 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1230 if ((coef_scaled >> coef_exp) & 0x1)
1231 break;
1232
1233 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1234
1235 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1236
1237 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1238 *coef_exponent = coef_exp - 16;
1239}
1240
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301241/* AR9330 WAR:
1242 * call external reset function to reset WMAC if:
1243 * - doing a cold reset
1244 * - we have pending frames in the TX queues.
1245 */
1246static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1247{
1248 int i, npend = 0;
1249
1250 for (i = 0; i < AR_NUM_QCU; i++) {
1251 npend = ath9k_hw_numtxpending(ah, i);
1252 if (npend)
1253 break;
1254 }
1255
1256 if (ah->external_reset &&
1257 (npend || type == ATH9K_RESET_COLD)) {
1258 int reset_err = 0;
1259
1260 ath_dbg(ath9k_hw_common(ah), RESET,
1261 "reset MAC via external reset\n");
1262
1263 reset_err = ah->external_reset();
1264 if (reset_err) {
1265 ath_err(ath9k_hw_common(ah),
1266 "External reset failed, err=%d\n",
1267 reset_err);
1268 return false;
1269 }
1270
1271 REG_WRITE(ah, AR_RTC_RESET, 1);
1272 }
1273
1274 return true;
1275}
1276
Sujithcbe61d82009-02-09 13:27:12 +05301277static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301278{
1279 u32 rst_flags;
1280 u32 tmpReg;
1281
Sujith70768492009-02-16 13:23:12 +05301282 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001283 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1284 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301285 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1286 }
1287
Sujith7d0d0df2010-04-16 11:53:57 +05301288 ENABLE_REGWRITE_BUFFER(ah);
1289
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001290 if (AR_SREV_9300_20_OR_LATER(ah)) {
1291 REG_WRITE(ah, AR_WA, ah->WARegVal);
1292 udelay(10);
1293 }
1294
Sujithf1dc5602008-10-29 10:16:30 +05301295 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1296 AR_RTC_FORCE_WAKE_ON_INT);
1297
1298 if (AR_SREV_9100(ah)) {
1299 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1300 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1301 } else {
1302 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001303 if (AR_SREV_9340(ah))
1304 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1305 else
1306 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1307 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1308
1309 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001310 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301311 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001312
1313 val = AR_RC_HOSTIF;
1314 if (!AR_SREV_9300_20_OR_LATER(ah))
1315 val |= AR_RC_AHB;
1316 REG_WRITE(ah, AR_RC, val);
1317
1318 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301319 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301320
1321 rst_flags = AR_RTC_RC_MAC_WARM;
1322 if (type == ATH9K_RESET_COLD)
1323 rst_flags |= AR_RTC_RC_MAC_COLD;
1324 }
1325
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001326 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301327 if (!ath9k_hw_ar9330_reset_war(ah, type))
1328 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001329 }
1330
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301331 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301332 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301333
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001334 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301335
1336 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301337
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301338 if (AR_SREV_9300_20_OR_LATER(ah))
1339 udelay(50);
1340 else if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05301341 mdelay(10);
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301342 else
1343 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301344
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001345 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301346 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001347 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301348 return false;
1349 }
1350
1351 if (!AR_SREV_9100(ah))
1352 REG_WRITE(ah, AR_RC, 0);
1353
Sujithf1dc5602008-10-29 10:16:30 +05301354 if (AR_SREV_9100(ah))
1355 udelay(50);
1356
1357 return true;
1358}
1359
Sujithcbe61d82009-02-09 13:27:12 +05301360static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301361{
Sujith7d0d0df2010-04-16 11:53:57 +05301362 ENABLE_REGWRITE_BUFFER(ah);
1363
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001364 if (AR_SREV_9300_20_OR_LATER(ah)) {
1365 REG_WRITE(ah, AR_WA, ah->WARegVal);
1366 udelay(10);
1367 }
1368
Sujithf1dc5602008-10-29 10:16:30 +05301369 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1370 AR_RTC_FORCE_WAKE_ON_INT);
1371
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001372 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301373 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1374
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001375 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301376
Sujith7d0d0df2010-04-16 11:53:57 +05301377 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301378
Sujith Manoharanafe36532013-12-18 09:53:25 +05301379 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001380
1381 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301382 REG_WRITE(ah, AR_RC, 0);
1383
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001384 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301385
1386 if (!ath9k_hw_wait(ah,
1387 AR_RTC_STATUS,
1388 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301389 AR_RTC_STATUS_ON,
1390 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001391 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301392 return false;
1393 }
1394
Sujithf1dc5602008-10-29 10:16:30 +05301395 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1396}
1397
Sujithcbe61d82009-02-09 13:27:12 +05301398static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301399{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301400 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301401
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001402 if (AR_SREV_9300_20_OR_LATER(ah)) {
1403 REG_WRITE(ah, AR_WA, ah->WARegVal);
1404 udelay(10);
1405 }
1406
Sujithf1dc5602008-10-29 10:16:30 +05301407 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1408 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1409
Felix Fietkauceb26a62012-10-03 21:07:51 +02001410 if (!ah->reset_power_on)
1411 type = ATH9K_RESET_POWER_ON;
1412
Sujithf1dc5602008-10-29 10:16:30 +05301413 switch (type) {
1414 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301415 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301416 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001417 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301418 break;
Sujithf1dc5602008-10-29 10:16:30 +05301419 case ATH9K_RESET_WARM:
1420 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301421 ret = ath9k_hw_set_reset(ah, type);
1422 break;
Sujithf1dc5602008-10-29 10:16:30 +05301423 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301424 break;
Sujithf1dc5602008-10-29 10:16:30 +05301425 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301426
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301427 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301428}
1429
Sujithcbe61d82009-02-09 13:27:12 +05301430static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301431 struct ath9k_channel *chan)
1432{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001433 int reset_type = ATH9K_RESET_WARM;
1434
1435 if (AR_SREV_9280(ah)) {
1436 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1437 reset_type = ATH9K_RESET_POWER_ON;
1438 else
1439 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001440 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1441 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1442 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001443
1444 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301445 return false;
1446
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001447 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301448 return false;
1449
Sujith2660b812009-02-09 13:27:26 +05301450 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001451
1452 if (AR_SREV_9330(ah))
1453 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301454 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301455
1456 return true;
1457}
1458
Sujithcbe61d82009-02-09 13:27:12 +05301459static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001460 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301461{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001462 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301463 struct ath9k_hw_capabilities *pCap = &ah->caps;
1464 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301465 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001466 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001467 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301468
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301469 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001470 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1471 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1472 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301473 }
Sujithf1dc5602008-10-29 10:16:30 +05301474
1475 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1476 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001477 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001478 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301479 return false;
1480 }
1481 }
1482
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001483 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001484 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301485 return false;
1486 }
1487
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301488 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301489 ath9k_hw_mark_phy_inactive(ah);
1490 udelay(5);
1491
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301492 if (band_switch)
1493 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301494
1495 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1496 ath_err(common, "Failed to do fast channel change\n");
1497 return false;
1498 }
1499 }
1500
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001501 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301502
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001503 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001504 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001505 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001506 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301507 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001508 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001509 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301510
Felix Fietkau81c507a2013-10-11 23:30:55 +02001511 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001512 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301513
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301514 if (band_switch || ini_reloaded)
1515 ah->eep_ops->set_board_values(ah, chan);
1516
1517 ath9k_hw_init_bb(ah, chan);
1518 ath9k_hw_rfbus_done(ah);
1519
1520 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301521 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301522 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301523 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301524 }
1525
Sujithf1dc5602008-10-29 10:16:30 +05301526 return true;
1527}
1528
Felix Fietkau691680b2011-03-19 13:55:38 +01001529static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1530{
1531 u32 gpio_mask = ah->gpio_mask;
1532 int i;
1533
1534 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1535 if (!(gpio_mask & 1))
1536 continue;
1537
1538 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1539 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1540 }
1541}
1542
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301543void ath9k_hw_check_nav(struct ath_hw *ah)
1544{
1545 struct ath_common *common = ath9k_hw_common(ah);
1546 u32 val;
1547
1548 val = REG_READ(ah, AR_NAV);
1549 if (val != 0xdeadbeef && val > 0x7fff) {
1550 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1551 REG_WRITE(ah, AR_NAV, 0);
1552 }
1553}
1554EXPORT_SYMBOL(ath9k_hw_check_nav);
1555
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001556bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301557{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001558 int count = 50;
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001559 u32 reg, last_val;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301560
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301561 if (AR_SREV_9300(ah))
1562 return !ath9k_hw_detect_mac_hang(ah);
1563
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001564 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001565 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301566
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001567 last_val = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001568 do {
1569 reg = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001570 if (reg != last_val)
1571 return true;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001572
Felix Fietkau105ff412014-03-09 09:51:16 +01001573 udelay(1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001574 last_val = reg;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001575 if ((reg & 0x7E7FFFEF) == 0x00702400)
1576 continue;
1577
1578 switch (reg & 0x7E000B00) {
1579 case 0x1E000000:
1580 case 0x52000B00:
1581 case 0x18000B00:
1582 continue;
1583 default:
1584 return true;
1585 }
1586 } while (count-- > 0);
1587
1588 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301589}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001590EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301591
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301592static void ath9k_hw_init_mfp(struct ath_hw *ah)
1593{
1594 /* Setup MFP options for CCMP */
1595 if (AR_SREV_9280_20_OR_LATER(ah)) {
1596 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1597 * frames when constructing CCMP AAD. */
1598 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1599 0xc7ff);
Chun-Yeow Yeoh60fc4962014-11-16 03:05:41 +08001600 if (AR_SREV_9271(ah) || AR_DEVID_7010(ah))
1601 ah->sw_mgmt_crypto_tx = true;
1602 else
1603 ah->sw_mgmt_crypto_tx = false;
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001604 ah->sw_mgmt_crypto_rx = false;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301605 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1606 /* Disable hardware crypto for management frames */
1607 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1608 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1609 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1610 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001611 ah->sw_mgmt_crypto_tx = true;
1612 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301613 } else {
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001614 ah->sw_mgmt_crypto_tx = true;
1615 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301616 }
1617}
1618
1619static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1620 u32 macStaId1, u32 saveDefAntenna)
1621{
1622 struct ath_common *common = ath9k_hw_common(ah);
1623
1624 ENABLE_REGWRITE_BUFFER(ah);
1625
Felix Fietkauecbbed32013-04-16 12:51:56 +02001626 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301627 | AR_STA_ID1_RTS_USE_DEF
Felix Fietkauecbbed32013-04-16 12:51:56 +02001628 | ah->sta_id1_defaults,
1629 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301630 ath_hw_setbssidmask(common);
1631 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1632 ath9k_hw_write_associd(ah);
1633 REG_WRITE(ah, AR_ISR, ~0);
1634 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1635
1636 REGWRITE_BUFFER_FLUSH(ah);
1637
1638 ath9k_hw_set_operating_mode(ah, ah->opmode);
1639}
1640
1641static void ath9k_hw_init_queues(struct ath_hw *ah)
1642{
1643 int i;
1644
1645 ENABLE_REGWRITE_BUFFER(ah);
1646
1647 for (i = 0; i < AR_NUM_DCU; i++)
1648 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1649
1650 REGWRITE_BUFFER_FLUSH(ah);
1651
1652 ah->intr_txqs = 0;
1653 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1654 ath9k_hw_resettxqueue(ah, i);
1655}
1656
1657/*
1658 * For big endian systems turn on swapping for descriptors
1659 */
1660static void ath9k_hw_init_desc(struct ath_hw *ah)
1661{
1662 struct ath_common *common = ath9k_hw_common(ah);
1663
1664 if (AR_SREV_9100(ah)) {
1665 u32 mask;
1666 mask = REG_READ(ah, AR_CFG);
1667 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1668 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1669 mask);
1670 } else {
1671 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1672 REG_WRITE(ah, AR_CFG, mask);
1673 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1674 REG_READ(ah, AR_CFG));
1675 }
1676 } else {
1677 if (common->bus_ops->ath_bus_type == ATH_USB) {
1678 /* Configure AR9271 target WLAN */
1679 if (AR_SREV_9271(ah))
1680 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1681 else
1682 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1683 }
1684#ifdef __BIG_ENDIAN
1685 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
Miaoqing Panede6a5e2014-12-19 06:33:59 +05301686 AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
1687 AR_SREV_9561(ah))
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301688 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1689 else
1690 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1691#endif
1692 }
1693}
1694
Sujith Manoharancaed6572012-03-14 14:40:46 +05301695/*
1696 * Fast channel change:
1697 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301698 */
1699static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1700{
1701 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301702 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301703 int ret;
1704
1705 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1706 goto fail;
1707
1708 if (ah->chip_fullsleep)
1709 goto fail;
1710
1711 if (!ah->curchan)
1712 goto fail;
1713
1714 if (chan->channel == ah->curchan->channel)
1715 goto fail;
1716
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001717 if ((ah->curchan->channelFlags | chan->channelFlags) &
1718 (CHANNEL_HALF | CHANNEL_QUARTER))
1719 goto fail;
1720
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301721 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001722 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301723 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001724 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001725 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001726 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301727
1728 if (!ath9k_hw_check_alive(ah))
1729 goto fail;
1730
1731 /*
1732 * For AR9462, make sure that calibration data for
1733 * re-using are present.
1734 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301735 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301736 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1737 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1738 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301739 goto fail;
1740
1741 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1742 ah->curchan->channel, chan->channel);
1743
1744 ret = ath9k_hw_channel_change(ah, chan);
1745 if (!ret)
1746 goto fail;
1747
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301748 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301749 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301750
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301751 ath9k_hw_loadnf(ah, ah->curchan);
1752 ath9k_hw_start_nfcal(ah, true);
1753
Sujith Manoharancaed6572012-03-14 14:40:46 +05301754 if (AR_SREV_9271(ah))
1755 ar9002_hw_load_ani_reg(ah, chan);
1756
1757 return 0;
1758fail:
1759 return -EINVAL;
1760}
1761
Felix Fietkau8d7e09d2014-06-11 16:18:01 +05301762u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
1763{
1764 struct timespec ts;
1765 s64 usec;
1766
1767 if (!cur) {
1768 getrawmonotonic(&ts);
1769 cur = &ts;
1770 }
1771
1772 usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
1773 usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;
1774
1775 return (u32) usec;
1776}
1777EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);
1778
Sujithcbe61d82009-02-09 13:27:12 +05301779int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301780 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001781{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001782 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001783 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001784 u32 saveDefAntenna;
1785 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301786 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001787 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301788 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301789 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301790 bool save_fullsleep = ah->chip_fullsleep;
1791
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301792 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301793 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1794 if (start_mci_reset)
1795 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301796 }
1797
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001798 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001799 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001800
Sujith Manoharancaed6572012-03-14 14:40:46 +05301801 if (ah->curchan && !ah->chip_fullsleep)
1802 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001803
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001804 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301805 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001806 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001807 /* Operating channel changed, reset channel calibration data */
1808 memset(caldata, 0, sizeof(*caldata));
1809 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001810 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301811 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001812 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001813 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001814
Sujith Manoharancaed6572012-03-14 14:40:46 +05301815 if (fastcc) {
1816 r = ath9k_hw_do_fastcc(ah, chan);
1817 if (!r)
1818 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001819 }
1820
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301821 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301822 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301823
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001824 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1825 if (saveDefAntenna == 0)
1826 saveDefAntenna = 1;
1827
1828 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1829
Felix Fietkau09d8e312013-11-18 20:14:43 +01001830 /* Save TSF before chip reset, a cold reset clears it */
1831 tsf = ath9k_hw_gettsf64(ah);
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001832 usec = ktime_to_us(ktime_get_raw());
Sujith46fe7822009-09-17 09:25:25 +05301833
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001834 saveLedState = REG_READ(ah, AR_CFG_LED) &
1835 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1836 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1837
1838 ath9k_hw_mark_phy_inactive(ah);
1839
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001840 ah->paprd_table_write_done = false;
1841
Sujith05020d22010-03-17 14:25:23 +05301842 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001843 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1844 REG_WRITE(ah,
1845 AR9271_RESET_POWER_DOWN_CONTROL,
1846 AR9271_RADIO_RF_RST);
1847 udelay(50);
1848 }
1849
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001850 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001851 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001852 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001853 }
1854
Sujith05020d22010-03-17 14:25:23 +05301855 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001856 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1857 ah->htc_reset_init = false;
1858 REG_WRITE(ah,
1859 AR9271_RESET_POWER_DOWN_CONTROL,
1860 AR9271_GATE_MAC_CTL);
1861 udelay(50);
1862 }
1863
Sujith46fe7822009-09-17 09:25:25 +05301864 /* Restore TSF */
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001865 usec = ktime_to_us(ktime_get_raw()) - usec;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001866 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301867
Felix Fietkau7a370812010-09-22 12:34:52 +02001868 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301869 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001870
Sujithe9141f72010-06-01 15:14:10 +05301871 if (!AR_SREV_9300_20_OR_LATER(ah))
1872 ar9002_hw_enable_async_fifo(ah);
1873
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001874 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001875 if (r)
1876 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001877
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001878 ath9k_hw_set_rfmode(ah, chan);
1879
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301880 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301881 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1882
Felix Fietkauf860d522010-06-30 02:07:48 +02001883 /*
1884 * Some AR91xx SoC devices frequently fail to accept TSF writes
1885 * right after the chip reset. When that happens, write a new
1886 * value after the initvals have been applied, with an offset
1887 * based on measured time difference
1888 */
1889 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1890 tsf += 1500;
1891 ath9k_hw_settsf64(ah, tsf);
1892 }
1893
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301894 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001895
Felix Fietkau81c507a2013-10-11 23:30:55 +02001896 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001897 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301898 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001899
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301900 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301901
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001902 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001903 if (r)
1904 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001905
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001906 ath9k_hw_set_clockrate(ah);
1907
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301908 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301909 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001910 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001911 ath9k_hw_init_qos(ah);
1912
Sujith2660b812009-02-09 13:27:26 +05301913 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001914 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301915
Felix Fietkau0005baf2010-01-15 02:33:40 +01001916 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001917
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001918 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1919 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1920 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1921 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1922 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1923 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1924 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301925 }
1926
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001927 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001928
1929 ath9k_hw_set_dma(ah);
1930
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301931 if (!ath9k_hw_mci_is_enabled(ah))
1932 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001933
Sujith0ce024c2009-12-14 14:57:00 +05301934 if (ah->config.rx_intr_mitigation) {
Sujith Manoharana64e1a42014-01-23 08:20:30 +05301935 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
1936 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001937 }
1938
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001939 if (ah->config.tx_intr_mitigation) {
1940 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1941 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1942 }
1943
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001944 ath9k_hw_init_bb(ah, chan);
1945
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301946 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301947 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1948 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301949 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001950 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001951 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001952
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301953 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301954 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301955
Sujith7d0d0df2010-04-16 11:53:57 +05301956 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001957
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001958 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001959 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1960
Sujith7d0d0df2010-04-16 11:53:57 +05301961 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301962
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05301963 ath9k_hw_gen_timer_start_tsf2(ah);
1964
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301965 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001966
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301967 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301968 ath9k_hw_btcoex_enable(ah);
1969
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301970 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301971 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301972
Felix Fietkau7b89fcc2014-10-25 17:19:32 +02001973 if (AR_SREV_9300_20_OR_LATER(ah)) {
1974 ath9k_hw_loadnf(ah, chan);
1975 ath9k_hw_start_nfcal(ah, true);
1976 }
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05301977
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301978 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001979 ar9003_hw_bb_watchdog_config(ah);
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301980
1981 if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301982 ar9003_hw_disable_phy_restart(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301983
Felix Fietkau691680b2011-03-19 13:55:38 +01001984 ath9k_hw_apply_gpio_override(ah);
1985
Sujith Manoharan7bdea962013-08-04 14:22:00 +05301986 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05301987 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
1988
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001989 if (ah->hw->conf.radar_enabled) {
1990 /* set HW specific DFS configuration */
Lorenzo Bianconi7a0a2602014-09-16 16:43:42 +02001991 ah->radar_conf.ext_channel = IS_CHAN_HT40(chan);
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001992 ath9k_hw_set_radar_params(ah);
1993 }
1994
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001995 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001996}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001997EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001998
Sujithf1dc5602008-10-29 10:16:30 +05301999/******************************/
2000/* Power Management (Chipset) */
2001/******************************/
2002
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002003/*
2004 * Notify Power Mgt is disabled in self-generated frames.
2005 * If requested, force chip to sleep.
2006 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302007static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302008{
2009 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302010
Sujith Manoharana4a29542012-09-10 09:20:03 +05302011 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302012 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2013 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2014 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302015 /* xxx Required for WLAN only case ? */
2016 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2017 udelay(100);
2018 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302019
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302020 /*
2021 * Clear the RTC force wake bit to allow the
2022 * mac to go to sleep.
2023 */
2024 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302025
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302026 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302027 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302028
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302029 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2030 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2031
2032 /* Shutdown chip. Active low */
2033 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2034 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2035 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302036 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002037
2038 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002039 if (AR_SREV_9300_20_OR_LATER(ah))
2040 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002041}
2042
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002043/*
2044 * Notify Power Management is enabled in self-generating
2045 * frames. If request, set power mode of chip to
2046 * auto/normal. Duration in units of 128us (1/8 TU).
2047 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302048static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002049{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302050 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302051
Sujithf1dc5602008-10-29 10:16:30 +05302052 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002053
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302054 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2055 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2056 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2057 AR_RTC_FORCE_WAKE_ON_INT);
2058 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302059
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302060 /* When chip goes into network sleep, it could be waken
2061 * up by MCI_INT interrupt caused by BT's HW messages
2062 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2063 * rate (~100us). This will cause chip to leave and
2064 * re-enter network sleep mode frequently, which in
2065 * consequence will have WLAN MCI HW to generate lots of
2066 * SYS_WAKING and SYS_SLEEPING messages which will make
2067 * BT CPU to busy to process.
2068 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302069 if (ath9k_hw_mci_is_enabled(ah))
2070 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2071 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302072 /*
2073 * Clear the RTC force wake bit to allow the
2074 * mac to go to sleep.
2075 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302076 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302077
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302078 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302079 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302080 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002081
2082 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2083 if (AR_SREV_9300_20_OR_LATER(ah))
2084 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302085}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002086
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302087static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302088{
2089 u32 val;
2090 int i;
2091
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002092 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2093 if (AR_SREV_9300_20_OR_LATER(ah)) {
2094 REG_WRITE(ah, AR_WA, ah->WARegVal);
2095 udelay(10);
2096 }
2097
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302098 if ((REG_READ(ah, AR_RTC_STATUS) &
2099 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2100 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302101 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002102 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302103 if (!AR_SREV_9300_20_OR_LATER(ah))
2104 ath9k_hw_init_pll(ah, NULL);
2105 }
2106 if (AR_SREV_9100(ah))
2107 REG_SET_BIT(ah, AR_RTC_RESET,
2108 AR_RTC_RESET_EN);
2109
2110 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2111 AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302112 if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05302113 mdelay(10);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302114 else
2115 udelay(50);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302116
2117 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2118 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2119 if (val == AR_RTC_STATUS_ON)
2120 break;
2121 udelay(50);
2122 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2123 AR_RTC_FORCE_WAKE_EN);
2124 }
2125 if (i == 0) {
2126 ath_err(ath9k_hw_common(ah),
2127 "Failed to wakeup in %uus\n",
2128 POWER_UP_TIME / 20);
2129 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002130 }
2131
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302132 if (ath9k_hw_mci_is_enabled(ah))
2133 ar9003_mci_set_power_awake(ah);
2134
Sujithf1dc5602008-10-29 10:16:30 +05302135 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2136
2137 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002138}
2139
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002140bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302141{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002142 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302143 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302144 static const char *modes[] = {
2145 "AWAKE",
2146 "FULL-SLEEP",
2147 "NETWORK SLEEP",
2148 "UNDEFINED"
2149 };
Sujithf1dc5602008-10-29 10:16:30 +05302150
Gabor Juhoscbdec972009-07-24 17:27:22 +02002151 if (ah->power_mode == mode)
2152 return status;
2153
Joe Perchesd2182b62011-12-15 14:55:53 -08002154 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002155 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302156
2157 switch (mode) {
2158 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302159 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302160 break;
2161 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302162 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302163 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302164
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302165 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302166 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302167 break;
2168 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302169 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302170 break;
2171 default:
Joe Perches38002762010-12-02 19:12:36 -08002172 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302173 return false;
2174 }
Sujith2660b812009-02-09 13:27:26 +05302175 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302176
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002177 /*
2178 * XXX: If this warning never comes up after a while then
2179 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2180 * ath9k_hw_setpower() return type void.
2181 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302182
2183 if (!(ah->ah_flags & AH_UNPLUGGED))
2184 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002185
Sujithf1dc5602008-10-29 10:16:30 +05302186 return status;
2187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002188EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302189
Sujithf1dc5602008-10-29 10:16:30 +05302190/*******************/
2191/* Beacon Handling */
2192/*******************/
2193
Sujithcbe61d82009-02-09 13:27:12 +05302194void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002195{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002196 int flags = 0;
2197
Sujith7d0d0df2010-04-16 11:53:57 +05302198 ENABLE_REGWRITE_BUFFER(ah);
2199
Sujith2660b812009-02-09 13:27:26 +05302200 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002201 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002202 REG_SET_BIT(ah, AR_TXCFG,
2203 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002204 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002205 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002206 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2207 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2208 TU_TO_USEC(ah->config.dma_beacon_response_time));
2209 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2210 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002211 flags |=
2212 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2213 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002214 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002215 ath_dbg(ath9k_hw_common(ah), BEACON,
2216 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002217 return;
2218 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002219 }
2220
Felix Fietkaudd347f22011-03-22 21:54:17 +01002221 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2222 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2223 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002224
Sujith7d0d0df2010-04-16 11:53:57 +05302225 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302226
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002227 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2228}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002229EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002230
Sujithcbe61d82009-02-09 13:27:12 +05302231void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302232 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002233{
2234 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302235 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002236 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002237
Sujith7d0d0df2010-04-16 11:53:57 +05302238 ENABLE_REGWRITE_BUFFER(ah);
2239
Felix Fietkau4ed15762013-12-14 18:03:44 +01002240 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2241 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2242 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002243
Sujith7d0d0df2010-04-16 11:53:57 +05302244 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302245
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002246 REG_RMW_FIELD(ah, AR_RSSI_THR,
2247 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2248
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302249 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002250
2251 if (bs->bs_sleepduration > beaconintval)
2252 beaconintval = bs->bs_sleepduration;
2253
2254 dtimperiod = bs->bs_dtimperiod;
2255 if (bs->bs_sleepduration > dtimperiod)
2256 dtimperiod = bs->bs_sleepduration;
2257
2258 if (beaconintval == dtimperiod)
2259 nextTbtt = bs->bs_nextdtim;
2260 else
2261 nextTbtt = bs->bs_nexttbtt;
2262
Joe Perchesd2182b62011-12-15 14:55:53 -08002263 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2264 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2265 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2266 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002267
Sujith7d0d0df2010-04-16 11:53:57 +05302268 ENABLE_REGWRITE_BUFFER(ah);
2269
Felix Fietkau4ed15762013-12-14 18:03:44 +01002270 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2271 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002272
2273 REG_WRITE(ah, AR_SLEEP1,
2274 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2275 | AR_SLEEP1_ASSUME_DTIM);
2276
Sujith60b67f52008-08-07 10:52:38 +05302277 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2279 else
2280 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2281
2282 REG_WRITE(ah, AR_SLEEP2,
2283 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2284
Felix Fietkau4ed15762013-12-14 18:03:44 +01002285 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2286 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002287
Sujith7d0d0df2010-04-16 11:53:57 +05302288 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302289
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002290 REG_SET_BIT(ah, AR_TIMER_MODE,
2291 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2292 AR_DTIM_TIMER_EN);
2293
Sujith4af9cf42009-02-12 10:06:47 +05302294 /* TSF Out of Range Threshold */
2295 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002296}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002297EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002298
Sujithf1dc5602008-10-29 10:16:30 +05302299/*******************/
2300/* HW Capabilities */
2301/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002302
Felix Fietkau60540692011-07-19 08:46:44 +02002303static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2304{
2305 eeprom_chainmask &= chip_chainmask;
2306 if (eeprom_chainmask)
2307 return eeprom_chainmask;
2308 else
2309 return chip_chainmask;
2310}
2311
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002312/**
2313 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2314 * @ah: the atheros hardware data structure
2315 *
2316 * We enable DFS support upstream on chipsets which have passed a series
2317 * of tests. The testing requirements are going to be documented. Desired
2318 * test requirements are documented at:
2319 *
2320 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2321 *
2322 * Once a new chipset gets properly tested an individual commit can be used
2323 * to document the testing for DFS for that chipset.
2324 */
2325static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2326{
2327
2328 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002329 /* for temporary testing DFS with 9280 */
2330 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002331 /* AR9580 will likely be our first target to get testing on */
2332 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002333 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002334 default:
2335 return false;
2336 }
2337}
2338
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002339int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002340{
Sujith2660b812009-02-09 13:27:26 +05302341 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002342 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002343 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002344
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302345 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002346 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002347
Sujithf74df6f2009-02-09 13:27:24 +05302348 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002349 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302350
Sujith2660b812009-02-09 13:27:26 +05302351 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302352 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002353 if (regulatory->current_rd == 0x64 ||
2354 regulatory->current_rd == 0x65)
2355 regulatory->current_rd += 5;
2356 else if (regulatory->current_rd == 0x41)
2357 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002358 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2359 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002360 }
Sujithdc2222a2008-08-14 13:26:55 +05302361
Sujithf74df6f2009-02-09 13:27:24 +05302362 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Felix Fietkau34689682014-10-25 17:19:34 +02002363
2364 if (eeval & AR5416_OPFLAGS_11A) {
2365 if (ah->disable_5ghz)
2366 ath_warn(common, "disabling 5GHz band\n");
2367 else
2368 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002369 }
2370
Felix Fietkau34689682014-10-25 17:19:34 +02002371 if (eeval & AR5416_OPFLAGS_11G) {
2372 if (ah->disable_2ghz)
2373 ath_warn(common, "disabling 2GHz band\n");
2374 else
2375 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
2376 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002377
Felix Fietkau34689682014-10-25 17:19:34 +02002378 if ((pCap->hw_caps & (ATH9K_HW_CAP_2GHZ | ATH9K_HW_CAP_5GHZ)) == 0) {
2379 ath_err(common, "both bands are disabled\n");
2380 return -EINVAL;
2381 }
Sujithf1dc5602008-10-29 10:16:30 +05302382
Sujith Manoharane41db612012-09-10 09:20:12 +05302383 if (AR_SREV_9485(ah) ||
2384 AR_SREV_9285(ah) ||
2385 AR_SREV_9330(ah) ||
2386 AR_SREV_9565(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302387 pCap->chip_chainmask = 1;
Felix Fietkau60540692011-07-19 08:46:44 +02002388 else if (!AR_SREV_9280_20_OR_LATER(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302389 pCap->chip_chainmask = 7;
2390 else if (!AR_SREV_9300_20_OR_LATER(ah) ||
2391 AR_SREV_9340(ah) ||
2392 AR_SREV_9462(ah) ||
2393 AR_SREV_9531(ah))
2394 pCap->chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002395 else
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302396 pCap->chip_chainmask = 7;
Felix Fietkau60540692011-07-19 08:46:44 +02002397
Sujithf74df6f2009-02-09 13:27:24 +05302398 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002399 /*
2400 * For AR9271 we will temporarilly uses the rx chainmax as read from
2401 * the EEPROM.
2402 */
Sujith8147f5d2009-02-20 15:13:23 +05302403 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002404 !(eeval & AR5416_OPFLAGS_11A) &&
2405 !(AR_SREV_9271(ah)))
2406 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302407 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002408 else if (AR_SREV_9100(ah))
2409 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302410 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002411 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302412 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302413
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302414 pCap->tx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->tx_chainmask);
2415 pCap->rx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002416 ah->txchainmask = pCap->tx_chainmask;
2417 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002418
Felix Fietkau7a370812010-09-22 12:34:52 +02002419 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302420
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002421 /* enable key search for every frame in an aggregate */
2422 if (AR_SREV_9300_20_OR_LATER(ah))
2423 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2424
Bruno Randolfce2220d2010-09-17 11:36:25 +09002425 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2426
Felix Fietkau0db156e2011-03-23 20:57:29 +01002427 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302428 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2429 else
2430 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2431
Sujith5b5fa352010-03-17 14:25:15 +05302432 if (AR_SREV_9271(ah))
2433 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302434 else if (AR_DEVID_7010(ah))
2435 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302436 else if (AR_SREV_9300_20_OR_LATER(ah))
2437 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2438 else if (AR_SREV_9287_11_OR_LATER(ah))
2439 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002440 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302441 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002442 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302443 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2444 else
2445 pCap->num_gpio_pins = AR_NUM_GPIO;
2446
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302447 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302448 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302449 else
Sujithf1dc5602008-10-29 10:16:30 +05302450 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302451
Johannes Berg74e13062013-07-03 20:55:38 +02002452#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302453 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2454 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2455 ah->rfkill_gpio =
2456 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2457 ah->rfkill_polarity =
2458 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302459
2460 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2461 }
2462#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002463 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302464 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2465 else
2466 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302467
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302468 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302469 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2470 else
2471 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2472
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002473 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002474 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Miaoqing Panede6a5e2014-12-19 06:33:59 +05302475 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) &&
2476 !AR_SREV_9561(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002477 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2478
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002479 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2480 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2481 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002482 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002483 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002484 } else {
2485 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002486 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002487 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002488 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002489
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002490 if (AR_SREV_9300_20_OR_LATER(ah))
2491 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2492
Miaoqing Panede6a5e2014-12-19 06:33:59 +05302493 if (AR_SREV_9561(ah))
2494 ah->ent_mode = 0x3BDA000;
2495 else if (AR_SREV_9300_20_OR_LATER(ah))
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002496 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2497
Felix Fietkaua42acef2010-09-22 12:34:54 +02002498 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002499 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2500
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302501 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002502 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2503 ant_div_ctl1 =
2504 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302505 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002506 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302507 ath_info(common, "Enable LNA combining\n");
2508 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002509 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302510 }
2511
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302512 if (AR_SREV_9300_20_OR_LATER(ah)) {
2513 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2514 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2515 }
2516
Sujith Manoharan06236e52012-09-16 08:07:12 +05302517 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302518 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302519 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302520 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302521 ath_info(common, "Enable LNA combining\n");
2522 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302523 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002524
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002525 if (ath9k_hw_dfs_tested(ah))
2526 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2527
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002528 tx_chainmask = pCap->tx_chainmask;
2529 rx_chainmask = pCap->rx_chainmask;
2530 while (tx_chainmask || rx_chainmask) {
2531 if (tx_chainmask & BIT(0))
2532 pCap->max_txchains++;
2533 if (rx_chainmask & BIT(0))
2534 pCap->max_rxchains++;
2535
2536 tx_chainmask >>= 1;
2537 rx_chainmask >>= 1;
2538 }
2539
Sujith Manoharana4a29542012-09-10 09:20:03 +05302540 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302541 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2542 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2543
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302544 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302545 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302546 }
2547
Sujith Manoharan846e4382013-06-03 09:19:24 +05302548 if (AR_SREV_9462(ah))
2549 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302550
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302551 if (AR_SREV_9300_20_OR_LATER(ah) &&
2552 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2553 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2554
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002555 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002556}
2557
Sujithf1dc5602008-10-29 10:16:30 +05302558/****************************/
2559/* GPIO / RFKILL / Antennae */
2560/****************************/
2561
Sujithcbe61d82009-02-09 13:27:12 +05302562static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302563 u32 gpio, u32 type)
2564{
2565 int addr;
2566 u32 gpio_shift, tmp;
2567
2568 if (gpio > 11)
2569 addr = AR_GPIO_OUTPUT_MUX3;
2570 else if (gpio > 5)
2571 addr = AR_GPIO_OUTPUT_MUX2;
2572 else
2573 addr = AR_GPIO_OUTPUT_MUX1;
2574
2575 gpio_shift = (gpio % 6) * 5;
2576
2577 if (AR_SREV_9280_20_OR_LATER(ah)
2578 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2579 REG_RMW(ah, addr, (type << gpio_shift),
2580 (0x1f << gpio_shift));
2581 } else {
2582 tmp = REG_READ(ah, addr);
2583 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2584 tmp &= ~(0x1f << gpio_shift);
2585 tmp |= (type << gpio_shift);
2586 REG_WRITE(ah, addr, tmp);
2587 }
2588}
2589
Sujithcbe61d82009-02-09 13:27:12 +05302590void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302591{
2592 u32 gpio_shift;
2593
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002594 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302595
Sujith88c1f4f2010-06-30 14:46:31 +05302596 if (AR_DEVID_7010(ah)) {
2597 gpio_shift = gpio;
2598 REG_RMW(ah, AR7010_GPIO_OE,
2599 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2600 (AR7010_GPIO_OE_MASK << gpio_shift));
2601 return;
2602 }
Sujithf1dc5602008-10-29 10:16:30 +05302603
Sujith88c1f4f2010-06-30 14:46:31 +05302604 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302605 REG_RMW(ah,
2606 AR_GPIO_OE_OUT,
2607 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2608 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2609}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002610EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302611
Sujithcbe61d82009-02-09 13:27:12 +05302612u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302613{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302614#define MS_REG_READ(x, y) \
2615 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2616
Sujith2660b812009-02-09 13:27:26 +05302617 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302618 return 0xffffffff;
2619
Sujith88c1f4f2010-06-30 14:46:31 +05302620 if (AR_DEVID_7010(ah)) {
2621 u32 val;
2622 val = REG_READ(ah, AR7010_GPIO_IN);
2623 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2624 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002625 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2626 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002627 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302628 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002629 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302630 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002631 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302632 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002633 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302634 return MS_REG_READ(AR928X, gpio) != 0;
2635 else
2636 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302637}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002638EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302639
Sujithcbe61d82009-02-09 13:27:12 +05302640void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302641 u32 ah_signal_type)
2642{
2643 u32 gpio_shift;
2644
Sujith88c1f4f2010-06-30 14:46:31 +05302645 if (AR_DEVID_7010(ah)) {
2646 gpio_shift = gpio;
2647 REG_RMW(ah, AR7010_GPIO_OE,
2648 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2649 (AR7010_GPIO_OE_MASK << gpio_shift));
2650 return;
2651 }
2652
Sujithf1dc5602008-10-29 10:16:30 +05302653 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302654 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302655 REG_RMW(ah,
2656 AR_GPIO_OE_OUT,
2657 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2658 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2659}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002660EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302661
Sujithcbe61d82009-02-09 13:27:12 +05302662void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302663{
Sujith88c1f4f2010-06-30 14:46:31 +05302664 if (AR_DEVID_7010(ah)) {
2665 val = val ? 0 : 1;
2666 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2667 AR_GPIO_BIT(gpio));
2668 return;
2669 }
2670
Sujith5b5fa352010-03-17 14:25:15 +05302671 if (AR_SREV_9271(ah))
2672 val = ~val;
2673
Sujithf1dc5602008-10-29 10:16:30 +05302674 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2675 AR_GPIO_BIT(gpio));
2676}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002677EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302678
Sujithcbe61d82009-02-09 13:27:12 +05302679void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302680{
2681 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2682}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002683EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302684
Sujithf1dc5602008-10-29 10:16:30 +05302685/*********************/
2686/* General Operation */
2687/*********************/
2688
Sujithcbe61d82009-02-09 13:27:12 +05302689u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302690{
2691 u32 bits = REG_READ(ah, AR_RX_FILTER);
2692 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2693
2694 if (phybits & AR_PHY_ERR_RADAR)
2695 bits |= ATH9K_RX_FILTER_PHYRADAR;
2696 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2697 bits |= ATH9K_RX_FILTER_PHYERR;
2698
2699 return bits;
2700}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002701EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302702
Sujithcbe61d82009-02-09 13:27:12 +05302703void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302704{
2705 u32 phybits;
2706
Sujith7d0d0df2010-04-16 11:53:57 +05302707 ENABLE_REGWRITE_BUFFER(ah);
2708
Sujith Manoharana4a29542012-09-10 09:20:03 +05302709 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302710 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2711
Sujith7ea310b2009-09-03 12:08:43 +05302712 REG_WRITE(ah, AR_RX_FILTER, bits);
2713
Sujithf1dc5602008-10-29 10:16:30 +05302714 phybits = 0;
2715 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2716 phybits |= AR_PHY_ERR_RADAR;
2717 if (bits & ATH9K_RX_FILTER_PHYERR)
2718 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2719 REG_WRITE(ah, AR_PHY_ERR, phybits);
2720
2721 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002722 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302723 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002724 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302725
2726 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302727}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002728EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302729
Sujithcbe61d82009-02-09 13:27:12 +05302730bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302731{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302732 if (ath9k_hw_mci_is_enabled(ah))
2733 ar9003_mci_bt_gain_ctrl(ah);
2734
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302735 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2736 return false;
2737
2738 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002739 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302740 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302741}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002742EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302743
Sujithcbe61d82009-02-09 13:27:12 +05302744bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302745{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002746 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302747 return false;
2748
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302749 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2750 return false;
2751
2752 ath9k_hw_init_pll(ah, NULL);
2753 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302754}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002755EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302756
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002757static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302758{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002759 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002760
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002761 if (IS_CHAN_2GHZ(chan))
2762 gain_param = EEP_ANTENNA_GAIN_2G;
2763 else
2764 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302765
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002766 return ah->eep_ops->get_eeprom(ah, gain_param);
2767}
2768
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002769void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2770 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002771{
2772 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2773 struct ieee80211_channel *channel;
2774 int chan_pwr, new_pwr, max_gain;
2775 int ant_gain, ant_reduction = 0;
2776
2777 if (!chan)
2778 return;
2779
2780 channel = chan->chan;
2781 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2782 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2783 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2784
2785 ant_gain = get_antenna_gain(ah, chan);
2786 if (ant_gain > max_gain)
2787 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302788
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002789 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002790 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002791 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002792}
2793
2794void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2795{
2796 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2797 struct ath9k_channel *chan = ah->curchan;
2798 struct ieee80211_channel *channel = chan->chan;
2799
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002800 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002801 if (test)
2802 channel->max_power = MAX_RATE_POWER / 2;
2803
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002804 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002805
2806 if (test)
2807 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302808}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002809EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302810
Sujithcbe61d82009-02-09 13:27:12 +05302811void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302812{
Sujith2660b812009-02-09 13:27:26 +05302813 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302814}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002815EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302816
Sujithcbe61d82009-02-09 13:27:12 +05302817void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302818{
2819 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2820 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2821}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002822EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302823
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002824void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302825{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002826 struct ath_common *common = ath9k_hw_common(ah);
2827
2828 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2829 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2830 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302831}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002832EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302833
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002834#define ATH9K_MAX_TSF_READ 10
2835
Sujithcbe61d82009-02-09 13:27:12 +05302836u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302837{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002838 u32 tsf_lower, tsf_upper1, tsf_upper2;
2839 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302840
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002841 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2842 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2843 tsf_lower = REG_READ(ah, AR_TSF_L32);
2844 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2845 if (tsf_upper2 == tsf_upper1)
2846 break;
2847 tsf_upper1 = tsf_upper2;
2848 }
Sujithf1dc5602008-10-29 10:16:30 +05302849
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002850 WARN_ON( i == ATH9K_MAX_TSF_READ );
2851
2852 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302853}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002854EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302855
Sujithcbe61d82009-02-09 13:27:12 +05302856void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002857{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002858 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002859 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002860}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002861EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002862
Sujithcbe61d82009-02-09 13:27:12 +05302863void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302864{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002865 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2866 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002867 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002868 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002869
Sujithf1dc5602008-10-29 10:16:30 +05302870 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002871}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002872EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002873
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302874void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002875{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302876 if (set)
Sujith2660b812009-02-09 13:27:26 +05302877 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002878 else
Sujith2660b812009-02-09 13:27:26 +05302879 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002880}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002881EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002882
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002883void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002884{
Sujithf1dc5602008-10-29 10:16:30 +05302885 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002886
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002887 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302888 macmode = AR_2040_JOINED_RX_CLEAR;
2889 else
2890 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002891
Sujithf1dc5602008-10-29 10:16:30 +05302892 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002893}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302894
2895/* HW Generic timers configuration */
2896
2897static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2898{
2899 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2900 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2901 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2902 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2903 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2904 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2905 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2906 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2907 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2908 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2909 AR_NDP2_TIMER_MODE, 0x0002},
2910 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2911 AR_NDP2_TIMER_MODE, 0x0004},
2912 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2913 AR_NDP2_TIMER_MODE, 0x0008},
2914 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2915 AR_NDP2_TIMER_MODE, 0x0010},
2916 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2917 AR_NDP2_TIMER_MODE, 0x0020},
2918 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2919 AR_NDP2_TIMER_MODE, 0x0040},
2920 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2921 AR_NDP2_TIMER_MODE, 0x0080}
2922};
2923
2924/* HW generic timer primitives */
2925
Felix Fietkaudd347f22011-03-22 21:54:17 +01002926u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302927{
2928 return REG_READ(ah, AR_TSF_L32);
2929}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002930EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302931
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302932void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah)
2933{
2934 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2935
2936 if (timer_table->tsf2_enabled) {
2937 REG_SET_BIT(ah, AR_DIRECT_CONNECT, AR_DC_AP_STA_EN);
2938 REG_SET_BIT(ah, AR_RESET_TSF, AR_RESET_TSF2_ONCE);
2939 }
2940}
2941
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302942struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2943 void (*trigger)(void *),
2944 void (*overflow)(void *),
2945 void *arg,
2946 u8 timer_index)
2947{
2948 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2949 struct ath_gen_timer *timer;
2950
Felix Fietkauc67ce332013-12-14 18:03:38 +01002951 if ((timer_index < AR_FIRST_NDP_TIMER) ||
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302952 (timer_index >= ATH_MAX_GEN_TIMER))
2953 return NULL;
2954
2955 if ((timer_index > AR_FIRST_NDP_TIMER) &&
2956 !AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkauc67ce332013-12-14 18:03:38 +01002957 return NULL;
2958
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302959 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00002960 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302961 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302962
2963 /* allocate a hardware generic timer slot */
2964 timer_table->timers[timer_index] = timer;
2965 timer->index = timer_index;
2966 timer->trigger = trigger;
2967 timer->overflow = overflow;
2968 timer->arg = arg;
2969
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302970 if ((timer_index > AR_FIRST_NDP_TIMER) && !timer_table->tsf2_enabled) {
2971 timer_table->tsf2_enabled = true;
2972 ath9k_hw_gen_timer_start_tsf2(ah);
2973 }
2974
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302975 return timer;
2976}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002977EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302978
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002979void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2980 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01002981 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002982 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302983{
2984 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002985 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302986
Felix Fietkauc67ce332013-12-14 18:03:38 +01002987 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302988
2989 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302990 * Program generic timer registers
2991 */
2992 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2993 timer_next);
2994 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2995 timer_period);
2996 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2997 gen_tmr_configuration[timer->index].mode_mask);
2998
Sujith Manoharana4a29542012-09-10 09:20:03 +05302999 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303000 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303001 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303002 * to use. But we still follow the old rule, 0 - 7 use tsf and
3003 * 8 - 15 use tsf2.
3004 */
3005 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3006 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3007 (1 << timer->index));
3008 else
3009 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3010 (1 << timer->index));
3011 }
3012
Felix Fietkauc67ce332013-12-14 18:03:38 +01003013 if (timer->trigger)
3014 mask |= SM(AR_GENTMR_BIT(timer->index),
3015 AR_IMR_S5_GENTIMER_TRIG);
3016 if (timer->overflow)
3017 mask |= SM(AR_GENTMR_BIT(timer->index),
3018 AR_IMR_S5_GENTIMER_THRESH);
3019
3020 REG_SET_BIT(ah, AR_IMR_S5, mask);
3021
3022 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
3023 ah->imask |= ATH9K_INT_GENTIMER;
3024 ath9k_hw_set_interrupts(ah);
3025 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303026}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003027EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303028
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003029void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303030{
3031 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3032
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303033 /* Clear generic timer enable bits. */
3034 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3035 gen_tmr_configuration[timer->index].mode_mask);
3036
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303037 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3038 /*
3039 * Need to switch back to TSF if it was using TSF2.
3040 */
3041 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3042 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3043 (1 << timer->index));
3044 }
3045 }
3046
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303047 /* Disable both trigger and thresh interrupt masks */
3048 REG_CLR_BIT(ah, AR_IMR_S5,
3049 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3050 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3051
Felix Fietkauc67ce332013-12-14 18:03:38 +01003052 timer_table->timer_mask &= ~BIT(timer->index);
3053
3054 if (timer_table->timer_mask == 0) {
3055 ah->imask &= ~ATH9K_INT_GENTIMER;
3056 ath9k_hw_set_interrupts(ah);
3057 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303058}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003059EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303060
3061void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3062{
3063 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3064
3065 /* free the hardware generic timer slot */
3066 timer_table->timers[timer->index] = NULL;
3067 kfree(timer);
3068}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003069EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303070
3071/*
3072 * Generic Timer Interrupts handling
3073 */
3074void ath_gen_timer_isr(struct ath_hw *ah)
3075{
3076 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3077 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003078 unsigned long trigger_mask, thresh_mask;
3079 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303080
3081 /* get hardware generic timer interrupt status */
3082 trigger_mask = ah->intr_gen_timer_trigger;
3083 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003084 trigger_mask &= timer_table->timer_mask;
3085 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303086
Felix Fietkauc67ce332013-12-14 18:03:38 +01003087 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303088 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003089 if (!timer)
3090 continue;
3091 if (!timer->overflow)
3092 continue;
Felix Fietkaua6a172b2013-12-20 16:18:45 +01003093
3094 trigger_mask &= ~BIT(index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303095 timer->overflow(timer->arg);
3096 }
3097
Felix Fietkauc67ce332013-12-14 18:03:38 +01003098 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303099 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003100 if (!timer)
3101 continue;
3102 if (!timer->trigger)
3103 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303104 timer->trigger(timer->arg);
3105 }
3106}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003107EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003108
Sujith05020d22010-03-17 14:25:23 +05303109/********/
3110/* HTC */
3111/********/
3112
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003113static struct {
3114 u32 version;
3115 const char * name;
3116} ath_mac_bb_names[] = {
3117 /* Devices with external radios */
3118 { AR_SREV_VERSION_5416_PCI, "5416" },
3119 { AR_SREV_VERSION_5416_PCIE, "5418" },
3120 { AR_SREV_VERSION_9100, "9100" },
3121 { AR_SREV_VERSION_9160, "9160" },
3122 /* Single-chip solutions */
3123 { AR_SREV_VERSION_9280, "9280" },
3124 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003125 { AR_SREV_VERSION_9287, "9287" },
3126 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003127 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003128 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003129 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303130 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303131 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003132 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303133 { AR_SREV_VERSION_9565, "9565" },
Sujith Manoharanc08148b2014-03-17 15:02:46 +05303134 { AR_SREV_VERSION_9531, "9531" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003135};
3136
3137/* For devices with external radios */
3138static struct {
3139 u16 version;
3140 const char * name;
3141} ath_rf_names[] = {
3142 { 0, "5133" },
3143 { AR_RAD5133_SREV_MAJOR, "5133" },
3144 { AR_RAD5122_SREV_MAJOR, "5122" },
3145 { AR_RAD2133_SREV_MAJOR, "2133" },
3146 { AR_RAD2122_SREV_MAJOR, "2122" }
3147};
3148
3149/*
3150 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3151 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003152static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003153{
3154 int i;
3155
3156 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3157 if (ath_mac_bb_names[i].version == mac_bb_version) {
3158 return ath_mac_bb_names[i].name;
3159 }
3160 }
3161
3162 return "????";
3163}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003164
3165/*
3166 * Return the RF name. "????" is returned if the RF is unknown.
3167 * Used for devices with external radios.
3168 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003169static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003170{
3171 int i;
3172
3173 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3174 if (ath_rf_names[i].version == rf_version) {
3175 return ath_rf_names[i].name;
3176 }
3177 }
3178
3179 return "????";
3180}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003181
3182void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3183{
3184 int used;
3185
3186 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003187 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003188 used = scnprintf(hw_name, len,
3189 "Atheros AR%s Rev:%x",
3190 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3191 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003192 }
3193 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003194 used = scnprintf(hw_name, len,
3195 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3196 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3197 ah->hw_version.macRev,
3198 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3199 & AR_RADIO_SREV_MAJOR)),
3200 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003201 }
3202
3203 hw_name[used] = '\0';
3204}
3205EXPORT_SYMBOL(ath9k_hw_name);