blob: cdfb624eb82d9e06898e88dff3b13a6b769d65f9 [file] [log] [blame]
Daniel Vettereb805622015-05-04 14:58:44 +02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24#include <linux/firmware.h>
25#include "i915_drv.h"
26#include "i915_reg.h"
27
Animesh Mannaaa9145c2015-05-13 22:13:29 +053028/**
29 * DOC: csr support for dmc
30 *
31 * Display Context Save and Restore (CSR) firmware support added from gen9
32 * onwards to drive newly added DMC (Display microcontroller) in display
33 * engine to save and restore the state of display engine when it enter into
34 * low-power state and comes back to normal.
Animesh Mannaaa9145c2015-05-13 22:13:29 +053035 */
36
Anusha Srivatsaaebfd1d2017-02-22 11:55:36 -080037#define I915_CSR_GLK "i915/glk_dmc_ver1_04.bin"
38#define GLK_CSR_VERSION_REQUIRED CSR_VERSION(1, 4)
Anusha Srivatsadbb28b52016-12-16 17:42:24 +020039
Anusha Srivatsacebfcea2017-06-09 15:26:10 -070040#define I915_CSR_CNL "i915/cnl_dmc_ver1_04.bin"
41#define CNL_CSR_VERSION_REQUIRED CSR_VERSION(1, 4)
42
Maarten Lankhorst536ab3c2016-08-15 15:09:27 +020043#define I915_CSR_KBL "i915/kbl_dmc_ver1_01.bin"
Rodrigo Vivi4922d492016-04-26 14:59:51 -070044MODULE_FIRMWARE(I915_CSR_KBL);
45#define KBL_CSR_VERSION_REQUIRED CSR_VERSION(1, 1)
46
Maarten Lankhorst536ab3c2016-08-15 15:09:27 +020047#define I915_CSR_SKL "i915/skl_dmc_ver1_26.bin"
Rodrigo Vivi4922d492016-04-26 14:59:51 -070048MODULE_FIRMWARE(I915_CSR_SKL);
Maarten Lankhorst536ab3c2016-08-15 15:09:27 +020049#define SKL_CSR_VERSION_REQUIRED CSR_VERSION(1, 26)
Rodrigo Vivi4922d492016-04-26 14:59:51 -070050
Maarten Lankhorst536ab3c2016-08-15 15:09:27 +020051#define I915_CSR_BXT "i915/bxt_dmc_ver1_07.bin"
Rodrigo Vivi4922d492016-04-26 14:59:51 -070052MODULE_FIRMWARE(I915_CSR_BXT);
53#define BXT_CSR_VERSION_REQUIRED CSR_VERSION(1, 7)
Daniel Vettereb805622015-05-04 14:58:44 +020054
Jani Nikulac1aecc52017-03-15 12:49:26 +020055#define FIRMWARE_URL "https://01.org/linuxgraphics/downloads/firmware"
Chris Wilsoncbfc2d22016-01-13 17:38:15 +000056
Daniel Vettereb805622015-05-04 14:58:44 +020057
Rodrigo Vivi4922d492016-04-26 14:59:51 -070058
Mika Kuoppala9c5308e2015-10-30 17:52:16 +020059
Daniel Vettereb805622015-05-04 14:58:44 +020060#define CSR_MAX_FW_SIZE 0x2FFF
61#define CSR_DEFAULT_FW_OFFSET 0xFFFFFFFF
Daniel Vettereb805622015-05-04 14:58:44 +020062
63struct intel_css_header {
64 /* 0x09 for DMC */
65 uint32_t module_type;
66
67 /* Includes the DMC specific header in dwords */
68 uint32_t header_len;
69
70 /* always value would be 0x10000 */
71 uint32_t header_ver;
72
73 /* Not used */
74 uint32_t module_id;
75
76 /* Not used */
77 uint32_t module_vendor;
78
79 /* in YYYYMMDD format */
80 uint32_t date;
81
82 /* Size in dwords (CSS_Headerlen + PackageHeaderLen + dmc FWsLen)/4 */
83 uint32_t size;
84
85 /* Not used */
86 uint32_t key_size;
87
88 /* Not used */
89 uint32_t modulus_size;
90
91 /* Not used */
92 uint32_t exponent_size;
93
94 /* Not used */
95 uint32_t reserved1[12];
96
97 /* Major Minor */
98 uint32_t version;
99
100 /* Not used */
101 uint32_t reserved2[8];
102
103 /* Not used */
104 uint32_t kernel_header_info;
105} __packed;
106
107struct intel_fw_info {
108 uint16_t reserved1;
109
110 /* Stepping (A, B, C, ..., *). * is a wildcard */
111 char stepping;
112
113 /* Sub-stepping (0, 1, ..., *). * is a wildcard */
114 char substepping;
115
116 uint32_t offset;
117 uint32_t reserved2;
118} __packed;
119
120struct intel_package_header {
121 /* DMC container header length in dwords */
122 unsigned char header_len;
123
124 /* always value would be 0x01 */
125 unsigned char header_ver;
126
127 unsigned char reserved[10];
128
129 /* Number of valid entries in the FWInfo array below */
130 uint32_t num_entries;
131
132 struct intel_fw_info fw_info[20];
133} __packed;
134
135struct intel_dmc_header {
136 /* always value would be 0x40403E3E */
137 uint32_t signature;
138
139 /* DMC binary header length */
140 unsigned char header_len;
141
142 /* 0x01 */
143 unsigned char header_ver;
144
145 /* Reserved */
146 uint16_t dmcc_ver;
147
148 /* Major, Minor */
149 uint32_t project;
150
151 /* Firmware program size (excluding header) in dwords */
152 uint32_t fw_size;
153
154 /* Major Minor version */
155 uint32_t fw_version;
156
157 /* Number of valid MMIO cycles present. */
158 uint32_t mmio_count;
159
160 /* MMIO address */
161 uint32_t mmioaddr[8];
162
163 /* MMIO data */
164 uint32_t mmiodata[8];
165
166 /* FW filename */
167 unsigned char dfile[32];
168
169 uint32_t reserved1[2];
170} __packed;
171
172struct stepping_info {
173 char stepping;
174 char substepping;
175};
176
177static const struct stepping_info skl_stepping_info[] = {
Jani Nikula84cb00e2015-10-20 15:38:31 +0300178 {'A', '0'}, {'B', '0'}, {'C', '0'},
179 {'D', '0'}, {'E', '0'}, {'F', '0'},
Mat Martineaua41c8882016-01-28 15:19:23 -0800180 {'G', '0'}, {'H', '0'}, {'I', '0'},
181 {'J', '0'}, {'K', '0'}
Daniel Vettereb805622015-05-04 14:58:44 +0200182};
183
Jani Nikulab9cd5bfd2015-10-20 15:38:32 +0300184static const struct stepping_info bxt_stepping_info[] = {
Animesh Mannacff765f2015-08-04 22:02:43 +0530185 {'A', '0'}, {'A', '1'}, {'A', '2'},
186 {'B', '0'}, {'B', '1'}, {'B', '2'}
187};
188
Chris Wilson1bb43082016-03-07 12:05:57 +0000189static const struct stepping_info no_stepping_info = { '*', '*' };
190
191static const struct stepping_info *
192intel_get_stepping_info(struct drm_i915_private *dev_priv)
Daniel Vettereb805622015-05-04 14:58:44 +0200193{
Jani Nikulab1a14c62015-10-20 15:38:33 +0300194 const struct stepping_info *si;
195 unsigned int size;
Daniel Vettereb805622015-05-04 14:58:44 +0200196
Anusha Srivatsa1c001642016-10-24 17:28:21 -0700197 if (IS_SKYLAKE(dev_priv)) {
Jani Nikulab1a14c62015-10-20 15:38:33 +0300198 size = ARRAY_SIZE(skl_stepping_info);
199 si = skl_stepping_info;
Chris Wilson1bb43082016-03-07 12:05:57 +0000200 } else if (IS_BROXTON(dev_priv)) {
Jani Nikulab1a14c62015-10-20 15:38:33 +0300201 size = ARRAY_SIZE(bxt_stepping_info);
202 si = bxt_stepping_info;
203 } else {
Chris Wilson1bb43082016-03-07 12:05:57 +0000204 size = 0;
Jani Nikulab1a14c62015-10-20 15:38:33 +0300205 }
206
Chris Wilson1bb43082016-03-07 12:05:57 +0000207 if (INTEL_REVID(dev_priv) < size)
208 return si + INTEL_REVID(dev_priv);
Jani Nikulab1a14c62015-10-20 15:38:33 +0300209
Chris Wilson1bb43082016-03-07 12:05:57 +0000210 return &no_stepping_info;
Daniel Vettereb805622015-05-04 14:58:44 +0200211}
212
Imre Deak2abc5252016-03-04 21:57:41 +0200213static void gen9_set_dc_state_debugmask(struct drm_i915_private *dev_priv)
214{
215 uint32_t val, mask;
216
217 mask = DC_STATE_DEBUG_MASK_MEMORY_UP;
218
219 if (IS_BROXTON(dev_priv))
220 mask |= DC_STATE_DEBUG_MASK_CORES;
221
222 /* The below bit doesn't need to be cleared ever afterwards */
223 val = I915_READ(DC_STATE_DEBUG);
224 if ((val & mask) != mask) {
225 val |= mask;
226 I915_WRITE(DC_STATE_DEBUG, val);
227 POSTING_READ(DC_STATE_DEBUG);
228 }
229}
230
Animesh Mannaaa9145c2015-05-13 22:13:29 +0530231/**
Animesh Mannaaa9145c2015-05-13 22:13:29 +0530232 * intel_csr_load_program() - write the firmware from memory to register.
Daniel Vetterf4448372015-10-28 23:59:02 +0200233 * @dev_priv: i915 drm device.
Animesh Mannaaa9145c2015-05-13 22:13:29 +0530234 *
235 * CSR firmware is read from a .bin file and kept in internal memory one time.
236 * Everytime display comes back from low power state this function is called to
237 * copy the firmware from internal memory to registers.
238 */
Imre Deak2abc5252016-03-04 21:57:41 +0200239void intel_csr_load_program(struct drm_i915_private *dev_priv)
Daniel Vettereb805622015-05-04 14:58:44 +0200240{
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530241 u32 *payload = dev_priv->csr.dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200242 uint32_t i, fw_size;
243
Rodrigo Vivi1a7399a2017-06-09 15:26:11 -0700244 if (!HAS_CSR(dev_priv)) {
Daniel Vettereb805622015-05-04 14:58:44 +0200245 DRM_ERROR("No CSR support available for this platform\n");
Imre Deak2abc5252016-03-04 21:57:41 +0200246 return;
Daniel Vettereb805622015-05-04 14:58:44 +0200247 }
248
Patrik Jakobssonfc131bf2015-11-09 16:48:16 +0100249 if (!dev_priv->csr.dmc_payload) {
250 DRM_ERROR("Tried to program CSR with empty payload\n");
Imre Deak2abc5252016-03-04 21:57:41 +0200251 return;
Patrik Jakobssonfc131bf2015-11-09 16:48:16 +0100252 }
Animesh Manna4b7ab5f2015-08-26 01:36:05 +0530253
Daniel Vettereb805622015-05-04 14:58:44 +0200254 fw_size = dev_priv->csr.dmc_fw_size;
David Weinehalldff457d2017-09-05 16:10:50 +0300255 assert_rpm_wakelock_held(dev_priv);
256
257 preempt_disable();
258
Daniel Vettereb805622015-05-04 14:58:44 +0200259 for (i = 0; i < fw_size; i++)
David Weinehalldff457d2017-09-05 16:10:50 +0300260 I915_WRITE_FW(CSR_PROGRAM(i), payload[i]);
261
262 preempt_enable();
Daniel Vettereb805622015-05-04 14:58:44 +0200263
264 for (i = 0; i < dev_priv->csr.mmio_count; i++) {
265 I915_WRITE(dev_priv->csr.mmioaddr[i],
Daniel Vetterf98f70d2015-10-28 23:58:59 +0200266 dev_priv->csr.mmiodata[i]);
Daniel Vettereb805622015-05-04 14:58:44 +0200267 }
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200268
269 dev_priv->csr.dc_state = 0;
Mika Kuoppala1e657ad2016-02-18 17:21:14 +0200270
Imre Deak2abc5252016-03-04 21:57:41 +0200271 gen9_set_dc_state_debugmask(dev_priv);
Daniel Vettereb805622015-05-04 14:58:44 +0200272}
273
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200274static uint32_t *parse_csr_fw(struct drm_i915_private *dev_priv,
275 const struct firmware *fw)
Daniel Vettereb805622015-05-04 14:58:44 +0200276{
Daniel Vettereb805622015-05-04 14:58:44 +0200277 struct intel_css_header *css_header;
278 struct intel_package_header *package_header;
279 struct intel_dmc_header *dmc_header;
280 struct intel_csr *csr = &dev_priv->csr;
Chris Wilson1bb43082016-03-07 12:05:57 +0000281 const struct stepping_info *si = intel_get_stepping_info(dev_priv);
Daniel Vettereb805622015-05-04 14:58:44 +0200282 uint32_t dmc_offset = CSR_DEFAULT_FW_OFFSET, readcount = 0, nbytes;
283 uint32_t i;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530284 uint32_t *dmc_payload;
Patrik Jakobsson4aa7fb92016-05-16 11:30:57 +0200285 uint32_t required_version;
Daniel Vettereb805622015-05-04 14:58:44 +0200286
Mika Kuoppala9c5308e2015-10-30 17:52:16 +0200287 if (!fw)
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200288 return NULL;
Daniel Vettereb805622015-05-04 14:58:44 +0200289
Daniel Vettereb805622015-05-04 14:58:44 +0200290 /* Extract CSS Header information*/
291 css_header = (struct intel_css_header *)fw->data;
292 if (sizeof(struct intel_css_header) !=
Daniel Vetterf98f70d2015-10-28 23:58:59 +0200293 (css_header->header_len * 4)) {
Daniel Vettereb805622015-05-04 14:58:44 +0200294 DRM_ERROR("Firmware has wrong CSS header length %u bytes\n",
Daniel Vetterf98f70d2015-10-28 23:58:59 +0200295 (css_header->header_len * 4));
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200296 return NULL;
Daniel Vettereb805622015-05-04 14:58:44 +0200297 }
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200298
299 csr->version = css_header->version;
300
Anusha Srivatsacebfcea2017-06-09 15:26:10 -0700301 if (IS_CANNONLAKE(dev_priv)) {
302 required_version = CNL_CSR_VERSION_REQUIRED;
303 } else if (IS_GEMINILAKE(dev_priv)) {
Anusha Srivatsadbb28b52016-12-16 17:42:24 +0200304 required_version = GLK_CSR_VERSION_REQUIRED;
Rodrigo Vivi84cd8432017-06-09 13:02:30 -0700305 } else if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
Patrik Jakobsson4aa7fb92016-05-16 11:30:57 +0200306 required_version = KBL_CSR_VERSION_REQUIRED;
Rodrigo Vivi4922d492016-04-26 14:59:51 -0700307 } else if (IS_SKYLAKE(dev_priv)) {
Patrik Jakobsson4aa7fb92016-05-16 11:30:57 +0200308 required_version = SKL_CSR_VERSION_REQUIRED;
Imre Deake7968532016-04-01 16:02:32 +0300309 } else if (IS_BROXTON(dev_priv)) {
Patrik Jakobsson4aa7fb92016-05-16 11:30:57 +0200310 required_version = BXT_CSR_VERSION_REQUIRED;
Imre Deake7968532016-04-01 16:02:32 +0300311 } else {
312 MISSING_CASE(INTEL_REVID(dev_priv));
Patrik Jakobsson4aa7fb92016-05-16 11:30:57 +0200313 required_version = 0;
Imre Deake7968532016-04-01 16:02:32 +0300314 }
315
Patrik Jakobsson4aa7fb92016-05-16 11:30:57 +0200316 if (csr->version != required_version) {
317 DRM_INFO("Refusing to load DMC firmware v%u.%u,"
318 " please use v%u.%u [" FIRMWARE_URL "].\n",
Mika Kuoppala9c5308e2015-10-30 17:52:16 +0200319 CSR_VERSION_MAJOR(csr->version),
320 CSR_VERSION_MINOR(csr->version),
Patrik Jakobsson4aa7fb92016-05-16 11:30:57 +0200321 CSR_VERSION_MAJOR(required_version),
322 CSR_VERSION_MINOR(required_version));
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200323 return NULL;
Mika Kuoppala9c5308e2015-10-30 17:52:16 +0200324 }
325
Daniel Vettereb805622015-05-04 14:58:44 +0200326 readcount += sizeof(struct intel_css_header);
327
328 /* Extract Package Header information*/
329 package_header = (struct intel_package_header *)
Daniel Vetterf98f70d2015-10-28 23:58:59 +0200330 &fw->data[readcount];
Daniel Vettereb805622015-05-04 14:58:44 +0200331 if (sizeof(struct intel_package_header) !=
Daniel Vetterf98f70d2015-10-28 23:58:59 +0200332 (package_header->header_len * 4)) {
Daniel Vettereb805622015-05-04 14:58:44 +0200333 DRM_ERROR("Firmware has wrong package header length %u bytes\n",
Daniel Vetterf98f70d2015-10-28 23:58:59 +0200334 (package_header->header_len * 4));
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200335 return NULL;
Daniel Vettereb805622015-05-04 14:58:44 +0200336 }
337 readcount += sizeof(struct intel_package_header);
338
339 /* Search for dmc_offset to find firware binary. */
340 for (i = 0; i < package_header->num_entries; i++) {
341 if (package_header->fw_info[i].substepping == '*' &&
Chris Wilson1bb43082016-03-07 12:05:57 +0000342 si->stepping == package_header->fw_info[i].stepping) {
Daniel Vettereb805622015-05-04 14:58:44 +0200343 dmc_offset = package_header->fw_info[i].offset;
344 break;
Chris Wilson1bb43082016-03-07 12:05:57 +0000345 } else if (si->stepping == package_header->fw_info[i].stepping &&
346 si->substepping == package_header->fw_info[i].substepping) {
Daniel Vettereb805622015-05-04 14:58:44 +0200347 dmc_offset = package_header->fw_info[i].offset;
348 break;
349 } else if (package_header->fw_info[i].stepping == '*' &&
Daniel Vetterf98f70d2015-10-28 23:58:59 +0200350 package_header->fw_info[i].substepping == '*')
Daniel Vettereb805622015-05-04 14:58:44 +0200351 dmc_offset = package_header->fw_info[i].offset;
352 }
353 if (dmc_offset == CSR_DEFAULT_FW_OFFSET) {
Chris Wilson1bb43082016-03-07 12:05:57 +0000354 DRM_ERROR("Firmware not supported for %c stepping\n",
355 si->stepping);
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200356 return NULL;
Daniel Vettereb805622015-05-04 14:58:44 +0200357 }
358 readcount += dmc_offset;
359
360 /* Extract dmc_header information. */
361 dmc_header = (struct intel_dmc_header *)&fw->data[readcount];
362 if (sizeof(struct intel_dmc_header) != (dmc_header->header_len)) {
363 DRM_ERROR("Firmware has wrong dmc header length %u bytes\n",
Daniel Vetterf98f70d2015-10-28 23:58:59 +0200364 (dmc_header->header_len));
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200365 return NULL;
Daniel Vettereb805622015-05-04 14:58:44 +0200366 }
367 readcount += sizeof(struct intel_dmc_header);
368
369 /* Cache the dmc header info. */
370 if (dmc_header->mmio_count > ARRAY_SIZE(csr->mmioaddr)) {
371 DRM_ERROR("Firmware has wrong mmio count %u\n",
Daniel Vetterf98f70d2015-10-28 23:58:59 +0200372 dmc_header->mmio_count);
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200373 return NULL;
Daniel Vettereb805622015-05-04 14:58:44 +0200374 }
375 csr->mmio_count = dmc_header->mmio_count;
376 for (i = 0; i < dmc_header->mmio_count; i++) {
Takashi Iwai982b0b22015-09-09 16:52:09 +0200377 if (dmc_header->mmioaddr[i] < CSR_MMIO_START_RANGE ||
Daniel Vetterf98f70d2015-10-28 23:58:59 +0200378 dmc_header->mmioaddr[i] > CSR_MMIO_END_RANGE) {
Daniel Vettereb805622015-05-04 14:58:44 +0200379 DRM_ERROR(" Firmware has wrong mmio address 0x%x\n",
Daniel Vetterf98f70d2015-10-28 23:58:59 +0200380 dmc_header->mmioaddr[i]);
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200381 return NULL;
Daniel Vettereb805622015-05-04 14:58:44 +0200382 }
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200383 csr->mmioaddr[i] = _MMIO(dmc_header->mmioaddr[i]);
Daniel Vettereb805622015-05-04 14:58:44 +0200384 csr->mmiodata[i] = dmc_header->mmiodata[i];
385 }
386
387 /* fw_size is in dwords, so multiplied by 4 to convert into bytes. */
388 nbytes = dmc_header->fw_size * 4;
389 if (nbytes > CSR_MAX_FW_SIZE) {
390 DRM_ERROR("CSR firmware too big (%u) bytes\n", nbytes);
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200391 return NULL;
Daniel Vettereb805622015-05-04 14:58:44 +0200392 }
393 csr->dmc_fw_size = dmc_header->fw_size;
394
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200395 dmc_payload = kmalloc(nbytes, GFP_KERNEL);
396 if (!dmc_payload) {
Daniel Vettereb805622015-05-04 14:58:44 +0200397 DRM_ERROR("Memory allocation failed for dmc payload\n");
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200398 return NULL;
Daniel Vettereb805622015-05-04 14:58:44 +0200399 }
400
Chris Wilson1bb43082016-03-07 12:05:57 +0000401 return memcpy(dmc_payload, &fw->data[readcount], nbytes);
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200402}
403
Daniel Vetter8144ac52015-10-28 23:59:04 +0200404static void csr_load_work_fn(struct work_struct *work)
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200405{
Daniel Vetter8144ac52015-10-28 23:59:04 +0200406 struct drm_i915_private *dev_priv;
407 struct intel_csr *csr;
Jérémy Lefaure3aaa8ab2016-11-28 18:43:19 -0500408 const struct firmware *fw = NULL;
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200409
Daniel Vetter8144ac52015-10-28 23:59:04 +0200410 dev_priv = container_of(work, typeof(*dev_priv), csr.work);
411 csr = &dev_priv->csr;
412
Chris Wilsonec788282017-01-18 12:18:08 +0000413 request_firmware(&fw, dev_priv->csr.fw_path, &dev_priv->drm.pdev->dev);
Imre Deak2abc5252016-03-04 21:57:41 +0200414 if (fw)
415 dev_priv->csr.dmc_payload = parse_csr_fw(dev_priv, fw);
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200416
Daniel Vetter6a6582b2015-11-12 17:11:29 +0200417 if (dev_priv->csr.dmc_payload) {
Imre Deak2abc5252016-03-04 21:57:41 +0200418 intel_csr_load_program(dev_priv);
419
Daniel Vetter01a69082015-10-28 23:58:56 +0200420 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Mika Kuoppala9c5308e2015-10-30 17:52:16 +0200421
Mika Kuoppalab2251c02016-11-16 11:33:26 +0200422 DRM_INFO("Finished loading DMC firmware %s (v%u.%u)\n",
Mika Kuoppala9c5308e2015-10-30 17:52:16 +0200423 dev_priv->csr.fw_path,
424 CSR_VERSION_MAJOR(csr->version),
425 CSR_VERSION_MINOR(csr->version));
426 } else {
Chris Wilson91c8a322016-07-05 10:40:23 +0100427 dev_notice(dev_priv->drm.dev,
Chris Wilsoncbfc2d22016-01-13 17:38:15 +0000428 "Failed to load DMC firmware"
429 " [" FIRMWARE_URL "],"
430 " disabling runtime power management.\n");
Mika Kuoppala9c5308e2015-10-30 17:52:16 +0200431 }
432
Daniel Vettereb805622015-05-04 14:58:44 +0200433 release_firmware(fw);
434}
435
Animesh Mannaaa9145c2015-05-13 22:13:29 +0530436/**
437 * intel_csr_ucode_init() - initialize the firmware loading.
Daniel Vetterf4448372015-10-28 23:59:02 +0200438 * @dev_priv: i915 drm device.
Animesh Mannaaa9145c2015-05-13 22:13:29 +0530439 *
440 * This function is called at the time of loading the display driver to read
441 * firmware from a .bin file and copied into a internal memory.
442 */
Daniel Vetterf4448372015-10-28 23:59:02 +0200443void intel_csr_ucode_init(struct drm_i915_private *dev_priv)
Daniel Vettereb805622015-05-04 14:58:44 +0200444{
Daniel Vettereb805622015-05-04 14:58:44 +0200445 struct intel_csr *csr = &dev_priv->csr;
Daniel Vetter8144ac52015-10-28 23:59:04 +0200446
447 INIT_WORK(&dev_priv->csr.work, csr_load_work_fn);
Daniel Vettereb805622015-05-04 14:58:44 +0200448
Daniel Vetterf4448372015-10-28 23:59:02 +0200449 if (!HAS_CSR(dev_priv))
Daniel Vettereb805622015-05-04 14:58:44 +0200450 return;
451
Anusha Srivatsacebfcea2017-06-09 15:26:10 -0700452 if (IS_CANNONLAKE(dev_priv))
453 csr->fw_path = I915_CSR_CNL;
454 else if (IS_GEMINILAKE(dev_priv))
Anusha Srivatsadbb28b52016-12-16 17:42:24 +0200455 csr->fw_path = I915_CSR_GLK;
Rodrigo Vivi84cd8432017-06-09 13:02:30 -0700456 else if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
Rodrigo Vivi4922d492016-04-26 14:59:51 -0700457 csr->fw_path = I915_CSR_KBL;
458 else if (IS_SKYLAKE(dev_priv))
Daniel Vettereb805622015-05-04 14:58:44 +0200459 csr->fw_path = I915_CSR_SKL;
Animesh Manna18c237c2015-08-04 22:02:41 +0530460 else if (IS_BROXTON(dev_priv))
461 csr->fw_path = I915_CSR_BXT;
Daniel Vettereb805622015-05-04 14:58:44 +0200462 else {
463 DRM_ERROR("Unexpected: no known CSR firmware for platform\n");
464 return;
465 }
466
Damien Lespiauabd41dc2015-06-04 16:42:16 +0100467 DRM_DEBUG_KMS("Loading %s\n", csr->fw_path);
468
Suketu Shahdc174302015-04-17 19:46:16 +0530469 /*
470 * Obtain a runtime pm reference, until CSR is loaded,
471 * to avoid entering runtime-suspend.
472 */
Daniel Vetter01a69082015-10-28 23:58:56 +0200473 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Suketu Shahdc174302015-04-17 19:46:16 +0530474
Daniel Vetter8144ac52015-10-28 23:59:04 +0200475 schedule_work(&dev_priv->csr.work);
Daniel Vettereb805622015-05-04 14:58:44 +0200476}
477
Animesh Mannaaa9145c2015-05-13 22:13:29 +0530478/**
Imre Deakf74ed082016-04-18 14:48:21 +0300479 * intel_csr_ucode_suspend() - prepare CSR firmware before system suspend
480 * @dev_priv: i915 drm device
481 *
482 * Prepare the DMC firmware before entering system suspend. This includes
483 * flushing pending work items and releasing any resources acquired during
484 * init.
485 */
486void intel_csr_ucode_suspend(struct drm_i915_private *dev_priv)
487{
488 if (!HAS_CSR(dev_priv))
489 return;
490
491 flush_work(&dev_priv->csr.work);
492
493 /* Drop the reference held in case DMC isn't loaded. */
494 if (!dev_priv->csr.dmc_payload)
495 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
496}
497
498/**
499 * intel_csr_ucode_resume() - init CSR firmware during system resume
500 * @dev_priv: i915 drm device
501 *
502 * Reinitialize the DMC firmware during system resume, reacquiring any
503 * resources released in intel_csr_ucode_suspend().
504 */
505void intel_csr_ucode_resume(struct drm_i915_private *dev_priv)
506{
507 if (!HAS_CSR(dev_priv))
508 return;
509
510 /*
511 * Reacquire the reference to keep RPM disabled in case DMC isn't
512 * loaded.
513 */
514 if (!dev_priv->csr.dmc_payload)
515 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
516}
517
518/**
Animesh Mannaaa9145c2015-05-13 22:13:29 +0530519 * intel_csr_ucode_fini() - unload the CSR firmware.
Daniel Vetterf4448372015-10-28 23:59:02 +0200520 * @dev_priv: i915 drm device.
Animesh Mannaaa9145c2015-05-13 22:13:29 +0530521 *
Imre Deakf74ed082016-04-18 14:48:21 +0300522 * Firmmware unloading includes freeing the internal memory and reset the
Animesh Mannaaa9145c2015-05-13 22:13:29 +0530523 * firmware loading status.
524 */
Daniel Vetterf4448372015-10-28 23:59:02 +0200525void intel_csr_ucode_fini(struct drm_i915_private *dev_priv)
Daniel Vettereb805622015-05-04 14:58:44 +0200526{
Daniel Vetterf4448372015-10-28 23:59:02 +0200527 if (!HAS_CSR(dev_priv))
Daniel Vettereb805622015-05-04 14:58:44 +0200528 return;
529
Imre Deakf74ed082016-04-18 14:48:21 +0300530 intel_csr_ucode_suspend(dev_priv);
Animesh Manna15e72c12015-10-28 23:59:05 +0200531
Daniel Vettereb805622015-05-04 14:58:44 +0200532 kfree(dev_priv->csr.dmc_payload);
533}