blob: d7ef2c947daa04899cdb2f48697a33b78e3f4a32 [file] [log] [blame]
Adrian Hunter36cd4fb2008-08-06 10:08:46 +03001/*
2 * linux/drivers/mtd/onenand/omap2.c
3 *
4 * OneNAND driver for OMAP2 / OMAP3
5 *
6 * Copyright © 2005-2006 Nokia Corporation
7 *
8 * Author: Jarkko Lavinen <jarkko.lavinen@nokia.com> and Juha Yrjölä
9 * IRQ and DMA support written by Timo Teras
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License version 2 as published by
13 * the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 * more details.
19 *
20 * You should have received a copy of the GNU General Public License along with
21 * this program; see the file COPYING. If not, write to the Free Software
22 * Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
23 *
24 */
25
26#include <linux/device.h>
27#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/mtd/mtd.h>
30#include <linux/mtd/onenand.h>
31#include <linux/mtd/partitions.h>
32#include <linux/platform_device.h>
33#include <linux/interrupt.h>
34#include <linux/delay.h>
Adrian Huntercbbd6952008-11-24 14:44:36 +020035#include <linux/dma-mapping.h>
36#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Adrian Hunter9ac4e612010-02-19 15:39:53 +010038#include <linux/regulator/consumer.h>
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030039
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030040#include <asm/mach/flash.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020041#include <linux/platform_data/mtd-onenand-omap2.h>
Russell King1bc857f2011-07-26 10:54:55 +010042#include <asm/gpio.h>
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030043
Tony Lindgrence491cf2009-10-20 09:40:47 -070044#include <plat/dma.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070045#include <plat/cpu.h>
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030046
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030047#define DRIVER_NAME "omap2-onenand"
48
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030049#define ONENAND_BUFRAM_SIZE (1024 * 5)
50
51struct omap2_onenand {
52 struct platform_device *pdev;
53 int gpmc_cs;
54 unsigned long phys_base;
Afzal Mohammedd65ccb62012-08-30 12:53:23 -070055 unsigned int mem_size;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030056 int gpio_irq;
57 struct mtd_info mtd;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030058 struct onenand_chip onenand;
59 struct completion irq_done;
60 struct completion dma_done;
61 int dma_channel;
62 int freq;
Adrian Hunter3ad2d862011-02-07 10:46:59 +020063 int (*setup)(void __iomem *base, int *freq_ptr);
Adrian Hunter9ac4e612010-02-19 15:39:53 +010064 struct regulator *regulator;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +030065};
66
67static void omap2_onenand_dma_cb(int lch, u16 ch_status, void *data)
68{
69 struct omap2_onenand *c = data;
70
71 complete(&c->dma_done);
72}
73
74static irqreturn_t omap2_onenand_interrupt(int irq, void *dev_id)
75{
76 struct omap2_onenand *c = dev_id;
77
78 complete(&c->irq_done);
79
80 return IRQ_HANDLED;
81}
82
83static inline unsigned short read_reg(struct omap2_onenand *c, int reg)
84{
85 return readw(c->onenand.base + reg);
86}
87
88static inline void write_reg(struct omap2_onenand *c, unsigned short value,
89 int reg)
90{
91 writew(value, c->onenand.base + reg);
92}
93
94static void wait_err(char *msg, int state, unsigned int ctrl, unsigned int intr)
95{
96 printk(KERN_ERR "onenand_wait: %s! state %d ctrl 0x%04x intr 0x%04x\n",
97 msg, state, ctrl, intr);
98}
99
100static void wait_warn(char *msg, int state, unsigned int ctrl,
101 unsigned int intr)
102{
103 printk(KERN_WARNING "onenand_wait: %s! state %d ctrl 0x%04x "
104 "intr 0x%04x\n", msg, state, ctrl, intr);
105}
106
107static int omap2_onenand_wait(struct mtd_info *mtd, int state)
108{
109 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
Roman Tereshonkovd19d7b42010-11-03 12:55:20 +0200110 struct onenand_chip *this = mtd->priv;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300111 unsigned int intr = 0;
Roman Tereshonkovd19d7b42010-11-03 12:55:20 +0200112 unsigned int ctrl, ctrl_mask;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300113 unsigned long timeout;
114 u32 syscfg;
115
Mika Korhonen72073022009-10-23 07:50:43 +0200116 if (state == FL_RESETING || state == FL_PREPARING_ERASE ||
117 state == FL_VERIFYING_ERASE) {
118 int i = 21;
119 unsigned int intr_flags = ONENAND_INT_MASTER;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300120
Mika Korhonen72073022009-10-23 07:50:43 +0200121 switch (state) {
122 case FL_RESETING:
123 intr_flags |= ONENAND_INT_RESET;
124 break;
125 case FL_PREPARING_ERASE:
126 intr_flags |= ONENAND_INT_ERASE;
127 break;
128 case FL_VERIFYING_ERASE:
129 i = 101;
130 break;
131 }
132
133 while (--i) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300134 udelay(1);
135 intr = read_reg(c, ONENAND_REG_INTERRUPT);
136 if (intr & ONENAND_INT_MASTER)
137 break;
138 }
139 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
140 if (ctrl & ONENAND_CTRL_ERROR) {
141 wait_err("controller error", state, ctrl, intr);
142 return -EIO;
143 }
Roman Tereshonkovc497dd52011-02-07 10:47:01 +0200144 if ((intr & intr_flags) == intr_flags)
145 return 0;
146 /* Continue in wait for interrupt branch */
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300147 }
148
149 if (state != FL_READING) {
150 int result;
151
152 /* Turn interrupts on */
153 syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
Adrian Hunter782b7a32008-08-14 14:00:12 +0300154 if (!(syscfg & ONENAND_SYS_CFG1_IOBE)) {
155 syscfg |= ONENAND_SYS_CFG1_IOBE;
156 write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
157 if (cpu_is_omap34xx())
158 /* Add a delay to let GPIO settle */
159 syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
160 }
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300161
162 INIT_COMPLETION(c->irq_done);
163 if (c->gpio_irq) {
David Brownell0b84b5c2008-12-10 17:35:25 -0800164 result = gpio_get_value(c->gpio_irq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300165 if (result == -1) {
166 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
167 intr = read_reg(c, ONENAND_REG_INTERRUPT);
168 wait_err("gpio error", state, ctrl, intr);
169 return -EIO;
170 }
171 } else
172 result = 0;
173 if (result == 0) {
174 int retry_cnt = 0;
175retry:
176 result = wait_for_completion_timeout(&c->irq_done,
177 msecs_to_jiffies(20));
178 if (result == 0) {
179 /* Timeout after 20ms */
180 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
Roman Tereshonkovd19d7b42010-11-03 12:55:20 +0200181 if (ctrl & ONENAND_CTRL_ONGO &&
182 !this->ongoing) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300183 /*
184 * The operation seems to be still going
185 * so give it some more time.
186 */
187 retry_cnt += 1;
188 if (retry_cnt < 3)
189 goto retry;
190 intr = read_reg(c,
191 ONENAND_REG_INTERRUPT);
192 wait_err("timeout", state, ctrl, intr);
193 return -EIO;
194 }
195 intr = read_reg(c, ONENAND_REG_INTERRUPT);
196 if ((intr & ONENAND_INT_MASTER) == 0)
197 wait_warn("timeout", state, ctrl, intr);
198 }
199 }
200 } else {
Adrian Hunter8afbc112008-08-25 12:01:31 +0300201 int retry_cnt = 0;
202
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300203 /* Turn interrupts off */
204 syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
205 syscfg &= ~ONENAND_SYS_CFG1_IOBE;
206 write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
207
208 timeout = jiffies + msecs_to_jiffies(20);
Adrian Hunter8afbc112008-08-25 12:01:31 +0300209 while (1) {
210 if (time_before(jiffies, timeout)) {
211 intr = read_reg(c, ONENAND_REG_INTERRUPT);
212 if (intr & ONENAND_INT_MASTER)
213 break;
214 } else {
215 /* Timeout after 20ms */
216 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
217 if (ctrl & ONENAND_CTRL_ONGO) {
218 /*
219 * The operation seems to be still going
220 * so give it some more time.
221 */
222 retry_cnt += 1;
223 if (retry_cnt < 3) {
224 timeout = jiffies +
225 msecs_to_jiffies(20);
226 continue;
227 }
228 }
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300229 break;
Adrian Hunter8afbc112008-08-25 12:01:31 +0300230 }
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300231 }
232 }
233
234 intr = read_reg(c, ONENAND_REG_INTERRUPT);
235 ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
236
237 if (intr & ONENAND_INT_READ) {
238 int ecc = read_reg(c, ONENAND_REG_ECC_STATUS);
239
240 if (ecc) {
241 unsigned int addr1, addr8;
242
243 addr1 = read_reg(c, ONENAND_REG_START_ADDRESS1);
244 addr8 = read_reg(c, ONENAND_REG_START_ADDRESS8);
245 if (ecc & ONENAND_ECC_2BIT_ALL) {
246 printk(KERN_ERR "onenand_wait: ECC error = "
247 "0x%04x, addr1 %#x, addr8 %#x\n",
248 ecc, addr1, addr8);
249 mtd->ecc_stats.failed++;
250 return -EBADMSG;
251 } else if (ecc & ONENAND_ECC_1BIT_ALL) {
252 printk(KERN_NOTICE "onenand_wait: correctable "
253 "ECC error = 0x%04x, addr1 %#x, "
254 "addr8 %#x\n", ecc, addr1, addr8);
255 mtd->ecc_stats.corrected++;
256 }
257 }
258 } else if (state == FL_READING) {
259 wait_err("timeout", state, ctrl, intr);
260 return -EIO;
261 }
262
263 if (ctrl & ONENAND_CTRL_ERROR) {
264 wait_err("controller error", state, ctrl, intr);
265 if (ctrl & ONENAND_CTRL_LOCK)
266 printk(KERN_ERR "onenand_wait: "
267 "Device is write protected!!!\n");
268 return -EIO;
269 }
270
Roman Tereshonkovd19d7b42010-11-03 12:55:20 +0200271 ctrl_mask = 0xFE9F;
272 if (this->ongoing)
273 ctrl_mask &= ~0x8000;
274
275 if (ctrl & ctrl_mask)
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300276 wait_warn("unexpected controller status", state, ctrl, intr);
277
278 return 0;
279}
280
281static inline int omap2_onenand_bufferram_offset(struct mtd_info *mtd, int area)
282{
283 struct onenand_chip *this = mtd->priv;
284
285 if (ONENAND_CURRENT_BUFFERRAM(this)) {
286 if (area == ONENAND_DATARAM)
Mika Korhonen00acf4a2009-06-11 14:05:07 +0300287 return this->writesize;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300288 if (area == ONENAND_SPARERAM)
289 return mtd->oobsize;
290 }
291
292 return 0;
293}
294
295#if defined(CONFIG_ARCH_OMAP3) || defined(MULTI_OMAP2)
296
297static int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
298 unsigned char *buffer, int offset,
299 size_t count)
300{
301 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
302 struct onenand_chip *this = mtd->priv;
303 dma_addr_t dma_src, dma_dst;
304 int bram_offset;
305 unsigned long timeout;
306 void *buf = (void *)buffer;
307 size_t xtra;
308 volatile unsigned *done;
309
310 bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
311 if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
312 goto out_copy;
313
Adrian Huntera29f2802009-03-23 14:57:38 +0200314 /* panic_write() may be in an interrupt context */
Aaro Koskinen932f5d22010-02-10 19:03:19 +0200315 if (in_interrupt() || oops_in_progress)
Adrian Huntera29f2802009-03-23 14:57:38 +0200316 goto out_copy;
317
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300318 if (buf >= high_memory) {
319 struct page *p1;
320
321 if (((size_t)buf & PAGE_MASK) !=
322 ((size_t)(buf + count - 1) & PAGE_MASK))
323 goto out_copy;
324 p1 = vmalloc_to_page(buf);
325 if (!p1)
326 goto out_copy;
327 buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
328 }
329
330 xtra = count & 3;
331 if (xtra) {
332 count -= xtra;
333 memcpy(buf + count, this->base + bram_offset + count, xtra);
334 }
335
336 dma_src = c->phys_base + bram_offset;
337 dma_dst = dma_map_single(&c->pdev->dev, buf, count, DMA_FROM_DEVICE);
338 if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
339 dev_err(&c->pdev->dev,
340 "Couldn't DMA map a %d byte buffer\n",
341 count);
342 goto out_copy;
343 }
344
345 omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
346 count >> 2, 1, 0, 0, 0);
347 omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
348 dma_src, 0, 0);
349 omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
350 dma_dst, 0, 0);
351
352 INIT_COMPLETION(c->dma_done);
353 omap_start_dma(c->dma_channel);
354
355 timeout = jiffies + msecs_to_jiffies(20);
356 done = &c->dma_done.done;
357 while (time_before(jiffies, timeout))
358 if (*done)
359 break;
360
361 dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
362
363 if (!*done) {
364 dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
365 goto out_copy;
366 }
367
368 return 0;
369
370out_copy:
371 memcpy(buf, this->base + bram_offset, count);
372 return 0;
373}
374
375static int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
376 const unsigned char *buffer,
377 int offset, size_t count)
378{
379 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
380 struct onenand_chip *this = mtd->priv;
381 dma_addr_t dma_src, dma_dst;
382 int bram_offset;
383 unsigned long timeout;
384 void *buf = (void *)buffer;
385 volatile unsigned *done;
386
387 bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
388 if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
389 goto out_copy;
390
391 /* panic_write() may be in an interrupt context */
Aaro Koskinen932f5d22010-02-10 19:03:19 +0200392 if (in_interrupt() || oops_in_progress)
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300393 goto out_copy;
394
395 if (buf >= high_memory) {
396 struct page *p1;
397
398 if (((size_t)buf & PAGE_MASK) !=
399 ((size_t)(buf + count - 1) & PAGE_MASK))
400 goto out_copy;
401 p1 = vmalloc_to_page(buf);
402 if (!p1)
403 goto out_copy;
404 buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
405 }
406
407 dma_src = dma_map_single(&c->pdev->dev, buf, count, DMA_TO_DEVICE);
408 dma_dst = c->phys_base + bram_offset;
Mika Westerberg4a70b7d2010-03-24 12:10:48 +0200409 if (dma_mapping_error(&c->pdev->dev, dma_src)) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300410 dev_err(&c->pdev->dev,
411 "Couldn't DMA map a %d byte buffer\n",
412 count);
413 return -1;
414 }
415
416 omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
417 count >> 2, 1, 0, 0, 0);
418 omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
419 dma_src, 0, 0);
420 omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
421 dma_dst, 0, 0);
422
423 INIT_COMPLETION(c->dma_done);
424 omap_start_dma(c->dma_channel);
425
426 timeout = jiffies + msecs_to_jiffies(20);
427 done = &c->dma_done.done;
428 while (time_before(jiffies, timeout))
429 if (*done)
430 break;
431
Mika Westerberg4a70b7d2010-03-24 12:10:48 +0200432 dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300433
434 if (!*done) {
435 dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
436 goto out_copy;
437 }
438
439 return 0;
440
441out_copy:
442 memcpy(this->base + bram_offset, buf, count);
443 return 0;
444}
445
446#else
447
448int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
449 unsigned char *buffer, int offset,
450 size_t count);
451
452int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
453 const unsigned char *buffer,
454 int offset, size_t count);
455
456#endif
457
458#if defined(CONFIG_ARCH_OMAP2) || defined(MULTI_OMAP2)
459
460static int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
461 unsigned char *buffer, int offset,
462 size_t count)
463{
464 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
465 struct onenand_chip *this = mtd->priv;
466 dma_addr_t dma_src, dma_dst;
467 int bram_offset;
468
469 bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
470 /* DMA is not used. Revisit PM requirements before enabling it. */
471 if (1 || (c->dma_channel < 0) ||
472 ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
473 (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
474 memcpy(buffer, (__force void *)(this->base + bram_offset),
475 count);
476 return 0;
477 }
478
479 dma_src = c->phys_base + bram_offset;
480 dma_dst = dma_map_single(&c->pdev->dev, buffer, count,
481 DMA_FROM_DEVICE);
482 if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
483 dev_err(&c->pdev->dev,
484 "Couldn't DMA map a %d byte buffer\n",
485 count);
486 return -1;
487 }
488
489 omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
490 count / 4, 1, 0, 0, 0);
491 omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
492 dma_src, 0, 0);
493 omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
494 dma_dst, 0, 0);
495
496 INIT_COMPLETION(c->dma_done);
497 omap_start_dma(c->dma_channel);
498 wait_for_completion(&c->dma_done);
499
500 dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
501
502 return 0;
503}
504
505static int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
506 const unsigned char *buffer,
507 int offset, size_t count)
508{
509 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
510 struct onenand_chip *this = mtd->priv;
511 dma_addr_t dma_src, dma_dst;
512 int bram_offset;
513
514 bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
515 /* DMA is not used. Revisit PM requirements before enabling it. */
516 if (1 || (c->dma_channel < 0) ||
517 ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
518 (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
519 memcpy((__force void *)(this->base + bram_offset), buffer,
520 count);
521 return 0;
522 }
523
524 dma_src = dma_map_single(&c->pdev->dev, (void *) buffer, count,
525 DMA_TO_DEVICE);
526 dma_dst = c->phys_base + bram_offset;
Mika Westerberg4a70b7d2010-03-24 12:10:48 +0200527 if (dma_mapping_error(&c->pdev->dev, dma_src)) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300528 dev_err(&c->pdev->dev,
529 "Couldn't DMA map a %d byte buffer\n",
530 count);
531 return -1;
532 }
533
534 omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S16,
535 count / 2, 1, 0, 0, 0);
536 omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
537 dma_src, 0, 0);
538 omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
539 dma_dst, 0, 0);
540
541 INIT_COMPLETION(c->dma_done);
542 omap_start_dma(c->dma_channel);
543 wait_for_completion(&c->dma_done);
544
Mika Westerberg4a70b7d2010-03-24 12:10:48 +0200545 dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300546
547 return 0;
548}
549
550#else
551
552int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
553 unsigned char *buffer, int offset,
554 size_t count);
555
556int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
557 const unsigned char *buffer,
558 int offset, size_t count);
559
560#endif
561
562static struct platform_driver omap2_onenand_driver;
563
564static int __adjust_timing(struct device *dev, void *data)
565{
566 int ret = 0;
567 struct omap2_onenand *c;
568
569 c = dev_get_drvdata(dev);
570
571 BUG_ON(c->setup == NULL);
572
573 /* DMA is not in use so this is all that is needed */
574 /* Revisit for OMAP3! */
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200575 ret = c->setup(c->onenand.base, &c->freq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300576
577 return ret;
578}
579
580int omap2_onenand_rephase(void)
581{
582 return driver_for_each_device(&omap2_onenand_driver.driver, NULL,
583 NULL, __adjust_timing);
584}
585
Mika Korhonend3412db2009-05-21 23:09:42 +0300586static void omap2_onenand_shutdown(struct platform_device *pdev)
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300587{
588 struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
589
590 /* With certain content in the buffer RAM, the OMAP boot ROM code
591 * can recognize the flash chip incorrectly. Zero it out before
592 * soft reset.
593 */
594 memset((__force void *)c->onenand.base, 0, ONENAND_BUFRAM_SIZE);
595}
596
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100597static int omap2_onenand_enable(struct mtd_info *mtd)
598{
599 int ret;
600 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
601
602 ret = regulator_enable(c->regulator);
603 if (ret != 0)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300604 dev_err(&c->pdev->dev, "can't enable regulator\n");
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100605
606 return ret;
607}
608
609static int omap2_onenand_disable(struct mtd_info *mtd)
610{
611 int ret;
612 struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
613
614 ret = regulator_disable(c->regulator);
615 if (ret != 0)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300616 dev_err(&c->pdev->dev, "can't disable regulator\n");
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100617
618 return ret;
619}
620
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300621static int __devinit omap2_onenand_probe(struct platform_device *pdev)
622{
623 struct omap_onenand_platform_data *pdata;
624 struct omap2_onenand *c;
Roman Tereshonkovc93ff6b2011-02-17 13:44:42 +0200625 struct onenand_chip *this;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300626 int r;
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700627 struct resource *res;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300628
629 pdata = pdev->dev.platform_data;
630 if (pdata == NULL) {
631 dev_err(&pdev->dev, "platform data missing\n");
632 return -ENODEV;
633 }
634
635 c = kzalloc(sizeof(struct omap2_onenand), GFP_KERNEL);
636 if (!c)
637 return -ENOMEM;
638
639 init_completion(&c->irq_done);
640 init_completion(&c->dma_done);
641 c->gpmc_cs = pdata->cs;
642 c->gpio_irq = pdata->gpio_irq;
643 c->dma_channel = pdata->dma_channel;
644 if (c->dma_channel < 0) {
645 /* if -1, don't use DMA */
646 c->gpio_irq = 0;
647 }
648
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700649 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
650 if (res == NULL) {
651 r = -EINVAL;
652 dev_err(&pdev->dev, "error getting memory resource\n");
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300653 goto err_kfree;
654 }
655
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700656 c->phys_base = res->start;
657 c->mem_size = resource_size(res);
658
659 if (request_mem_region(c->phys_base, c->mem_size,
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300660 pdev->dev.driver->name) == NULL) {
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700661 dev_err(&pdev->dev, "Cannot reserve memory region at 0x%08lx, size: 0x%x\n",
662 c->phys_base, c->mem_size);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300663 r = -EBUSY;
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700664 goto err_kfree;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300665 }
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700666 c->onenand.base = ioremap(c->phys_base, c->mem_size);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300667 if (c->onenand.base == NULL) {
668 r = -ENOMEM;
669 goto err_release_mem_region;
670 }
671
672 if (pdata->onenand_setup != NULL) {
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200673 r = pdata->onenand_setup(c->onenand.base, &c->freq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300674 if (r < 0) {
675 dev_err(&pdev->dev, "Onenand platform setup failed: "
676 "%d\n", r);
677 goto err_iounmap;
678 }
679 c->setup = pdata->onenand_setup;
680 }
681
682 if (c->gpio_irq) {
Jarkko Nikula73069e32009-01-15 13:09:52 +0200683 if ((r = gpio_request(c->gpio_irq, "OneNAND irq")) < 0) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300684 dev_err(&pdev->dev, "Failed to request GPIO%d for "
685 "OneNAND\n", c->gpio_irq);
686 goto err_iounmap;
687 }
David Brownell40e39252008-12-10 17:35:26 -0800688 gpio_direction_input(c->gpio_irq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300689
David Brownell15f74b02008-12-10 17:35:26 -0800690 if ((r = request_irq(gpio_to_irq(c->gpio_irq),
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300691 omap2_onenand_interrupt, IRQF_TRIGGER_RISING,
692 pdev->dev.driver->name, c)) < 0)
693 goto err_release_gpio;
694 }
695
696 if (c->dma_channel >= 0) {
697 r = omap_request_dma(0, pdev->dev.driver->name,
698 omap2_onenand_dma_cb, (void *) c,
699 &c->dma_channel);
700 if (r == 0) {
701 omap_set_dma_write_mode(c->dma_channel,
702 OMAP_DMA_WRITE_NON_POSTED);
703 omap_set_dma_src_data_pack(c->dma_channel, 1);
704 omap_set_dma_src_burst_mode(c->dma_channel,
705 OMAP_DMA_DATA_BURST_8);
706 omap_set_dma_dest_data_pack(c->dma_channel, 1);
707 omap_set_dma_dest_burst_mode(c->dma_channel,
708 OMAP_DMA_DATA_BURST_8);
709 } else {
710 dev_info(&pdev->dev,
711 "failed to allocate DMA for OneNAND, "
712 "using PIO instead\n");
713 c->dma_channel = -1;
714 }
715 }
716
717 dev_info(&pdev->dev, "initializing on CS%d, phys base 0x%08lx, virtual "
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200718 "base %p, freq %d MHz\n", c->gpmc_cs, c->phys_base,
719 c->onenand.base, c->freq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300720
721 c->pdev = pdev;
Kay Sievers475b44c2009-01-06 10:44:38 -0800722 c->mtd.name = dev_name(&pdev->dev);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300723 c->mtd.priv = &c->onenand;
724 c->mtd.owner = THIS_MODULE;
725
David Brownell87f39f02009-03-26 00:42:50 -0700726 c->mtd.dev.parent = &pdev->dev;
727
Roman Tereshonkovc93ff6b2011-02-17 13:44:42 +0200728 this = &c->onenand;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300729 if (c->dma_channel >= 0) {
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300730 this->wait = omap2_onenand_wait;
731 if (cpu_is_omap34xx()) {
732 this->read_bufferram = omap3_onenand_read_bufferram;
733 this->write_bufferram = omap3_onenand_write_bufferram;
734 } else {
735 this->read_bufferram = omap2_onenand_read_bufferram;
736 this->write_bufferram = omap2_onenand_write_bufferram;
737 }
738 }
739
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100740 if (pdata->regulator_can_sleep) {
741 c->regulator = regulator_get(&pdev->dev, "vonenand");
742 if (IS_ERR(c->regulator)) {
743 dev_err(&pdev->dev, "Failed to get regulator\n");
Axel Lin1c3bd142011-05-31 21:20:53 +0800744 r = PTR_ERR(c->regulator);
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100745 goto err_release_dma;
746 }
747 c->onenand.enable = omap2_onenand_enable;
748 c->onenand.disable = omap2_onenand_disable;
749 }
750
Roman Tereshonkovc93ff6b2011-02-17 13:44:42 +0200751 if (pdata->skip_initial_unlocking)
752 this->options |= ONENAND_SKIP_INITIAL_UNLOCKING;
753
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300754 if ((r = onenand_scan(&c->mtd, 1)) < 0)
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100755 goto err_release_regulator;
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300756
Artem Bityutskiy42d7fbe2012-03-09 19:24:26 +0200757 r = mtd_device_parse_register(&c->mtd, NULL, NULL,
758 pdata ? pdata->parts : NULL,
759 pdata ? pdata->nr_parts : 0);
Adrian Hunter263a8c82009-12-30 07:40:16 +0100760 if (r)
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300761 goto err_release_onenand;
762
763 platform_set_drvdata(pdev, c);
764
765 return 0;
766
767err_release_onenand:
768 onenand_release(&c->mtd);
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100769err_release_regulator:
770 regulator_put(c->regulator);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300771err_release_dma:
772 if (c->dma_channel != -1)
773 omap_free_dma(c->dma_channel);
774 if (c->gpio_irq)
David Brownell15f74b02008-12-10 17:35:26 -0800775 free_irq(gpio_to_irq(c->gpio_irq), c);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300776err_release_gpio:
777 if (c->gpio_irq)
Jarkko Nikula73069e32009-01-15 13:09:52 +0200778 gpio_free(c->gpio_irq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300779err_iounmap:
780 iounmap(c->onenand.base);
781err_release_mem_region:
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700782 release_mem_region(c->phys_base, c->mem_size);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300783err_kfree:
784 kfree(c);
785
786 return r;
787}
788
789static int __devexit omap2_onenand_remove(struct platform_device *pdev)
790{
791 struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
792
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300793 onenand_release(&c->mtd);
Adrian Hunter9ac4e612010-02-19 15:39:53 +0100794 regulator_put(c->regulator);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300795 if (c->dma_channel != -1)
796 omap_free_dma(c->dma_channel);
797 omap2_onenand_shutdown(pdev);
798 platform_set_drvdata(pdev, NULL);
799 if (c->gpio_irq) {
David Brownell15f74b02008-12-10 17:35:26 -0800800 free_irq(gpio_to_irq(c->gpio_irq), c);
Jarkko Nikula73069e32009-01-15 13:09:52 +0200801 gpio_free(c->gpio_irq);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300802 }
803 iounmap(c->onenand.base);
Afzal Mohammedd65ccb62012-08-30 12:53:23 -0700804 release_mem_region(c->phys_base, c->mem_size);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300805 kfree(c);
806
807 return 0;
808}
809
810static struct platform_driver omap2_onenand_driver = {
811 .probe = omap2_onenand_probe,
Mika Korhonend3412db2009-05-21 23:09:42 +0300812 .remove = __devexit_p(omap2_onenand_remove),
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300813 .shutdown = omap2_onenand_shutdown,
814 .driver = {
815 .name = DRIVER_NAME,
816 .owner = THIS_MODULE,
817 },
818};
819
820static int __init omap2_onenand_init(void)
821{
822 printk(KERN_INFO "OneNAND driver initializing\n");
823 return platform_driver_register(&omap2_onenand_driver);
824}
825
826static void __exit omap2_onenand_exit(void)
827{
828 platform_driver_unregister(&omap2_onenand_driver);
829}
830
831module_init(omap2_onenand_init);
832module_exit(omap2_onenand_exit);
833
Axel Linc804c732011-03-07 11:04:24 +0800834MODULE_ALIAS("platform:" DRIVER_NAME);
Adrian Hunter36cd4fb2008-08-06 10:08:46 +0300835MODULE_LICENSE("GPL");
836MODULE_AUTHOR("Jarkko Lavinen <jarkko.lavinen@nokia.com>");
837MODULE_DESCRIPTION("Glue layer for OneNAND flash on OMAP2 / OMAP3");