blob: e3725dc60e2cae7a88337f48f9a2a5e90be2e199 [file] [log] [blame]
Andy Gross71e88312011-12-05 19:19:21 -06001/*
2 * DMM IOMMU driver support functions for TI OMAP processors.
3 *
4 * Author: Rob Clark <rob@ti.com>
5 * Andy Gross <andy.gross@ti.com>
6 *
7 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation version 2.
12 *
13 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
14 * kind, whether express or implied; without even the implied warranty
15 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
Laurent Pinchart2d278f52015-03-05 21:31:37 +020018
19#include <linux/completion.h>
20#include <linux/delay.h>
21#include <linux/dma-mapping.h>
22#include <linux/errno.h>
Andy Gross71e88312011-12-05 19:19:21 -060023#include <linux/init.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020024#include <linux/interrupt.h>
25#include <linux/list.h>
26#include <linux/mm.h>
Andy Gross71e88312011-12-05 19:19:21 -060027#include <linux/module.h>
28#include <linux/platform_device.h> /* platform_device() */
Andy Gross71e88312011-12-05 19:19:21 -060029#include <linux/sched.h>
Arnd Bergmann2d802452016-05-11 18:01:45 +020030#include <linux/seq_file.h>
Andy Gross71e88312011-12-05 19:19:21 -060031#include <linux/slab.h>
Andy Gross71e88312011-12-05 19:19:21 -060032#include <linux/time.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020033#include <linux/vmalloc.h>
34#include <linux/wait.h>
Andy Gross71e88312011-12-05 19:19:21 -060035
36#include "omap_dmm_tiler.h"
37#include "omap_dmm_priv.h"
38
Andy Gross5c137792012-03-05 10:48:39 -060039#define DMM_DRIVER_NAME "dmm"
40
Andy Gross71e88312011-12-05 19:19:21 -060041/* mappings for associating views to luts */
42static struct tcm *containers[TILFMT_NFORMATS];
43static struct dmm *omap_dmm;
44
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +000045#if defined(CONFIG_OF)
46static const struct of_device_id dmm_of_match[];
47#endif
48
Andy Grossef445932012-05-24 11:43:32 -050049/* global spinlock for protecting lists */
50static DEFINE_SPINLOCK(list_lock);
51
Andy Gross71e88312011-12-05 19:19:21 -060052/* Geometry table */
53#define GEOM(xshift, yshift, bytes_per_pixel) { \
54 .x_shft = (xshift), \
55 .y_shft = (yshift), \
56 .cpp = (bytes_per_pixel), \
57 .slot_w = 1 << (SLOT_WIDTH_BITS - (xshift)), \
58 .slot_h = 1 << (SLOT_HEIGHT_BITS - (yshift)), \
59 }
60
61static const struct {
62 uint32_t x_shft; /* unused X-bits (as part of bpp) */
63 uint32_t y_shft; /* unused Y-bits (as part of bpp) */
64 uint32_t cpp; /* bytes/chars per pixel */
65 uint32_t slot_w; /* width of each slot (in pixels) */
66 uint32_t slot_h; /* height of each slot (in pixels) */
67} geom[TILFMT_NFORMATS] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +020068 [TILFMT_8BIT] = GEOM(0, 0, 1),
69 [TILFMT_16BIT] = GEOM(0, 1, 2),
70 [TILFMT_32BIT] = GEOM(1, 1, 4),
71 [TILFMT_PAGE] = GEOM(SLOT_WIDTH_BITS, SLOT_HEIGHT_BITS, 1),
Andy Gross71e88312011-12-05 19:19:21 -060072};
73
74
75/* lookup table for registers w/ per-engine instances */
76static const uint32_t reg[][4] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +020077 [PAT_STATUS] = {DMM_PAT_STATUS__0, DMM_PAT_STATUS__1,
78 DMM_PAT_STATUS__2, DMM_PAT_STATUS__3},
79 [PAT_DESCR] = {DMM_PAT_DESCR__0, DMM_PAT_DESCR__1,
80 DMM_PAT_DESCR__2, DMM_PAT_DESCR__3},
Andy Gross71e88312011-12-05 19:19:21 -060081};
82
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +030083static u32 dmm_read(struct dmm *dmm, u32 reg)
84{
85 return readl(dmm->base + reg);
86}
87
88static void dmm_write(struct dmm *dmm, u32 val, u32 reg)
89{
90 writel(val, dmm->base + reg);
91}
92
Andy Gross71e88312011-12-05 19:19:21 -060093/* simple allocator to grab next 16 byte aligned memory from txn */
94static void *alloc_dma(struct dmm_txn *txn, size_t sz, dma_addr_t *pa)
95{
96 void *ptr;
97 struct refill_engine *engine = txn->engine_handle;
98
99 /* dmm programming requires 16 byte aligned addresses */
100 txn->current_pa = round_up(txn->current_pa, 16);
101 txn->current_va = (void *)round_up((long)txn->current_va, 16);
102
103 ptr = txn->current_va;
104 *pa = txn->current_pa;
105
106 txn->current_pa += sz;
107 txn->current_va += sz;
108
109 BUG_ON((txn->current_va - engine->refill_va) > REFILL_BUFFER_SIZE);
110
111 return ptr;
112}
113
114/* check status and spin until wait_mask comes true */
115static int wait_status(struct refill_engine *engine, uint32_t wait_mask)
116{
117 struct dmm *dmm = engine->dmm;
118 uint32_t r = 0, err, i;
119
120 i = DMM_FIXED_RETRY_COUNT;
121 while (true) {
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300122 r = dmm_read(dmm, reg[PAT_STATUS][engine->id]);
Andy Gross71e88312011-12-05 19:19:21 -0600123 err = r & DMM_PATSTATUS_ERR;
Peter Ujfalusid312fe22017-09-29 14:49:47 +0300124 if (err) {
125 dev_err(dmm->dev,
126 "%s: error (engine%d). PAT_STATUS: 0x%08x\n",
127 __func__, engine->id, r);
Andy Gross71e88312011-12-05 19:19:21 -0600128 return -EFAULT;
Peter Ujfalusid312fe22017-09-29 14:49:47 +0300129 }
Andy Gross71e88312011-12-05 19:19:21 -0600130
131 if ((r & wait_mask) == wait_mask)
132 break;
133
Peter Ujfalusid312fe22017-09-29 14:49:47 +0300134 if (--i == 0) {
135 dev_err(dmm->dev,
136 "%s: timeout (engine%d). PAT_STATUS: 0x%08x\n",
137 __func__, engine->id, r);
Andy Gross71e88312011-12-05 19:19:21 -0600138 return -ETIMEDOUT;
Peter Ujfalusid312fe22017-09-29 14:49:47 +0300139 }
Andy Gross71e88312011-12-05 19:19:21 -0600140
141 udelay(1);
142 }
143
144 return 0;
145}
146
Andy Grossfaaa0542012-10-12 11:18:11 -0500147static void release_engine(struct refill_engine *engine)
148{
149 unsigned long flags;
150
151 spin_lock_irqsave(&list_lock, flags);
152 list_add(&engine->idle_node, &omap_dmm->idle_head);
153 spin_unlock_irqrestore(&list_lock, flags);
154
155 atomic_inc(&omap_dmm->engine_counter);
156 wake_up_interruptible(&omap_dmm->engine_queue);
157}
158
Andy Grossd7de9932012-08-09 00:14:56 -0500159static irqreturn_t omap_dmm_irq_handler(int irq, void *arg)
Andy Gross71e88312011-12-05 19:19:21 -0600160{
161 struct dmm *dmm = arg;
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300162 uint32_t status = dmm_read(dmm, DMM_PAT_IRQSTATUS);
Andy Gross71e88312011-12-05 19:19:21 -0600163 int i;
164
165 /* ack IRQ */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300166 dmm_write(dmm, status, DMM_PAT_IRQSTATUS);
Andy Gross71e88312011-12-05 19:19:21 -0600167
168 for (i = 0; i < dmm->num_engines; i++) {
Andy Grossfaaa0542012-10-12 11:18:11 -0500169 if (status & DMM_IRQSTAT_LST) {
Andy Grossfaaa0542012-10-12 11:18:11 -0500170 if (dmm->engines[i].async)
171 release_engine(&dmm->engines[i]);
Tomi Valkeinen74395072014-12-17 14:34:23 +0200172
173 complete(&dmm->engines[i].compl);
Andy Grossfaaa0542012-10-12 11:18:11 -0500174 }
175
Andy Gross71e88312011-12-05 19:19:21 -0600176 status >>= 8;
177 }
178
179 return IRQ_HANDLED;
180}
181
182/**
183 * Get a handle for a DMM transaction
184 */
185static struct dmm_txn *dmm_txn_init(struct dmm *dmm, struct tcm *tcm)
186{
187 struct dmm_txn *txn = NULL;
188 struct refill_engine *engine = NULL;
Andy Grossfaaa0542012-10-12 11:18:11 -0500189 int ret;
190 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600191
Andy Grossfaaa0542012-10-12 11:18:11 -0500192
193 /* wait until an engine is available */
194 ret = wait_event_interruptible(omap_dmm->engine_queue,
195 atomic_add_unless(&omap_dmm->engine_counter, -1, 0));
196 if (ret)
197 return ERR_PTR(ret);
Andy Gross71e88312011-12-05 19:19:21 -0600198
199 /* grab an idle engine */
Andy Grossfaaa0542012-10-12 11:18:11 -0500200 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600201 if (!list_empty(&dmm->idle_head)) {
202 engine = list_entry(dmm->idle_head.next, struct refill_engine,
203 idle_node);
204 list_del(&engine->idle_node);
205 }
Andy Grossfaaa0542012-10-12 11:18:11 -0500206 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600207
208 BUG_ON(!engine);
209
210 txn = &engine->txn;
211 engine->tcm = tcm;
212 txn->engine_handle = engine;
213 txn->last_pat = NULL;
214 txn->current_va = engine->refill_va;
215 txn->current_pa = engine->refill_pa;
216
217 return txn;
218}
219
220/**
221 * Add region to DMM transaction. If pages or pages[i] is NULL, then the
222 * corresponding slot is cleared (ie. dummy_pa is programmed)
223 */
Andy Grossfaaa0542012-10-12 11:18:11 -0500224static void dmm_txn_append(struct dmm_txn *txn, struct pat_area *area,
Rob Clarka6a91822011-12-09 23:26:08 -0600225 struct page **pages, uint32_t npages, uint32_t roll)
Andy Gross71e88312011-12-05 19:19:21 -0600226{
Russell King2d31ca32014-07-12 10:53:41 +0100227 dma_addr_t pat_pa = 0, data_pa = 0;
Andy Gross71e88312011-12-05 19:19:21 -0600228 uint32_t *data;
229 struct pat *pat;
230 struct refill_engine *engine = txn->engine_handle;
231 int columns = (1 + area->x1 - area->x0);
232 int rows = (1 + area->y1 - area->y0);
233 int i = columns*rows;
Andy Gross71e88312011-12-05 19:19:21 -0600234
Laurent Pinchartd501b122016-12-12 11:57:24 +0200235 pat = alloc_dma(txn, sizeof(*pat), &pat_pa);
Andy Gross71e88312011-12-05 19:19:21 -0600236
237 if (txn->last_pat)
238 txn->last_pat->next_pa = (uint32_t)pat_pa;
239
240 pat->area = *area;
Andy Grossc6b7ae552012-12-19 14:53:38 -0600241
242 /* adjust Y coordinates based off of container parameters */
243 pat->area.y0 += engine->tcm->y_offset;
244 pat->area.y1 += engine->tcm->y_offset;
245
Andy Gross71e88312011-12-05 19:19:21 -0600246 pat->ctrl = (struct pat_ctrl){
247 .start = 1,
248 .lut_id = engine->tcm->lut_id,
249 };
250
Russell King2d31ca32014-07-12 10:53:41 +0100251 data = alloc_dma(txn, 4*i, &data_pa);
252 /* FIXME: what if data_pa is more than 32-bit ? */
253 pat->data_pa = data_pa;
Andy Gross71e88312011-12-05 19:19:21 -0600254
255 while (i--) {
Rob Clarka6a91822011-12-09 23:26:08 -0600256 int n = i + roll;
257 if (n >= npages)
258 n -= npages;
259 data[i] = (pages && pages[n]) ?
260 page_to_phys(pages[n]) : engine->dmm->dummy_pa;
Andy Gross71e88312011-12-05 19:19:21 -0600261 }
262
Andy Gross71e88312011-12-05 19:19:21 -0600263 txn->last_pat = pat;
264
Andy Grossfaaa0542012-10-12 11:18:11 -0500265 return;
Andy Gross71e88312011-12-05 19:19:21 -0600266}
267
268/**
269 * Commit the DMM transaction.
270 */
271static int dmm_txn_commit(struct dmm_txn *txn, bool wait)
272{
273 int ret = 0;
274 struct refill_engine *engine = txn->engine_handle;
275 struct dmm *dmm = engine->dmm;
276
277 if (!txn->last_pat) {
278 dev_err(engine->dmm->dev, "need at least one txn\n");
279 ret = -EINVAL;
280 goto cleanup;
281 }
282
283 txn->last_pat->next_pa = 0;
284
285 /* write to PAT_DESCR to clear out any pending transaction */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300286 dmm_write(dmm, 0x0, reg[PAT_DESCR][engine->id]);
Andy Gross71e88312011-12-05 19:19:21 -0600287
288 /* wait for engine ready: */
289 ret = wait_status(engine, DMM_PATSTATUS_READY);
290 if (ret) {
291 ret = -EFAULT;
292 goto cleanup;
293 }
294
Andy Grossfaaa0542012-10-12 11:18:11 -0500295 /* mark whether it is async to denote list management in IRQ handler */
296 engine->async = wait ? false : true;
Tomi Valkeinen74395072014-12-17 14:34:23 +0200297 reinit_completion(&engine->compl);
298 /* verify that the irq handler sees the 'async' and completion value */
Tomi Valkeinene7e24df2014-11-10 12:23:01 +0200299 smp_mb();
Andy Grossfaaa0542012-10-12 11:18:11 -0500300
Andy Gross71e88312011-12-05 19:19:21 -0600301 /* kick reload */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300302 dmm_write(dmm, engine->refill_pa, reg[PAT_DESCR][engine->id]);
Andy Gross71e88312011-12-05 19:19:21 -0600303
304 if (wait) {
Tomi Valkeinen74395072014-12-17 14:34:23 +0200305 if (!wait_for_completion_timeout(&engine->compl,
Tomi Valkeinen96cbd142015-04-28 14:01:32 +0300306 msecs_to_jiffies(100))) {
Andy Gross71e88312011-12-05 19:19:21 -0600307 dev_err(dmm->dev, "timed out waiting for done\n");
308 ret = -ETIMEDOUT;
309 }
310 }
311
312cleanup:
Andy Grossfaaa0542012-10-12 11:18:11 -0500313 /* only place engine back on list if we are done with it */
314 if (ret || wait)
315 release_engine(engine);
Andy Gross71e88312011-12-05 19:19:21 -0600316
Andy Gross71e88312011-12-05 19:19:21 -0600317 return ret;
318}
319
320/*
321 * DMM programming
322 */
Rob Clarka6a91822011-12-09 23:26:08 -0600323static int fill(struct tcm_area *area, struct page **pages,
324 uint32_t npages, uint32_t roll, bool wait)
Andy Gross71e88312011-12-05 19:19:21 -0600325{
326 int ret = 0;
327 struct tcm_area slice, area_s;
328 struct dmm_txn *txn;
329
Tomi Valkeinen2bb2daf2015-04-28 14:01:34 +0300330 /*
331 * FIXME
332 *
333 * Asynchronous fill does not work reliably, as the driver does not
334 * handle errors in the async code paths. The fill operation may
335 * silently fail, leading to leaking DMM engines, which may eventually
336 * lead to deadlock if we run out of DMM engines.
337 *
338 * For now, always set 'wait' so that we only use sync fills. Async
339 * fills should be fixed, or alternatively we could decide to only
340 * support sync fills and so the whole async code path could be removed.
341 */
342
343 wait = true;
344
Andy Gross71e88312011-12-05 19:19:21 -0600345 txn = dmm_txn_init(omap_dmm, area->tcm);
346 if (IS_ERR_OR_NULL(txn))
Andy Gross295c7992012-11-16 13:10:57 -0600347 return -ENOMEM;
Andy Gross71e88312011-12-05 19:19:21 -0600348
349 tcm_for_each_slice(slice, *area, area_s) {
350 struct pat_area p_area = {
351 .x0 = slice.p0.x, .y0 = slice.p0.y,
352 .x1 = slice.p1.x, .y1 = slice.p1.y,
353 };
354
Andy Grossfaaa0542012-10-12 11:18:11 -0500355 dmm_txn_append(txn, &p_area, pages, npages, roll);
Andy Gross71e88312011-12-05 19:19:21 -0600356
Rob Clarka6a91822011-12-09 23:26:08 -0600357 roll += tcm_sizeof(slice);
Andy Gross71e88312011-12-05 19:19:21 -0600358 }
359
360 ret = dmm_txn_commit(txn, wait);
361
Andy Gross71e88312011-12-05 19:19:21 -0600362 return ret;
363}
364
365/*
366 * Pin/unpin
367 */
368
369/* note: slots for which pages[i] == NULL are filled w/ dummy page
370 */
Rob Clarka6a91822011-12-09 23:26:08 -0600371int tiler_pin(struct tiler_block *block, struct page **pages,
372 uint32_t npages, uint32_t roll, bool wait)
Andy Gross71e88312011-12-05 19:19:21 -0600373{
374 int ret;
375
Rob Clarka6a91822011-12-09 23:26:08 -0600376 ret = fill(&block->area, pages, npages, roll, wait);
Andy Gross71e88312011-12-05 19:19:21 -0600377
378 if (ret)
379 tiler_unpin(block);
380
381 return ret;
382}
383
384int tiler_unpin(struct tiler_block *block)
385{
Rob Clarka6a91822011-12-09 23:26:08 -0600386 return fill(&block->area, NULL, 0, 0, false);
Andy Gross71e88312011-12-05 19:19:21 -0600387}
388
389/*
390 * Reserve/release
391 */
392struct tiler_block *tiler_reserve_2d(enum tiler_fmt fmt, uint16_t w,
393 uint16_t h, uint16_t align)
394{
395 struct tiler_block *block = kzalloc(sizeof(*block), GFP_KERNEL);
396 u32 min_align = 128;
397 int ret;
Andy Grossfaaa0542012-10-12 11:18:11 -0500398 unsigned long flags;
Tomi Valkeinen2150c192017-02-21 09:57:12 +0200399 u32 slot_bytes;
Andy Gross71e88312011-12-05 19:19:21 -0600400
401 BUG_ON(!validfmt(fmt));
402
403 /* convert width/height to slots */
404 w = DIV_ROUND_UP(w, geom[fmt].slot_w);
405 h = DIV_ROUND_UP(h, geom[fmt].slot_h);
406
407 /* convert alignment to slots */
Andy Gross0d6fa532015-08-12 11:24:38 +0300408 slot_bytes = geom[fmt].slot_w * geom[fmt].cpp;
409 min_align = max(min_align, slot_bytes);
410 align = (align > min_align) ? ALIGN(align, min_align) : min_align;
411 align /= slot_bytes;
Andy Gross71e88312011-12-05 19:19:21 -0600412
413 block->fmt = fmt;
414
Andy Gross0d6fa532015-08-12 11:24:38 +0300415 ret = tcm_reserve_2d(containers[fmt], w, h, align, -1, slot_bytes,
416 &block->area);
Andy Gross71e88312011-12-05 19:19:21 -0600417 if (ret) {
418 kfree(block);
Rob Clark1c3a4dc2012-03-21 16:40:23 -0500419 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600420 }
421
422 /* add to allocation list */
Andy Grossfaaa0542012-10-12 11:18:11 -0500423 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600424 list_add(&block->alloc_node, &omap_dmm->alloc_head);
Andy Grossfaaa0542012-10-12 11:18:11 -0500425 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600426
427 return block;
428}
429
430struct tiler_block *tiler_reserve_1d(size_t size)
431{
432 struct tiler_block *block = kzalloc(sizeof(*block), GFP_KERNEL);
433 int num_pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
Andy Grossfaaa0542012-10-12 11:18:11 -0500434 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600435
436 if (!block)
Andy Grossd7de9932012-08-09 00:14:56 -0500437 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600438
439 block->fmt = TILFMT_PAGE;
440
441 if (tcm_reserve_1d(containers[TILFMT_PAGE], num_pages,
442 &block->area)) {
443 kfree(block);
Rob Clark1c3a4dc2012-03-21 16:40:23 -0500444 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600445 }
446
Andy Grossfaaa0542012-10-12 11:18:11 -0500447 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600448 list_add(&block->alloc_node, &omap_dmm->alloc_head);
Andy Grossfaaa0542012-10-12 11:18:11 -0500449 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600450
451 return block;
452}
453
454/* note: if you have pin'd pages, you should have already unpin'd first! */
455int tiler_release(struct tiler_block *block)
456{
457 int ret = tcm_free(&block->area);
Andy Grossfaaa0542012-10-12 11:18:11 -0500458 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600459
460 if (block->area.tcm)
461 dev_err(omap_dmm->dev, "failed to release block\n");
462
Andy Grossfaaa0542012-10-12 11:18:11 -0500463 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600464 list_del(&block->alloc_node);
Andy Grossfaaa0542012-10-12 11:18:11 -0500465 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600466
467 kfree(block);
468 return ret;
469}
470
471/*
472 * Utils
473 */
474
Rob Clark3c810c62012-08-15 15:18:01 -0500475/* calculate the tiler space address of a pixel in a view orientation...
476 * below description copied from the display subsystem section of TRM:
477 *
478 * When the TILER is addressed, the bits:
479 * [28:27] = 0x0 for 8-bit tiled
480 * 0x1 for 16-bit tiled
481 * 0x2 for 32-bit tiled
482 * 0x3 for page mode
483 * [31:29] = 0x0 for 0-degree view
484 * 0x1 for 180-degree view + mirroring
485 * 0x2 for 0-degree view + mirroring
486 * 0x3 for 180-degree view
487 * 0x4 for 270-degree view + mirroring
488 * 0x5 for 270-degree view
489 * 0x6 for 90-degree view
490 * 0x7 for 90-degree view + mirroring
491 * Otherwise the bits indicated the corresponding bit address to access
492 * the SDRAM.
493 */
494static u32 tiler_get_address(enum tiler_fmt fmt, u32 orient, u32 x, u32 y)
Andy Gross71e88312011-12-05 19:19:21 -0600495{
496 u32 x_bits, y_bits, tmp, x_mask, y_mask, alignment;
497
498 x_bits = CONT_WIDTH_BITS - geom[fmt].x_shft;
499 y_bits = CONT_HEIGHT_BITS - geom[fmt].y_shft;
500 alignment = geom[fmt].x_shft + geom[fmt].y_shft;
501
502 /* validate coordinate */
503 x_mask = MASK(x_bits);
504 y_mask = MASK(y_bits);
505
Rob Clark3c810c62012-08-15 15:18:01 -0500506 if (x < 0 || x > x_mask || y < 0 || y > y_mask) {
507 DBG("invalid coords: %u < 0 || %u > %u || %u < 0 || %u > %u",
508 x, x, x_mask, y, y, y_mask);
Andy Gross71e88312011-12-05 19:19:21 -0600509 return 0;
Rob Clark3c810c62012-08-15 15:18:01 -0500510 }
Andy Gross71e88312011-12-05 19:19:21 -0600511
512 /* account for mirroring */
513 if (orient & MASK_X_INVERT)
514 x ^= x_mask;
515 if (orient & MASK_Y_INVERT)
516 y ^= y_mask;
517
518 /* get coordinate address */
519 if (orient & MASK_XY_FLIP)
520 tmp = ((x << y_bits) + y);
521 else
522 tmp = ((y << x_bits) + x);
523
524 return TIL_ADDR((tmp << alignment), orient, fmt);
525}
526
527dma_addr_t tiler_ssptr(struct tiler_block *block)
528{
529 BUG_ON(!validfmt(block->fmt));
530
Rob Clark3c810c62012-08-15 15:18:01 -0500531 return TILVIEW_8BIT + tiler_get_address(block->fmt, 0,
Andy Gross71e88312011-12-05 19:19:21 -0600532 block->area.p0.x * geom[block->fmt].slot_w,
533 block->area.p0.y * geom[block->fmt].slot_h);
534}
535
Rob Clark3c810c62012-08-15 15:18:01 -0500536dma_addr_t tiler_tsptr(struct tiler_block *block, uint32_t orient,
537 uint32_t x, uint32_t y)
538{
539 struct tcm_pt *p = &block->area.p0;
540 BUG_ON(!validfmt(block->fmt));
541
542 return tiler_get_address(block->fmt, orient,
543 (p->x * geom[block->fmt].slot_w) + x,
544 (p->y * geom[block->fmt].slot_h) + y);
545}
546
Andy Gross71e88312011-12-05 19:19:21 -0600547void tiler_align(enum tiler_fmt fmt, uint16_t *w, uint16_t *h)
548{
549 BUG_ON(!validfmt(fmt));
550 *w = round_up(*w, geom[fmt].slot_w);
551 *h = round_up(*h, geom[fmt].slot_h);
552}
553
Rob Clark3c810c62012-08-15 15:18:01 -0500554uint32_t tiler_stride(enum tiler_fmt fmt, uint32_t orient)
Andy Gross71e88312011-12-05 19:19:21 -0600555{
556 BUG_ON(!validfmt(fmt));
557
Rob Clark3c810c62012-08-15 15:18:01 -0500558 if (orient & MASK_XY_FLIP)
559 return 1 << (CONT_HEIGHT_BITS + geom[fmt].x_shft);
560 else
561 return 1 << (CONT_WIDTH_BITS + geom[fmt].y_shft);
Andy Gross71e88312011-12-05 19:19:21 -0600562}
563
564size_t tiler_size(enum tiler_fmt fmt, uint16_t w, uint16_t h)
565{
566 tiler_align(fmt, &w, &h);
567 return geom[fmt].cpp * w * h;
568}
569
570size_t tiler_vsize(enum tiler_fmt fmt, uint16_t w, uint16_t h)
571{
572 BUG_ON(!validfmt(fmt));
573 return round_up(geom[fmt].cpp * w, PAGE_SIZE) * h;
574}
575
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000576uint32_t tiler_get_cpu_cache_flags(void)
577{
578 return omap_dmm->plat_data->cpu_cache_flags;
579}
580
Andy Grosse5e4e9b2012-10-17 00:30:03 -0500581bool dmm_is_available(void)
Andy Gross5c137792012-03-05 10:48:39 -0600582{
583 return omap_dmm ? true : false;
584}
585
586static int omap_dmm_remove(struct platform_device *dev)
Andy Gross71e88312011-12-05 19:19:21 -0600587{
588 struct tiler_block *block, *_block;
589 int i;
Andy Grossfaaa0542012-10-12 11:18:11 -0500590 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600591
592 if (omap_dmm) {
593 /* free all area regions */
Andy Grossfaaa0542012-10-12 11:18:11 -0500594 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600595 list_for_each_entry_safe(block, _block, &omap_dmm->alloc_head,
596 alloc_node) {
597 list_del(&block->alloc_node);
598 kfree(block);
599 }
Andy Grossfaaa0542012-10-12 11:18:11 -0500600 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600601
602 for (i = 0; i < omap_dmm->num_lut; i++)
603 if (omap_dmm->tcm && omap_dmm->tcm[i])
604 omap_dmm->tcm[i]->deinit(omap_dmm->tcm[i]);
605 kfree(omap_dmm->tcm);
606
607 kfree(omap_dmm->engines);
608 if (omap_dmm->refill_va)
Luis R. Rodriguezf6e45662016-01-22 18:34:22 -0800609 dma_free_wc(omap_dmm->dev,
610 REFILL_BUFFER_SIZE * omap_dmm->num_engines,
611 omap_dmm->refill_va, omap_dmm->refill_pa);
Andy Gross71e88312011-12-05 19:19:21 -0600612 if (omap_dmm->dummy_page)
613 __free_page(omap_dmm->dummy_page);
614
Andy Grossef445932012-05-24 11:43:32 -0500615 if (omap_dmm->irq > 0)
Andy Gross71e88312011-12-05 19:19:21 -0600616 free_irq(omap_dmm->irq, omap_dmm);
617
Andy Gross5c137792012-03-05 10:48:39 -0600618 iounmap(omap_dmm->base);
Andy Gross71e88312011-12-05 19:19:21 -0600619 kfree(omap_dmm);
Andy Gross5c137792012-03-05 10:48:39 -0600620 omap_dmm = NULL;
Andy Gross71e88312011-12-05 19:19:21 -0600621 }
622
623 return 0;
624}
625
Andy Gross5c137792012-03-05 10:48:39 -0600626static int omap_dmm_probe(struct platform_device *dev)
Andy Gross71e88312011-12-05 19:19:21 -0600627{
628 int ret = -EFAULT, i;
629 struct tcm_area area = {0};
Andy Gross0f562d12012-10-11 23:06:43 -0500630 u32 hwinfo, pat_geom;
Andy Gross5c137792012-03-05 10:48:39 -0600631 struct resource *mem;
Andy Gross71e88312011-12-05 19:19:21 -0600632
633 omap_dmm = kzalloc(sizeof(*omap_dmm), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800634 if (!omap_dmm)
Andy Gross71e88312011-12-05 19:19:21 -0600635 goto fail;
Andy Gross71e88312011-12-05 19:19:21 -0600636
Andy Grossef445932012-05-24 11:43:32 -0500637 /* initialize lists */
638 INIT_LIST_HEAD(&omap_dmm->alloc_head);
639 INIT_LIST_HEAD(&omap_dmm->idle_head);
640
Andy Grossfaaa0542012-10-12 11:18:11 -0500641 init_waitqueue_head(&omap_dmm->engine_queue);
642
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000643 if (dev->dev.of_node) {
644 const struct of_device_id *match;
645
646 match = of_match_node(dmm_of_match, dev->dev.of_node);
647 if (!match) {
648 dev_err(&dev->dev, "failed to find matching device node\n");
Christophe JAILLET8677b1a2017-09-24 08:01:03 +0200649 ret = -ENODEV;
650 goto fail;
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000651 }
652
653 omap_dmm->plat_data = match->data;
654 }
655
Andy Gross71e88312011-12-05 19:19:21 -0600656 /* lookup hwmod data - base address and irq */
Andy Gross5c137792012-03-05 10:48:39 -0600657 mem = platform_get_resource(dev, IORESOURCE_MEM, 0);
658 if (!mem) {
659 dev_err(&dev->dev, "failed to get base address resource\n");
Andy Gross71e88312011-12-05 19:19:21 -0600660 goto fail;
661 }
662
Andy Gross5c137792012-03-05 10:48:39 -0600663 omap_dmm->base = ioremap(mem->start, SZ_2K);
664
665 if (!omap_dmm->base) {
666 dev_err(&dev->dev, "failed to get dmm base address\n");
667 goto fail;
668 }
669
670 omap_dmm->irq = platform_get_irq(dev, 0);
671 if (omap_dmm->irq < 0) {
672 dev_err(&dev->dev, "failed to get IRQ resource\n");
673 goto fail;
674 }
675
676 omap_dmm->dev = &dev->dev;
677
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300678 hwinfo = dmm_read(omap_dmm, DMM_PAT_HWINFO);
Andy Gross71e88312011-12-05 19:19:21 -0600679 omap_dmm->num_engines = (hwinfo >> 24) & 0x1F;
680 omap_dmm->num_lut = (hwinfo >> 16) & 0x1F;
681 omap_dmm->container_width = 256;
682 omap_dmm->container_height = 128;
683
Andy Grossfaaa0542012-10-12 11:18:11 -0500684 atomic_set(&omap_dmm->engine_counter, omap_dmm->num_engines);
685
Andy Gross71e88312011-12-05 19:19:21 -0600686 /* read out actual LUT width and height */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300687 pat_geom = dmm_read(omap_dmm, DMM_PAT_GEOMETRY);
Andy Gross71e88312011-12-05 19:19:21 -0600688 omap_dmm->lut_width = ((pat_geom >> 16) & 0xF) << 5;
689 omap_dmm->lut_height = ((pat_geom >> 24) & 0xF) << 5;
690
Andy Grossc6b7ae552012-12-19 14:53:38 -0600691 /* increment LUT by one if on OMAP5 */
692 /* LUT has twice the height, and is split into a separate container */
693 if (omap_dmm->lut_height != omap_dmm->container_height)
694 omap_dmm->num_lut++;
695
Andy Gross71e88312011-12-05 19:19:21 -0600696 /* initialize DMM registers */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300697 dmm_write(omap_dmm, 0x88888888, DMM_PAT_VIEW__0);
698 dmm_write(omap_dmm, 0x88888888, DMM_PAT_VIEW__1);
699 dmm_write(omap_dmm, 0x80808080, DMM_PAT_VIEW_MAP__0);
700 dmm_write(omap_dmm, 0x80000000, DMM_PAT_VIEW_MAP_BASE);
701 dmm_write(omap_dmm, 0x88888888, DMM_TILER_OR__0);
702 dmm_write(omap_dmm, 0x88888888, DMM_TILER_OR__1);
Andy Gross71e88312011-12-05 19:19:21 -0600703
704 ret = request_irq(omap_dmm->irq, omap_dmm_irq_handler, IRQF_SHARED,
705 "omap_dmm_irq_handler", omap_dmm);
706
707 if (ret) {
Andy Gross5c137792012-03-05 10:48:39 -0600708 dev_err(&dev->dev, "couldn't register IRQ %d, error %d\n",
Andy Gross71e88312011-12-05 19:19:21 -0600709 omap_dmm->irq, ret);
710 omap_dmm->irq = -1;
711 goto fail;
712 }
713
Rob Clarka6a91822011-12-09 23:26:08 -0600714 /* Enable all interrupts for each refill engine except
715 * ERR_LUT_MISS<n> (which is just advisory, and we don't care
716 * about because we want to be able to refill live scanout
717 * buffers for accelerated pan/scroll) and FILL_DSC<n> which
718 * we just generally don't care about.
719 */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300720 dmm_write(omap_dmm, 0x7e7e7e7e, DMM_PAT_IRQENABLE_SET);
Andy Gross71e88312011-12-05 19:19:21 -0600721
Andy Gross71e88312011-12-05 19:19:21 -0600722 omap_dmm->dummy_page = alloc_page(GFP_KERNEL | __GFP_DMA32);
723 if (!omap_dmm->dummy_page) {
Andy Gross5c137792012-03-05 10:48:39 -0600724 dev_err(&dev->dev, "could not allocate dummy page\n");
Andy Gross71e88312011-12-05 19:19:21 -0600725 ret = -ENOMEM;
726 goto fail;
727 }
Andy Gross5c137792012-03-05 10:48:39 -0600728
729 /* set dma mask for device */
Russell Kingd6cfaab2013-06-10 18:41:59 +0100730 ret = dma_set_coherent_mask(&dev->dev, DMA_BIT_MASK(32));
731 if (ret)
732 goto fail;
Andy Gross5c137792012-03-05 10:48:39 -0600733
Andy Gross71e88312011-12-05 19:19:21 -0600734 omap_dmm->dummy_pa = page_to_phys(omap_dmm->dummy_page);
735
736 /* alloc refill memory */
Luis R. Rodriguezf6e45662016-01-22 18:34:22 -0800737 omap_dmm->refill_va = dma_alloc_wc(&dev->dev,
738 REFILL_BUFFER_SIZE * omap_dmm->num_engines,
739 &omap_dmm->refill_pa, GFP_KERNEL);
Andy Gross71e88312011-12-05 19:19:21 -0600740 if (!omap_dmm->refill_va) {
Andy Gross5c137792012-03-05 10:48:39 -0600741 dev_err(&dev->dev, "could not allocate refill memory\n");
Andy Gross71e88312011-12-05 19:19:21 -0600742 goto fail;
743 }
744
745 /* alloc engines */
Joe Perches78110bb2013-02-11 09:41:29 -0800746 omap_dmm->engines = kcalloc(omap_dmm->num_engines,
Laurent Pinchartd501b122016-12-12 11:57:24 +0200747 sizeof(*omap_dmm->engines), GFP_KERNEL);
Andy Gross71e88312011-12-05 19:19:21 -0600748 if (!omap_dmm->engines) {
Andy Gross71e88312011-12-05 19:19:21 -0600749 ret = -ENOMEM;
750 goto fail;
751 }
752
Andy Gross71e88312011-12-05 19:19:21 -0600753 for (i = 0; i < omap_dmm->num_engines; i++) {
754 omap_dmm->engines[i].id = i;
755 omap_dmm->engines[i].dmm = omap_dmm;
756 omap_dmm->engines[i].refill_va = omap_dmm->refill_va +
757 (REFILL_BUFFER_SIZE * i);
758 omap_dmm->engines[i].refill_pa = omap_dmm->refill_pa +
759 (REFILL_BUFFER_SIZE * i);
Tomi Valkeinen74395072014-12-17 14:34:23 +0200760 init_completion(&omap_dmm->engines[i].compl);
Andy Gross71e88312011-12-05 19:19:21 -0600761
762 list_add(&omap_dmm->engines[i].idle_node, &omap_dmm->idle_head);
763 }
764
Joe Perches78110bb2013-02-11 09:41:29 -0800765 omap_dmm->tcm = kcalloc(omap_dmm->num_lut, sizeof(*omap_dmm->tcm),
Andy Gross71e88312011-12-05 19:19:21 -0600766 GFP_KERNEL);
767 if (!omap_dmm->tcm) {
Andy Gross71e88312011-12-05 19:19:21 -0600768 ret = -ENOMEM;
769 goto fail;
770 }
771
772 /* init containers */
Andy Grossc6b7ae552012-12-19 14:53:38 -0600773 /* Each LUT is associated with a TCM (container manager). We use the
774 lut_id to denote the lut_id used to identify the correct LUT for
775 programming during reill operations */
Andy Gross71e88312011-12-05 19:19:21 -0600776 for (i = 0; i < omap_dmm->num_lut; i++) {
777 omap_dmm->tcm[i] = sita_init(omap_dmm->container_width,
Andy Gross0d6fa532015-08-12 11:24:38 +0300778 omap_dmm->container_height);
Andy Gross71e88312011-12-05 19:19:21 -0600779
780 if (!omap_dmm->tcm[i]) {
Andy Gross5c137792012-03-05 10:48:39 -0600781 dev_err(&dev->dev, "failed to allocate container\n");
Andy Gross71e88312011-12-05 19:19:21 -0600782 ret = -ENOMEM;
783 goto fail;
784 }
785
786 omap_dmm->tcm[i]->lut_id = i;
787 }
788
789 /* assign access mode containers to applicable tcm container */
790 /* OMAP 4 has 1 container for all 4 views */
Andy Grossc6b7ae552012-12-19 14:53:38 -0600791 /* OMAP 5 has 2 containers, 1 for 2D and 1 for 1D */
Andy Gross71e88312011-12-05 19:19:21 -0600792 containers[TILFMT_8BIT] = omap_dmm->tcm[0];
793 containers[TILFMT_16BIT] = omap_dmm->tcm[0];
794 containers[TILFMT_32BIT] = omap_dmm->tcm[0];
Andy Grossc6b7ae552012-12-19 14:53:38 -0600795
796 if (omap_dmm->container_height != omap_dmm->lut_height) {
797 /* second LUT is used for PAGE mode. Programming must use
798 y offset that is added to all y coordinates. LUT id is still
799 0, because it is the same LUT, just the upper 128 lines */
800 containers[TILFMT_PAGE] = omap_dmm->tcm[1];
801 omap_dmm->tcm[1]->y_offset = OMAP5_LUT_OFFSET;
802 omap_dmm->tcm[1]->lut_id = 0;
803 } else {
804 containers[TILFMT_PAGE] = omap_dmm->tcm[0];
805 }
Andy Gross71e88312011-12-05 19:19:21 -0600806
Andy Gross71e88312011-12-05 19:19:21 -0600807 area = (struct tcm_area) {
Andy Gross71e88312011-12-05 19:19:21 -0600808 .tcm = NULL,
809 .p1.x = omap_dmm->container_width - 1,
810 .p1.y = omap_dmm->container_height - 1,
811 };
812
Andy Gross71e88312011-12-05 19:19:21 -0600813 /* initialize all LUTs to dummy page entries */
814 for (i = 0; i < omap_dmm->num_lut; i++) {
815 area.tcm = omap_dmm->tcm[i];
Rob Clarka6a91822011-12-09 23:26:08 -0600816 if (fill(&area, NULL, 0, 0, true))
Andy Gross71e88312011-12-05 19:19:21 -0600817 dev_err(omap_dmm->dev, "refill failed");
818 }
819
820 dev_info(omap_dmm->dev, "initialized all PAT entries\n");
821
822 return 0;
823
824fail:
Andy Grossef445932012-05-24 11:43:32 -0500825 if (omap_dmm_remove(dev))
826 dev_err(&dev->dev, "cleanup failed\n");
Andy Gross71e88312011-12-05 19:19:21 -0600827 return ret;
828}
Andy Gross6169a1482011-12-15 21:05:17 -0600829
830/*
831 * debugfs support
832 */
833
834#ifdef CONFIG_DEBUG_FS
835
836static const char *alphabet = "abcdefghijklmnopqrstuvwxyz"
837 "ABCDEFGHIJKLMNOPQRSTUVWXYZ0123456789";
838static const char *special = ".,:;'\"`~!^-+";
839
840static void fill_map(char **map, int xdiv, int ydiv, struct tcm_area *a,
841 char c, bool ovw)
842{
843 int x, y;
844 for (y = a->p0.y / ydiv; y <= a->p1.y / ydiv; y++)
845 for (x = a->p0.x / xdiv; x <= a->p1.x / xdiv; x++)
846 if (map[y][x] == ' ' || ovw)
847 map[y][x] = c;
848}
849
850static void fill_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p,
851 char c)
852{
853 map[p->y / ydiv][p->x / xdiv] = c;
854}
855
856static char read_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p)
857{
858 return map[p->y / ydiv][p->x / xdiv];
859}
860
861static int map_width(int xdiv, int x0, int x1)
862{
863 return (x1 / xdiv) - (x0 / xdiv) + 1;
864}
865
866static void text_map(char **map, int xdiv, char *nice, int yd, int x0, int x1)
867{
868 char *p = map[yd] + (x0 / xdiv);
869 int w = (map_width(xdiv, x0, x1) - strlen(nice)) / 2;
870 if (w >= 0) {
871 p += w;
872 while (*nice)
873 *p++ = *nice++;
874 }
875}
876
877static void map_1d_info(char **map, int xdiv, int ydiv, char *nice,
878 struct tcm_area *a)
879{
880 sprintf(nice, "%dK", tcm_sizeof(*a) * 4);
881 if (a->p0.y + 1 < a->p1.y) {
882 text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv, 0,
883 256 - 1);
884 } else if (a->p0.y < a->p1.y) {
885 if (strlen(nice) < map_width(xdiv, a->p0.x, 256 - 1))
886 text_map(map, xdiv, nice, a->p0.y / ydiv,
887 a->p0.x + xdiv, 256 - 1);
888 else if (strlen(nice) < map_width(xdiv, 0, a->p1.x))
889 text_map(map, xdiv, nice, a->p1.y / ydiv,
890 0, a->p1.y - xdiv);
891 } else if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x)) {
892 text_map(map, xdiv, nice, a->p0.y / ydiv, a->p0.x, a->p1.x);
893 }
894}
895
896static void map_2d_info(char **map, int xdiv, int ydiv, char *nice,
897 struct tcm_area *a)
898{
899 sprintf(nice, "(%d*%d)", tcm_awidth(*a), tcm_aheight(*a));
900 if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x))
901 text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv,
902 a->p0.x, a->p1.x);
903}
904
905int tiler_map_show(struct seq_file *s, void *arg)
906{
907 int xdiv = 2, ydiv = 1;
908 char **map = NULL, *global_map;
909 struct tiler_block *block;
910 struct tcm_area a, p;
911 int i;
912 const char *m2d = alphabet;
913 const char *a2d = special;
914 const char *m2dp = m2d, *a2dp = a2d;
915 char nice[128];
Andy Gross02646fb2012-03-05 10:48:38 -0600916 int h_adj;
917 int w_adj;
Andy Gross6169a1482011-12-15 21:05:17 -0600918 unsigned long flags;
Andy Grossc6b7ae552012-12-19 14:53:38 -0600919 int lut_idx;
920
Andy Gross6169a1482011-12-15 21:05:17 -0600921
Andy Gross02646fb2012-03-05 10:48:38 -0600922 if (!omap_dmm) {
923 /* early return if dmm/tiler device is not initialized */
924 return 0;
925 }
926
Andy Grossc6b7ae552012-12-19 14:53:38 -0600927 h_adj = omap_dmm->container_height / ydiv;
928 w_adj = omap_dmm->container_width / xdiv;
Andy Gross02646fb2012-03-05 10:48:38 -0600929
Andy Grossc6b7ae552012-12-19 14:53:38 -0600930 map = kmalloc(h_adj * sizeof(*map), GFP_KERNEL);
931 global_map = kmalloc((w_adj + 1) * h_adj, GFP_KERNEL);
Andy Gross6169a1482011-12-15 21:05:17 -0600932
933 if (!map || !global_map)
934 goto error;
935
Andy Grossc6b7ae552012-12-19 14:53:38 -0600936 for (lut_idx = 0; lut_idx < omap_dmm->num_lut; lut_idx++) {
Dan Carpentere1e9c902013-08-22 15:42:50 +0300937 memset(map, 0, h_adj * sizeof(*map));
Andy Grossc6b7ae552012-12-19 14:53:38 -0600938 memset(global_map, ' ', (w_adj + 1) * h_adj);
Andy Gross6169a1482011-12-15 21:05:17 -0600939
Andy Grossc6b7ae552012-12-19 14:53:38 -0600940 for (i = 0; i < omap_dmm->container_height; i++) {
941 map[i] = global_map + i * (w_adj + 1);
942 map[i][w_adj] = 0;
Andy Gross6169a1482011-12-15 21:05:17 -0600943 }
Andy Gross6169a1482011-12-15 21:05:17 -0600944
Andy Grossc6b7ae552012-12-19 14:53:38 -0600945 spin_lock_irqsave(&list_lock, flags);
Andy Gross6169a1482011-12-15 21:05:17 -0600946
Andy Grossc6b7ae552012-12-19 14:53:38 -0600947 list_for_each_entry(block, &omap_dmm->alloc_head, alloc_node) {
948 if (block->area.tcm == omap_dmm->tcm[lut_idx]) {
949 if (block->fmt != TILFMT_PAGE) {
950 fill_map(map, xdiv, ydiv, &block->area,
951 *m2dp, true);
952 if (!*++a2dp)
953 a2dp = a2d;
954 if (!*++m2dp)
955 m2dp = m2d;
956 map_2d_info(map, xdiv, ydiv, nice,
957 &block->area);
958 } else {
959 bool start = read_map_pt(map, xdiv,
960 ydiv, &block->area.p0) == ' ';
961 bool end = read_map_pt(map, xdiv, ydiv,
962 &block->area.p1) == ' ';
963
964 tcm_for_each_slice(a, block->area, p)
965 fill_map(map, xdiv, ydiv, &a,
966 '=', true);
967 fill_map_pt(map, xdiv, ydiv,
968 &block->area.p0,
969 start ? '<' : 'X');
970 fill_map_pt(map, xdiv, ydiv,
971 &block->area.p1,
972 end ? '>' : 'X');
973 map_1d_info(map, xdiv, ydiv, nice,
974 &block->area);
975 }
976 }
977 }
978
979 spin_unlock_irqrestore(&list_lock, flags);
980
981 if (s) {
982 seq_printf(s, "CONTAINER %d DUMP BEGIN\n", lut_idx);
983 for (i = 0; i < 128; i++)
984 seq_printf(s, "%03d:%s\n", i, map[i]);
985 seq_printf(s, "CONTAINER %d DUMP END\n", lut_idx);
986 } else {
987 dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP BEGIN\n",
988 lut_idx);
989 for (i = 0; i < 128; i++)
990 dev_dbg(omap_dmm->dev, "%03d:%s\n", i, map[i]);
991 dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP END\n",
992 lut_idx);
993 }
Andy Gross6169a1482011-12-15 21:05:17 -0600994 }
995
996error:
997 kfree(map);
998 kfree(global_map);
999
1000 return 0;
1001}
1002#endif
Andy Gross5c137792012-03-05 10:48:39 -06001003
Grygorii Strashko1d601da2015-02-25 20:08:20 +02001004#ifdef CONFIG_PM_SLEEP
Andy Grosse78edba2012-12-19 14:53:37 -06001005static int omap_dmm_resume(struct device *dev)
1006{
1007 struct tcm_area area;
1008 int i;
1009
1010 if (!omap_dmm)
1011 return -ENODEV;
1012
1013 area = (struct tcm_area) {
Andy Grosse78edba2012-12-19 14:53:37 -06001014 .tcm = NULL,
1015 .p1.x = omap_dmm->container_width - 1,
1016 .p1.y = omap_dmm->container_height - 1,
1017 };
1018
1019 /* initialize all LUTs to dummy page entries */
1020 for (i = 0; i < omap_dmm->num_lut; i++) {
1021 area.tcm = omap_dmm->tcm[i];
1022 if (fill(&area, NULL, 0, 0, true))
1023 dev_err(dev, "refill failed");
1024 }
1025
1026 return 0;
1027}
Andy Grosse78edba2012-12-19 14:53:37 -06001028#endif
1029
Grygorii Strashko1d601da2015-02-25 20:08:20 +02001030static SIMPLE_DEV_PM_OPS(omap_dmm_pm_ops, NULL, omap_dmm_resume);
1031
Archit Taneja3d232342013-10-15 12:34:20 +05301032#if defined(CONFIG_OF)
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +00001033static const struct dmm_platform_data dmm_omap4_platform_data = {
1034 .cpu_cache_flags = OMAP_BO_WC,
1035};
1036
1037static const struct dmm_platform_data dmm_omap5_platform_data = {
1038 .cpu_cache_flags = OMAP_BO_UNCACHED,
1039};
1040
Archit Taneja3d232342013-10-15 12:34:20 +05301041static const struct of_device_id dmm_of_match[] = {
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +00001042 {
1043 .compatible = "ti,omap4-dmm",
1044 .data = &dmm_omap4_platform_data,
1045 },
1046 {
1047 .compatible = "ti,omap5-dmm",
1048 .data = &dmm_omap5_platform_data,
1049 },
Archit Taneja3d232342013-10-15 12:34:20 +05301050 {},
1051};
1052#endif
1053
Andy Gross5c137792012-03-05 10:48:39 -06001054struct platform_driver omap_dmm_driver = {
1055 .probe = omap_dmm_probe,
1056 .remove = omap_dmm_remove,
1057 .driver = {
1058 .owner = THIS_MODULE,
1059 .name = DMM_DRIVER_NAME,
Archit Taneja3d232342013-10-15 12:34:20 +05301060 .of_match_table = of_match_ptr(dmm_of_match),
Andy Grosse78edba2012-12-19 14:53:37 -06001061 .pm = &omap_dmm_pm_ops,
Andy Gross5c137792012-03-05 10:48:39 -06001062 },
1063};
1064
1065MODULE_LICENSE("GPL v2");
1066MODULE_AUTHOR("Andy Gross <andy.gross@ti.com>");
1067MODULE_DESCRIPTION("OMAP DMM/Tiler Driver");