blob: 4f1335e47f5ecfb17821df74f6e2b51fcf097028 [file] [log] [blame]
Hai Lia6895542015-03-31 14:36:33 -04001/*
2 * Copyright (c) 2015, The Linux Foundation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#include <linux/clk.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/gpio.h>
Brian Norris964a0752015-05-20 15:59:31 -070018#include <linux/gpio/consumer.h>
Hai Lia6895542015-03-31 14:36:33 -040019#include <linux/interrupt.h>
20#include <linux/of_device.h>
21#include <linux/of_gpio.h>
22#include <linux/of_irq.h>
Hai Liab8909b2015-06-11 10:56:46 -040023#include <linux/pinctrl/consumer.h>
Archit Tanejaf7009d22015-06-25 11:43:40 +053024#include <linux/of_graph.h>
Hai Lia6895542015-03-31 14:36:33 -040025#include <linux/regulator/consumer.h>
26#include <linux/spinlock.h>
Archit Taneja0c7df472015-10-14 15:31:13 +053027#include <linux/mfd/syscon.h>
28#include <linux/regmap.h>
Hai Lia6895542015-03-31 14:36:33 -040029#include <video/mipi_display.h>
30
31#include "dsi.h"
32#include "dsi.xml.h"
Archit Taneja0c7df472015-10-14 15:31:13 +053033#include "sfpb.xml.h"
Hai Lid248b612015-08-13 17:49:29 -040034#include "dsi_cfg.h"
Hai Lia6895542015-03-31 14:36:33 -040035
36static int dsi_get_version(const void __iomem *base, u32 *major, u32 *minor)
37{
38 u32 ver;
Hai Lia6895542015-03-31 14:36:33 -040039
40 if (!major || !minor)
41 return -EINVAL;
42
Archit Taneja648d5062015-10-09 11:10:59 +053043 /*
44 * From DSI6G(v3), addition of a 6G_HW_VERSION register at offset 0
Hai Lia6895542015-03-31 14:36:33 -040045 * makes all other registers 4-byte shifted down.
Archit Taneja648d5062015-10-09 11:10:59 +053046 *
47 * In order to identify between DSI6G(v3) and beyond, and DSIv2 and
48 * older, we read the DSI_VERSION register without any shift(offset
49 * 0x1f0). In the case of DSIv2, this hast to be a non-zero value. In
50 * the case of DSI6G, this has to be zero (the offset points to a
51 * scratch register which we never touch)
Hai Lia6895542015-03-31 14:36:33 -040052 */
Archit Taneja648d5062015-10-09 11:10:59 +053053
54 ver = msm_readl(base + REG_DSI_VERSION);
55 if (ver) {
56 /* older dsi host, there is no register shift */
Hai Lia6895542015-03-31 14:36:33 -040057 ver = FIELD(ver, DSI_VERSION_MAJOR);
58 if (ver <= MSM_DSI_VER_MAJOR_V2) {
59 /* old versions */
60 *major = ver;
61 *minor = 0;
62 return 0;
63 } else {
64 return -EINVAL;
65 }
66 } else {
Archit Taneja648d5062015-10-09 11:10:59 +053067 /*
68 * newer host, offset 0 has 6G_HW_VERSION, the rest of the
69 * registers are shifted down, read DSI_VERSION again with
70 * the shifted offset
71 */
Hai Lia6895542015-03-31 14:36:33 -040072 ver = msm_readl(base + DSI_6G_REG_SHIFT + REG_DSI_VERSION);
73 ver = FIELD(ver, DSI_VERSION_MAJOR);
74 if (ver == MSM_DSI_VER_MAJOR_6G) {
75 /* 6G version */
76 *major = ver;
Archit Taneja648d5062015-10-09 11:10:59 +053077 *minor = msm_readl(base + REG_DSI_6G_HW_VERSION);
Hai Lia6895542015-03-31 14:36:33 -040078 return 0;
79 } else {
80 return -EINVAL;
81 }
82 }
83}
84
85#define DSI_ERR_STATE_ACK 0x0000
86#define DSI_ERR_STATE_TIMEOUT 0x0001
87#define DSI_ERR_STATE_DLN0_PHY 0x0002
88#define DSI_ERR_STATE_FIFO 0x0004
89#define DSI_ERR_STATE_MDP_FIFO_UNDERFLOW 0x0008
90#define DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION 0x0010
91#define DSI_ERR_STATE_PLL_UNLOCKED 0x0020
92
93#define DSI_CLK_CTRL_ENABLE_CLKS \
94 (DSI_CLK_CTRL_AHBS_HCLK_ON | DSI_CLK_CTRL_AHBM_SCLK_ON | \
95 DSI_CLK_CTRL_PCLK_ON | DSI_CLK_CTRL_DSICLK_ON | \
96 DSI_CLK_CTRL_BYTECLK_ON | DSI_CLK_CTRL_ESCCLK_ON | \
97 DSI_CLK_CTRL_FORCE_ON_DYN_AHBM_HCLK)
98
99struct msm_dsi_host {
100 struct mipi_dsi_host base;
101
102 struct platform_device *pdev;
103 struct drm_device *dev;
104
105 int id;
106
107 void __iomem *ctrl_base;
Hai Liec31abf2015-05-15 13:04:06 -0400108 struct regulator_bulk_data supplies[DSI_DEV_REGULATOR_MAX];
Archit Taneja6e0eb522015-10-09 15:21:12 +0530109
110 struct clk *bus_clks[DSI_BUS_CLK_MAX];
111
Hai Lia6895542015-03-31 14:36:33 -0400112 struct clk *byte_clk;
113 struct clk *esc_clk;
114 struct clk *pixel_clk;
Hai Li9d32c4982015-05-15 13:04:05 -0400115 struct clk *byte_clk_src;
116 struct clk *pixel_clk_src;
117
Hai Lia6895542015-03-31 14:36:33 -0400118 u32 byte_clk_rate;
Archit Taneja4bfa9742015-10-09 16:32:38 +0530119 u32 esc_clk_rate;
120
121 /* DSI v2 specific clocks */
122 struct clk *src_clk;
123 struct clk *esc_clk_src;
124 struct clk *dsi_clk_src;
125
126 u32 src_clk_rate;
Hai Lia6895542015-03-31 14:36:33 -0400127
128 struct gpio_desc *disp_en_gpio;
129 struct gpio_desc *te_gpio;
130
Hai Lid248b612015-08-13 17:49:29 -0400131 const struct msm_dsi_cfg_handler *cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -0400132
133 struct completion dma_comp;
134 struct completion video_comp;
135 struct mutex dev_mutex;
136 struct mutex cmd_mutex;
137 struct mutex clk_mutex;
138 spinlock_t intr_lock; /* Protect interrupt ctrl register */
139
140 u32 err_work_state;
141 struct work_struct err_work;
142 struct workqueue_struct *workqueue;
143
Archit Taneja4ff9d4c2015-10-13 12:20:47 +0530144 /* DSI 6G TX buffer*/
Hai Lia6895542015-03-31 14:36:33 -0400145 struct drm_gem_object *tx_gem_obj;
Archit Taneja4ff9d4c2015-10-13 12:20:47 +0530146
147 /* DSI v2 TX buffer */
148 void *tx_buf;
149 dma_addr_t tx_buf_paddr;
150
151 int tx_size;
152
Hai Lia6895542015-03-31 14:36:33 -0400153 u8 *rx_buf;
154
Archit Taneja0c7df472015-10-14 15:31:13 +0530155 struct regmap *sfpb;
156
Hai Lia6895542015-03-31 14:36:33 -0400157 struct drm_display_mode *mode;
158
Archit Tanejaa9ddac92015-08-03 14:05:45 +0530159 /* connected device info */
160 struct device_node *device_node;
Hai Lia6895542015-03-31 14:36:33 -0400161 unsigned int channel;
162 unsigned int lanes;
163 enum mipi_dsi_pixel_format format;
164 unsigned long mode_flags;
165
Archit Taneja26f7d1f2016-02-25 11:19:48 +0530166 /* lane data parsed via DT */
167 int dlane_swap;
168 int num_data_lanes;
169
Hai Lia6895542015-03-31 14:36:33 -0400170 u32 dma_cmd_ctrl_restore;
171
172 bool registered;
173 bool power_on;
174 int irq;
175};
176
177static u32 dsi_get_bpp(const enum mipi_dsi_pixel_format fmt)
178{
179 switch (fmt) {
180 case MIPI_DSI_FMT_RGB565: return 16;
181 case MIPI_DSI_FMT_RGB666_PACKED: return 18;
182 case MIPI_DSI_FMT_RGB666:
183 case MIPI_DSI_FMT_RGB888:
184 default: return 24;
185 }
186}
187
188static inline u32 dsi_read(struct msm_dsi_host *msm_host, u32 reg)
189{
Hai Lid248b612015-08-13 17:49:29 -0400190 return msm_readl(msm_host->ctrl_base + reg);
Hai Lia6895542015-03-31 14:36:33 -0400191}
192static inline void dsi_write(struct msm_dsi_host *msm_host, u32 reg, u32 data)
193{
Hai Lid248b612015-08-13 17:49:29 -0400194 msm_writel(data, msm_host->ctrl_base + reg);
Hai Lia6895542015-03-31 14:36:33 -0400195}
196
197static int dsi_host_regulator_enable(struct msm_dsi_host *msm_host);
198static void dsi_host_regulator_disable(struct msm_dsi_host *msm_host);
199
Hai Lid248b612015-08-13 17:49:29 -0400200static const struct msm_dsi_cfg_handler *dsi_get_config(
201 struct msm_dsi_host *msm_host)
Hai Lia6895542015-03-31 14:36:33 -0400202{
Hai Lid248b612015-08-13 17:49:29 -0400203 const struct msm_dsi_cfg_handler *cfg_hnd = NULL;
Archit Taneja31c92762015-10-09 12:40:39 +0530204 struct device *dev = &msm_host->pdev->dev;
Hai Lia6895542015-03-31 14:36:33 -0400205 struct regulator *gdsc_reg;
Archit Taneja31c92762015-10-09 12:40:39 +0530206 struct clk *ahb_clk;
Hai Lid248b612015-08-13 17:49:29 -0400207 int ret;
Hai Lia6895542015-03-31 14:36:33 -0400208 u32 major = 0, minor = 0;
209
Archit Taneja31c92762015-10-09 12:40:39 +0530210 gdsc_reg = regulator_get(dev, "gdsc");
Fabian Frederickbdc80de2015-05-04 19:03:55 +0200211 if (IS_ERR(gdsc_reg)) {
Hai Lia6895542015-03-31 14:36:33 -0400212 pr_err("%s: cannot get gdsc\n", __func__);
Hai Lid248b612015-08-13 17:49:29 -0400213 goto exit;
Hai Lia6895542015-03-31 14:36:33 -0400214 }
Archit Taneja31c92762015-10-09 12:40:39 +0530215
216 ahb_clk = clk_get(dev, "iface_clk");
217 if (IS_ERR(ahb_clk)) {
218 pr_err("%s: cannot get interface clock\n", __func__);
219 goto put_gdsc;
220 }
221
Hai Lia6895542015-03-31 14:36:33 -0400222 ret = regulator_enable(gdsc_reg);
223 if (ret) {
224 pr_err("%s: unable to enable gdsc\n", __func__);
Archit Taneja31c92762015-10-09 12:40:39 +0530225 goto put_clk;
Hai Lia6895542015-03-31 14:36:33 -0400226 }
Archit Taneja31c92762015-10-09 12:40:39 +0530227
228 ret = clk_prepare_enable(ahb_clk);
Hai Lia6895542015-03-31 14:36:33 -0400229 if (ret) {
230 pr_err("%s: unable to enable ahb_clk\n", __func__);
Hai Lid248b612015-08-13 17:49:29 -0400231 goto disable_gdsc;
Hai Lia6895542015-03-31 14:36:33 -0400232 }
233
234 ret = dsi_get_version(msm_host->ctrl_base, &major, &minor);
Hai Lia6895542015-03-31 14:36:33 -0400235 if (ret) {
236 pr_err("%s: Invalid version\n", __func__);
Hai Lid248b612015-08-13 17:49:29 -0400237 goto disable_clks;
Hai Lia6895542015-03-31 14:36:33 -0400238 }
239
Hai Lid248b612015-08-13 17:49:29 -0400240 cfg_hnd = msm_dsi_cfg_get(major, minor);
Hai Lia6895542015-03-31 14:36:33 -0400241
Hai Lid248b612015-08-13 17:49:29 -0400242 DBG("%s: Version %x:%x\n", __func__, major, minor);
243
244disable_clks:
Archit Taneja31c92762015-10-09 12:40:39 +0530245 clk_disable_unprepare(ahb_clk);
Hai Lid248b612015-08-13 17:49:29 -0400246disable_gdsc:
247 regulator_disable(gdsc_reg);
Archit Taneja31c92762015-10-09 12:40:39 +0530248put_clk:
249 clk_put(ahb_clk);
Hai Lid248b612015-08-13 17:49:29 -0400250put_gdsc:
251 regulator_put(gdsc_reg);
252exit:
253 return cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -0400254}
255
256static inline struct msm_dsi_host *to_msm_dsi_host(struct mipi_dsi_host *host)
257{
258 return container_of(host, struct msm_dsi_host, base);
259}
260
261static void dsi_host_regulator_disable(struct msm_dsi_host *msm_host)
262{
263 struct regulator_bulk_data *s = msm_host->supplies;
Hai Lid248b612015-08-13 17:49:29 -0400264 const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
265 int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
Hai Lia6895542015-03-31 14:36:33 -0400266 int i;
267
268 DBG("");
269 for (i = num - 1; i >= 0; i--)
270 if (regs[i].disable_load >= 0)
Dave Airlie2c33ce02015-04-20 11:32:26 +1000271 regulator_set_load(s[i].consumer,
272 regs[i].disable_load);
Hai Lia6895542015-03-31 14:36:33 -0400273
274 regulator_bulk_disable(num, s);
275}
276
277static int dsi_host_regulator_enable(struct msm_dsi_host *msm_host)
278{
279 struct regulator_bulk_data *s = msm_host->supplies;
Hai Lid248b612015-08-13 17:49:29 -0400280 const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
281 int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
Hai Lia6895542015-03-31 14:36:33 -0400282 int ret, i;
283
284 DBG("");
285 for (i = 0; i < num; i++) {
286 if (regs[i].enable_load >= 0) {
Dave Airlie2c33ce02015-04-20 11:32:26 +1000287 ret = regulator_set_load(s[i].consumer,
288 regs[i].enable_load);
Hai Lia6895542015-03-31 14:36:33 -0400289 if (ret < 0) {
290 pr_err("regulator %d set op mode failed, %d\n",
291 i, ret);
292 goto fail;
293 }
294 }
295 }
296
297 ret = regulator_bulk_enable(num, s);
298 if (ret < 0) {
299 pr_err("regulator enable failed, %d\n", ret);
300 goto fail;
301 }
302
303 return 0;
304
305fail:
306 for (i--; i >= 0; i--)
Dave Airlie2c33ce02015-04-20 11:32:26 +1000307 regulator_set_load(s[i].consumer, regs[i].disable_load);
Hai Lia6895542015-03-31 14:36:33 -0400308 return ret;
309}
310
311static int dsi_regulator_init(struct msm_dsi_host *msm_host)
312{
313 struct regulator_bulk_data *s = msm_host->supplies;
Hai Lid248b612015-08-13 17:49:29 -0400314 const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
315 int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
Hai Lia6895542015-03-31 14:36:33 -0400316 int i, ret;
317
318 for (i = 0; i < num; i++)
319 s[i].supply = regs[i].name;
320
321 ret = devm_regulator_bulk_get(&msm_host->pdev->dev, num, s);
322 if (ret < 0) {
323 pr_err("%s: failed to init regulator, ret=%d\n",
324 __func__, ret);
325 return ret;
326 }
327
Hai Lia6895542015-03-31 14:36:33 -0400328 return 0;
329}
330
331static int dsi_clk_init(struct msm_dsi_host *msm_host)
332{
333 struct device *dev = &msm_host->pdev->dev;
Archit Taneja4bfa9742015-10-09 16:32:38 +0530334 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
335 const struct msm_dsi_config *cfg = cfg_hnd->cfg;
Archit Taneja6e0eb522015-10-09 15:21:12 +0530336 int i, ret = 0;
Hai Lia6895542015-03-31 14:36:33 -0400337
Archit Taneja6e0eb522015-10-09 15:21:12 +0530338 /* get bus clocks */
339 for (i = 0; i < cfg->num_bus_clks; i++) {
340 msm_host->bus_clks[i] = devm_clk_get(dev,
341 cfg->bus_clk_names[i]);
342 if (IS_ERR(msm_host->bus_clks[i])) {
343 ret = PTR_ERR(msm_host->bus_clks[i]);
344 pr_err("%s: Unable to get %s, ret = %d\n",
345 __func__, cfg->bus_clk_names[i], ret);
346 goto exit;
347 }
Hai Lia6895542015-03-31 14:36:33 -0400348 }
349
Archit Taneja6e0eb522015-10-09 15:21:12 +0530350 /* get link and source clocks */
Hai Lia6895542015-03-31 14:36:33 -0400351 msm_host->byte_clk = devm_clk_get(dev, "byte_clk");
352 if (IS_ERR(msm_host->byte_clk)) {
353 ret = PTR_ERR(msm_host->byte_clk);
354 pr_err("%s: can't find dsi_byte_clk. ret=%d\n",
355 __func__, ret);
356 msm_host->byte_clk = NULL;
357 goto exit;
358 }
359
360 msm_host->pixel_clk = devm_clk_get(dev, "pixel_clk");
361 if (IS_ERR(msm_host->pixel_clk)) {
362 ret = PTR_ERR(msm_host->pixel_clk);
363 pr_err("%s: can't find dsi_pixel_clk. ret=%d\n",
364 __func__, ret);
365 msm_host->pixel_clk = NULL;
366 goto exit;
367 }
368
369 msm_host->esc_clk = devm_clk_get(dev, "core_clk");
370 if (IS_ERR(msm_host->esc_clk)) {
371 ret = PTR_ERR(msm_host->esc_clk);
372 pr_err("%s: can't find dsi_esc_clk. ret=%d\n",
373 __func__, ret);
374 msm_host->esc_clk = NULL;
375 goto exit;
376 }
377
Archit Tanejae6c4c782015-11-30 17:47:17 +0530378 msm_host->byte_clk_src = clk_get_parent(msm_host->byte_clk);
379 if (!msm_host->byte_clk_src) {
380 ret = -ENODEV;
Hai Li9d32c4982015-05-15 13:04:05 -0400381 pr_err("%s: can't find byte_clk_src. ret=%d\n", __func__, ret);
Hai Li9d32c4982015-05-15 13:04:05 -0400382 goto exit;
383 }
384
Archit Tanejae6c4c782015-11-30 17:47:17 +0530385 msm_host->pixel_clk_src = clk_get_parent(msm_host->pixel_clk);
386 if (!msm_host->pixel_clk_src) {
387 ret = -ENODEV;
Hai Li9d32c4982015-05-15 13:04:05 -0400388 pr_err("%s: can't find pixel_clk_src. ret=%d\n", __func__, ret);
Archit Taneja4bfa9742015-10-09 16:32:38 +0530389 goto exit;
Hai Li9d32c4982015-05-15 13:04:05 -0400390 }
391
Archit Taneja4bfa9742015-10-09 16:32:38 +0530392 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_V2) {
393 msm_host->src_clk = devm_clk_get(dev, "src_clk");
394 if (IS_ERR(msm_host->src_clk)) {
395 ret = PTR_ERR(msm_host->src_clk);
396 pr_err("%s: can't find dsi_src_clk. ret=%d\n",
397 __func__, ret);
398 msm_host->src_clk = NULL;
399 goto exit;
400 }
401
402 msm_host->esc_clk_src = clk_get_parent(msm_host->esc_clk);
403 if (!msm_host->esc_clk_src) {
404 ret = -ENODEV;
405 pr_err("%s: can't get esc_clk_src. ret=%d\n",
406 __func__, ret);
407 goto exit;
408 }
409
410 msm_host->dsi_clk_src = clk_get_parent(msm_host->src_clk);
411 if (!msm_host->dsi_clk_src) {
412 ret = -ENODEV;
413 pr_err("%s: can't get dsi_clk_src. ret=%d\n",
414 __func__, ret);
415 }
416 }
Hai Lia6895542015-03-31 14:36:33 -0400417exit:
418 return ret;
419}
420
421static int dsi_bus_clk_enable(struct msm_dsi_host *msm_host)
422{
Archit Taneja6e0eb522015-10-09 15:21:12 +0530423 const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg;
424 int i, ret;
Hai Lia6895542015-03-31 14:36:33 -0400425
426 DBG("id=%d", msm_host->id);
427
Archit Taneja6e0eb522015-10-09 15:21:12 +0530428 for (i = 0; i < cfg->num_bus_clks; i++) {
429 ret = clk_prepare_enable(msm_host->bus_clks[i]);
430 if (ret) {
431 pr_err("%s: failed to enable bus clock %d ret %d\n",
432 __func__, i, ret);
433 goto err;
434 }
Hai Lia6895542015-03-31 14:36:33 -0400435 }
436
437 return 0;
Archit Taneja6e0eb522015-10-09 15:21:12 +0530438err:
439 for (; i > 0; i--)
440 clk_disable_unprepare(msm_host->bus_clks[i]);
Hai Lia6895542015-03-31 14:36:33 -0400441
Hai Lia6895542015-03-31 14:36:33 -0400442 return ret;
443}
444
445static void dsi_bus_clk_disable(struct msm_dsi_host *msm_host)
446{
Archit Taneja6e0eb522015-10-09 15:21:12 +0530447 const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg;
448 int i;
449
Hai Lia6895542015-03-31 14:36:33 -0400450 DBG("");
Archit Taneja6e0eb522015-10-09 15:21:12 +0530451
452 for (i = cfg->num_bus_clks - 1; i >= 0; i--)
453 clk_disable_unprepare(msm_host->bus_clks[i]);
Hai Lia6895542015-03-31 14:36:33 -0400454}
455
Archit Taneja4bfa9742015-10-09 16:32:38 +0530456static int dsi_link_clk_enable_6g(struct msm_dsi_host *msm_host)
Hai Lia6895542015-03-31 14:36:33 -0400457{
458 int ret;
459
460 DBG("Set clk rates: pclk=%d, byteclk=%d",
461 msm_host->mode->clock, msm_host->byte_clk_rate);
462
463 ret = clk_set_rate(msm_host->byte_clk, msm_host->byte_clk_rate);
464 if (ret) {
465 pr_err("%s: Failed to set rate byte clk, %d\n", __func__, ret);
466 goto error;
467 }
468
469 ret = clk_set_rate(msm_host->pixel_clk, msm_host->mode->clock * 1000);
470 if (ret) {
471 pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret);
472 goto error;
473 }
474
475 ret = clk_prepare_enable(msm_host->esc_clk);
476 if (ret) {
477 pr_err("%s: Failed to enable dsi esc clk\n", __func__);
478 goto error;
479 }
480
481 ret = clk_prepare_enable(msm_host->byte_clk);
482 if (ret) {
483 pr_err("%s: Failed to enable dsi byte clk\n", __func__);
484 goto byte_clk_err;
485 }
486
487 ret = clk_prepare_enable(msm_host->pixel_clk);
488 if (ret) {
489 pr_err("%s: Failed to enable dsi pixel clk\n", __func__);
490 goto pixel_clk_err;
491 }
492
493 return 0;
494
495pixel_clk_err:
496 clk_disable_unprepare(msm_host->byte_clk);
497byte_clk_err:
498 clk_disable_unprepare(msm_host->esc_clk);
499error:
500 return ret;
501}
502
Archit Taneja4bfa9742015-10-09 16:32:38 +0530503static int dsi_link_clk_enable_v2(struct msm_dsi_host *msm_host)
504{
505 int ret;
506
507 DBG("Set clk rates: pclk=%d, byteclk=%d, esc_clk=%d, dsi_src_clk=%d",
508 msm_host->mode->clock, msm_host->byte_clk_rate,
509 msm_host->esc_clk_rate, msm_host->src_clk_rate);
510
511 ret = clk_set_rate(msm_host->byte_clk, msm_host->byte_clk_rate);
512 if (ret) {
513 pr_err("%s: Failed to set rate byte clk, %d\n", __func__, ret);
514 goto error;
515 }
516
517 ret = clk_set_rate(msm_host->esc_clk, msm_host->esc_clk_rate);
518 if (ret) {
519 pr_err("%s: Failed to set rate esc clk, %d\n", __func__, ret);
520 goto error;
521 }
522
523 ret = clk_set_rate(msm_host->src_clk, msm_host->src_clk_rate);
524 if (ret) {
525 pr_err("%s: Failed to set rate src clk, %d\n", __func__, ret);
526 goto error;
527 }
528
529 ret = clk_set_rate(msm_host->pixel_clk, msm_host->mode->clock * 1000);
530 if (ret) {
531 pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret);
532 goto error;
533 }
534
535 ret = clk_prepare_enable(msm_host->byte_clk);
536 if (ret) {
537 pr_err("%s: Failed to enable dsi byte clk\n", __func__);
538 goto error;
539 }
540
541 ret = clk_prepare_enable(msm_host->esc_clk);
542 if (ret) {
543 pr_err("%s: Failed to enable dsi esc clk\n", __func__);
544 goto esc_clk_err;
545 }
546
547 ret = clk_prepare_enable(msm_host->src_clk);
548 if (ret) {
549 pr_err("%s: Failed to enable dsi src clk\n", __func__);
550 goto src_clk_err;
551 }
552
553 ret = clk_prepare_enable(msm_host->pixel_clk);
554 if (ret) {
555 pr_err("%s: Failed to enable dsi pixel clk\n", __func__);
556 goto pixel_clk_err;
557 }
558
559 return 0;
560
561pixel_clk_err:
562 clk_disable_unprepare(msm_host->src_clk);
563src_clk_err:
564 clk_disable_unprepare(msm_host->esc_clk);
565esc_clk_err:
566 clk_disable_unprepare(msm_host->byte_clk);
567error:
568 return ret;
569}
570
571static int dsi_link_clk_enable(struct msm_dsi_host *msm_host)
572{
573 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
574
575 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G)
576 return dsi_link_clk_enable_6g(msm_host);
577 else
578 return dsi_link_clk_enable_v2(msm_host);
579}
580
Hai Lia6895542015-03-31 14:36:33 -0400581static void dsi_link_clk_disable(struct msm_dsi_host *msm_host)
582{
Archit Taneja4bfa9742015-10-09 16:32:38 +0530583 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
584
585 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
586 clk_disable_unprepare(msm_host->esc_clk);
587 clk_disable_unprepare(msm_host->pixel_clk);
588 clk_disable_unprepare(msm_host->byte_clk);
589 } else {
590 clk_disable_unprepare(msm_host->pixel_clk);
591 clk_disable_unprepare(msm_host->src_clk);
592 clk_disable_unprepare(msm_host->esc_clk);
593 clk_disable_unprepare(msm_host->byte_clk);
594 }
Hai Lia6895542015-03-31 14:36:33 -0400595}
596
597static int dsi_clk_ctrl(struct msm_dsi_host *msm_host, bool enable)
598{
599 int ret = 0;
600
601 mutex_lock(&msm_host->clk_mutex);
602 if (enable) {
603 ret = dsi_bus_clk_enable(msm_host);
604 if (ret) {
605 pr_err("%s: Can not enable bus clk, %d\n",
606 __func__, ret);
607 goto unlock_ret;
608 }
609 ret = dsi_link_clk_enable(msm_host);
610 if (ret) {
611 pr_err("%s: Can not enable link clk, %d\n",
612 __func__, ret);
613 dsi_bus_clk_disable(msm_host);
614 goto unlock_ret;
615 }
616 } else {
617 dsi_link_clk_disable(msm_host);
618 dsi_bus_clk_disable(msm_host);
619 }
620
621unlock_ret:
622 mutex_unlock(&msm_host->clk_mutex);
623 return ret;
624}
625
626static int dsi_calc_clk_rate(struct msm_dsi_host *msm_host)
627{
628 struct drm_display_mode *mode = msm_host->mode;
Archit Taneja4bfa9742015-10-09 16:32:38 +0530629 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -0400630 u8 lanes = msm_host->lanes;
631 u32 bpp = dsi_get_bpp(msm_host->format);
632 u32 pclk_rate;
633
634 if (!mode) {
635 pr_err("%s: mode not set\n", __func__);
636 return -EINVAL;
637 }
638
639 pclk_rate = mode->clock * 1000;
640 if (lanes > 0) {
641 msm_host->byte_clk_rate = (pclk_rate * bpp) / (8 * lanes);
642 } else {
643 pr_err("%s: forcing mdss_dsi lanes to 1\n", __func__);
644 msm_host->byte_clk_rate = (pclk_rate * bpp) / 8;
645 }
646
647 DBG("pclk=%d, bclk=%d", pclk_rate, msm_host->byte_clk_rate);
648
Archit Taneja4bfa9742015-10-09 16:32:38 +0530649 msm_host->esc_clk_rate = clk_get_rate(msm_host->esc_clk);
650
651 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_V2) {
652 unsigned int esc_mhz, esc_div;
653 unsigned long byte_mhz;
654
655 msm_host->src_clk_rate = (pclk_rate * bpp) / 8;
656
657 /*
658 * esc clock is byte clock followed by a 4 bit divider,
659 * we need to find an escape clock frequency within the
660 * mipi DSI spec range within the maximum divider limit
661 * We iterate here between an escape clock frequencey
662 * between 20 Mhz to 5 Mhz and pick up the first one
663 * that can be supported by our divider
664 */
665
666 byte_mhz = msm_host->byte_clk_rate / 1000000;
667
668 for (esc_mhz = 20; esc_mhz >= 5; esc_mhz--) {
669 esc_div = DIV_ROUND_UP(byte_mhz, esc_mhz);
670
671 /*
672 * TODO: Ideally, we shouldn't know what sort of divider
673 * is available in mmss_cc, we're just assuming that
674 * it'll always be a 4 bit divider. Need to come up with
675 * a better way here.
676 */
677 if (esc_div >= 1 && esc_div <= 16)
678 break;
679 }
680
681 if (esc_mhz < 5)
682 return -EINVAL;
683
684 msm_host->esc_clk_rate = msm_host->byte_clk_rate / esc_div;
685
686 DBG("esc=%d, src=%d", msm_host->esc_clk_rate,
687 msm_host->src_clk_rate);
688 }
689
Hai Lia6895542015-03-31 14:36:33 -0400690 return 0;
691}
692
693static void dsi_phy_sw_reset(struct msm_dsi_host *msm_host)
694{
695 DBG("");
696 dsi_write(msm_host, REG_DSI_PHY_RESET, DSI_PHY_RESET_RESET);
697 /* Make sure fully reset */
698 wmb();
699 udelay(1000);
700 dsi_write(msm_host, REG_DSI_PHY_RESET, 0);
701 udelay(100);
702}
703
704static void dsi_intr_ctrl(struct msm_dsi_host *msm_host, u32 mask, int enable)
705{
706 u32 intr;
707 unsigned long flags;
708
709 spin_lock_irqsave(&msm_host->intr_lock, flags);
710 intr = dsi_read(msm_host, REG_DSI_INTR_CTRL);
711
712 if (enable)
713 intr |= mask;
714 else
715 intr &= ~mask;
716
717 DBG("intr=%x enable=%d", intr, enable);
718
719 dsi_write(msm_host, REG_DSI_INTR_CTRL, intr);
720 spin_unlock_irqrestore(&msm_host->intr_lock, flags);
721}
722
723static inline enum dsi_traffic_mode dsi_get_traffic_mode(const u32 mode_flags)
724{
725 if (mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
726 return BURST_MODE;
727 else if (mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
728 return NON_BURST_SYNCH_PULSE;
729
730 return NON_BURST_SYNCH_EVENT;
731}
732
733static inline enum dsi_vid_dst_format dsi_get_vid_fmt(
734 const enum mipi_dsi_pixel_format mipi_fmt)
735{
736 switch (mipi_fmt) {
737 case MIPI_DSI_FMT_RGB888: return VID_DST_FORMAT_RGB888;
738 case MIPI_DSI_FMT_RGB666: return VID_DST_FORMAT_RGB666_LOOSE;
739 case MIPI_DSI_FMT_RGB666_PACKED: return VID_DST_FORMAT_RGB666;
740 case MIPI_DSI_FMT_RGB565: return VID_DST_FORMAT_RGB565;
741 default: return VID_DST_FORMAT_RGB888;
742 }
743}
744
745static inline enum dsi_cmd_dst_format dsi_get_cmd_fmt(
746 const enum mipi_dsi_pixel_format mipi_fmt)
747{
748 switch (mipi_fmt) {
749 case MIPI_DSI_FMT_RGB888: return CMD_DST_FORMAT_RGB888;
750 case MIPI_DSI_FMT_RGB666_PACKED:
751 case MIPI_DSI_FMT_RGB666: return VID_DST_FORMAT_RGB666;
752 case MIPI_DSI_FMT_RGB565: return CMD_DST_FORMAT_RGB565;
753 default: return CMD_DST_FORMAT_RGB888;
754 }
755}
756
757static void dsi_ctrl_config(struct msm_dsi_host *msm_host, bool enable,
758 u32 clk_pre, u32 clk_post)
759{
760 u32 flags = msm_host->mode_flags;
761 enum mipi_dsi_pixel_format mipi_fmt = msm_host->format;
Hai Lid248b612015-08-13 17:49:29 -0400762 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -0400763 u32 data = 0;
764
765 if (!enable) {
766 dsi_write(msm_host, REG_DSI_CTRL, 0);
767 return;
768 }
769
770 if (flags & MIPI_DSI_MODE_VIDEO) {
771 if (flags & MIPI_DSI_MODE_VIDEO_HSE)
772 data |= DSI_VID_CFG0_PULSE_MODE_HSA_HE;
773 if (flags & MIPI_DSI_MODE_VIDEO_HFP)
774 data |= DSI_VID_CFG0_HFP_POWER_STOP;
775 if (flags & MIPI_DSI_MODE_VIDEO_HBP)
776 data |= DSI_VID_CFG0_HBP_POWER_STOP;
777 if (flags & MIPI_DSI_MODE_VIDEO_HSA)
778 data |= DSI_VID_CFG0_HSA_POWER_STOP;
779 /* Always set low power stop mode for BLLP
780 * to let command engine send packets
781 */
782 data |= DSI_VID_CFG0_EOF_BLLP_POWER_STOP |
783 DSI_VID_CFG0_BLLP_POWER_STOP;
784 data |= DSI_VID_CFG0_TRAFFIC_MODE(dsi_get_traffic_mode(flags));
785 data |= DSI_VID_CFG0_DST_FORMAT(dsi_get_vid_fmt(mipi_fmt));
786 data |= DSI_VID_CFG0_VIRT_CHANNEL(msm_host->channel);
787 dsi_write(msm_host, REG_DSI_VID_CFG0, data);
788
789 /* Do not swap RGB colors */
790 data = DSI_VID_CFG1_RGB_SWAP(SWAP_RGB);
791 dsi_write(msm_host, REG_DSI_VID_CFG1, 0);
792 } else {
793 /* Do not swap RGB colors */
794 data = DSI_CMD_CFG0_RGB_SWAP(SWAP_RGB);
795 data |= DSI_CMD_CFG0_DST_FORMAT(dsi_get_cmd_fmt(mipi_fmt));
796 dsi_write(msm_host, REG_DSI_CMD_CFG0, data);
797
798 data = DSI_CMD_CFG1_WR_MEM_START(MIPI_DCS_WRITE_MEMORY_START) |
799 DSI_CMD_CFG1_WR_MEM_CONTINUE(
800 MIPI_DCS_WRITE_MEMORY_CONTINUE);
801 /* Always insert DCS command */
802 data |= DSI_CMD_CFG1_INSERT_DCS_COMMAND;
803 dsi_write(msm_host, REG_DSI_CMD_CFG1, data);
804 }
805
806 dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL,
807 DSI_CMD_DMA_CTRL_FROM_FRAME_BUFFER |
808 DSI_CMD_DMA_CTRL_LOW_POWER);
809
810 data = 0;
811 /* Always assume dedicated TE pin */
812 data |= DSI_TRIG_CTRL_TE;
813 data |= DSI_TRIG_CTRL_MDP_TRIGGER(TRIGGER_NONE);
814 data |= DSI_TRIG_CTRL_DMA_TRIGGER(TRIGGER_SW);
815 data |= DSI_TRIG_CTRL_STREAM(msm_host->channel);
Hai Lid248b612015-08-13 17:49:29 -0400816 if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
817 (cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_2))
Hai Lia6895542015-03-31 14:36:33 -0400818 data |= DSI_TRIG_CTRL_BLOCK_DMA_WITHIN_FRAME;
819 dsi_write(msm_host, REG_DSI_TRIG_CTRL, data);
820
821 data = DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(clk_post) |
822 DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE(clk_pre);
823 dsi_write(msm_host, REG_DSI_CLKOUT_TIMING_CTRL, data);
824
825 data = 0;
826 if (!(flags & MIPI_DSI_MODE_EOT_PACKET))
827 data |= DSI_EOT_PACKET_CTRL_TX_EOT_APPEND;
828 dsi_write(msm_host, REG_DSI_EOT_PACKET_CTRL, data);
829
830 /* allow only ack-err-status to generate interrupt */
831 dsi_write(msm_host, REG_DSI_ERR_INT_MASK0, 0x13ff3fe0);
832
833 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1);
834
835 dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
836
837 data = DSI_CTRL_CLK_EN;
838
839 DBG("lane number=%d", msm_host->lanes);
Archit Taneja26f7d1f2016-02-25 11:19:48 +0530840 data |= ((DSI_CTRL_LANE0 << msm_host->lanes) - DSI_CTRL_LANE0);
841
842 dsi_write(msm_host, REG_DSI_LANE_SWAP_CTRL,
843 DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(msm_host->dlane_swap));
Archit Taneja65c5e542015-04-08 11:37:40 +0530844
845 if (!(flags & MIPI_DSI_CLOCK_NON_CONTINUOUS))
846 dsi_write(msm_host, REG_DSI_LANE_CTRL,
847 DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST);
848
Hai Lia6895542015-03-31 14:36:33 -0400849 data |= DSI_CTRL_ENABLE;
850
851 dsi_write(msm_host, REG_DSI_CTRL, data);
852}
853
854static void dsi_timing_setup(struct msm_dsi_host *msm_host)
855{
856 struct drm_display_mode *mode = msm_host->mode;
857 u32 hs_start = 0, vs_start = 0; /* take sync start as 0 */
858 u32 h_total = mode->htotal;
859 u32 v_total = mode->vtotal;
860 u32 hs_end = mode->hsync_end - mode->hsync_start;
861 u32 vs_end = mode->vsync_end - mode->vsync_start;
862 u32 ha_start = h_total - mode->hsync_start;
863 u32 ha_end = ha_start + mode->hdisplay;
864 u32 va_start = v_total - mode->vsync_start;
865 u32 va_end = va_start + mode->vdisplay;
866 u32 wc;
867
868 DBG("");
869
870 if (msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) {
871 dsi_write(msm_host, REG_DSI_ACTIVE_H,
872 DSI_ACTIVE_H_START(ha_start) |
873 DSI_ACTIVE_H_END(ha_end));
874 dsi_write(msm_host, REG_DSI_ACTIVE_V,
875 DSI_ACTIVE_V_START(va_start) |
876 DSI_ACTIVE_V_END(va_end));
877 dsi_write(msm_host, REG_DSI_TOTAL,
878 DSI_TOTAL_H_TOTAL(h_total - 1) |
879 DSI_TOTAL_V_TOTAL(v_total - 1));
880
881 dsi_write(msm_host, REG_DSI_ACTIVE_HSYNC,
882 DSI_ACTIVE_HSYNC_START(hs_start) |
883 DSI_ACTIVE_HSYNC_END(hs_end));
884 dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_HPOS, 0);
885 dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_VPOS,
886 DSI_ACTIVE_VSYNC_VPOS_START(vs_start) |
887 DSI_ACTIVE_VSYNC_VPOS_END(vs_end));
888 } else { /* command mode */
889 /* image data and 1 byte write_memory_start cmd */
890 wc = mode->hdisplay * dsi_get_bpp(msm_host->format) / 8 + 1;
891
892 dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM_CTRL,
893 DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT(wc) |
894 DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL(
895 msm_host->channel) |
896 DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE(
897 MIPI_DSI_DCS_LONG_WRITE));
898
899 dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM_TOTAL,
900 DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL(mode->hdisplay) |
901 DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL(mode->vdisplay));
902 }
903}
904
905static void dsi_sw_reset(struct msm_dsi_host *msm_host)
906{
907 dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
908 wmb(); /* clocks need to be enabled before reset */
909
910 dsi_write(msm_host, REG_DSI_RESET, 1);
911 wmb(); /* make sure reset happen */
912 dsi_write(msm_host, REG_DSI_RESET, 0);
913}
914
915static void dsi_op_mode_config(struct msm_dsi_host *msm_host,
916 bool video_mode, bool enable)
917{
918 u32 dsi_ctrl;
919
920 dsi_ctrl = dsi_read(msm_host, REG_DSI_CTRL);
921
922 if (!enable) {
923 dsi_ctrl &= ~(DSI_CTRL_ENABLE | DSI_CTRL_VID_MODE_EN |
924 DSI_CTRL_CMD_MODE_EN);
925 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE |
926 DSI_IRQ_MASK_VIDEO_DONE, 0);
927 } else {
928 if (video_mode) {
929 dsi_ctrl |= DSI_CTRL_VID_MODE_EN;
930 } else { /* command mode */
931 dsi_ctrl |= DSI_CTRL_CMD_MODE_EN;
932 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE, 1);
933 }
934 dsi_ctrl |= DSI_CTRL_ENABLE;
935 }
936
937 dsi_write(msm_host, REG_DSI_CTRL, dsi_ctrl);
938}
939
940static void dsi_set_tx_power_mode(int mode, struct msm_dsi_host *msm_host)
941{
942 u32 data;
943
944 data = dsi_read(msm_host, REG_DSI_CMD_DMA_CTRL);
945
946 if (mode == 0)
947 data &= ~DSI_CMD_DMA_CTRL_LOW_POWER;
948 else
949 data |= DSI_CMD_DMA_CTRL_LOW_POWER;
950
951 dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL, data);
952}
953
954static void dsi_wait4video_done(struct msm_dsi_host *msm_host)
955{
956 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 1);
957
958 reinit_completion(&msm_host->video_comp);
959
960 wait_for_completion_timeout(&msm_host->video_comp,
961 msecs_to_jiffies(70));
962
963 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 0);
964}
965
966static void dsi_wait4video_eng_busy(struct msm_dsi_host *msm_host)
967{
968 if (!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO))
969 return;
970
971 if (msm_host->power_on) {
972 dsi_wait4video_done(msm_host);
973 /* delay 4 ms to skip BLLP */
974 usleep_range(2000, 4000);
975 }
976}
977
978/* dsi_cmd */
979static int dsi_tx_buf_alloc(struct msm_dsi_host *msm_host, int size)
980{
981 struct drm_device *dev = msm_host->dev;
Archit Taneja4ff9d4c2015-10-13 12:20:47 +0530982 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -0400983 int ret;
984 u32 iova;
985
Archit Taneja4ff9d4c2015-10-13 12:20:47 +0530986 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
987 mutex_lock(&dev->struct_mutex);
988 msm_host->tx_gem_obj = msm_gem_new(dev, size, MSM_BO_UNCACHED);
989 if (IS_ERR(msm_host->tx_gem_obj)) {
990 ret = PTR_ERR(msm_host->tx_gem_obj);
991 pr_err("%s: failed to allocate gem, %d\n",
992 __func__, ret);
993 msm_host->tx_gem_obj = NULL;
994 mutex_unlock(&dev->struct_mutex);
995 return ret;
996 }
997
998 ret = msm_gem_get_iova_locked(msm_host->tx_gem_obj, 0, &iova);
saurabhbeb107f2015-12-07 01:19:21 +0530999 mutex_unlock(&dev->struct_mutex);
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301000 if (ret) {
1001 pr_err("%s: failed to get iova, %d\n", __func__, ret);
1002 return ret;
1003 }
Hai Lia6895542015-03-31 14:36:33 -04001004
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301005 if (iova & 0x07) {
1006 pr_err("%s: buf NOT 8 bytes aligned\n", __func__);
1007 return -EINVAL;
1008 }
Hai Lia6895542015-03-31 14:36:33 -04001009
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301010 msm_host->tx_size = msm_host->tx_gem_obj->size;
1011 } else {
1012 msm_host->tx_buf = dma_alloc_coherent(dev->dev, size,
1013 &msm_host->tx_buf_paddr, GFP_KERNEL);
1014 if (!msm_host->tx_buf) {
1015 ret = -ENOMEM;
1016 pr_err("%s: failed to allocate tx buf, %d\n",
1017 __func__, ret);
1018 return ret;
1019 }
1020
1021 msm_host->tx_size = size;
Hai Lia6895542015-03-31 14:36:33 -04001022 }
1023
1024 return 0;
1025}
1026
1027static void dsi_tx_buf_free(struct msm_dsi_host *msm_host)
1028{
1029 struct drm_device *dev = msm_host->dev;
1030
1031 if (msm_host->tx_gem_obj) {
1032 msm_gem_put_iova(msm_host->tx_gem_obj, 0);
1033 mutex_lock(&dev->struct_mutex);
1034 msm_gem_free_object(msm_host->tx_gem_obj);
1035 msm_host->tx_gem_obj = NULL;
1036 mutex_unlock(&dev->struct_mutex);
1037 }
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301038
1039 if (msm_host->tx_buf)
1040 dma_free_coherent(dev->dev, msm_host->tx_size, msm_host->tx_buf,
1041 msm_host->tx_buf_paddr);
Hai Lia6895542015-03-31 14:36:33 -04001042}
1043
1044/*
1045 * prepare cmd buffer to be txed
1046 */
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301047static int dsi_cmd_dma_add(struct msm_dsi_host *msm_host,
1048 const struct mipi_dsi_msg *msg)
Hai Lia6895542015-03-31 14:36:33 -04001049{
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301050 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -04001051 struct mipi_dsi_packet packet;
1052 int len;
1053 int ret;
1054 u8 *data;
1055
1056 ret = mipi_dsi_create_packet(&packet, msg);
1057 if (ret) {
1058 pr_err("%s: create packet failed, %d\n", __func__, ret);
1059 return ret;
1060 }
1061 len = (packet.size + 3) & (~0x3);
1062
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301063 if (len > msm_host->tx_size) {
Hai Lia6895542015-03-31 14:36:33 -04001064 pr_err("%s: packet size is too big\n", __func__);
1065 return -EINVAL;
1066 }
1067
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301068 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
1069 data = msm_gem_vaddr(msm_host->tx_gem_obj);
1070 if (IS_ERR(data)) {
1071 ret = PTR_ERR(data);
1072 pr_err("%s: get vaddr failed, %d\n", __func__, ret);
1073 return ret;
1074 }
1075 } else {
1076 data = msm_host->tx_buf;
Hai Lia6895542015-03-31 14:36:33 -04001077 }
1078
1079 /* MSM specific command format in memory */
1080 data[0] = packet.header[1];
1081 data[1] = packet.header[2];
1082 data[2] = packet.header[0];
1083 data[3] = BIT(7); /* Last packet */
1084 if (mipi_dsi_packet_format_is_long(msg->type))
1085 data[3] |= BIT(6);
1086 if (msg->rx_buf && msg->rx_len)
1087 data[3] |= BIT(5);
1088
1089 /* Long packet */
1090 if (packet.payload && packet.payload_length)
1091 memcpy(data + 4, packet.payload, packet.payload_length);
1092
1093 /* Append 0xff to the end */
1094 if (packet.size < len)
1095 memset(data + packet.size, 0xff, len - packet.size);
1096
1097 return len;
1098}
1099
1100/*
1101 * dsi_short_read1_resp: 1 parameter
1102 */
1103static int dsi_short_read1_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1104{
1105 u8 *data = msg->rx_buf;
1106 if (data && (msg->rx_len >= 1)) {
1107 *data = buf[1]; /* strip out dcs type */
1108 return 1;
1109 } else {
Stephane Viau981371f2015-04-30 10:39:26 -04001110 pr_err("%s: read data does not match with rx_buf len %zu\n",
Hai Lia6895542015-03-31 14:36:33 -04001111 __func__, msg->rx_len);
1112 return -EINVAL;
1113 }
1114}
1115
1116/*
1117 * dsi_short_read2_resp: 2 parameter
1118 */
1119static int dsi_short_read2_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1120{
1121 u8 *data = msg->rx_buf;
1122 if (data && (msg->rx_len >= 2)) {
1123 data[0] = buf[1]; /* strip out dcs type */
1124 data[1] = buf[2];
1125 return 2;
1126 } else {
Stephane Viau981371f2015-04-30 10:39:26 -04001127 pr_err("%s: read data does not match with rx_buf len %zu\n",
Hai Lia6895542015-03-31 14:36:33 -04001128 __func__, msg->rx_len);
1129 return -EINVAL;
1130 }
1131}
1132
1133static int dsi_long_read_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1134{
1135 /* strip out 4 byte dcs header */
1136 if (msg->rx_buf && msg->rx_len)
1137 memcpy(msg->rx_buf, buf + 4, msg->rx_len);
1138
1139 return msg->rx_len;
1140}
1141
Hai Lia6895542015-03-31 14:36:33 -04001142static int dsi_cmd_dma_tx(struct msm_dsi_host *msm_host, int len)
1143{
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301144 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -04001145 int ret;
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301146 u32 dma_base;
Hai Lia6895542015-03-31 14:36:33 -04001147 bool triggered;
1148
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301149 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
1150 ret = msm_gem_get_iova(msm_host->tx_gem_obj, 0, &dma_base);
1151 if (ret) {
1152 pr_err("%s: failed to get iova: %d\n", __func__, ret);
1153 return ret;
1154 }
1155 } else {
1156 dma_base = msm_host->tx_buf_paddr;
Hai Lia6895542015-03-31 14:36:33 -04001157 }
1158
1159 reinit_completion(&msm_host->dma_comp);
1160
1161 dsi_wait4video_eng_busy(msm_host);
1162
1163 triggered = msm_dsi_manager_cmd_xfer_trigger(
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301164 msm_host->id, dma_base, len);
Hai Lia6895542015-03-31 14:36:33 -04001165 if (triggered) {
1166 ret = wait_for_completion_timeout(&msm_host->dma_comp,
1167 msecs_to_jiffies(200));
1168 DBG("ret=%d", ret);
1169 if (ret == 0)
1170 ret = -ETIMEDOUT;
1171 else
1172 ret = len;
1173 } else
1174 ret = len;
1175
1176 return ret;
1177}
1178
1179static int dsi_cmd_dma_rx(struct msm_dsi_host *msm_host,
1180 u8 *buf, int rx_byte, int pkt_size)
1181{
1182 u32 *lp, *temp, data;
1183 int i, j = 0, cnt;
Hai Lia6895542015-03-31 14:36:33 -04001184 u32 read_cnt;
1185 u8 reg[16];
1186 int repeated_bytes = 0;
1187 int buf_offset = buf - msm_host->rx_buf;
1188
1189 lp = (u32 *)buf;
1190 temp = (u32 *)reg;
1191 cnt = (rx_byte + 3) >> 2;
1192 if (cnt > 4)
1193 cnt = 4; /* 4 x 32 bits registers only */
1194
Hai Liec1936e2015-04-29 11:39:00 -04001195 if (rx_byte == 4)
1196 read_cnt = 4;
1197 else
1198 read_cnt = pkt_size + 6;
Hai Lia6895542015-03-31 14:36:33 -04001199
1200 /*
1201 * In case of multiple reads from the panel, after the first read, there
1202 * is possibility that there are some bytes in the payload repeating in
1203 * the RDBK_DATA registers. Since we read all the parameters from the
1204 * panel right from the first byte for every pass. We need to skip the
1205 * repeating bytes and then append the new parameters to the rx buffer.
1206 */
1207 if (read_cnt > 16) {
1208 int bytes_shifted;
1209 /* Any data more than 16 bytes will be shifted out.
1210 * The temp read buffer should already contain these bytes.
1211 * The remaining bytes in read buffer are the repeated bytes.
1212 */
1213 bytes_shifted = read_cnt - 16;
1214 repeated_bytes = buf_offset - bytes_shifted;
1215 }
1216
1217 for (i = cnt - 1; i >= 0; i--) {
1218 data = dsi_read(msm_host, REG_DSI_RDBK_DATA(i));
1219 *temp++ = ntohl(data); /* to host byte order */
1220 DBG("data = 0x%x and ntohl(data) = 0x%x", data, ntohl(data));
1221 }
1222
1223 for (i = repeated_bytes; i < 16; i++)
1224 buf[j++] = reg[i];
1225
1226 return j;
1227}
1228
1229static int dsi_cmds2buf_tx(struct msm_dsi_host *msm_host,
1230 const struct mipi_dsi_msg *msg)
1231{
1232 int len, ret;
1233 int bllp_len = msm_host->mode->hdisplay *
1234 dsi_get_bpp(msm_host->format) / 8;
1235
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301236 len = dsi_cmd_dma_add(msm_host, msg);
Hai Lia6895542015-03-31 14:36:33 -04001237 if (!len) {
1238 pr_err("%s: failed to add cmd type = 0x%x\n",
1239 __func__, msg->type);
1240 return -EINVAL;
1241 }
1242
1243 /* for video mode, do not send cmds more than
1244 * one pixel line, since it only transmit it
1245 * during BLLP.
1246 */
1247 /* TODO: if the command is sent in LP mode, the bit rate is only
1248 * half of esc clk rate. In this case, if the video is already
1249 * actively streaming, we need to check more carefully if the
1250 * command can be fit into one BLLP.
1251 */
1252 if ((msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) && (len > bllp_len)) {
1253 pr_err("%s: cmd cannot fit into BLLP period, len=%d\n",
1254 __func__, len);
1255 return -EINVAL;
1256 }
1257
1258 ret = dsi_cmd_dma_tx(msm_host, len);
1259 if (ret < len) {
1260 pr_err("%s: cmd dma tx failed, type=0x%x, data0=0x%x, len=%d\n",
1261 __func__, msg->type, (*(u8 *)(msg->tx_buf)), len);
1262 return -ECOMM;
1263 }
1264
1265 return len;
1266}
1267
1268static void dsi_sw_reset_restore(struct msm_dsi_host *msm_host)
1269{
1270 u32 data0, data1;
1271
1272 data0 = dsi_read(msm_host, REG_DSI_CTRL);
1273 data1 = data0;
1274 data1 &= ~DSI_CTRL_ENABLE;
1275 dsi_write(msm_host, REG_DSI_CTRL, data1);
1276 /*
1277 * dsi controller need to be disabled before
1278 * clocks turned on
1279 */
1280 wmb();
1281
1282 dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
1283 wmb(); /* make sure clocks enabled */
1284
1285 /* dsi controller can only be reset while clocks are running */
1286 dsi_write(msm_host, REG_DSI_RESET, 1);
1287 wmb(); /* make sure reset happen */
1288 dsi_write(msm_host, REG_DSI_RESET, 0);
1289 wmb(); /* controller out of reset */
1290 dsi_write(msm_host, REG_DSI_CTRL, data0);
1291 wmb(); /* make sure dsi controller enabled again */
1292}
1293
1294static void dsi_err_worker(struct work_struct *work)
1295{
1296 struct msm_dsi_host *msm_host =
1297 container_of(work, struct msm_dsi_host, err_work);
1298 u32 status = msm_host->err_work_state;
1299
Rob Clarkff431fa2015-05-07 15:19:02 -04001300 pr_err_ratelimited("%s: status=%x\n", __func__, status);
Hai Lia6895542015-03-31 14:36:33 -04001301 if (status & DSI_ERR_STATE_MDP_FIFO_UNDERFLOW)
1302 dsi_sw_reset_restore(msm_host);
1303
1304 /* It is safe to clear here because error irq is disabled. */
1305 msm_host->err_work_state = 0;
1306
1307 /* enable dsi error interrupt */
1308 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1);
1309}
1310
1311static void dsi_ack_err_status(struct msm_dsi_host *msm_host)
1312{
1313 u32 status;
1314
1315 status = dsi_read(msm_host, REG_DSI_ACK_ERR_STATUS);
1316
1317 if (status) {
1318 dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, status);
1319 /* Writing of an extra 0 needed to clear error bits */
1320 dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, 0);
1321 msm_host->err_work_state |= DSI_ERR_STATE_ACK;
1322 }
1323}
1324
1325static void dsi_timeout_status(struct msm_dsi_host *msm_host)
1326{
1327 u32 status;
1328
1329 status = dsi_read(msm_host, REG_DSI_TIMEOUT_STATUS);
1330
1331 if (status) {
1332 dsi_write(msm_host, REG_DSI_TIMEOUT_STATUS, status);
1333 msm_host->err_work_state |= DSI_ERR_STATE_TIMEOUT;
1334 }
1335}
1336
1337static void dsi_dln0_phy_err(struct msm_dsi_host *msm_host)
1338{
1339 u32 status;
1340
1341 status = dsi_read(msm_host, REG_DSI_DLN0_PHY_ERR);
1342
Archit Taneja01199362015-06-25 11:29:24 +05301343 if (status & (DSI_DLN0_PHY_ERR_DLN0_ERR_ESC |
1344 DSI_DLN0_PHY_ERR_DLN0_ERR_SYNC_ESC |
1345 DSI_DLN0_PHY_ERR_DLN0_ERR_CONTROL |
1346 DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP0 |
1347 DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP1)) {
Hai Lia6895542015-03-31 14:36:33 -04001348 dsi_write(msm_host, REG_DSI_DLN0_PHY_ERR, status);
1349 msm_host->err_work_state |= DSI_ERR_STATE_DLN0_PHY;
1350 }
1351}
1352
1353static void dsi_fifo_status(struct msm_dsi_host *msm_host)
1354{
1355 u32 status;
1356
1357 status = dsi_read(msm_host, REG_DSI_FIFO_STATUS);
1358
1359 /* fifo underflow, overflow */
1360 if (status) {
1361 dsi_write(msm_host, REG_DSI_FIFO_STATUS, status);
1362 msm_host->err_work_state |= DSI_ERR_STATE_FIFO;
1363 if (status & DSI_FIFO_STATUS_CMD_MDP_FIFO_UNDERFLOW)
1364 msm_host->err_work_state |=
1365 DSI_ERR_STATE_MDP_FIFO_UNDERFLOW;
1366 }
1367}
1368
1369static void dsi_status(struct msm_dsi_host *msm_host)
1370{
1371 u32 status;
1372
1373 status = dsi_read(msm_host, REG_DSI_STATUS0);
1374
1375 if (status & DSI_STATUS0_INTERLEAVE_OP_CONTENTION) {
1376 dsi_write(msm_host, REG_DSI_STATUS0, status);
1377 msm_host->err_work_state |=
1378 DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION;
1379 }
1380}
1381
1382static void dsi_clk_status(struct msm_dsi_host *msm_host)
1383{
1384 u32 status;
1385
1386 status = dsi_read(msm_host, REG_DSI_CLK_STATUS);
1387
1388 if (status & DSI_CLK_STATUS_PLL_UNLOCKED) {
1389 dsi_write(msm_host, REG_DSI_CLK_STATUS, status);
1390 msm_host->err_work_state |= DSI_ERR_STATE_PLL_UNLOCKED;
1391 }
1392}
1393
1394static void dsi_error(struct msm_dsi_host *msm_host)
1395{
1396 /* disable dsi error interrupt */
1397 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 0);
1398
1399 dsi_clk_status(msm_host);
1400 dsi_fifo_status(msm_host);
1401 dsi_ack_err_status(msm_host);
1402 dsi_timeout_status(msm_host);
1403 dsi_status(msm_host);
1404 dsi_dln0_phy_err(msm_host);
1405
1406 queue_work(msm_host->workqueue, &msm_host->err_work);
1407}
1408
1409static irqreturn_t dsi_host_irq(int irq, void *ptr)
1410{
1411 struct msm_dsi_host *msm_host = ptr;
1412 u32 isr;
1413 unsigned long flags;
1414
1415 if (!msm_host->ctrl_base)
1416 return IRQ_HANDLED;
1417
1418 spin_lock_irqsave(&msm_host->intr_lock, flags);
1419 isr = dsi_read(msm_host, REG_DSI_INTR_CTRL);
1420 dsi_write(msm_host, REG_DSI_INTR_CTRL, isr);
1421 spin_unlock_irqrestore(&msm_host->intr_lock, flags);
1422
1423 DBG("isr=0x%x, id=%d", isr, msm_host->id);
1424
1425 if (isr & DSI_IRQ_ERROR)
1426 dsi_error(msm_host);
1427
1428 if (isr & DSI_IRQ_VIDEO_DONE)
1429 complete(&msm_host->video_comp);
1430
1431 if (isr & DSI_IRQ_CMD_DMA_DONE)
1432 complete(&msm_host->dma_comp);
1433
1434 return IRQ_HANDLED;
1435}
1436
1437static int dsi_host_init_panel_gpios(struct msm_dsi_host *msm_host,
1438 struct device *panel_device)
1439{
Uwe Kleine-König9590e692015-05-20 09:21:41 +02001440 msm_host->disp_en_gpio = devm_gpiod_get_optional(panel_device,
1441 "disp-enable",
1442 GPIOD_OUT_LOW);
Hai Lia6895542015-03-31 14:36:33 -04001443 if (IS_ERR(msm_host->disp_en_gpio)) {
1444 DBG("cannot get disp-enable-gpios %ld",
1445 PTR_ERR(msm_host->disp_en_gpio));
Uwe Kleine-König9590e692015-05-20 09:21:41 +02001446 return PTR_ERR(msm_host->disp_en_gpio);
Hai Lia6895542015-03-31 14:36:33 -04001447 }
1448
Archit Taneja60d05cb2015-06-25 14:36:35 +05301449 msm_host->te_gpio = devm_gpiod_get_optional(panel_device, "disp-te",
1450 GPIOD_IN);
Hai Lia6895542015-03-31 14:36:33 -04001451 if (IS_ERR(msm_host->te_gpio)) {
1452 DBG("cannot get disp-te-gpios %ld", PTR_ERR(msm_host->te_gpio));
Uwe Kleine-König9590e692015-05-20 09:21:41 +02001453 return PTR_ERR(msm_host->te_gpio);
Hai Lia6895542015-03-31 14:36:33 -04001454 }
1455
1456 return 0;
1457}
1458
1459static int dsi_host_attach(struct mipi_dsi_host *host,
1460 struct mipi_dsi_device *dsi)
1461{
1462 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1463 int ret;
1464
Archit Taneja26f7d1f2016-02-25 11:19:48 +05301465 if (dsi->lanes > msm_host->num_data_lanes)
1466 return -EINVAL;
1467
Hai Lia6895542015-03-31 14:36:33 -04001468 msm_host->channel = dsi->channel;
1469 msm_host->lanes = dsi->lanes;
1470 msm_host->format = dsi->format;
1471 msm_host->mode_flags = dsi->mode_flags;
1472
Hai Lia6895542015-03-31 14:36:33 -04001473 /* Some gpios defined in panel DT need to be controlled by host */
1474 ret = dsi_host_init_panel_gpios(msm_host, &dsi->dev);
1475 if (ret)
1476 return ret;
1477
1478 DBG("id=%d", msm_host->id);
1479 if (msm_host->dev)
1480 drm_helper_hpd_irq_event(msm_host->dev);
1481
1482 return 0;
1483}
1484
1485static int dsi_host_detach(struct mipi_dsi_host *host,
1486 struct mipi_dsi_device *dsi)
1487{
1488 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1489
Archit Tanejaa9ddac92015-08-03 14:05:45 +05301490 msm_host->device_node = NULL;
Hai Lia6895542015-03-31 14:36:33 -04001491
1492 DBG("id=%d", msm_host->id);
1493 if (msm_host->dev)
1494 drm_helper_hpd_irq_event(msm_host->dev);
1495
1496 return 0;
1497}
1498
1499static ssize_t dsi_host_transfer(struct mipi_dsi_host *host,
1500 const struct mipi_dsi_msg *msg)
1501{
1502 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1503 int ret;
1504
1505 if (!msg || !msm_host->power_on)
1506 return -EINVAL;
1507
1508 mutex_lock(&msm_host->cmd_mutex);
1509 ret = msm_dsi_manager_cmd_xfer(msm_host->id, msg);
1510 mutex_unlock(&msm_host->cmd_mutex);
1511
1512 return ret;
1513}
1514
1515static struct mipi_dsi_host_ops dsi_host_ops = {
1516 .attach = dsi_host_attach,
1517 .detach = dsi_host_detach,
1518 .transfer = dsi_host_transfer,
1519};
1520
Archit Taneja26f7d1f2016-02-25 11:19:48 +05301521/*
1522 * List of supported physical to logical lane mappings.
1523 * For example, the 2nd entry represents the following mapping:
1524 *
1525 * "3012": Logic 3->Phys 0; Logic 0->Phys 1; Logic 1->Phys 2; Logic 2->Phys 3;
1526 */
1527static const int supported_data_lane_swaps[][4] = {
1528 { 0, 1, 2, 3 },
1529 { 3, 0, 1, 2 },
1530 { 2, 3, 0, 1 },
1531 { 1, 2, 3, 0 },
1532 { 0, 3, 2, 1 },
1533 { 1, 0, 3, 2 },
1534 { 2, 1, 0, 3 },
1535 { 3, 2, 1, 0 },
1536};
1537
1538static int dsi_host_parse_lane_data(struct msm_dsi_host *msm_host,
1539 struct device_node *ep)
1540{
1541 struct device *dev = &msm_host->pdev->dev;
1542 struct property *prop;
1543 u32 lane_map[4];
1544 int ret, i, len, num_lanes;
1545
1546 prop = of_find_property(ep, "qcom,data-lane-map", &len);
1547 if (!prop) {
1548 dev_dbg(dev, "failed to find data lane mapping\n");
1549 return -EINVAL;
1550 }
1551
1552 num_lanes = len / sizeof(u32);
1553
1554 if (num_lanes < 1 || num_lanes > 4) {
1555 dev_err(dev, "bad number of data lanes\n");
1556 return -EINVAL;
1557 }
1558
1559 msm_host->num_data_lanes = num_lanes;
1560
1561 ret = of_property_read_u32_array(ep, "qcom,data-lane-map", lane_map,
1562 num_lanes);
1563 if (ret) {
1564 dev_err(dev, "failed to read lane data\n");
1565 return ret;
1566 }
1567
1568 /*
1569 * compare DT specified physical-logical lane mappings with the ones
1570 * supported by hardware
1571 */
1572 for (i = 0; i < ARRAY_SIZE(supported_data_lane_swaps); i++) {
1573 const int *swap = supported_data_lane_swaps[i];
1574 int j;
1575
1576 for (j = 0; j < num_lanes; j++) {
1577 if (swap[j] != lane_map[j])
1578 break;
1579 }
1580
1581 if (j == num_lanes) {
1582 msm_host->dlane_swap = i;
1583 return 0;
1584 }
1585 }
1586
1587 return -EINVAL;
1588}
1589
Archit Tanejaf7009d22015-06-25 11:43:40 +05301590static int dsi_host_parse_dt(struct msm_dsi_host *msm_host)
1591{
1592 struct device *dev = &msm_host->pdev->dev;
1593 struct device_node *np = dev->of_node;
Archit Tanejaa9ddac92015-08-03 14:05:45 +05301594 struct device_node *endpoint, *device_node;
Archit Tanejaf7009d22015-06-25 11:43:40 +05301595 int ret;
1596
1597 ret = of_property_read_u32(np, "qcom,dsi-host-index", &msm_host->id);
1598 if (ret) {
1599 dev_err(dev, "%s: host index not specified, ret=%d\n",
1600 __func__, ret);
1601 return ret;
1602 }
1603
1604 /*
Archit Tanejab9ac76f2016-04-27 15:36:53 +05301605 * Get the endpoint of the output port of the DSI host. In our case,
1606 * this is mapped to port number with reg = 1. Don't return an error if
1607 * the remote endpoint isn't defined. It's possible that there is
1608 * nothing connected to the dsi output.
Archit Tanejaf7009d22015-06-25 11:43:40 +05301609 */
Archit Tanejab9ac76f2016-04-27 15:36:53 +05301610 endpoint = of_graph_get_endpoint_by_regs(np, 1, -1);
Archit Tanejaf7009d22015-06-25 11:43:40 +05301611 if (!endpoint) {
1612 dev_dbg(dev, "%s: no endpoint\n", __func__);
1613 return 0;
1614 }
1615
Archit Taneja26f7d1f2016-02-25 11:19:48 +05301616 ret = dsi_host_parse_lane_data(msm_host, endpoint);
1617 if (ret) {
1618 dev_err(dev, "%s: invalid lane configuration %d\n",
1619 __func__, ret);
1620 goto err;
1621 }
1622
Archit Tanejaf7009d22015-06-25 11:43:40 +05301623 /* Get panel node from the output port's endpoint data */
Archit Tanejaa9ddac92015-08-03 14:05:45 +05301624 device_node = of_graph_get_remote_port_parent(endpoint);
1625 if (!device_node) {
Archit Tanejaf7009d22015-06-25 11:43:40 +05301626 dev_err(dev, "%s: no valid device\n", __func__);
Archit Taneja26f7d1f2016-02-25 11:19:48 +05301627 ret = -ENODEV;
1628 goto err;
Archit Tanejaf7009d22015-06-25 11:43:40 +05301629 }
1630
Archit Tanejaa9ddac92015-08-03 14:05:45 +05301631 msm_host->device_node = device_node;
Archit Tanejaf7009d22015-06-25 11:43:40 +05301632
Archit Taneja0c7df472015-10-14 15:31:13 +05301633 if (of_property_read_bool(np, "syscon-sfpb")) {
1634 msm_host->sfpb = syscon_regmap_lookup_by_phandle(np,
1635 "syscon-sfpb");
1636 if (IS_ERR(msm_host->sfpb)) {
1637 dev_err(dev, "%s: failed to get sfpb regmap\n",
1638 __func__);
Archit Taneja26f7d1f2016-02-25 11:19:48 +05301639 ret = PTR_ERR(msm_host->sfpb);
Archit Taneja0c7df472015-10-14 15:31:13 +05301640 }
1641 }
1642
Archit Taneja26f7d1f2016-02-25 11:19:48 +05301643 of_node_put(device_node);
1644
1645err:
1646 of_node_put(endpoint);
1647
1648 return ret;
Archit Tanejaf7009d22015-06-25 11:43:40 +05301649}
1650
Hai Lia6895542015-03-31 14:36:33 -04001651int msm_dsi_host_init(struct msm_dsi *msm_dsi)
1652{
1653 struct msm_dsi_host *msm_host = NULL;
1654 struct platform_device *pdev = msm_dsi->pdev;
1655 int ret;
1656
1657 msm_host = devm_kzalloc(&pdev->dev, sizeof(*msm_host), GFP_KERNEL);
1658 if (!msm_host) {
1659 pr_err("%s: FAILED: cannot alloc dsi host\n",
1660 __func__);
1661 ret = -ENOMEM;
1662 goto fail;
1663 }
1664
Archit Tanejaf7009d22015-06-25 11:43:40 +05301665 msm_host->pdev = pdev;
1666
1667 ret = dsi_host_parse_dt(msm_host);
Hai Lia6895542015-03-31 14:36:33 -04001668 if (ret) {
Archit Tanejaf7009d22015-06-25 11:43:40 +05301669 pr_err("%s: failed to parse dt\n", __func__);
Hai Lia6895542015-03-31 14:36:33 -04001670 goto fail;
1671 }
Hai Lia6895542015-03-31 14:36:33 -04001672
Hai Lia6895542015-03-31 14:36:33 -04001673 msm_host->ctrl_base = msm_ioremap(pdev, "dsi_ctrl", "DSI CTRL");
1674 if (IS_ERR(msm_host->ctrl_base)) {
1675 pr_err("%s: unable to map Dsi ctrl base\n", __func__);
1676 ret = PTR_ERR(msm_host->ctrl_base);
1677 goto fail;
1678 }
1679
Hai Lid248b612015-08-13 17:49:29 -04001680 msm_host->cfg_hnd = dsi_get_config(msm_host);
1681 if (!msm_host->cfg_hnd) {
Hai Lia6895542015-03-31 14:36:33 -04001682 ret = -EINVAL;
1683 pr_err("%s: get config failed\n", __func__);
1684 goto fail;
1685 }
1686
Hai Lid248b612015-08-13 17:49:29 -04001687 /* fixup base address by io offset */
1688 msm_host->ctrl_base += msm_host->cfg_hnd->cfg->io_offset;
1689
Hai Lia6895542015-03-31 14:36:33 -04001690 ret = dsi_regulator_init(msm_host);
1691 if (ret) {
1692 pr_err("%s: regulator init failed\n", __func__);
1693 goto fail;
1694 }
1695
Archit Taneja31c92762015-10-09 12:40:39 +05301696 ret = dsi_clk_init(msm_host);
1697 if (ret) {
1698 pr_err("%s: unable to initialize dsi clks\n", __func__);
1699 goto fail;
1700 }
1701
Hai Lia6895542015-03-31 14:36:33 -04001702 msm_host->rx_buf = devm_kzalloc(&pdev->dev, SZ_4K, GFP_KERNEL);
1703 if (!msm_host->rx_buf) {
1704 pr_err("%s: alloc rx temp buf failed\n", __func__);
1705 goto fail;
1706 }
1707
1708 init_completion(&msm_host->dma_comp);
1709 init_completion(&msm_host->video_comp);
1710 mutex_init(&msm_host->dev_mutex);
1711 mutex_init(&msm_host->cmd_mutex);
1712 mutex_init(&msm_host->clk_mutex);
1713 spin_lock_init(&msm_host->intr_lock);
1714
1715 /* setup workqueue */
1716 msm_host->workqueue = alloc_ordered_workqueue("dsi_drm_work", 0);
1717 INIT_WORK(&msm_host->err_work, dsi_err_worker);
1718
Hai Lia6895542015-03-31 14:36:33 -04001719 msm_dsi->host = &msm_host->base;
1720 msm_dsi->id = msm_host->id;
1721
1722 DBG("Dsi Host %d initialized", msm_host->id);
1723 return 0;
1724
1725fail:
1726 return ret;
1727}
1728
1729void msm_dsi_host_destroy(struct mipi_dsi_host *host)
1730{
1731 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1732
1733 DBG("");
1734 dsi_tx_buf_free(msm_host);
1735 if (msm_host->workqueue) {
1736 flush_workqueue(msm_host->workqueue);
1737 destroy_workqueue(msm_host->workqueue);
1738 msm_host->workqueue = NULL;
1739 }
1740
1741 mutex_destroy(&msm_host->clk_mutex);
1742 mutex_destroy(&msm_host->cmd_mutex);
1743 mutex_destroy(&msm_host->dev_mutex);
1744}
1745
1746int msm_dsi_host_modeset_init(struct mipi_dsi_host *host,
1747 struct drm_device *dev)
1748{
1749 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1750 struct platform_device *pdev = msm_host->pdev;
1751 int ret;
1752
1753 msm_host->irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1754 if (msm_host->irq < 0) {
1755 ret = msm_host->irq;
1756 dev_err(dev->dev, "failed to get irq: %d\n", ret);
1757 return ret;
1758 }
1759
1760 ret = devm_request_irq(&pdev->dev, msm_host->irq,
1761 dsi_host_irq, IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
1762 "dsi_isr", msm_host);
1763 if (ret < 0) {
1764 dev_err(&pdev->dev, "failed to request IRQ%u: %d\n",
1765 msm_host->irq, ret);
1766 return ret;
1767 }
1768
1769 msm_host->dev = dev;
1770 ret = dsi_tx_buf_alloc(msm_host, SZ_4K);
1771 if (ret) {
1772 pr_err("%s: alloc tx gem obj failed, %d\n", __func__, ret);
1773 return ret;
1774 }
1775
1776 return 0;
1777}
1778
1779int msm_dsi_host_register(struct mipi_dsi_host *host, bool check_defer)
1780{
1781 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
Hai Lia6895542015-03-31 14:36:33 -04001782 int ret;
1783
1784 /* Register mipi dsi host */
1785 if (!msm_host->registered) {
1786 host->dev = &msm_host->pdev->dev;
1787 host->ops = &dsi_host_ops;
1788 ret = mipi_dsi_host_register(host);
1789 if (ret)
1790 return ret;
1791
1792 msm_host->registered = true;
1793
1794 /* If the panel driver has not been probed after host register,
1795 * we should defer the host's probe.
1796 * It makes sure panel is connected when fbcon detects
1797 * connector status and gets the proper display mode to
1798 * create framebuffer.
Archit Tanejaf7009d22015-06-25 11:43:40 +05301799 * Don't try to defer if there is nothing connected to the dsi
1800 * output
Hai Lia6895542015-03-31 14:36:33 -04001801 */
Archit Tanejaa9ddac92015-08-03 14:05:45 +05301802 if (check_defer && msm_host->device_node) {
1803 if (!of_drm_find_panel(msm_host->device_node))
Archit Tanejac118e292015-07-31 14:06:10 +05301804 if (!of_drm_find_bridge(msm_host->device_node))
1805 return -EPROBE_DEFER;
Hai Lia6895542015-03-31 14:36:33 -04001806 }
1807 }
1808
1809 return 0;
1810}
1811
1812void msm_dsi_host_unregister(struct mipi_dsi_host *host)
1813{
1814 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1815
1816 if (msm_host->registered) {
1817 mipi_dsi_host_unregister(host);
1818 host->dev = NULL;
1819 host->ops = NULL;
1820 msm_host->registered = false;
1821 }
1822}
1823
1824int msm_dsi_host_xfer_prepare(struct mipi_dsi_host *host,
1825 const struct mipi_dsi_msg *msg)
1826{
1827 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1828
1829 /* TODO: make sure dsi_cmd_mdp is idle.
1830 * Since DSI6G v1.2.0, we can set DSI_TRIG_CTRL.BLOCK_DMA_WITHIN_FRAME
1831 * to ask H/W to wait until cmd mdp is idle. S/W wait is not needed.
1832 * How to handle the old versions? Wait for mdp cmd done?
1833 */
1834
1835 /*
1836 * mdss interrupt is generated in mdp core clock domain
1837 * mdp clock need to be enabled to receive dsi interrupt
1838 */
1839 dsi_clk_ctrl(msm_host, 1);
1840
1841 /* TODO: vote for bus bandwidth */
1842
1843 if (!(msg->flags & MIPI_DSI_MSG_USE_LPM))
1844 dsi_set_tx_power_mode(0, msm_host);
1845
1846 msm_host->dma_cmd_ctrl_restore = dsi_read(msm_host, REG_DSI_CTRL);
1847 dsi_write(msm_host, REG_DSI_CTRL,
1848 msm_host->dma_cmd_ctrl_restore |
1849 DSI_CTRL_CMD_MODE_EN |
1850 DSI_CTRL_ENABLE);
1851 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 1);
1852
1853 return 0;
1854}
1855
1856void msm_dsi_host_xfer_restore(struct mipi_dsi_host *host,
1857 const struct mipi_dsi_msg *msg)
1858{
1859 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1860
1861 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 0);
1862 dsi_write(msm_host, REG_DSI_CTRL, msm_host->dma_cmd_ctrl_restore);
1863
1864 if (!(msg->flags & MIPI_DSI_MSG_USE_LPM))
1865 dsi_set_tx_power_mode(1, msm_host);
1866
1867 /* TODO: unvote for bus bandwidth */
1868
1869 dsi_clk_ctrl(msm_host, 0);
1870}
1871
1872int msm_dsi_host_cmd_tx(struct mipi_dsi_host *host,
1873 const struct mipi_dsi_msg *msg)
1874{
1875 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1876
1877 return dsi_cmds2buf_tx(msm_host, msg);
1878}
1879
1880int msm_dsi_host_cmd_rx(struct mipi_dsi_host *host,
1881 const struct mipi_dsi_msg *msg)
1882{
1883 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
Hai Lid248b612015-08-13 17:49:29 -04001884 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -04001885 int data_byte, rx_byte, dlen, end;
1886 int short_response, diff, pkt_size, ret = 0;
1887 char cmd;
1888 int rlen = msg->rx_len;
1889 u8 *buf;
1890
1891 if (rlen <= 2) {
1892 short_response = 1;
1893 pkt_size = rlen;
1894 rx_byte = 4;
1895 } else {
1896 short_response = 0;
1897 data_byte = 10; /* first read */
1898 if (rlen < data_byte)
1899 pkt_size = rlen;
1900 else
1901 pkt_size = data_byte;
1902 rx_byte = data_byte + 6; /* 4 header + 2 crc */
1903 }
1904
1905 buf = msm_host->rx_buf;
1906 end = 0;
1907 while (!end) {
1908 u8 tx[2] = {pkt_size & 0xff, pkt_size >> 8};
1909 struct mipi_dsi_msg max_pkt_size_msg = {
1910 .channel = msg->channel,
1911 .type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
1912 .tx_len = 2,
1913 .tx_buf = tx,
1914 };
1915
1916 DBG("rlen=%d pkt_size=%d rx_byte=%d",
1917 rlen, pkt_size, rx_byte);
1918
1919 ret = dsi_cmds2buf_tx(msm_host, &max_pkt_size_msg);
1920 if (ret < 2) {
1921 pr_err("%s: Set max pkt size failed, %d\n",
1922 __func__, ret);
1923 return -EINVAL;
1924 }
1925
Hai Lid248b612015-08-13 17:49:29 -04001926 if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
1927 (cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_1)) {
Hai Lia6895542015-03-31 14:36:33 -04001928 /* Clear the RDBK_DATA registers */
1929 dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL,
1930 DSI_RDBK_DATA_CTRL_CLR);
1931 wmb(); /* make sure the RDBK registers are cleared */
1932 dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL, 0);
1933 wmb(); /* release cleared status before transfer */
1934 }
1935
1936 ret = dsi_cmds2buf_tx(msm_host, msg);
1937 if (ret < msg->tx_len) {
1938 pr_err("%s: Read cmd Tx failed, %d\n", __func__, ret);
1939 return ret;
1940 }
1941
1942 /*
1943 * once cmd_dma_done interrupt received,
1944 * return data from client is ready and stored
1945 * at RDBK_DATA register already
1946 * since rx fifo is 16 bytes, dcs header is kept at first loop,
1947 * after that dcs header lost during shift into registers
1948 */
1949 dlen = dsi_cmd_dma_rx(msm_host, buf, rx_byte, pkt_size);
1950
1951 if (dlen <= 0)
1952 return 0;
1953
1954 if (short_response)
1955 break;
1956
1957 if (rlen <= data_byte) {
1958 diff = data_byte - rlen;
1959 end = 1;
1960 } else {
1961 diff = 0;
1962 rlen -= data_byte;
1963 }
1964
1965 if (!end) {
1966 dlen -= 2; /* 2 crc */
1967 dlen -= diff;
1968 buf += dlen; /* next start position */
1969 data_byte = 14; /* NOT first read */
1970 if (rlen < data_byte)
1971 pkt_size += rlen;
1972 else
1973 pkt_size += data_byte;
1974 DBG("buf=%p dlen=%d diff=%d", buf, dlen, diff);
1975 }
1976 }
1977
1978 /*
1979 * For single Long read, if the requested rlen < 10,
1980 * we need to shift the start position of rx
1981 * data buffer to skip the bytes which are not
1982 * updated.
1983 */
1984 if (pkt_size < 10 && !short_response)
1985 buf = msm_host->rx_buf + (10 - rlen);
1986 else
1987 buf = msm_host->rx_buf;
1988
1989 cmd = buf[0];
1990 switch (cmd) {
1991 case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
1992 pr_err("%s: rx ACK_ERR_PACLAGE\n", __func__);
1993 ret = 0;
Hai Li651ad3f2015-04-29 11:38:59 -04001994 break;
Hai Lia6895542015-03-31 14:36:33 -04001995 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
1996 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
1997 ret = dsi_short_read1_resp(buf, msg);
1998 break;
1999 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
2000 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
2001 ret = dsi_short_read2_resp(buf, msg);
2002 break;
2003 case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
2004 case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
2005 ret = dsi_long_read_resp(buf, msg);
2006 break;
2007 default:
2008 pr_warn("%s:Invalid response cmd\n", __func__);
2009 ret = 0;
2010 }
2011
2012 return ret;
2013}
2014
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05302015void msm_dsi_host_cmd_xfer_commit(struct mipi_dsi_host *host, u32 dma_base,
2016 u32 len)
Hai Lia6895542015-03-31 14:36:33 -04002017{
2018 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2019
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05302020 dsi_write(msm_host, REG_DSI_DMA_BASE, dma_base);
Hai Lia6895542015-03-31 14:36:33 -04002021 dsi_write(msm_host, REG_DSI_DMA_LEN, len);
2022 dsi_write(msm_host, REG_DSI_TRIG_DMA, 1);
2023
2024 /* Make sure trigger happens */
2025 wmb();
2026}
2027
Hai Li9d32c4982015-05-15 13:04:05 -04002028int msm_dsi_host_set_src_pll(struct mipi_dsi_host *host,
2029 struct msm_dsi_pll *src_pll)
2030{
2031 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
Archit Taneja4bfa9742015-10-09 16:32:38 +05302032 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
Hai Li9d32c4982015-05-15 13:04:05 -04002033 struct clk *byte_clk_provider, *pixel_clk_provider;
2034 int ret;
2035
2036 ret = msm_dsi_pll_get_clk_provider(src_pll,
2037 &byte_clk_provider, &pixel_clk_provider);
2038 if (ret) {
2039 pr_info("%s: can't get provider from pll, don't set parent\n",
2040 __func__);
2041 return 0;
2042 }
2043
2044 ret = clk_set_parent(msm_host->byte_clk_src, byte_clk_provider);
2045 if (ret) {
2046 pr_err("%s: can't set parent to byte_clk_src. ret=%d\n",
2047 __func__, ret);
2048 goto exit;
2049 }
2050
2051 ret = clk_set_parent(msm_host->pixel_clk_src, pixel_clk_provider);
2052 if (ret) {
2053 pr_err("%s: can't set parent to pixel_clk_src. ret=%d\n",
2054 __func__, ret);
2055 goto exit;
2056 }
2057
Archit Taneja4bfa9742015-10-09 16:32:38 +05302058 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_V2) {
2059 ret = clk_set_parent(msm_host->dsi_clk_src, pixel_clk_provider);
2060 if (ret) {
2061 pr_err("%s: can't set parent to dsi_clk_src. ret=%d\n",
2062 __func__, ret);
2063 goto exit;
2064 }
2065
2066 ret = clk_set_parent(msm_host->esc_clk_src, byte_clk_provider);
2067 if (ret) {
2068 pr_err("%s: can't set parent to esc_clk_src. ret=%d\n",
2069 __func__, ret);
2070 goto exit;
2071 }
2072 }
2073
Hai Li9d32c4982015-05-15 13:04:05 -04002074exit:
2075 return ret;
2076}
2077
Hai Lia6895542015-03-31 14:36:33 -04002078int msm_dsi_host_enable(struct mipi_dsi_host *host)
2079{
2080 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2081
2082 dsi_op_mode_config(msm_host,
2083 !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), true);
2084
2085 /* TODO: clock should be turned off for command mode,
2086 * and only turned on before MDP START.
2087 * This part of code should be enabled once mdp driver support it.
2088 */
2089 /* if (msm_panel->mode == MSM_DSI_CMD_MODE)
2090 dsi_clk_ctrl(msm_host, 0); */
2091
2092 return 0;
2093}
2094
2095int msm_dsi_host_disable(struct mipi_dsi_host *host)
2096{
2097 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2098
2099 dsi_op_mode_config(msm_host,
2100 !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), false);
2101
2102 /* Since we have disabled INTF, the video engine won't stop so that
2103 * the cmd engine will be blocked.
2104 * Reset to disable video engine so that we can send off cmd.
2105 */
2106 dsi_sw_reset(msm_host);
2107
2108 return 0;
2109}
2110
Archit Taneja0c7df472015-10-14 15:31:13 +05302111static void msm_dsi_sfpb_config(struct msm_dsi_host *msm_host, bool enable)
2112{
2113 enum sfpb_ahb_arb_master_port_en en;
2114
2115 if (!msm_host->sfpb)
2116 return;
2117
2118 en = enable ? SFPB_MASTER_PORT_ENABLE : SFPB_MASTER_PORT_DISABLE;
2119
2120 regmap_update_bits(msm_host->sfpb, REG_SFPB_GPREG,
2121 SFPB_GPREG_MASTER_PORT_EN__MASK,
2122 SFPB_GPREG_MASTER_PORT_EN(en));
2123}
2124
Hai Lia6895542015-03-31 14:36:33 -04002125int msm_dsi_host_power_on(struct mipi_dsi_host *host)
2126{
2127 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2128 u32 clk_pre = 0, clk_post = 0;
2129 int ret = 0;
2130
2131 mutex_lock(&msm_host->dev_mutex);
2132 if (msm_host->power_on) {
2133 DBG("dsi host already on");
2134 goto unlock_ret;
2135 }
2136
Archit Taneja0c7df472015-10-14 15:31:13 +05302137 msm_dsi_sfpb_config(msm_host, true);
2138
Hai Lia6895542015-03-31 14:36:33 -04002139 ret = dsi_calc_clk_rate(msm_host);
2140 if (ret) {
2141 pr_err("%s: unable to calc clk rate, %d\n", __func__, ret);
2142 goto unlock_ret;
2143 }
2144
2145 ret = dsi_host_regulator_enable(msm_host);
2146 if (ret) {
2147 pr_err("%s:Failed to enable vregs.ret=%d\n",
2148 __func__, ret);
2149 goto unlock_ret;
2150 }
2151
2152 ret = dsi_bus_clk_enable(msm_host);
2153 if (ret) {
2154 pr_err("%s: failed to enable bus clocks, %d\n", __func__, ret);
2155 goto fail_disable_reg;
2156 }
2157
2158 dsi_phy_sw_reset(msm_host);
2159 ret = msm_dsi_manager_phy_enable(msm_host->id,
2160 msm_host->byte_clk_rate * 8,
Archit Taneja4bfa9742015-10-09 16:32:38 +05302161 msm_host->esc_clk_rate,
Hai Lia6895542015-03-31 14:36:33 -04002162 &clk_pre, &clk_post);
2163 dsi_bus_clk_disable(msm_host);
2164 if (ret) {
2165 pr_err("%s: failed to enable phy, %d\n", __func__, ret);
2166 goto fail_disable_reg;
2167 }
2168
2169 ret = dsi_clk_ctrl(msm_host, 1);
2170 if (ret) {
2171 pr_err("%s: failed to enable clocks. ret=%d\n", __func__, ret);
2172 goto fail_disable_reg;
2173 }
2174
Hai Liab8909b2015-06-11 10:56:46 -04002175 ret = pinctrl_pm_select_default_state(&msm_host->pdev->dev);
2176 if (ret) {
2177 pr_err("%s: failed to set pinctrl default state, %d\n",
2178 __func__, ret);
2179 goto fail_disable_clk;
2180 }
2181
Hai Lia6895542015-03-31 14:36:33 -04002182 dsi_timing_setup(msm_host);
2183 dsi_sw_reset(msm_host);
2184 dsi_ctrl_config(msm_host, true, clk_pre, clk_post);
2185
2186 if (msm_host->disp_en_gpio)
2187 gpiod_set_value(msm_host->disp_en_gpio, 1);
2188
2189 msm_host->power_on = true;
2190 mutex_unlock(&msm_host->dev_mutex);
2191
2192 return 0;
2193
Hai Liab8909b2015-06-11 10:56:46 -04002194fail_disable_clk:
2195 dsi_clk_ctrl(msm_host, 0);
Hai Lia6895542015-03-31 14:36:33 -04002196fail_disable_reg:
2197 dsi_host_regulator_disable(msm_host);
2198unlock_ret:
2199 mutex_unlock(&msm_host->dev_mutex);
2200 return ret;
2201}
2202
2203int msm_dsi_host_power_off(struct mipi_dsi_host *host)
2204{
2205 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2206
2207 mutex_lock(&msm_host->dev_mutex);
2208 if (!msm_host->power_on) {
2209 DBG("dsi host already off");
2210 goto unlock_ret;
2211 }
2212
2213 dsi_ctrl_config(msm_host, false, 0, 0);
2214
2215 if (msm_host->disp_en_gpio)
2216 gpiod_set_value(msm_host->disp_en_gpio, 0);
2217
Hai Liab8909b2015-06-11 10:56:46 -04002218 pinctrl_pm_select_sleep_state(&msm_host->pdev->dev);
2219
Hai Lia6895542015-03-31 14:36:33 -04002220 msm_dsi_manager_phy_disable(msm_host->id);
2221
2222 dsi_clk_ctrl(msm_host, 0);
2223
2224 dsi_host_regulator_disable(msm_host);
2225
Archit Taneja0c7df472015-10-14 15:31:13 +05302226 msm_dsi_sfpb_config(msm_host, false);
2227
Hai Lia6895542015-03-31 14:36:33 -04002228 DBG("-");
2229
2230 msm_host->power_on = false;
2231
2232unlock_ret:
2233 mutex_unlock(&msm_host->dev_mutex);
2234 return 0;
2235}
2236
2237int msm_dsi_host_set_display_mode(struct mipi_dsi_host *host,
2238 struct drm_display_mode *mode)
2239{
2240 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2241
2242 if (msm_host->mode) {
2243 drm_mode_destroy(msm_host->dev, msm_host->mode);
2244 msm_host->mode = NULL;
2245 }
2246
2247 msm_host->mode = drm_mode_duplicate(msm_host->dev, mode);
2248 if (IS_ERR(msm_host->mode)) {
2249 pr_err("%s: cannot duplicate mode\n", __func__);
2250 return PTR_ERR(msm_host->mode);
2251 }
2252
2253 return 0;
2254}
2255
2256struct drm_panel *msm_dsi_host_get_panel(struct mipi_dsi_host *host,
2257 unsigned long *panel_flags)
2258{
2259 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2260 struct drm_panel *panel;
2261
Archit Tanejaa9ddac92015-08-03 14:05:45 +05302262 panel = of_drm_find_panel(msm_host->device_node);
Hai Lia6895542015-03-31 14:36:33 -04002263 if (panel_flags)
2264 *panel_flags = msm_host->mode_flags;
2265
2266 return panel;
2267}
2268
Archit Tanejac118e292015-07-31 14:06:10 +05302269struct drm_bridge *msm_dsi_host_get_bridge(struct mipi_dsi_host *host)
2270{
2271 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2272
2273 return of_drm_find_bridge(msm_host->device_node);
2274}