blob: 59485d0b3cfb19ea47f18ea4db75aab7f6375b9b [file] [log] [blame]
Chunming Zhoud03846a2015-07-28 14:20:03 -04001/*
2 * Copyright 2015 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 *
23 */
Chunming Zhou57ff96c2015-04-24 17:38:20 +080024#include <linux/list.h>
25#include <linux/slab.h>
Chunming Zhou97cb7f62015-05-22 11:33:31 -040026#include <linux/pci.h>
Rex Zhu3f1d35a2015-09-15 14:44:44 +080027#include <linux/acpi.h>
Chunming Zhou57ff96c2015-04-24 17:38:20 +080028#include <drm/drmP.h>
Jammy Zhoubf3911b02015-05-13 18:58:05 +080029#include <linux/firmware.h>
Chunming Zhou57ff96c2015-04-24 17:38:20 +080030#include <drm/amdgpu_drm.h>
Chunming Zhoud03846a2015-07-28 14:20:03 -040031#include "amdgpu.h"
32#include "cgs_linux.h"
Chunming Zhou25da4422015-05-22 12:14:04 -040033#include "atom.h"
Jammy Zhoubf3911b02015-05-13 18:58:05 +080034#include "amdgpu_ucode.h"
35
Chunming Zhoud03846a2015-07-28 14:20:03 -040036struct amdgpu_cgs_device {
37 struct cgs_device base;
38 struct amdgpu_device *adev;
39};
40
41#define CGS_FUNC_ADEV \
42 struct amdgpu_device *adev = \
43 ((struct amdgpu_cgs_device *)cgs_device)->adev
44
45static int amdgpu_cgs_gpu_mem_info(void *cgs_device, enum cgs_gpu_mem_type type,
46 uint64_t *mc_start, uint64_t *mc_size,
47 uint64_t *mem_size)
48{
Chunming Zhou57ff96c2015-04-24 17:38:20 +080049 CGS_FUNC_ADEV;
50 switch(type) {
51 case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
52 case CGS_GPU_MEM_TYPE__VISIBLE_FB:
53 *mc_start = 0;
54 *mc_size = adev->mc.visible_vram_size;
55 *mem_size = adev->mc.visible_vram_size - adev->vram_pin_size;
56 break;
57 case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
58 case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
59 *mc_start = adev->mc.visible_vram_size;
60 *mc_size = adev->mc.real_vram_size - adev->mc.visible_vram_size;
61 *mem_size = *mc_size;
62 break;
63 case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
64 case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
65 *mc_start = adev->mc.gtt_start;
66 *mc_size = adev->mc.gtt_size;
67 *mem_size = adev->mc.gtt_size - adev->gart_pin_size;
68 break;
69 default:
70 return -EINVAL;
71 }
72
Chunming Zhoud03846a2015-07-28 14:20:03 -040073 return 0;
74}
75
76static int amdgpu_cgs_gmap_kmem(void *cgs_device, void *kmem,
77 uint64_t size,
78 uint64_t min_offset, uint64_t max_offset,
79 cgs_handle_t *kmem_handle, uint64_t *mcaddr)
80{
Chunming Zhou57ff96c2015-04-24 17:38:20 +080081 CGS_FUNC_ADEV;
82 int ret;
83 struct amdgpu_bo *bo;
84 struct page *kmem_page = vmalloc_to_page(kmem);
85 int npages = ALIGN(size, PAGE_SIZE) >> PAGE_SHIFT;
86
87 struct sg_table *sg = drm_prime_pages_to_sg(&kmem_page, npages);
88 ret = amdgpu_bo_create(adev, size, PAGE_SIZE, false,
Christian König72d76682015-09-03 17:34:59 +020089 AMDGPU_GEM_DOMAIN_GTT, 0, sg, NULL, &bo);
Chunming Zhou57ff96c2015-04-24 17:38:20 +080090 if (ret)
91 return ret;
92 ret = amdgpu_bo_reserve(bo, false);
93 if (unlikely(ret != 0))
94 return ret;
95
96 /* pin buffer into GTT */
97 ret = amdgpu_bo_pin_restricted(bo, AMDGPU_GEM_DOMAIN_GTT,
98 min_offset, max_offset, mcaddr);
99 amdgpu_bo_unreserve(bo);
100
101 *kmem_handle = (cgs_handle_t)bo;
102 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400103}
104
105static int amdgpu_cgs_gunmap_kmem(void *cgs_device, cgs_handle_t kmem_handle)
106{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800107 struct amdgpu_bo *obj = (struct amdgpu_bo *)kmem_handle;
108
109 if (obj) {
110 int r = amdgpu_bo_reserve(obj, false);
111 if (likely(r == 0)) {
112 amdgpu_bo_unpin(obj);
113 amdgpu_bo_unreserve(obj);
114 }
115 amdgpu_bo_unref(&obj);
116
117 }
Chunming Zhoud03846a2015-07-28 14:20:03 -0400118 return 0;
119}
120
121static int amdgpu_cgs_alloc_gpu_mem(void *cgs_device,
122 enum cgs_gpu_mem_type type,
123 uint64_t size, uint64_t align,
124 uint64_t min_offset, uint64_t max_offset,
125 cgs_handle_t *handle)
126{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800127 CGS_FUNC_ADEV;
128 uint16_t flags = 0;
129 int ret = 0;
130 uint32_t domain = 0;
131 struct amdgpu_bo *obj;
132 struct ttm_placement placement;
133 struct ttm_place place;
134
135 if (min_offset > max_offset) {
136 BUG_ON(1);
137 return -EINVAL;
138 }
139
140 /* fail if the alignment is not a power of 2 */
141 if (((align != 1) && (align & (align - 1)))
142 || size == 0 || align == 0)
143 return -EINVAL;
144
145
146 switch(type) {
147 case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
148 case CGS_GPU_MEM_TYPE__VISIBLE_FB:
149 flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
150 domain = AMDGPU_GEM_DOMAIN_VRAM;
151 if (max_offset > adev->mc.real_vram_size)
152 return -EINVAL;
153 place.fpfn = min_offset >> PAGE_SHIFT;
154 place.lpfn = max_offset >> PAGE_SHIFT;
155 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
156 TTM_PL_FLAG_VRAM;
157 break;
158 case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
159 case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
160 flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
161 domain = AMDGPU_GEM_DOMAIN_VRAM;
162 if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
163 place.fpfn =
164 max(min_offset, adev->mc.visible_vram_size) >> PAGE_SHIFT;
165 place.lpfn =
166 min(max_offset, adev->mc.real_vram_size) >> PAGE_SHIFT;
167 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
168 TTM_PL_FLAG_VRAM;
169 }
170
171 break;
172 case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
173 domain = AMDGPU_GEM_DOMAIN_GTT;
174 place.fpfn = min_offset >> PAGE_SHIFT;
175 place.lpfn = max_offset >> PAGE_SHIFT;
176 place.flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
177 break;
178 case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
179 flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
180 domain = AMDGPU_GEM_DOMAIN_GTT;
181 place.fpfn = min_offset >> PAGE_SHIFT;
182 place.lpfn = max_offset >> PAGE_SHIFT;
183 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
184 TTM_PL_FLAG_UNCACHED;
185 break;
186 default:
187 return -EINVAL;
188 }
189
190
191 *handle = 0;
192
193 placement.placement = &place;
194 placement.num_placement = 1;
195 placement.busy_placement = &place;
196 placement.num_busy_placement = 1;
197
198 ret = amdgpu_bo_create_restricted(adev, size, PAGE_SIZE,
199 true, domain, flags,
Christian König72d76682015-09-03 17:34:59 +0200200 NULL, &placement, NULL,
201 &obj);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800202 if (ret) {
203 DRM_ERROR("(%d) bo create failed\n", ret);
204 return ret;
205 }
206 *handle = (cgs_handle_t)obj;
207
208 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400209}
210
Chunming Zhoud03846a2015-07-28 14:20:03 -0400211static int amdgpu_cgs_free_gpu_mem(void *cgs_device, cgs_handle_t handle)
212{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800213 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
214
215 if (obj) {
216 int r = amdgpu_bo_reserve(obj, false);
217 if (likely(r == 0)) {
218 amdgpu_bo_kunmap(obj);
219 amdgpu_bo_unpin(obj);
220 amdgpu_bo_unreserve(obj);
221 }
222 amdgpu_bo_unref(&obj);
223
224 }
Chunming Zhoud03846a2015-07-28 14:20:03 -0400225 return 0;
226}
227
228static int amdgpu_cgs_gmap_gpu_mem(void *cgs_device, cgs_handle_t handle,
229 uint64_t *mcaddr)
230{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800231 int r;
232 u64 min_offset, max_offset;
233 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
234
235 WARN_ON_ONCE(obj->placement.num_placement > 1);
236
237 min_offset = obj->placements[0].fpfn << PAGE_SHIFT;
238 max_offset = obj->placements[0].lpfn << PAGE_SHIFT;
239
240 r = amdgpu_bo_reserve(obj, false);
241 if (unlikely(r != 0))
242 return r;
243 r = amdgpu_bo_pin_restricted(obj, AMDGPU_GEM_DOMAIN_GTT,
244 min_offset, max_offset, mcaddr);
245 amdgpu_bo_unreserve(obj);
246 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400247}
248
249static int amdgpu_cgs_gunmap_gpu_mem(void *cgs_device, cgs_handle_t handle)
250{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800251 int r;
252 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
253 r = amdgpu_bo_reserve(obj, false);
254 if (unlikely(r != 0))
255 return r;
256 r = amdgpu_bo_unpin(obj);
257 amdgpu_bo_unreserve(obj);
258 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400259}
260
261static int amdgpu_cgs_kmap_gpu_mem(void *cgs_device, cgs_handle_t handle,
262 void **map)
263{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800264 int r;
265 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
266 r = amdgpu_bo_reserve(obj, false);
267 if (unlikely(r != 0))
268 return r;
269 r = amdgpu_bo_kmap(obj, map);
270 amdgpu_bo_unreserve(obj);
271 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400272}
273
274static int amdgpu_cgs_kunmap_gpu_mem(void *cgs_device, cgs_handle_t handle)
275{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800276 int r;
277 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
278 r = amdgpu_bo_reserve(obj, false);
279 if (unlikely(r != 0))
280 return r;
281 amdgpu_bo_kunmap(obj);
282 amdgpu_bo_unreserve(obj);
283 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400284}
285
286static uint32_t amdgpu_cgs_read_register(void *cgs_device, unsigned offset)
287{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400288 CGS_FUNC_ADEV;
289 return RREG32(offset);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400290}
291
292static void amdgpu_cgs_write_register(void *cgs_device, unsigned offset,
293 uint32_t value)
294{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400295 CGS_FUNC_ADEV;
296 WREG32(offset, value);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400297}
298
299static uint32_t amdgpu_cgs_read_ind_register(void *cgs_device,
300 enum cgs_ind_reg space,
301 unsigned index)
302{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400303 CGS_FUNC_ADEV;
304 switch (space) {
305 case CGS_IND_REG__MMIO:
306 return RREG32_IDX(index);
307 case CGS_IND_REG__PCIE:
308 return RREG32_PCIE(index);
309 case CGS_IND_REG__SMC:
310 return RREG32_SMC(index);
311 case CGS_IND_REG__UVD_CTX:
312 return RREG32_UVD_CTX(index);
313 case CGS_IND_REG__DIDT:
314 return RREG32_DIDT(index);
315 case CGS_IND_REG__AUDIO_ENDPT:
316 DRM_ERROR("audio endpt register access not implemented.\n");
317 return 0;
318 }
319 WARN(1, "Invalid indirect register space");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400320 return 0;
321}
322
323static void amdgpu_cgs_write_ind_register(void *cgs_device,
324 enum cgs_ind_reg space,
325 unsigned index, uint32_t value)
326{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400327 CGS_FUNC_ADEV;
328 switch (space) {
329 case CGS_IND_REG__MMIO:
330 return WREG32_IDX(index, value);
331 case CGS_IND_REG__PCIE:
332 return WREG32_PCIE(index, value);
333 case CGS_IND_REG__SMC:
334 return WREG32_SMC(index, value);
335 case CGS_IND_REG__UVD_CTX:
336 return WREG32_UVD_CTX(index, value);
337 case CGS_IND_REG__DIDT:
338 return WREG32_DIDT(index, value);
339 case CGS_IND_REG__AUDIO_ENDPT:
340 DRM_ERROR("audio endpt register access not implemented.\n");
341 return;
342 }
343 WARN(1, "Invalid indirect register space");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400344}
345
346static uint8_t amdgpu_cgs_read_pci_config_byte(void *cgs_device, unsigned addr)
347{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400348 CGS_FUNC_ADEV;
349 uint8_t val;
350 int ret = pci_read_config_byte(adev->pdev, addr, &val);
351 if (WARN(ret, "pci_read_config_byte error"))
352 return 0;
353 return val;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400354}
355
356static uint16_t amdgpu_cgs_read_pci_config_word(void *cgs_device, unsigned addr)
357{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400358 CGS_FUNC_ADEV;
359 uint16_t val;
360 int ret = pci_read_config_word(adev->pdev, addr, &val);
361 if (WARN(ret, "pci_read_config_word error"))
362 return 0;
363 return val;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400364}
365
366static uint32_t amdgpu_cgs_read_pci_config_dword(void *cgs_device,
367 unsigned addr)
368{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400369 CGS_FUNC_ADEV;
370 uint32_t val;
371 int ret = pci_read_config_dword(adev->pdev, addr, &val);
372 if (WARN(ret, "pci_read_config_dword error"))
373 return 0;
374 return val;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400375}
376
377static void amdgpu_cgs_write_pci_config_byte(void *cgs_device, unsigned addr,
378 uint8_t value)
379{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400380 CGS_FUNC_ADEV;
381 int ret = pci_write_config_byte(adev->pdev, addr, value);
382 WARN(ret, "pci_write_config_byte error");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400383}
384
385static void amdgpu_cgs_write_pci_config_word(void *cgs_device, unsigned addr,
386 uint16_t value)
387{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400388 CGS_FUNC_ADEV;
389 int ret = pci_write_config_word(adev->pdev, addr, value);
390 WARN(ret, "pci_write_config_word error");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400391}
392
393static void amdgpu_cgs_write_pci_config_dword(void *cgs_device, unsigned addr,
394 uint32_t value)
395{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400396 CGS_FUNC_ADEV;
397 int ret = pci_write_config_dword(adev->pdev, addr, value);
398 WARN(ret, "pci_write_config_dword error");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400399}
400
401static const void *amdgpu_cgs_atom_get_data_table(void *cgs_device,
402 unsigned table, uint16_t *size,
403 uint8_t *frev, uint8_t *crev)
404{
Chunming Zhou25da4422015-05-22 12:14:04 -0400405 CGS_FUNC_ADEV;
406 uint16_t data_start;
407
408 if (amdgpu_atom_parse_data_header(
409 adev->mode_info.atom_context, table, size,
410 frev, crev, &data_start))
411 return (uint8_t*)adev->mode_info.atom_context->bios +
412 data_start;
413
Chunming Zhoud03846a2015-07-28 14:20:03 -0400414 return NULL;
415}
416
417static int amdgpu_cgs_atom_get_cmd_table_revs(void *cgs_device, unsigned table,
418 uint8_t *frev, uint8_t *crev)
419{
Chunming Zhou25da4422015-05-22 12:14:04 -0400420 CGS_FUNC_ADEV;
421
422 if (amdgpu_atom_parse_cmd_header(
423 adev->mode_info.atom_context, table,
424 frev, crev))
425 return 0;
426
427 return -EINVAL;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400428}
429
430static int amdgpu_cgs_atom_exec_cmd_table(void *cgs_device, unsigned table,
431 void *args)
432{
Chunming Zhou25da4422015-05-22 12:14:04 -0400433 CGS_FUNC_ADEV;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400434
Chunming Zhou25da4422015-05-22 12:14:04 -0400435 return amdgpu_atom_execute_table(
436 adev->mode_info.atom_context, table, args);
437}
Chunming Zhoud03846a2015-07-28 14:20:03 -0400438
439static int amdgpu_cgs_create_pm_request(void *cgs_device, cgs_handle_t *request)
440{
441 /* TODO */
442 return 0;
443}
444
445static int amdgpu_cgs_destroy_pm_request(void *cgs_device, cgs_handle_t request)
446{
447 /* TODO */
448 return 0;
449}
450
451static int amdgpu_cgs_set_pm_request(void *cgs_device, cgs_handle_t request,
452 int active)
453{
454 /* TODO */
455 return 0;
456}
457
458static int amdgpu_cgs_pm_request_clock(void *cgs_device, cgs_handle_t request,
459 enum cgs_clock clock, unsigned freq)
460{
461 /* TODO */
462 return 0;
463}
464
465static int amdgpu_cgs_pm_request_engine(void *cgs_device, cgs_handle_t request,
466 enum cgs_engine engine, int powered)
467{
468 /* TODO */
469 return 0;
470}
471
472
473
474static int amdgpu_cgs_pm_query_clock_limits(void *cgs_device,
475 enum cgs_clock clock,
476 struct cgs_clock_limits *limits)
477{
478 /* TODO */
479 return 0;
480}
481
482static int amdgpu_cgs_set_camera_voltages(void *cgs_device, uint32_t mask,
483 const uint32_t *voltages)
484{
485 DRM_ERROR("not implemented");
486 return -EPERM;
487}
488
Alex Deucher0cf3be22015-07-28 14:24:53 -0400489struct cgs_irq_params {
490 unsigned src_id;
491 cgs_irq_source_set_func_t set;
492 cgs_irq_handler_func_t handler;
493 void *private_data;
494};
495
496static int cgs_set_irq_state(struct amdgpu_device *adev,
497 struct amdgpu_irq_src *src,
498 unsigned type,
499 enum amdgpu_interrupt_state state)
500{
501 struct cgs_irq_params *irq_params =
502 (struct cgs_irq_params *)src->data;
503 if (!irq_params)
504 return -EINVAL;
505 if (!irq_params->set)
506 return -EINVAL;
507 return irq_params->set(irq_params->private_data,
508 irq_params->src_id,
509 type,
510 (int)state);
511}
512
513static int cgs_process_irq(struct amdgpu_device *adev,
514 struct amdgpu_irq_src *source,
515 struct amdgpu_iv_entry *entry)
516{
517 struct cgs_irq_params *irq_params =
518 (struct cgs_irq_params *)source->data;
519 if (!irq_params)
520 return -EINVAL;
521 if (!irq_params->handler)
522 return -EINVAL;
523 return irq_params->handler(irq_params->private_data,
524 irq_params->src_id,
525 entry->iv_entry);
526}
527
528static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
529 .set = cgs_set_irq_state,
530 .process = cgs_process_irq,
531};
532
Chunming Zhoud03846a2015-07-28 14:20:03 -0400533static int amdgpu_cgs_add_irq_source(void *cgs_device, unsigned src_id,
534 unsigned num_types,
535 cgs_irq_source_set_func_t set,
536 cgs_irq_handler_func_t handler,
537 void *private_data)
538{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400539 CGS_FUNC_ADEV;
540 int ret = 0;
541 struct cgs_irq_params *irq_params;
542 struct amdgpu_irq_src *source =
543 kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
544 if (!source)
545 return -ENOMEM;
546 irq_params =
547 kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
548 if (!irq_params) {
549 kfree(source);
550 return -ENOMEM;
551 }
552 source->num_types = num_types;
553 source->funcs = &cgs_irq_funcs;
554 irq_params->src_id = src_id;
555 irq_params->set = set;
556 irq_params->handler = handler;
557 irq_params->private_data = private_data;
558 source->data = (void *)irq_params;
559 ret = amdgpu_irq_add_id(adev, src_id, source);
560 if (ret) {
561 kfree(irq_params);
562 kfree(source);
563 }
564
565 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400566}
567
568static int amdgpu_cgs_irq_get(void *cgs_device, unsigned src_id, unsigned type)
569{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400570 CGS_FUNC_ADEV;
571 return amdgpu_irq_get(adev, adev->irq.sources[src_id], type);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400572}
573
574static int amdgpu_cgs_irq_put(void *cgs_device, unsigned src_id, unsigned type)
575{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400576 CGS_FUNC_ADEV;
577 return amdgpu_irq_put(adev, adev->irq.sources[src_id], type);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400578}
579
rezhu404b2fa2015-08-07 13:37:56 +0800580int amdgpu_cgs_set_clockgating_state(void *cgs_device,
581 enum amd_ip_block_type block_type,
582 enum amd_clockgating_state state)
583{
584 CGS_FUNC_ADEV;
585 int i, r = -1;
586
587 for (i = 0; i < adev->num_ip_blocks; i++) {
588 if (!adev->ip_block_status[i].valid)
589 continue;
590
591 if (adev->ip_blocks[i].type == block_type) {
592 r = adev->ip_blocks[i].funcs->set_clockgating_state(
593 (void *)adev,
594 state);
595 break;
596 }
597 }
598 return r;
599}
600
601int amdgpu_cgs_set_powergating_state(void *cgs_device,
602 enum amd_ip_block_type block_type,
603 enum amd_powergating_state state)
604{
605 CGS_FUNC_ADEV;
606 int i, r = -1;
607
608 for (i = 0; i < adev->num_ip_blocks; i++) {
609 if (!adev->ip_block_status[i].valid)
610 continue;
611
612 if (adev->ip_blocks[i].type == block_type) {
613 r = adev->ip_blocks[i].funcs->set_powergating_state(
614 (void *)adev,
615 state);
616 break;
617 }
618 }
619 return r;
620}
621
622
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800623static uint32_t fw_type_convert(void *cgs_device, uint32_t fw_type)
624{
625 CGS_FUNC_ADEV;
626 enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;
627
628 switch (fw_type) {
629 case CGS_UCODE_ID_SDMA0:
630 result = AMDGPU_UCODE_ID_SDMA0;
631 break;
632 case CGS_UCODE_ID_SDMA1:
633 result = AMDGPU_UCODE_ID_SDMA1;
634 break;
635 case CGS_UCODE_ID_CP_CE:
636 result = AMDGPU_UCODE_ID_CP_CE;
637 break;
638 case CGS_UCODE_ID_CP_PFP:
639 result = AMDGPU_UCODE_ID_CP_PFP;
640 break;
641 case CGS_UCODE_ID_CP_ME:
642 result = AMDGPU_UCODE_ID_CP_ME;
643 break;
644 case CGS_UCODE_ID_CP_MEC:
645 case CGS_UCODE_ID_CP_MEC_JT1:
646 result = AMDGPU_UCODE_ID_CP_MEC1;
647 break;
648 case CGS_UCODE_ID_CP_MEC_JT2:
649 if (adev->asic_type == CHIP_TONGA)
650 result = AMDGPU_UCODE_ID_CP_MEC2;
651 else if (adev->asic_type == CHIP_CARRIZO)
652 result = AMDGPU_UCODE_ID_CP_MEC1;
653 break;
654 case CGS_UCODE_ID_RLC_G:
655 result = AMDGPU_UCODE_ID_RLC_G;
656 break;
657 default:
658 DRM_ERROR("Firmware type not supported\n");
659 }
660 return result;
661}
662
663static int amdgpu_cgs_get_firmware_info(void *cgs_device,
664 enum cgs_ucode_id type,
665 struct cgs_firmware_info *info)
666{
667 CGS_FUNC_ADEV;
668
669 if (CGS_UCODE_ID_SMU != type) {
670 uint64_t gpu_addr;
671 uint32_t data_size;
672 const struct gfx_firmware_header_v1_0 *header;
673 enum AMDGPU_UCODE_ID id;
674 struct amdgpu_firmware_info *ucode;
675
676 id = fw_type_convert(cgs_device, type);
677 ucode = &adev->firmware.ucode[id];
678 if (ucode->fw == NULL)
679 return -EINVAL;
680
681 gpu_addr = ucode->mc_addr;
682 header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
683 data_size = le32_to_cpu(header->header.ucode_size_bytes);
684
685 if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
686 (type == CGS_UCODE_ID_CP_MEC_JT2)) {
687 gpu_addr += le32_to_cpu(header->jt_offset) << 2;
688 data_size = le32_to_cpu(header->jt_size) << 2;
689 }
690 info->mc_addr = gpu_addr;
691 info->image_size = data_size;
692 info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
693 info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
694 } else {
695 char fw_name[30] = {0};
696 int err = 0;
697 uint32_t ucode_size;
698 uint32_t ucode_start_address;
699 const uint8_t *src;
700 const struct smc_firmware_header_v1_0 *hdr;
701
702 switch (adev->asic_type) {
703 case CHIP_TONGA:
704 strcpy(fw_name, "amdgpu/tonga_smc.bin");
705 break;
Eric Huang899fa4c2015-09-29 14:58:53 -0400706 case CHIP_FIJI:
707 strcpy(fw_name, "amdgpu/fiji_smc.bin");
708 break;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800709 default:
710 DRM_ERROR("SMC firmware not supported\n");
711 return -EINVAL;
712 }
713
714 err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
715 if (err) {
716 DRM_ERROR("Failed to request firmware\n");
717 return err;
718 }
719
720 err = amdgpu_ucode_validate(adev->pm.fw);
721 if (err) {
722 DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
723 release_firmware(adev->pm.fw);
724 adev->pm.fw = NULL;
725 return err;
726 }
727
728 hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
729 adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
730 ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
731 ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
732 src = (const uint8_t *)(adev->pm.fw->data +
733 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
734
735 info->version = adev->pm.fw_version;
736 info->image_size = ucode_size;
737 info->kptr = (void *)src;
738 }
739 return 0;
740}
741
Rex Zhu5e618692015-09-23 20:11:54 +0800742static int amdgpu_cgs_query_system_info(void *cgs_device,
743 struct cgs_system_info *sys_info)
744{
745 CGS_FUNC_ADEV;
746
747 if (NULL == sys_info)
748 return -ENODEV;
749
750 if (sizeof(struct cgs_system_info) != sys_info->size)
751 return -ENODEV;
752
753 switch (sys_info->info_id) {
754 case CGS_SYSTEM_INFO_ADAPTER_BDF_ID:
755 sys_info->value = adev->pdev->devfn | (adev->pdev->bus->number << 8);
756 break;
Alex Deuchercfd316d2015-11-11 20:35:32 -0500757 case CGS_SYSTEM_INFO_PCIE_GEN_INFO:
758 sys_info->value = adev->pm.pcie_gen_mask;
759 break;
760 case CGS_SYSTEM_INFO_PCIE_MLW:
761 sys_info->value = adev->pm.pcie_mlw_mask;
762 break;
Rex Zhu5e618692015-09-23 20:11:54 +0800763 default:
764 return -ENODEV;
765 }
766
767 return 0;
768}
769
Rex Zhu47bf18b2015-09-17 16:34:14 +0800770static int amdgpu_cgs_get_active_displays_info(void *cgs_device,
771 struct cgs_display_info *info)
772{
773 CGS_FUNC_ADEV;
774 struct amdgpu_crtc *amdgpu_crtc;
775 struct drm_device *ddev = adev->ddev;
776 struct drm_crtc *crtc;
777 uint32_t line_time_us, vblank_lines;
778
779 if (info == NULL)
780 return -EINVAL;
781
782 if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
783 list_for_each_entry(crtc,
784 &ddev->mode_config.crtc_list, head) {
785 amdgpu_crtc = to_amdgpu_crtc(crtc);
786 if (crtc->enabled) {
787 info->active_display_mask |= (1 << amdgpu_crtc->crtc_id);
788 info->display_count++;
789 }
790 if (info->mode_info != NULL &&
791 crtc->enabled && amdgpu_crtc->enabled &&
792 amdgpu_crtc->hw_mode.clock) {
793 line_time_us = (amdgpu_crtc->hw_mode.crtc_htotal * 1000) /
794 amdgpu_crtc->hw_mode.clock;
795 vblank_lines = amdgpu_crtc->hw_mode.crtc_vblank_end -
796 amdgpu_crtc->hw_mode.crtc_vdisplay +
797 (amdgpu_crtc->v_border * 2);
798 info->mode_info->vblank_time_us = vblank_lines * line_time_us;
799 info->mode_info->refresh_rate = drm_mode_vrefresh(&amdgpu_crtc->hw_mode);
800 info->mode_info->ref_clock = adev->clock.spll.reference_freq;
801 info->mode_info++;
802 }
803 }
804 }
805
806 return 0;
807}
808
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800809/** \brief evaluate acpi namespace object, handle or pathname must be valid
810 * \param cgs_device
811 * \param info input/output arguments for the control method
812 * \return status
813 */
814
815#if defined(CONFIG_ACPI)
816static int amdgpu_cgs_acpi_eval_object(void *cgs_device,
817 struct cgs_acpi_method_info *info)
818{
819 CGS_FUNC_ADEV;
820 acpi_handle handle;
821 struct acpi_object_list input;
822 struct acpi_buffer output = { ACPI_ALLOCATE_BUFFER, NULL };
823 union acpi_object *params = NULL;
824 union acpi_object *obj = NULL;
825 uint8_t name[5] = {'\0'};
826 struct cgs_acpi_method_argument *argument = NULL;
827 uint32_t i, count;
828 acpi_status status;
829 int result;
830 uint32_t func_no = 0xFFFFFFFF;
831
832 handle = ACPI_HANDLE(&adev->pdev->dev);
833 if (!handle)
834 return -ENODEV;
835
836 memset(&input, 0, sizeof(struct acpi_object_list));
837
838 /* validate input info */
839 if (info->size != sizeof(struct cgs_acpi_method_info))
840 return -EINVAL;
841
842 input.count = info->input_count;
843 if (info->input_count > 0) {
844 if (info->pinput_argument == NULL)
845 return -EINVAL;
Dan Carpenterb92c26d2016-01-04 23:43:47 +0300846 argument = info->pinput_argument;
847 func_no = argument->value;
848 for (i = 0; i < info->input_count; i++) {
849 if (((argument->type == ACPI_TYPE_STRING) ||
850 (argument->type == ACPI_TYPE_BUFFER)) &&
851 (argument->pointer == NULL))
852 return -EINVAL;
853 argument++;
854 }
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800855 }
856
857 if (info->output_count > 0) {
858 if (info->poutput_argument == NULL)
859 return -EINVAL;
860 argument = info->poutput_argument;
861 for (i = 0; i < info->output_count; i++) {
862 if (((argument->type == ACPI_TYPE_STRING) ||
863 (argument->type == ACPI_TYPE_BUFFER))
864 && (argument->pointer == NULL))
865 return -EINVAL;
866 argument++;
867 }
868 }
869
870 /* The path name passed to acpi_evaluate_object should be null terminated */
871 if ((info->field & CGS_ACPI_FIELD_METHOD_NAME) != 0) {
872 strncpy(name, (char *)&(info->name), sizeof(uint32_t));
873 name[4] = '\0';
874 }
875
876 /* parse input parameters */
877 if (input.count > 0) {
878 input.pointer = params =
879 kzalloc(sizeof(union acpi_object) * input.count, GFP_KERNEL);
880 if (params == NULL)
881 return -EINVAL;
882
883 argument = info->pinput_argument;
884
885 for (i = 0; i < input.count; i++) {
886 params->type = argument->type;
887 switch (params->type) {
888 case ACPI_TYPE_INTEGER:
889 params->integer.value = argument->value;
890 break;
891 case ACPI_TYPE_STRING:
892 params->string.length = argument->method_length;
893 params->string.pointer = argument->pointer;
894 break;
895 case ACPI_TYPE_BUFFER:
896 params->buffer.length = argument->method_length;
897 params->buffer.pointer = argument->pointer;
898 break;
899 default:
900 break;
901 }
902 params++;
903 argument++;
904 }
905 }
906
907 /* parse output info */
908 count = info->output_count;
909 argument = info->poutput_argument;
910
911 /* evaluate the acpi method */
912 status = acpi_evaluate_object(handle, name, &input, &output);
913
914 if (ACPI_FAILURE(status)) {
915 result = -EIO;
916 goto error;
917 }
918
919 /* return the output info */
920 obj = output.pointer;
921
922 if (count > 1) {
923 if ((obj->type != ACPI_TYPE_PACKAGE) ||
924 (obj->package.count != count)) {
925 result = -EIO;
926 goto error;
927 }
928 params = obj->package.elements;
929 } else
930 params = obj;
931
932 if (params == NULL) {
933 result = -EIO;
934 goto error;
935 }
936
937 for (i = 0; i < count; i++) {
938 if (argument->type != params->type) {
939 result = -EIO;
940 goto error;
941 }
942 switch (params->type) {
943 case ACPI_TYPE_INTEGER:
944 argument->value = params->integer.value;
945 break;
946 case ACPI_TYPE_STRING:
947 if ((params->string.length != argument->data_length) ||
948 (params->string.pointer == NULL)) {
949 result = -EIO;
950 goto error;
951 }
952 strncpy(argument->pointer,
953 params->string.pointer,
954 params->string.length);
955 break;
956 case ACPI_TYPE_BUFFER:
957 if (params->buffer.pointer == NULL) {
958 result = -EIO;
959 goto error;
960 }
961 memcpy(argument->pointer,
962 params->buffer.pointer,
963 argument->data_length);
964 break;
965 default:
966 break;
967 }
968 argument++;
969 params++;
970 }
971
972error:
973 if (obj != NULL)
974 kfree(obj);
975 kfree((void *)input.pointer);
976 return result;
977}
978#else
979static int amdgpu_cgs_acpi_eval_object(void *cgs_device,
980 struct cgs_acpi_method_info *info)
981{
982 return -EIO;
983}
984#endif
985
986int amdgpu_cgs_call_acpi_method(void *cgs_device,
987 uint32_t acpi_method,
988 uint32_t acpi_function,
989 void *pinput, void *poutput,
990 uint32_t output_count,
991 uint32_t input_size,
992 uint32_t output_size)
993{
994 struct cgs_acpi_method_argument acpi_input[2] = { {0}, {0} };
995 struct cgs_acpi_method_argument acpi_output = {0};
996 struct cgs_acpi_method_info info = {0};
997
998 acpi_input[0].type = CGS_ACPI_TYPE_INTEGER;
999 acpi_input[0].method_length = sizeof(uint32_t);
1000 acpi_input[0].data_length = sizeof(uint32_t);
1001 acpi_input[0].value = acpi_function;
1002
1003 acpi_input[1].type = CGS_ACPI_TYPE_BUFFER;
1004 acpi_input[1].method_length = CGS_ACPI_MAX_BUFFER_SIZE;
1005 acpi_input[1].data_length = input_size;
1006 acpi_input[1].pointer = pinput;
1007
1008 acpi_output.type = CGS_ACPI_TYPE_BUFFER;
1009 acpi_output.method_length = CGS_ACPI_MAX_BUFFER_SIZE;
1010 acpi_output.data_length = output_size;
1011 acpi_output.pointer = poutput;
1012
1013 info.size = sizeof(struct cgs_acpi_method_info);
1014 info.field = CGS_ACPI_FIELD_METHOD_NAME | CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT;
1015 info.input_count = 2;
1016 info.name = acpi_method;
1017 info.pinput_argument = acpi_input;
1018 info.output_count = output_count;
1019 info.poutput_argument = &acpi_output;
1020
1021 return amdgpu_cgs_acpi_eval_object(cgs_device, &info);
1022}
1023
Chunming Zhoud03846a2015-07-28 14:20:03 -04001024static const struct cgs_ops amdgpu_cgs_ops = {
1025 amdgpu_cgs_gpu_mem_info,
1026 amdgpu_cgs_gmap_kmem,
1027 amdgpu_cgs_gunmap_kmem,
1028 amdgpu_cgs_alloc_gpu_mem,
1029 amdgpu_cgs_free_gpu_mem,
1030 amdgpu_cgs_gmap_gpu_mem,
1031 amdgpu_cgs_gunmap_gpu_mem,
1032 amdgpu_cgs_kmap_gpu_mem,
1033 amdgpu_cgs_kunmap_gpu_mem,
1034 amdgpu_cgs_read_register,
1035 amdgpu_cgs_write_register,
1036 amdgpu_cgs_read_ind_register,
1037 amdgpu_cgs_write_ind_register,
1038 amdgpu_cgs_read_pci_config_byte,
1039 amdgpu_cgs_read_pci_config_word,
1040 amdgpu_cgs_read_pci_config_dword,
1041 amdgpu_cgs_write_pci_config_byte,
1042 amdgpu_cgs_write_pci_config_word,
1043 amdgpu_cgs_write_pci_config_dword,
1044 amdgpu_cgs_atom_get_data_table,
1045 amdgpu_cgs_atom_get_cmd_table_revs,
1046 amdgpu_cgs_atom_exec_cmd_table,
1047 amdgpu_cgs_create_pm_request,
1048 amdgpu_cgs_destroy_pm_request,
1049 amdgpu_cgs_set_pm_request,
1050 amdgpu_cgs_pm_request_clock,
1051 amdgpu_cgs_pm_request_engine,
1052 amdgpu_cgs_pm_query_clock_limits,
Jammy Zhoubf3911b02015-05-13 18:58:05 +08001053 amdgpu_cgs_set_camera_voltages,
rezhu404b2fa2015-08-07 13:37:56 +08001054 amdgpu_cgs_get_firmware_info,
1055 amdgpu_cgs_set_powergating_state,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001056 amdgpu_cgs_set_clockgating_state,
Rex Zhu47bf18b2015-09-17 16:34:14 +08001057 amdgpu_cgs_get_active_displays_info,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001058 amdgpu_cgs_call_acpi_method,
Rex Zhu5e618692015-09-23 20:11:54 +08001059 amdgpu_cgs_query_system_info,
Chunming Zhoud03846a2015-07-28 14:20:03 -04001060};
1061
1062static const struct cgs_os_ops amdgpu_cgs_os_ops = {
Chunming Zhoud03846a2015-07-28 14:20:03 -04001063 amdgpu_cgs_add_irq_source,
1064 amdgpu_cgs_irq_get,
1065 amdgpu_cgs_irq_put
1066};
1067
1068void *amdgpu_cgs_create_device(struct amdgpu_device *adev)
1069{
1070 struct amdgpu_cgs_device *cgs_device =
1071 kmalloc(sizeof(*cgs_device), GFP_KERNEL);
1072
1073 if (!cgs_device) {
1074 DRM_ERROR("Couldn't allocate CGS device structure\n");
1075 return NULL;
1076 }
1077
1078 cgs_device->base.ops = &amdgpu_cgs_ops;
1079 cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
1080 cgs_device->adev = adev;
1081
1082 return cgs_device;
1083}
1084
1085void amdgpu_cgs_destroy_device(void *cgs_device)
1086{
1087 kfree(cgs_device);
1088}