blob: 4e0f7d2d87f19f26ddf0900c3d5587f32cd62bce [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/**
2 * \file amdgpu_drv.c
3 * AMD Amdgpu driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
32#include <drm/drmP.h>
33#include <drm/amdgpu_drm.h>
34#include <drm/drm_gem.h>
35#include "amdgpu_drv.h"
36
37#include <drm/drm_pciids.h>
38#include <linux/console.h>
39#include <linux/module.h>
40#include <linux/pm_runtime.h>
41#include <linux/vga_switcheroo.h>
42#include "drm_crtc_helper.h"
43
44#include "amdgpu.h"
45#include "amdgpu_irq.h"
46
Oded Gabbay130e0372015-06-12 21:35:14 +030047#include "amdgpu_amdkfd.h"
48
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049/*
50 * KMS wrapper.
51 * - 3.0.0 - initial driver
Marek Olšák6055f372015-08-18 23:58:47 +020052 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
Marek Olšákf84e63f2016-04-28 14:32:44 +020053 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
54 * at the end of IBs.
Christian Königd347ce62016-07-14 14:34:17 +020055 * - 3.3.0 - Add VM support for UVD on supported hardware.
Marek Olšák83a59b62016-08-17 23:58:58 +020056 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
Alex Deucher8dd31d72016-08-22 17:58:14 -040057 * - 3.5.0 - Add support for new UVD_NO_OP register.
Monk Liu753ad492016-08-26 13:28:28 +080058 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
Alex Deucher9cee3c1f2016-09-21 18:04:50 -040059 * - 3.7.0 - Add support for VCE clock list packet
Alex Deucherb62b5932016-09-26 16:44:54 -040060 * - 3.8.0 - Add support raster config init in the kernel
Junwei Zhangef704312016-09-28 13:27:15 +080061 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
Alex Deuchera5b11da2017-03-08 17:23:21 -050062 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
Alex Deucher5ebbac42017-03-08 18:25:15 -050063 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
Alex Deucherdfe38bd2017-03-08 18:27:07 -050064 * - 3.12.0 - Add query for double offchip LDS buffers
Alex Deucher8eafd502017-03-16 10:45:58 -040065 * - 3.13.0 - Add PRT support
Alex Deucherd38ceaf2015-04-20 16:55:21 -040066 */
67#define KMS_DRIVER_MAJOR 3
Alex Deucher8eafd502017-03-16 10:45:58 -040068#define KMS_DRIVER_MINOR 13
Alex Deucherd38ceaf2015-04-20 16:55:21 -040069#define KMS_DRIVER_PATCHLEVEL 0
70
71int amdgpu_vram_limit = 0;
72int amdgpu_gart_size = -1; /* auto */
Marek Olšák95844d22016-08-17 23:49:27 +020073int amdgpu_moverate = -1; /* auto */
Alex Deucherd38ceaf2015-04-20 16:55:21 -040074int amdgpu_benchmarking = 0;
75int amdgpu_testing = 0;
76int amdgpu_audio = -1;
77int amdgpu_disp_priority = 0;
78int amdgpu_hw_i2c = 0;
79int amdgpu_pcie_gen2 = -1;
80int amdgpu_msi = -1;
Alex Deuchera895c222015-08-13 13:20:20 -040081int amdgpu_lockup_timeout = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040082int amdgpu_dpm = -1;
Huang Ruie635ee02016-11-01 15:35:38 +080083int amdgpu_fw_load_type = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040084int amdgpu_aspm = -1;
85int amdgpu_runtime_pm = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040086unsigned amdgpu_ip_block_mask = 0xffffffff;
87int amdgpu_bapm = -1;
88int amdgpu_deep_color = 0;
Junwei Zhangbab4fee2017-04-05 13:54:56 +080089int amdgpu_vm_size = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040090int amdgpu_vm_block_size = -1;
Christian Königd9c13152015-09-28 12:31:26 +020091int amdgpu_vm_fault_stop = 0;
Christian Königb495bd32015-09-10 14:00:35 +020092int amdgpu_vm_debug = 0;
Christian König6a7f76e2016-08-24 15:51:49 +020093int amdgpu_vram_page_split = 1024;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040094int amdgpu_exp_hw_support = 0;
Chunming Zhoub70f0142015-12-10 15:46:50 +080095int amdgpu_sched_jobs = 32;
Jammy Zhou4afcb302015-07-30 16:44:05 +080096int amdgpu_sched_hw_submission = 2;
Rex Zhu3ca67302016-11-02 13:38:37 +080097int amdgpu_no_evict = 0;
98int amdgpu_direct_gma_size = 0;
Alex Deuchercd474ba2016-02-04 10:21:23 -050099unsigned amdgpu_pcie_gen_cap = 0;
100unsigned amdgpu_pcie_lane_cap = 0;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +0200101unsigned amdgpu_cg_mask = 0xffffffff;
102unsigned amdgpu_pg_mask = 0xffffffff;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200103char *amdgpu_disable_cu = NULL;
Emily Deng9accf2f2016-08-10 16:01:25 +0800104char *amdgpu_virtual_display = NULL;
Rex Zhu5141e9d2016-09-06 16:34:37 +0800105unsigned amdgpu_pp_feature_mask = 0xffffffff;
Alex Deucherbce23e02017-03-28 12:52:08 -0400106int amdgpu_ngg = 0;
107int amdgpu_prim_buf_per_se = 0;
108int amdgpu_pos_buf_per_se = 0;
109int amdgpu_cntl_sb_buf_per_se = 0;
110int amdgpu_param_buf_per_se = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111
112MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
113module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
114
115MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
116module_param_named(gartsize, amdgpu_gart_size, int, 0600);
117
Marek Olšák95844d22016-08-17 23:49:27 +0200118MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
119module_param_named(moverate, amdgpu_moverate, int, 0600);
120
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121MODULE_PARM_DESC(benchmark, "Run benchmark");
122module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
123
124MODULE_PARM_DESC(test, "Run tests");
125module_param_named(test, amdgpu_testing, int, 0444);
126
127MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
128module_param_named(audio, amdgpu_audio, int, 0444);
129
130MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
131module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
132
133MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
134module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
135
136MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
137module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
138
139MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
140module_param_named(msi, amdgpu_msi, int, 0444);
141
Alex Deuchera895c222015-08-13 13:20:20 -0400142MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400143module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
144
145MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
146module_param_named(dpm, amdgpu_dpm, int, 0444);
147
Huang Ruie635ee02016-11-01 15:35:38 +0800148MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
149module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400150
151MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
152module_param_named(aspm, amdgpu_aspm, int, 0444);
153
154MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
155module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
156
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400157MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
158module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
159
160MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
161module_param_named(bapm, amdgpu_bapm, int, 0444);
162
163MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
164module_param_named(deep_color, amdgpu_deep_color, int, 0444);
165
Christian Königed885b22015-10-15 17:34:20 +0200166MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400167module_param_named(vm_size, amdgpu_vm_size, int, 0444);
168
169MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
170module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
171
Christian Königd9c13152015-09-28 12:31:26 +0200172MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
173module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
174
Christian Königb495bd32015-09-10 14:00:35 +0200175MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
176module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
177
Christian König6a7f76e2016-08-24 15:51:49 +0200178MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 1024, -1 = disable)");
179module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
180
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400181MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
182module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
183
Chunming Zhoub70f0142015-12-10 15:46:50 +0800184MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
Jammy Zhou1333f722015-07-30 16:36:58 +0800185module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
186
Jammy Zhou4afcb302015-07-30 16:44:05 +0800187MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
188module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
189
Rex Zhu5141e9d2016-09-06 16:34:37 +0800190MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
191module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, int, 0444);
Jammy Zhou3a74f6f2015-07-21 14:01:50 +0800192
Rex Zhu3ca67302016-11-02 13:38:37 +0800193MODULE_PARM_DESC(no_evict, "Support pinning request from user space (1 = enable, 0 = disable (default))");
194module_param_named(no_evict, amdgpu_no_evict, int, 0444);
195
196MODULE_PARM_DESC(direct_gma_size, "Direct GMA size in megabytes (max 96MB)");
197module_param_named(direct_gma_size, amdgpu_direct_gma_size, int, 0444);
Rex Zhuaf223df2016-07-28 16:51:47 +0800198
Alex Deuchercd474ba2016-02-04 10:21:23 -0500199MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
200module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
201
202MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
203module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
204
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +0200205MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
206module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
207
208MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
209module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
210
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200211MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
212module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
213
Emily Deng0f663562016-09-30 13:02:18 -0400214MODULE_PARM_DESC(virtual_display,
215 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
Emily Deng9accf2f2016-08-10 16:01:25 +0800216module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
Emily Denge4430592016-08-08 11:37:29 +0800217
Alex Deucherbce23e02017-03-28 12:52:08 -0400218MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
219module_param_named(ngg, amdgpu_ngg, int, 0444);
220
221MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
222module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
223
224MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
225module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
226
227MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
228module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
229
230MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)");
231module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
232
233
Nils Wallméniusf498d9e2016-04-10 16:29:59 +0200234static const struct pci_device_id pciidlist[] = {
Ken Wang78fbb682016-01-21 17:33:00 +0800235#ifdef CONFIG_DRM_AMDGPU_SI
236 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
237 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
238 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
239 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
240 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
241 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
242 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
243 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
244 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
245 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
246 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
247 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
248 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
249 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
250 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
251 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
252 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
253 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
254 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
255 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
256 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
257 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
258 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
259 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
260 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
261 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
262 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
263 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
264 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
265 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
266 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
267 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
268 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
269 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
270 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
271 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
272 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
273 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
274 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
275 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
276 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
277 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
278 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
279 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
280 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
281 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
282 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
283 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
284 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
285 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
286 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
287 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
288 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
289 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
290 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
291 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
292 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
293 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
294 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
295 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
296 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
297 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
298 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
299 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
300 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
301 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
302 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
303 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
304 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
305 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
306 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
307 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
308#endif
Alex Deucher89330c32015-04-20 17:36:52 -0400309#ifdef CONFIG_DRM_AMDGPU_CIK
310 /* Kaveri */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800311 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
312 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
313 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
314 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
315 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
316 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
317 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
318 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
319 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
320 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
321 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
322 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
323 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
324 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
325 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
326 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
327 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
328 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
329 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
330 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
331 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
332 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400333 /* Bonaire */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800334 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
335 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
336 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
337 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
Alex Deucher89330c32015-04-20 17:36:52 -0400338 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
339 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
340 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
341 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
342 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
343 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucherfb4f1732015-05-12 13:06:45 -0400344 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucher89330c32015-04-20 17:36:52 -0400345 /* Hawaii */
346 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
347 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
348 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
349 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
350 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
351 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
352 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
353 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
354 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
355 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
356 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
357 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
358 /* Kabini */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800359 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
360 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
361 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
362 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
363 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
364 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
365 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
366 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
367 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
368 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
369 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
370 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
371 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
372 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
373 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
374 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400375 /* mullins */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800376 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
377 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
378 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
379 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
380 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
381 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
382 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
383 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
384 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
385 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
386 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
387 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
388 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
389 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
390 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
391 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400392#endif
Alex Deucher1256a8b2015-04-20 17:37:54 -0400393 /* topaz */
Alex Deucherdba280b2016-02-02 16:24:20 -0500394 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
395 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
396 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
397 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
398 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400399 /* tonga */
400 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
401 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
402 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400403 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400404 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
405 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400406 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400407 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
408 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
David Zhang2da78e22015-07-11 23:13:40 +0800409 /* fiji */
410 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
Frank Mine1d99212016-04-27 19:07:18 +0800411 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400412 /* carrizo */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800413 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
414 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
415 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
416 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
417 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
Samuel Li81b15092015-10-08 16:32:03 -0400418 /* stoney */
419 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400420 /* Polaris11 */
421 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800422 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400423 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400424 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800425 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400426 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800427 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
428 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
429 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400430 /* Polaris10 */
431 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui1dcf4802016-05-16 17:17:41 +0800432 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
433 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
434 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
435 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Junshan Fang7dae6182017-01-19 10:36:18 +0800436 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400437 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui1dcf4802016-05-16 17:17:41 +0800438 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
439 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
440 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
441 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
442 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Junwei Zhangfc8e9c52016-08-04 12:54:22 +0800443 /* Polaris12 */
444 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
445 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
446 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
447 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
448 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
Evan Quancf8c73a2017-03-17 10:22:51 +0800449 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
Junwei Zhangfc8e9c52016-08-04 12:54:22 +0800450 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
Junwei Zhangca2f1cc2017-03-03 16:54:00 -0500451 /* Vega 10 */
452 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
453 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
454 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
455 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
456 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
457 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
458 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400459 {0, 0, 0}
460};
461
462MODULE_DEVICE_TABLE(pci, pciidlist);
463
464static struct drm_driver kms_driver;
465
466static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
467{
468 struct apertures_struct *ap;
469 bool primary = false;
470
471 ap = alloc_apertures(1);
472 if (!ap)
473 return -ENOMEM;
474
475 ap->ranges[0].base = pci_resource_start(pdev, 0);
476 ap->ranges[0].size = pci_resource_len(pdev, 0);
477
478#ifdef CONFIG_X86
479 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
480#endif
Daniel Vetter44adece2016-08-10 18:52:34 +0200481 drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400482 kfree(ap);
483
484 return 0;
485}
486
487static int amdgpu_pci_probe(struct pci_dev *pdev,
488 const struct pci_device_id *ent)
489{
490 unsigned long flags = ent->driver_data;
491 int ret;
492
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800493 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400494 DRM_INFO("This hardware requires experimental hardware support.\n"
495 "See modparam exp_hw_support\n");
496 return -ENODEV;
497 }
498
Oded Gabbayefb1c652016-02-09 13:30:12 +0200499 /*
500 * Initialize amdkfd before starting radeon. If it was not loaded yet,
501 * defer radeon probing
502 */
503 ret = amdgpu_amdkfd_init();
504 if (ret == -EPROBE_DEFER)
505 return ret;
506
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400507 /* Get rid of things like offb */
508 ret = amdgpu_kick_out_firmware_fb(pdev);
509 if (ret)
510 return ret;
511
512 return drm_get_pci_dev(pdev, ent, &kms_driver);
513}
514
515static void
516amdgpu_pci_remove(struct pci_dev *pdev)
517{
518 struct drm_device *dev = pci_get_drvdata(pdev);
519
520 drm_put_dev(dev);
521}
522
Alex Deucher61e11302016-08-22 13:50:22 -0400523static void
524amdgpu_pci_shutdown(struct pci_dev *pdev)
525{
Alex Deucherfaefba92016-12-06 10:38:29 -0500526 struct drm_device *dev = pci_get_drvdata(pdev);
527 struct amdgpu_device *adev = dev->dev_private;
528
Alex Deucher61e11302016-08-22 13:50:22 -0400529 /* if we are running in a VM, make sure the device
Alex Deucher00ea8cb2016-09-22 14:40:29 -0400530 * torn down properly on reboot/shutdown.
531 * unfortunately we can't detect certain
532 * hypervisors so just do this all the time.
Alex Deucher61e11302016-08-22 13:50:22 -0400533 */
Alex Deucherfaefba92016-12-06 10:38:29 -0500534 amdgpu_suspend(adev);
Alex Deucher61e11302016-08-22 13:50:22 -0400535}
536
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400537static int amdgpu_pmops_suspend(struct device *dev)
538{
539 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800540
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400541 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400542 return amdgpu_device_suspend(drm_dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400543}
544
545static int amdgpu_pmops_resume(struct device *dev)
546{
547 struct pci_dev *pdev = to_pci_dev(dev);
548 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher85e154c2016-08-27 14:53:08 -0400549
550 /* GPU comes up enabled by the bios on resume */
551 if (amdgpu_device_is_px(drm_dev)) {
552 pm_runtime_disable(dev);
553 pm_runtime_set_active(dev);
554 pm_runtime_enable(dev);
555 }
556
Alex Deucher810ddc32016-08-23 13:25:49 -0400557 return amdgpu_device_resume(drm_dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400558}
559
560static int amdgpu_pmops_freeze(struct device *dev)
561{
562 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800563
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400564 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400565 return amdgpu_device_suspend(drm_dev, false, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400566}
567
568static int amdgpu_pmops_thaw(struct device *dev)
569{
570 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800571
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400572 struct drm_device *drm_dev = pci_get_drvdata(pdev);
jimqu74b0b152016-09-07 17:09:12 +0800573 return amdgpu_device_resume(drm_dev, false, true);
574}
575
576static int amdgpu_pmops_poweroff(struct device *dev)
577{
578 struct pci_dev *pdev = to_pci_dev(dev);
579
580 struct drm_device *drm_dev = pci_get_drvdata(pdev);
581 return amdgpu_device_suspend(drm_dev, true, true);
582}
583
584static int amdgpu_pmops_restore(struct device *dev)
585{
586 struct pci_dev *pdev = to_pci_dev(dev);
587
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400588 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400589 return amdgpu_device_resume(drm_dev, false, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400590}
591
592static int amdgpu_pmops_runtime_suspend(struct device *dev)
593{
594 struct pci_dev *pdev = to_pci_dev(dev);
595 struct drm_device *drm_dev = pci_get_drvdata(pdev);
596 int ret;
597
598 if (!amdgpu_device_is_px(drm_dev)) {
599 pm_runtime_forbid(dev);
600 return -EBUSY;
601 }
602
603 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
604 drm_kms_helper_poll_disable(drm_dev);
605 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
606
Alex Deucher810ddc32016-08-23 13:25:49 -0400607 ret = amdgpu_device_suspend(drm_dev, false, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400608 pci_save_state(pdev);
609 pci_disable_device(pdev);
610 pci_ignore_hotplug(pdev);
Alex Deucher11670972016-06-02 09:08:32 -0400611 if (amdgpu_is_atpx_hybrid())
612 pci_set_power_state(pdev, PCI_D3cold);
Alex Deucher522761c2016-06-02 09:18:34 -0400613 else if (!amdgpu_has_atpx_dgpu_power_cntl())
Alex Deucher7e32aa62016-06-01 13:12:25 -0400614 pci_set_power_state(pdev, PCI_D3hot);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400615 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
616
617 return 0;
618}
619
620static int amdgpu_pmops_runtime_resume(struct device *dev)
621{
622 struct pci_dev *pdev = to_pci_dev(dev);
623 struct drm_device *drm_dev = pci_get_drvdata(pdev);
624 int ret;
625
626 if (!amdgpu_device_is_px(drm_dev))
627 return -EINVAL;
628
629 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
630
Alex Deucher522761c2016-06-02 09:18:34 -0400631 if (amdgpu_is_atpx_hybrid() ||
632 !amdgpu_has_atpx_dgpu_power_cntl())
633 pci_set_power_state(pdev, PCI_D0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400634 pci_restore_state(pdev);
635 ret = pci_enable_device(pdev);
636 if (ret)
637 return ret;
638 pci_set_master(pdev);
639
Alex Deucher810ddc32016-08-23 13:25:49 -0400640 ret = amdgpu_device_resume(drm_dev, false, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400641 drm_kms_helper_poll_enable(drm_dev);
642 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
643 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
644 return 0;
645}
646
647static int amdgpu_pmops_runtime_idle(struct device *dev)
648{
649 struct pci_dev *pdev = to_pci_dev(dev);
650 struct drm_device *drm_dev = pci_get_drvdata(pdev);
651 struct drm_crtc *crtc;
652
653 if (!amdgpu_device_is_px(drm_dev)) {
654 pm_runtime_forbid(dev);
655 return -EBUSY;
656 }
657
658 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
659 if (crtc->enabled) {
660 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
661 return -EBUSY;
662 }
663 }
664
665 pm_runtime_mark_last_busy(dev);
666 pm_runtime_autosuspend(dev);
667 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
668 return 1;
669}
670
671long amdgpu_drm_ioctl(struct file *filp,
672 unsigned int cmd, unsigned long arg)
673{
674 struct drm_file *file_priv = filp->private_data;
675 struct drm_device *dev;
676 long ret;
677 dev = file_priv->minor->dev;
678 ret = pm_runtime_get_sync(dev->dev);
679 if (ret < 0)
680 return ret;
681
682 ret = drm_ioctl(filp, cmd, arg);
683
684 pm_runtime_mark_last_busy(dev->dev);
685 pm_runtime_put_autosuspend(dev->dev);
686 return ret;
687}
688
689static const struct dev_pm_ops amdgpu_pm_ops = {
690 .suspend = amdgpu_pmops_suspend,
691 .resume = amdgpu_pmops_resume,
692 .freeze = amdgpu_pmops_freeze,
693 .thaw = amdgpu_pmops_thaw,
jimqu74b0b152016-09-07 17:09:12 +0800694 .poweroff = amdgpu_pmops_poweroff,
695 .restore = amdgpu_pmops_restore,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400696 .runtime_suspend = amdgpu_pmops_runtime_suspend,
697 .runtime_resume = amdgpu_pmops_runtime_resume,
698 .runtime_idle = amdgpu_pmops_runtime_idle,
699};
700
701static const struct file_operations amdgpu_driver_kms_fops = {
702 .owner = THIS_MODULE,
703 .open = drm_open,
704 .release = drm_release,
705 .unlocked_ioctl = amdgpu_drm_ioctl,
706 .mmap = amdgpu_mmap,
707 .poll = drm_poll,
708 .read = drm_read,
709#ifdef CONFIG_COMPAT
710 .compat_ioctl = amdgpu_kms_compat_ioctl,
711#endif
712};
713
714static struct drm_driver kms_driver = {
715 .driver_features =
716 DRIVER_USE_AGP |
717 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
Frank Binns7056bb52016-06-24 18:15:17 +0100718 DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400719 .load = amdgpu_driver_load_kms,
720 .open = amdgpu_driver_open_kms,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400721 .postclose = amdgpu_driver_postclose_kms,
722 .lastclose = amdgpu_driver_lastclose_kms,
723 .set_busid = drm_pci_set_busid,
724 .unload = amdgpu_driver_unload_kms,
725 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
726 .enable_vblank = amdgpu_enable_vblank_kms,
727 .disable_vblank = amdgpu_disable_vblank_kms,
728 .get_vblank_timestamp = amdgpu_get_vblank_timestamp_kms,
729 .get_scanout_position = amdgpu_get_crtc_scanoutpos,
730#if defined(CONFIG_DEBUG_FS)
731 .debugfs_init = amdgpu_debugfs_init,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400732#endif
733 .irq_preinstall = amdgpu_irq_preinstall,
734 .irq_postinstall = amdgpu_irq_postinstall,
735 .irq_uninstall = amdgpu_irq_uninstall,
736 .irq_handler = amdgpu_irq_handler,
737 .ioctls = amdgpu_ioctls_kms,
Daniel Vettere7294de2016-04-26 19:29:43 +0200738 .gem_free_object_unlocked = amdgpu_gem_object_free,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400739 .gem_open_object = amdgpu_gem_object_open,
740 .gem_close_object = amdgpu_gem_object_close,
741 .dumb_create = amdgpu_mode_dumb_create,
742 .dumb_map_offset = amdgpu_mode_dumb_mmap,
743 .dumb_destroy = drm_gem_dumb_destroy,
744 .fops = &amdgpu_driver_kms_fops,
745
746 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
747 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
748 .gem_prime_export = amdgpu_gem_prime_export,
749 .gem_prime_import = drm_gem_prime_import,
750 .gem_prime_pin = amdgpu_gem_prime_pin,
751 .gem_prime_unpin = amdgpu_gem_prime_unpin,
752 .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
753 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
754 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
755 .gem_prime_vmap = amdgpu_gem_prime_vmap,
756 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
757
758 .name = DRIVER_NAME,
759 .desc = DRIVER_DESC,
760 .date = DRIVER_DATE,
761 .major = KMS_DRIVER_MAJOR,
762 .minor = KMS_DRIVER_MINOR,
763 .patchlevel = KMS_DRIVER_PATCHLEVEL,
764};
765
766static struct drm_driver *driver;
767static struct pci_driver *pdriver;
768
769static struct pci_driver amdgpu_kms_pci_driver = {
770 .name = DRIVER_NAME,
771 .id_table = pciidlist,
772 .probe = amdgpu_pci_probe,
773 .remove = amdgpu_pci_remove,
Alex Deucher61e11302016-08-22 13:50:22 -0400774 .shutdown = amdgpu_pci_shutdown,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400775 .driver.pm = &amdgpu_pm_ops,
776};
777
Rex Zhud573de22016-05-12 13:27:28 +0800778
779
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400780static int __init amdgpu_init(void)
781{
Christian König245ae5e2016-10-28 17:39:08 +0200782 int r;
783
784 r = amdgpu_sync_init();
785 if (r)
786 goto error_sync;
787
788 r = amdgpu_fence_slab_init();
789 if (r)
790 goto error_fence;
791
792 r = amd_sched_fence_slab_init();
793 if (r)
794 goto error_sched;
795
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400796 if (vgacon_text_force()) {
797 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
798 return -EINVAL;
799 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400800 DRM_INFO("amdgpu kernel modesetting enabled.\n");
801 driver = &kms_driver;
802 pdriver = &amdgpu_kms_pci_driver;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400803 driver->num_ioctls = amdgpu_max_kms_ioctl;
804 amdgpu_register_atpx_handler();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400805 /* let modprobe override vga console setting */
806 return drm_pci_init(driver, pdriver);
Christian König245ae5e2016-10-28 17:39:08 +0200807
808error_sched:
809 amdgpu_fence_slab_fini();
810
811error_fence:
812 amdgpu_sync_fini();
813
814error_sync:
815 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400816}
817
818static void __exit amdgpu_exit(void)
819{
Oded Gabbay130e0372015-06-12 21:35:14 +0300820 amdgpu_amdkfd_fini();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400821 drm_pci_exit(driver, pdriver);
822 amdgpu_unregister_atpx_handler();
Christian König257bf152016-02-16 11:24:58 +0100823 amdgpu_sync_fini();
Christian Königc24784f2016-10-28 17:04:07 +0200824 amd_sched_fence_slab_fini();
Rex Zhud573de22016-05-12 13:27:28 +0800825 amdgpu_fence_slab_fini();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400826}
827
828module_init(amdgpu_init);
829module_exit(amdgpu_exit);
830
831MODULE_AUTHOR(DRIVER_AUTHOR);
832MODULE_DESCRIPTION(DRIVER_DESC);
833MODULE_LICENSE("GPL and additional rights");