blob: daebc089635bc4fa74c72014f243a9c5607e63b5 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300181
182 if (req->request.status == -EINPROGRESS)
183 req->request.status = status;
184
Pratyush Anand0416e492012-08-10 13:42:16 +0530185 if (dwc->ep0_bounced && dep->number == 0)
186 dwc->ep0_bounced = false;
187 else
188 usb_gadget_unmap_request(&dwc->gadget, &req->request,
189 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500191 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300192
193 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200194 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300195 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300196
197 if (dep->number > 1)
198 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199}
200
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500201int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300202{
203 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300204 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300205 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300206 u32 reg;
207
208 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
209 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
210
211 do {
212 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
213 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300214 status = DWC3_DGCMD_STATUS(reg);
215 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300216 ret = -EINVAL;
217 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300218 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300219 } while (timeout--);
220
221 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300223 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300224 }
225
Felipe Balbi71f7e702016-05-23 14:16:19 +0300226 trace_dwc3_gadget_generic_cmd(cmd, param, status);
227
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300228 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300229}
230
Felipe Balbic36d8e92016-04-04 12:46:33 +0300231static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
232
Felipe Balbi2cd47182016-04-12 16:42:43 +0300233int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
234 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300235{
Felipe Balbi8897a762016-09-22 10:56:08 +0300236 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300237 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200238 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300239 u32 reg;
240
Felipe Balbi0933df12016-05-23 14:02:33 +0300241 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300242 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300243 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300244
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300245 /*
246 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
247 * we're issuing an endpoint command, we must check if
248 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
249 *
250 * We will also set SUSPHY bit to what it was before returning as stated
251 * by the same section on Synopsys databook.
252 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300253 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
254 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
255 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
256 susphy = true;
257 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
258 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
259 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300260 }
261
Felipe Balbi59999142016-09-22 12:25:28 +0300262 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300263 int needs_wakeup;
264
265 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
266 dwc->link_state == DWC3_LINK_STATE_U2 ||
267 dwc->link_state == DWC3_LINK_STATE_U3);
268
269 if (unlikely(needs_wakeup)) {
270 ret = __dwc3_gadget_wakeup(dwc);
271 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
272 ret);
273 }
274 }
275
Felipe Balbi2eb88012016-04-12 16:53:39 +0300276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
278 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300279
Felipe Balbi8897a762016-09-22 10:56:08 +0300280 /*
281 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
282 * not relying on XferNotReady, we can make use of a special "No
283 * Response Update Transfer" command where we should clear both CmdAct
284 * and CmdIOC bits.
285 *
286 * With this, we don't need to wait for command completion and can
287 * straight away issue further commands to the endpoint.
288 *
289 * NOTICE: We're making an assumption that control endpoints will never
290 * make use of Update Transfer command. This is a safe assumption
291 * because we can never have more than one request at a time with
292 * Control Endpoints. If anybody changes that assumption, this chunk
293 * needs to be updated accordingly.
294 */
295 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
296 !usb_endpoint_xfer_isoc(desc))
297 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
298 else
299 cmd |= DWC3_DEPCMD_CMDACT;
300
301 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300302 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300303 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300304 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300305 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000306
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000307 switch (cmd_status) {
308 case 0:
309 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300310 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000311 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000312 ret = -EINVAL;
313 break;
314 case DEPEVT_TRANSFER_BUS_EXPIRY:
315 /*
316 * SW issues START TRANSFER command to
317 * isochronous ep with future frame interval. If
318 * future interval time has already passed when
319 * core receives the command, it will respond
320 * with an error status of 'Bus Expiry'.
321 *
322 * Instead of always returning -EINVAL, let's
323 * give a hint to the gadget driver that this is
324 * the case by returning -EAGAIN.
325 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000326 ret = -EAGAIN;
327 break;
328 default:
329 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
330 }
331
Felipe Balbic0ca3242016-04-04 09:11:51 +0300332 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300333 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300334 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300335
Felipe Balbif6bb2252016-05-23 13:53:34 +0300336 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300337 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300338 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300339 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300340
Felipe Balbi0933df12016-05-23 14:02:33 +0300341 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
342
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300343 if (unlikely(susphy)) {
344 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
345 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
346 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
347 }
348
Felipe Balbic0ca3242016-04-04 09:11:51 +0300349 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300350}
351
John Youn50c763f2016-05-31 17:49:56 -0700352static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
353{
354 struct dwc3 *dwc = dep->dwc;
355 struct dwc3_gadget_ep_cmd_params params;
356 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
357
358 /*
359 * As of core revision 2.60a the recommended programming model
360 * is to set the ClearPendIN bit when issuing a Clear Stall EP
361 * command for IN endpoints. This is to prevent an issue where
362 * some (non-compliant) hosts may not send ACK TPs for pending
363 * IN transfers due to a mishandled error condition. Synopsys
364 * STAR 9000614252.
365 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800366 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
367 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700368 cmd |= DWC3_DEPCMD_CLEARPENDIN;
369
370 memset(&params, 0, sizeof(params));
371
Felipe Balbi2cd47182016-04-12 16:42:43 +0300372 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700373}
374
Felipe Balbi72246da2011-08-19 18:10:58 +0300375static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200376 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300377{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300378 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300379
380 return dep->trb_pool_dma + offset;
381}
382
383static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
384{
385 struct dwc3 *dwc = dep->dwc;
386
387 if (dep->trb_pool)
388 return 0;
389
Felipe Balbi72246da2011-08-19 18:10:58 +0300390 dep->trb_pool = dma_alloc_coherent(dwc->dev,
391 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
392 &dep->trb_pool_dma, GFP_KERNEL);
393 if (!dep->trb_pool) {
394 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
395 dep->name);
396 return -ENOMEM;
397 }
398
399 return 0;
400}
401
402static void dwc3_free_trb_pool(struct dwc3_ep *dep)
403{
404 struct dwc3 *dwc = dep->dwc;
405
406 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
407 dep->trb_pool, dep->trb_pool_dma);
408
409 dep->trb_pool = NULL;
410 dep->trb_pool_dma = 0;
411}
412
John Younc4509602016-02-16 20:10:53 -0800413static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
414
415/**
416 * dwc3_gadget_start_config - Configure EP resources
417 * @dwc: pointer to our controller context structure
418 * @dep: endpoint that is being enabled
419 *
420 * The assignment of transfer resources cannot perfectly follow the
421 * data book due to the fact that the controller driver does not have
422 * all knowledge of the configuration in advance. It is given this
423 * information piecemeal by the composite gadget framework after every
424 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
425 * programming model in this scenario can cause errors. For two
426 * reasons:
427 *
428 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
429 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
430 * multiple interfaces.
431 *
432 * 2) The databook does not mention doing more DEPXFERCFG for new
433 * endpoint on alt setting (8.1.6).
434 *
435 * The following simplified method is used instead:
436 *
437 * All hardware endpoints can be assigned a transfer resource and this
438 * setting will stay persistent until either a core reset or
439 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
440 * do DEPXFERCFG for every hardware endpoint as well. We are
441 * guaranteed that there are as many transfer resources as endpoints.
442 *
443 * This function is called for each endpoint when it is being enabled
444 * but is triggered only when called for EP0-out, which always happens
445 * first, and which should only happen in one of the above conditions.
446 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300447static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
448{
449 struct dwc3_gadget_ep_cmd_params params;
450 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800451 int i;
452 int ret;
453
454 if (dep->number)
455 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300456
457 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800458 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300459
Felipe Balbi2cd47182016-04-12 16:42:43 +0300460 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800461 if (ret)
462 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300463
John Younc4509602016-02-16 20:10:53 -0800464 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
465 struct dwc3_ep *dep = dwc->eps[i];
466
467 if (!dep)
468 continue;
469
470 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
471 if (ret)
472 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300473 }
474
475 return 0;
476}
477
478static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200479 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300480 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300481 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300482{
483 struct dwc3_gadget_ep_cmd_params params;
484
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300485 if (dev_WARN_ONCE(dwc->dev, modify && restore,
486 "Can't modify and restore\n"))
487 return -EINVAL;
488
Felipe Balbi72246da2011-08-19 18:10:58 +0300489 memset(&params, 0x00, sizeof(params));
490
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300491 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900492 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
493
494 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800495 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300496 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300497 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900498 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300499
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300500 if (modify) {
501 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
502 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600503 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
504 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300505 } else {
506 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600507 }
508
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300509 if (usb_endpoint_xfer_control(desc))
510 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300511
512 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
513 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300514
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200515 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300516 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
517 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300518 dep->stream_capable = true;
519 }
520
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500521 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300522 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300523
524 /*
525 * We are doing 1:1 mapping for endpoints, meaning
526 * Physical Endpoints 2 maps to Logical Endpoint 2 and
527 * so on. We consider the direction bit as part of the physical
528 * endpoint number. So USB endpoint 0x81 is 0x03.
529 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300530 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300531
532 /*
533 * We must use the lower 16 TX FIFOs even though
534 * HW might have more
535 */
536 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300537 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300538
539 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300540 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300541 dep->interval = 1 << (desc->bInterval - 1);
542 }
543
Felipe Balbi2cd47182016-04-12 16:42:43 +0300544 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300545}
546
547static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
548{
549 struct dwc3_gadget_ep_cmd_params params;
550
551 memset(&params, 0x00, sizeof(params));
552
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300553 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300554
Felipe Balbi2cd47182016-04-12 16:42:43 +0300555 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
556 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300557}
558
559/**
560 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
561 * @dep: endpoint to be initialized
562 * @desc: USB Endpoint Descriptor
563 *
564 * Caller should take care of locking
565 */
566static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200567 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300568 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300569 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300570{
571 struct dwc3 *dwc = dep->dwc;
572 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300573 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300574
Felipe Balbi73815282015-01-27 13:48:14 -0600575 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300576
Felipe Balbi72246da2011-08-19 18:10:58 +0300577 if (!(dep->flags & DWC3_EP_ENABLED)) {
578 ret = dwc3_gadget_start_config(dwc, dep);
579 if (ret)
580 return ret;
581 }
582
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300583 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600584 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300585 if (ret)
586 return ret;
587
588 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200589 struct dwc3_trb *trb_st_hw;
590 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300591
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200592 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200593 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300594 dep->type = usb_endpoint_type(desc);
595 dep->flags |= DWC3_EP_ENABLED;
596
597 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
598 reg |= DWC3_DALEPENA_EP(dep->number);
599 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
600
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300601 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300602 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300603
John Youn0d257442016-05-19 17:26:08 -0700604 /* Initialize the TRB ring */
605 dep->trb_dequeue = 0;
606 dep->trb_enqueue = 0;
607 memset(dep->trb_pool, 0,
608 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
609
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300610 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300611 trb_st_hw = &dep->trb_pool[0];
612
Felipe Balbif6bafc62012-02-06 11:04:53 +0200613 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200614 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
615 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
616 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
617 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 }
619
Felipe Balbia97ea992016-09-29 16:28:56 +0300620 /*
621 * Issue StartTransfer here with no-op TRB so we can always rely on No
622 * Response Update Transfer command.
623 */
624 if (usb_endpoint_xfer_bulk(desc)) {
625 struct dwc3_gadget_ep_cmd_params params;
626 struct dwc3_trb *trb;
627 dma_addr_t trb_dma;
628 u32 cmd;
629
630 memset(&params, 0, sizeof(params));
631 trb = &dep->trb_pool[0];
632 trb_dma = dwc3_trb_dma_offset(dep, trb);
633
634 params.param0 = upper_32_bits(trb_dma);
635 params.param1 = lower_32_bits(trb_dma);
636
637 cmd = DWC3_DEPCMD_STARTTRANSFER;
638
639 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
640 if (ret < 0)
641 return ret;
642
643 dep->flags |= DWC3_EP_BUSY;
644
645 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
646 WARN_ON_ONCE(!dep->resource_index);
647 }
648
Felipe Balbi72246da2011-08-19 18:10:58 +0300649 return 0;
650}
651
Paul Zimmermanb992e682012-04-27 14:17:35 +0300652static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200653static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300654{
655 struct dwc3_request *req;
656
Felipe Balbi0e146022016-06-21 10:32:02 +0300657 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300658
Felipe Balbi0e146022016-06-21 10:32:02 +0300659 /* - giveback all requests to gadget driver */
660 while (!list_empty(&dep->started_list)) {
661 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200662
Felipe Balbi0e146022016-06-21 10:32:02 +0300663 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200664 }
665
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200666 while (!list_empty(&dep->pending_list)) {
667 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300668
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200669 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300670 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300671}
672
673/**
674 * __dwc3_gadget_ep_disable - Disables a HW endpoint
675 * @dep: the endpoint to disable
676 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200677 * This function also removes requests which are currently processed ny the
678 * hardware and those which are not yet scheduled.
679 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300680 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300681static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
682{
683 struct dwc3 *dwc = dep->dwc;
684 u32 reg;
685
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500686 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
687
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200688 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300689
Felipe Balbi687ef982014-04-16 10:30:33 -0500690 /* make sure HW endpoint isn't stalled */
691 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500692 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500693
Felipe Balbi72246da2011-08-19 18:10:58 +0300694 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
695 reg &= ~DWC3_DALEPENA_EP(dep->number);
696 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
697
Felipe Balbi879631a2011-09-30 10:58:47 +0300698 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200699 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200700 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300701 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300702 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300703
704 return 0;
705}
706
707/* -------------------------------------------------------------------------- */
708
709static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
710 const struct usb_endpoint_descriptor *desc)
711{
712 return -EINVAL;
713}
714
715static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
716{
717 return -EINVAL;
718}
719
720/* -------------------------------------------------------------------------- */
721
722static int dwc3_gadget_ep_enable(struct usb_ep *ep,
723 const struct usb_endpoint_descriptor *desc)
724{
725 struct dwc3_ep *dep;
726 struct dwc3 *dwc;
727 unsigned long flags;
728 int ret;
729
730 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
731 pr_debug("dwc3: invalid parameters\n");
732 return -EINVAL;
733 }
734
735 if (!desc->wMaxPacketSize) {
736 pr_debug("dwc3: missing wMaxPacketSize\n");
737 return -EINVAL;
738 }
739
740 dep = to_dwc3_ep(ep);
741 dwc = dep->dwc;
742
Felipe Balbi95ca9612015-12-10 13:08:20 -0600743 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
744 "%s is already enabled\n",
745 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300746 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300747
Felipe Balbi72246da2011-08-19 18:10:58 +0300748 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600749 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300750 spin_unlock_irqrestore(&dwc->lock, flags);
751
752 return ret;
753}
754
755static int dwc3_gadget_ep_disable(struct usb_ep *ep)
756{
757 struct dwc3_ep *dep;
758 struct dwc3 *dwc;
759 unsigned long flags;
760 int ret;
761
762 if (!ep) {
763 pr_debug("dwc3: invalid parameters\n");
764 return -EINVAL;
765 }
766
767 dep = to_dwc3_ep(ep);
768 dwc = dep->dwc;
769
Felipe Balbi95ca9612015-12-10 13:08:20 -0600770 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
771 "%s is already disabled\n",
772 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300773 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300774
Felipe Balbi72246da2011-08-19 18:10:58 +0300775 spin_lock_irqsave(&dwc->lock, flags);
776 ret = __dwc3_gadget_ep_disable(dep);
777 spin_unlock_irqrestore(&dwc->lock, flags);
778
779 return ret;
780}
781
782static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
783 gfp_t gfp_flags)
784{
785 struct dwc3_request *req;
786 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300787
788 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900789 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300790 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300791
792 req->epnum = dep->number;
793 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300794
Felipe Balbi68d34c82016-05-30 13:34:58 +0300795 dep->allocated_requests++;
796
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500797 trace_dwc3_alloc_request(req);
798
Felipe Balbi72246da2011-08-19 18:10:58 +0300799 return &req->request;
800}
801
802static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
803 struct usb_request *request)
804{
805 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300806 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300807
Felipe Balbi68d34c82016-05-30 13:34:58 +0300808 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500809 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300810 kfree(req);
811}
812
Felipe Balbi2c78c022016-08-12 13:13:10 +0300813static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
814
Felipe Balbic71fc372011-11-22 11:37:34 +0200815/**
816 * dwc3_prepare_one_trb - setup one TRB from one request
817 * @dep: endpoint for which this request is prepared
818 * @req: dwc3_request pointer
819 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200820static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200821 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300822 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200823{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200824 struct dwc3_trb *trb;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300825 struct dwc3 *dwc = dep->dwc;
826 struct usb_gadget *gadget = &dwc->gadget;
827 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200828
Felipe Balbi4faf7552016-04-05 13:14:31 +0300829 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200830
Felipe Balbieeb720f2011-11-28 12:46:59 +0200831 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200832 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200833 req->trb = trb;
834 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300835 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200836 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200837
Felipe Balbief966b92016-04-05 13:09:51 +0300838 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530839
Felipe Balbif6bafc62012-02-06 11:04:53 +0200840 trb->size = DWC3_TRB_SIZE_LENGTH(length);
841 trb->bpl = lower_32_bits(dma);
842 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200843
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200844 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200845 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200846 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200847 break;
848
849 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300850 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530851 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300852
853 if (speed == USB_SPEED_HIGH) {
854 struct usb_ep *ep = &dep->endpoint;
855 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
856 }
857 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530858 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300859 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200860
861 /* always enable Interrupt on Missed ISOC */
862 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200863 break;
864
865 case USB_ENDPOINT_XFER_BULK:
866 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200867 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200868 break;
869 default:
870 /*
871 * This is only possible with faulty memory because we
872 * checked it already :)
873 */
Felipe Balbi0a695d42016-10-07 11:20:01 +0300874 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
875 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +0200876 }
877
Felipe Balbica4d44e2016-03-10 13:53:27 +0200878 /* always enable Continue on Short Packet */
Felipe Balbic9508c82016-10-05 14:26:23 +0300879 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbi58f29032016-10-06 17:10:39 +0300880 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600881
Felipe Balbic9508c82016-10-05 14:26:23 +0300882 if (req->request.short_not_ok)
883 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
884 }
885
Felipe Balbi2c78c022016-08-12 13:13:10 +0300886 if ((!req->request.no_interrupt && !chain) ||
887 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbic9508c82016-10-05 14:26:23 +0300888 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200889
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530890 if (chain)
891 trb->ctrl |= DWC3_TRB_CTRL_CHN;
892
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200893 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200894 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
895
896 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500897
898 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200899}
900
John Youn361572b2016-05-19 17:26:17 -0700901/**
902 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
903 * @dep: The endpoint with the TRB ring
904 * @index: The index of the current TRB in the ring
905 *
906 * Returns the TRB prior to the one pointed to by the index. If the
907 * index is 0, we will wrap backwards, skip the link TRB, and return
908 * the one just before that.
909 */
910static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
911{
Felipe Balbi45438a02016-08-11 12:26:59 +0300912 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700913
Felipe Balbi45438a02016-08-11 12:26:59 +0300914 if (!tmp)
915 tmp = DWC3_TRB_NUM - 1;
916
917 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700918}
919
Felipe Balbic4233572016-05-12 14:08:34 +0300920static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
921{
922 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700923 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300924
925 /*
926 * If enqueue & dequeue are equal than it is either full or empty.
927 *
928 * One way to know for sure is if the TRB right before us has HWO bit
929 * set or not. If it has, then we're definitely full and can't fit any
930 * more transfers in our ring.
931 */
932 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700933 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
934 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
935 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300936
937 return DWC3_TRB_NUM - 1;
938 }
939
John Youn9d7aba72016-08-26 18:43:01 -0700940 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700941 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700942
John Youn9d7aba72016-08-26 18:43:01 -0700943 if (dep->trb_dequeue < dep->trb_enqueue)
944 trbs_left--;
945
John Youn32db3d92016-05-19 17:26:12 -0700946 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300947}
948
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300949static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300950 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300951{
Felipe Balbi1f512112016-08-12 13:17:27 +0300952 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300953 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300954 unsigned int length;
955 dma_addr_t dma;
956 int i;
957
Felipe Balbi1f512112016-08-12 13:17:27 +0300958 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300959 unsigned chain = true;
960
961 length = sg_dma_len(s);
962 dma = sg_dma_address(s);
963
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300964 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300965 chain = false;
966
967 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300968 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300969
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300970 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300971 break;
972 }
973}
974
975static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300976 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300977{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300978 unsigned int length;
979 dma_addr_t dma;
980
981 dma = req->request.dma;
982 length = req->request.length;
983
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300984 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300985 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300986}
987
Felipe Balbi72246da2011-08-19 18:10:58 +0300988/*
989 * dwc3_prepare_trbs - setup TRBs from requests
990 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300991 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800992 * The function goes through the requests list and sets up TRBs for the
993 * transfers. The function returns once there are no more TRBs available or
994 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300995 */
Felipe Balbic4233572016-05-12 14:08:34 +0300996static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300997{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200998 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300999
1000 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1001
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001002 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -07001003 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001004
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001005 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001006 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001007 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001008 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001009 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001010
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001011 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001012 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001013 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001014}
1015
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001016static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +03001017{
1018 struct dwc3_gadget_ep_cmd_params params;
1019 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001020 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001021 int ret;
1022 u32 cmd;
1023
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001024 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001025
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001026 dwc3_prepare_trbs(dep);
1027 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001028 if (!req) {
1029 dep->flags |= DWC3_EP_PENDING_REQUEST;
1030 return 0;
1031 }
1032
1033 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001034
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001035 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301036 params.param0 = upper_32_bits(req->trb_dma);
1037 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001038 cmd = DWC3_DEPCMD_STARTTRANSFER |
1039 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301040 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001041 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1042 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301043 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001044
Felipe Balbi2cd47182016-04-12 16:42:43 +03001045 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001046 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001047 /*
1048 * FIXME we need to iterate over the list of requests
1049 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001050 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001051 */
Felipe Balbi15b8d932016-09-22 10:59:12 +03001052 dwc3_gadget_giveback(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001053 return ret;
1054 }
1055
1056 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001057
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001058 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001059 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001060 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001061 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001062
Felipe Balbi72246da2011-08-19 18:10:58 +03001063 return 0;
1064}
1065
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301066static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1067 struct dwc3_ep *dep, u32 cur_uf)
1068{
1069 u32 uf;
1070
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001071 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001072 dwc3_trace(trace_dwc3_gadget,
1073 "ISOC ep %s run out for requests",
1074 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301075 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301076 return;
1077 }
1078
1079 /* 4 micro frames in the future */
1080 uf = cur_uf + dep->interval * 4;
1081
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001082 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301083}
1084
1085static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1086 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1087{
1088 u32 cur_uf, mask;
1089
1090 mask = ~(dep->interval - 1);
1091 cur_uf = event->parameters & mask;
1092
1093 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1094}
1095
Felipe Balbi72246da2011-08-19 18:10:58 +03001096static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1097{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001098 struct dwc3 *dwc = dep->dwc;
1099 int ret;
1100
Felipe Balbibb423982015-11-16 15:31:21 -06001101 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001102 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001103 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001104 &req->request, dep->endpoint.name);
1105 return -ESHUTDOWN;
1106 }
1107
1108 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1109 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001110 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001111 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001112 return -EINVAL;
1113 }
1114
Felipe Balbifc8bb912016-05-16 13:14:48 +03001115 pm_runtime_get(dwc->dev);
1116
Felipe Balbi72246da2011-08-19 18:10:58 +03001117 req->request.actual = 0;
1118 req->request.status = -EINPROGRESS;
1119 req->direction = dep->direction;
1120 req->epnum = dep->number;
1121
Felipe Balbife84f522015-09-01 09:01:38 -05001122 trace_dwc3_ep_queue(req);
1123
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001124 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1125 dep->direction);
1126 if (ret)
1127 return ret;
1128
Felipe Balbi1f512112016-08-12 13:17:27 +03001129 req->sg = req->request.sg;
1130 req->num_pending_sgs = req->request.num_mapped_sgs;
1131
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001132 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001133
Felipe Balbid889c232016-09-29 15:44:29 +03001134 /*
1135 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1136 * wait for a XferNotReady event so we will know what's the current
1137 * (micro-)frame number.
1138 *
1139 * Without this trick, we are very, very likely gonna get Bus Expiry
1140 * errors which will force us issue EndTransfer command.
1141 */
1142 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1143 if ((dep->flags & DWC3_EP_PENDING_REQUEST) &&
1144 list_empty(&dep->started_list)) {
Felipe Balbi08a36b52016-08-11 14:27:52 +03001145 dwc3_stop_active_transfer(dwc, dep->number, true);
1146 dep->flags = DWC3_EP_ENABLED;
1147 }
1148 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001149 }
1150
Felipe Balbi594e1212016-08-24 14:38:10 +03001151 if (!dwc3_calc_trbs_left(dep))
1152 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001153
Felipe Balbi08a36b52016-08-11 14:27:52 +03001154 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001155 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001156 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001157 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001158 dep->name);
1159 if (ret == -EBUSY)
1160 ret = 0;
1161
1162 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001163}
1164
Felipe Balbi04c03d12015-12-02 10:06:45 -06001165static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1166 struct usb_request *request)
1167{
1168 dwc3_gadget_ep_free_request(ep, request);
1169}
1170
1171static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1172{
1173 struct dwc3_request *req;
1174 struct usb_request *request;
1175 struct usb_ep *ep = &dep->endpoint;
1176
Felipe Balbi60cfb372016-05-24 13:45:17 +03001177 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001178 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1179 if (!request)
1180 return -ENOMEM;
1181
1182 request->length = 0;
1183 request->buf = dwc->zlp_buf;
1184 request->complete = __dwc3_gadget_ep_zlp_complete;
1185
1186 req = to_dwc3_request(request);
1187
1188 return __dwc3_gadget_ep_queue(dep, req);
1189}
1190
Felipe Balbi72246da2011-08-19 18:10:58 +03001191static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1192 gfp_t gfp_flags)
1193{
1194 struct dwc3_request *req = to_dwc3_request(request);
1195 struct dwc3_ep *dep = to_dwc3_ep(ep);
1196 struct dwc3 *dwc = dep->dwc;
1197
1198 unsigned long flags;
1199
1200 int ret;
1201
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001202 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001203 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001204
1205 /*
1206 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1207 * setting request->zero, instead of doing magic, we will just queue an
1208 * extra usb_request ourselves so that it gets handled the same way as
1209 * any other request.
1210 */
John Yound92618982015-12-22 12:23:20 -08001211 if (ret == 0 && request->zero && request->length &&
1212 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001213 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1214
Felipe Balbi72246da2011-08-19 18:10:58 +03001215 spin_unlock_irqrestore(&dwc->lock, flags);
1216
1217 return ret;
1218}
1219
1220static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1221 struct usb_request *request)
1222{
1223 struct dwc3_request *req = to_dwc3_request(request);
1224 struct dwc3_request *r = NULL;
1225
1226 struct dwc3_ep *dep = to_dwc3_ep(ep);
1227 struct dwc3 *dwc = dep->dwc;
1228
1229 unsigned long flags;
1230 int ret = 0;
1231
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001232 trace_dwc3_ep_dequeue(req);
1233
Felipe Balbi72246da2011-08-19 18:10:58 +03001234 spin_lock_irqsave(&dwc->lock, flags);
1235
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001236 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001237 if (r == req)
1238 break;
1239 }
1240
1241 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001242 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001243 if (r == req)
1244 break;
1245 }
1246 if (r == req) {
1247 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001248 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301249 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001250 }
1251 dev_err(dwc->dev, "request %p was not queued to %s\n",
1252 request, ep->name);
1253 ret = -EINVAL;
1254 goto out0;
1255 }
1256
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301257out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001258 /* giveback the request */
1259 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1260
1261out0:
1262 spin_unlock_irqrestore(&dwc->lock, flags);
1263
1264 return ret;
1265}
1266
Felipe Balbi7a608552014-09-24 14:19:52 -05001267int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001268{
1269 struct dwc3_gadget_ep_cmd_params params;
1270 struct dwc3 *dwc = dep->dwc;
1271 int ret;
1272
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001273 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1274 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1275 return -EINVAL;
1276 }
1277
Felipe Balbi72246da2011-08-19 18:10:58 +03001278 memset(&params, 0x00, sizeof(params));
1279
1280 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001281 struct dwc3_trb *trb;
1282
1283 unsigned transfer_in_flight;
1284 unsigned started;
1285
1286 if (dep->number > 1)
1287 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1288 else
1289 trb = &dwc->ep0_trb[dep->trb_enqueue];
1290
1291 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1292 started = !list_empty(&dep->started_list);
1293
1294 if (!protocol && ((dep->direction && transfer_in_flight) ||
1295 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001296 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001297 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001298 dep->name);
1299 return -EAGAIN;
1300 }
1301
Felipe Balbi2cd47182016-04-12 16:42:43 +03001302 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1303 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001304 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001305 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001306 dep->name);
1307 else
1308 dep->flags |= DWC3_EP_STALL;
1309 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001310
John Youn50c763f2016-05-31 17:49:56 -07001311 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001312 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001313 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001314 dep->name);
1315 else
Alan Sterna535d812013-11-01 12:05:12 -04001316 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001317 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001318
Felipe Balbi72246da2011-08-19 18:10:58 +03001319 return ret;
1320}
1321
1322static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1323{
1324 struct dwc3_ep *dep = to_dwc3_ep(ep);
1325 struct dwc3 *dwc = dep->dwc;
1326
1327 unsigned long flags;
1328
1329 int ret;
1330
1331 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001332 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001333 spin_unlock_irqrestore(&dwc->lock, flags);
1334
1335 return ret;
1336}
1337
1338static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1339{
1340 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001341 struct dwc3 *dwc = dep->dwc;
1342 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001343 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001344
Paul Zimmerman249a4562012-02-24 17:32:16 -08001345 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001346 dep->flags |= DWC3_EP_WEDGE;
1347
Pratyush Anand08f0d962012-06-25 22:40:43 +05301348 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001349 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301350 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001351 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001352 spin_unlock_irqrestore(&dwc->lock, flags);
1353
1354 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001355}
1356
1357/* -------------------------------------------------------------------------- */
1358
1359static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1360 .bLength = USB_DT_ENDPOINT_SIZE,
1361 .bDescriptorType = USB_DT_ENDPOINT,
1362 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1363};
1364
1365static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1366 .enable = dwc3_gadget_ep0_enable,
1367 .disable = dwc3_gadget_ep0_disable,
1368 .alloc_request = dwc3_gadget_ep_alloc_request,
1369 .free_request = dwc3_gadget_ep_free_request,
1370 .queue = dwc3_gadget_ep0_queue,
1371 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301372 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001373 .set_wedge = dwc3_gadget_ep_set_wedge,
1374};
1375
1376static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1377 .enable = dwc3_gadget_ep_enable,
1378 .disable = dwc3_gadget_ep_disable,
1379 .alloc_request = dwc3_gadget_ep_alloc_request,
1380 .free_request = dwc3_gadget_ep_free_request,
1381 .queue = dwc3_gadget_ep_queue,
1382 .dequeue = dwc3_gadget_ep_dequeue,
1383 .set_halt = dwc3_gadget_ep_set_halt,
1384 .set_wedge = dwc3_gadget_ep_set_wedge,
1385};
1386
1387/* -------------------------------------------------------------------------- */
1388
1389static int dwc3_gadget_get_frame(struct usb_gadget *g)
1390{
1391 struct dwc3 *dwc = gadget_to_dwc(g);
1392 u32 reg;
1393
1394 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1395 return DWC3_DSTS_SOFFN(reg);
1396}
1397
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001398static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001399{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001400 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001401
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001402 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001403 u32 reg;
1404
Felipe Balbi72246da2011-08-19 18:10:58 +03001405 u8 link_state;
1406 u8 speed;
1407
Felipe Balbi72246da2011-08-19 18:10:58 +03001408 /*
1409 * According to the Databook Remote wakeup request should
1410 * be issued only when the device is in early suspend state.
1411 *
1412 * We can check that via USB Link State bits in DSTS register.
1413 */
1414 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1415
1416 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001417 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1418 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001419 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001420 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001421 }
1422
1423 link_state = DWC3_DSTS_USBLNKST(reg);
1424
1425 switch (link_state) {
1426 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1427 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1428 break;
1429 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001430 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001431 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001432 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001433 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001434 }
1435
Felipe Balbi8598bde2012-01-02 18:55:57 +02001436 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1437 if (ret < 0) {
1438 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001439 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001440 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001441
Paul Zimmerman802fde92012-04-27 13:10:52 +03001442 /* Recent versions do this automatically */
1443 if (dwc->revision < DWC3_REVISION_194A) {
1444 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001445 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001446 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1447 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1448 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001449
Paul Zimmerman1d046792012-02-15 18:56:56 -08001450 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001451 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001452
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001453 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001454 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1455
1456 /* in HS, means ON */
1457 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1458 break;
1459 }
1460
1461 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1462 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001463 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001464 }
1465
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001466 return 0;
1467}
1468
1469static int dwc3_gadget_wakeup(struct usb_gadget *g)
1470{
1471 struct dwc3 *dwc = gadget_to_dwc(g);
1472 unsigned long flags;
1473 int ret;
1474
1475 spin_lock_irqsave(&dwc->lock, flags);
1476 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001477 spin_unlock_irqrestore(&dwc->lock, flags);
1478
1479 return ret;
1480}
1481
1482static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1483 int is_selfpowered)
1484{
1485 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001486 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001487
Paul Zimmerman249a4562012-02-24 17:32:16 -08001488 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001489 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001490 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001491
1492 return 0;
1493}
1494
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001495static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001496{
1497 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001498 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001499
Felipe Balbifc8bb912016-05-16 13:14:48 +03001500 if (pm_runtime_suspended(dwc->dev))
1501 return 0;
1502
Felipe Balbi72246da2011-08-19 18:10:58 +03001503 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001504 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001505 if (dwc->revision <= DWC3_REVISION_187A) {
1506 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1507 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1508 }
1509
1510 if (dwc->revision >= DWC3_REVISION_194A)
1511 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1512 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001513
1514 if (dwc->has_hibernation)
1515 reg |= DWC3_DCTL_KEEP_CONNECT;
1516
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001517 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001518 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001519 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001520
1521 if (dwc->has_hibernation && !suspend)
1522 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1523
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001524 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001525 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001526
1527 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1528
1529 do {
1530 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001531 reg &= DWC3_DSTS_DEVCTRLHLT;
1532 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001533
1534 if (!timeout)
1535 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001536
Felipe Balbi73815282015-01-27 13:48:14 -06001537 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001538 dwc->gadget_driver
1539 ? dwc->gadget_driver->function : "no-function",
1540 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301541
1542 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001543}
1544
1545static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1546{
1547 struct dwc3 *dwc = gadget_to_dwc(g);
1548 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301549 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001550
1551 is_on = !!is_on;
1552
1553 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001554 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001555 spin_unlock_irqrestore(&dwc->lock, flags);
1556
Pratyush Anand6f17f742012-07-02 10:21:55 +05301557 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001558}
1559
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001560static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1561{
1562 u32 reg;
1563
1564 /* Enable all but Start and End of Frame IRQs */
1565 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1566 DWC3_DEVTEN_EVNTOVERFLOWEN |
1567 DWC3_DEVTEN_CMDCMPLTEN |
1568 DWC3_DEVTEN_ERRTICERREN |
1569 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001570 DWC3_DEVTEN_CONNECTDONEEN |
1571 DWC3_DEVTEN_USBRSTEN |
1572 DWC3_DEVTEN_DISCONNEVTEN);
1573
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001574 if (dwc->revision < DWC3_REVISION_250A)
1575 reg |= DWC3_DEVTEN_ULSTCNGEN;
1576
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001577 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1578}
1579
1580static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1581{
1582 /* mask all interrupts */
1583 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1584}
1585
1586static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001587static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001588
Felipe Balbi4e994722016-05-13 14:09:59 +03001589/**
1590 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1591 * dwc: pointer to our context structure
1592 *
1593 * The following looks like complex but it's actually very simple. In order to
1594 * calculate the number of packets we can burst at once on OUT transfers, we're
1595 * gonna use RxFIFO size.
1596 *
1597 * To calculate RxFIFO size we need two numbers:
1598 * MDWIDTH = size, in bits, of the internal memory bus
1599 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1600 *
1601 * Given these two numbers, the formula is simple:
1602 *
1603 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1604 *
1605 * 24 bytes is for 3x SETUP packets
1606 * 16 bytes is a clock domain crossing tolerance
1607 *
1608 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1609 */
1610static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1611{
1612 u32 ram2_depth;
1613 u32 mdwidth;
1614 u32 nump;
1615 u32 reg;
1616
1617 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1618 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1619
1620 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1621 nump = min_t(u32, nump, 16);
1622
1623 /* update NumP */
1624 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1625 reg &= ~DWC3_DCFG_NUMP_MASK;
1626 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1627 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1628}
1629
Felipe Balbid7be2952016-05-04 15:49:37 +03001630static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001631{
Felipe Balbi72246da2011-08-19 18:10:58 +03001632 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001633 int ret = 0;
1634 u32 reg;
1635
Felipe Balbi72246da2011-08-19 18:10:58 +03001636 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1637 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001638
1639 /**
1640 * WORKAROUND: DWC3 revision < 2.20a have an issue
1641 * which would cause metastability state on Run/Stop
1642 * bit if we try to force the IP to USB2-only mode.
1643 *
1644 * Because of that, we cannot configure the IP to any
1645 * speed other than the SuperSpeed
1646 *
1647 * Refers to:
1648 *
1649 * STAR#9000525659: Clock Domain Crossing on DCTL in
1650 * USB 2.0 Mode
1651 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001652 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001653 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001654 } else {
1655 switch (dwc->maximum_speed) {
1656 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001657 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001658 break;
1659 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001660 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001661 break;
1662 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001663 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001664 break;
John Youn75808622016-02-05 17:09:13 -08001665 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001666 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001667 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001668 default:
John Youn77966eb2016-02-19 17:31:01 -08001669 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1670 dwc->maximum_speed);
1671 /* fall through */
1672 case USB_SPEED_SUPER:
1673 reg |= DWC3_DCFG_SUPERSPEED;
1674 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001675 }
1676 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001677 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1678
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001679 /*
1680 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1681 * field instead of letting dwc3 itself calculate that automatically.
1682 *
1683 * This way, we maximize the chances that we'll be able to get several
1684 * bursts of data without going through any sort of endpoint throttling.
1685 */
1686 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1687 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1688 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1689
Felipe Balbi4e994722016-05-13 14:09:59 +03001690 dwc3_gadget_setup_nump(dwc);
1691
Felipe Balbi72246da2011-08-19 18:10:58 +03001692 /* Start with SuperSpeed Default */
1693 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1694
1695 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001696 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1697 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001698 if (ret) {
1699 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001700 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001701 }
1702
1703 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001704 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1705 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001706 if (ret) {
1707 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001708 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001709 }
1710
1711 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001712 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001713 dwc3_ep0_out_start(dwc);
1714
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001715 dwc3_gadget_enable_irq(dwc);
1716
Felipe Balbid7be2952016-05-04 15:49:37 +03001717 return 0;
1718
1719err1:
1720 __dwc3_gadget_ep_disable(dwc->eps[0]);
1721
1722err0:
1723 return ret;
1724}
1725
1726static int dwc3_gadget_start(struct usb_gadget *g,
1727 struct usb_gadget_driver *driver)
1728{
1729 struct dwc3 *dwc = gadget_to_dwc(g);
1730 unsigned long flags;
1731 int ret = 0;
1732 int irq;
1733
Roger Quadros9522def2016-06-10 14:48:38 +03001734 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001735 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1736 IRQF_SHARED, "dwc3", dwc->ev_buf);
1737 if (ret) {
1738 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1739 irq, ret);
1740 goto err0;
1741 }
1742
1743 spin_lock_irqsave(&dwc->lock, flags);
1744 if (dwc->gadget_driver) {
1745 dev_err(dwc->dev, "%s is already bound to %s\n",
1746 dwc->gadget.name,
1747 dwc->gadget_driver->driver.name);
1748 ret = -EBUSY;
1749 goto err1;
1750 }
1751
1752 dwc->gadget_driver = driver;
1753
Felipe Balbifc8bb912016-05-16 13:14:48 +03001754 if (pm_runtime_active(dwc->dev))
1755 __dwc3_gadget_start(dwc);
1756
Felipe Balbi72246da2011-08-19 18:10:58 +03001757 spin_unlock_irqrestore(&dwc->lock, flags);
1758
1759 return 0;
1760
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001761err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001762 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001763 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001764
1765err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001766 return ret;
1767}
1768
Felipe Balbid7be2952016-05-04 15:49:37 +03001769static void __dwc3_gadget_stop(struct dwc3 *dwc)
1770{
Baolin Wangda1410b2016-06-20 16:19:48 +08001771 if (pm_runtime_suspended(dwc->dev))
1772 return;
1773
Felipe Balbid7be2952016-05-04 15:49:37 +03001774 dwc3_gadget_disable_irq(dwc);
1775 __dwc3_gadget_ep_disable(dwc->eps[0]);
1776 __dwc3_gadget_ep_disable(dwc->eps[1]);
1777}
1778
Felipe Balbi22835b82014-10-17 12:05:12 -05001779static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001780{
1781 struct dwc3 *dwc = gadget_to_dwc(g);
1782 unsigned long flags;
1783
1784 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001785 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001786 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001787 spin_unlock_irqrestore(&dwc->lock, flags);
1788
Felipe Balbi3f308d12016-05-16 14:17:06 +03001789 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001790
Felipe Balbi72246da2011-08-19 18:10:58 +03001791 return 0;
1792}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001793
Felipe Balbi72246da2011-08-19 18:10:58 +03001794static const struct usb_gadget_ops dwc3_gadget_ops = {
1795 .get_frame = dwc3_gadget_get_frame,
1796 .wakeup = dwc3_gadget_wakeup,
1797 .set_selfpowered = dwc3_gadget_set_selfpowered,
1798 .pullup = dwc3_gadget_pullup,
1799 .udc_start = dwc3_gadget_start,
1800 .udc_stop = dwc3_gadget_stop,
1801};
1802
1803/* -------------------------------------------------------------------------- */
1804
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001805static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1806 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001807{
1808 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001809 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001810
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001811 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001812 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001813
Felipe Balbi72246da2011-08-19 18:10:58 +03001814 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001815 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001816 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001817
1818 dep->dwc = dwc;
1819 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001820 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001821 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001822 dwc->eps[epnum] = dep;
1823
1824 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1825 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001826
Felipe Balbi72246da2011-08-19 18:10:58 +03001827 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001828 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001829
Felipe Balbi73815282015-01-27 13:48:14 -06001830 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001831
Felipe Balbi72246da2011-08-19 18:10:58 +03001832 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001833 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301834 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001835 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1836 if (!epnum)
1837 dwc->gadget.ep0 = &dep->endpoint;
1838 } else {
1839 int ret;
1840
Robert Baldygae117e742013-12-13 12:23:38 +01001841 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001842 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001843 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1844 list_add_tail(&dep->endpoint.ep_list,
1845 &dwc->gadget.ep_list);
1846
1847 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001848 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001849 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001850 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001851
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001852 if (epnum == 0 || epnum == 1) {
1853 dep->endpoint.caps.type_control = true;
1854 } else {
1855 dep->endpoint.caps.type_iso = true;
1856 dep->endpoint.caps.type_bulk = true;
1857 dep->endpoint.caps.type_int = true;
1858 }
1859
1860 dep->endpoint.caps.dir_in = !!direction;
1861 dep->endpoint.caps.dir_out = !direction;
1862
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001863 INIT_LIST_HEAD(&dep->pending_list);
1864 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001865 }
1866
1867 return 0;
1868}
1869
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001870static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1871{
1872 int ret;
1873
1874 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1875
1876 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1877 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001878 dwc3_trace(trace_dwc3_gadget,
1879 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001880 return ret;
1881 }
1882
1883 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1884 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001885 dwc3_trace(trace_dwc3_gadget,
1886 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001887 return ret;
1888 }
1889
1890 return 0;
1891}
1892
Felipe Balbi72246da2011-08-19 18:10:58 +03001893static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1894{
1895 struct dwc3_ep *dep;
1896 u8 epnum;
1897
1898 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1899 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001900 if (!dep)
1901 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301902 /*
1903 * Physical endpoints 0 and 1 are special; they form the
1904 * bi-directional USB endpoint 0.
1905 *
1906 * For those two physical endpoints, we don't allocate a TRB
1907 * pool nor do we add them the endpoints list. Due to that, we
1908 * shouldn't do these two operations otherwise we would end up
1909 * with all sorts of bugs when removing dwc3.ko.
1910 */
1911 if (epnum != 0 && epnum != 1) {
1912 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001913 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301914 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001915
1916 kfree(dep);
1917 }
1918}
1919
Felipe Balbi72246da2011-08-19 18:10:58 +03001920/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001921
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301922static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1923 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001924 const struct dwc3_event_depevt *event, int status,
1925 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301926{
1927 unsigned int count;
1928 unsigned int s_pkt = 0;
1929 unsigned int trb_status;
1930
Felipe Balbidc55c672016-08-12 13:20:32 +03001931 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03001932
1933 if (req->trb == trb)
1934 dep->queued_requests--;
1935
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001936 trace_dwc3_complete_trb(dep, trb);
1937
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001938 /*
1939 * If we're in the middle of series of chained TRBs and we
1940 * receive a short transfer along the way, DWC3 will skip
1941 * through all TRBs including the last TRB in the chain (the
1942 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1943 * bit and SW has to do it manually.
1944 *
1945 * We're going to do that here to avoid problems of HW trying
1946 * to use bogus TRBs for transfers.
1947 */
1948 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1949 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1950
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301951 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03001952 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001953
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301954 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbidc55c672016-08-12 13:20:32 +03001955 req->request.actual += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301956
1957 if (dep->direction) {
1958 if (count) {
1959 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1960 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001961 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001962 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301963 dep->name);
1964 /*
1965 * If missed isoc occurred and there is
1966 * no request queued then issue END
1967 * TRANSFER, so that core generates
1968 * next xfernotready and we will issue
1969 * a fresh START TRANSFER.
1970 * If there are still queued request
1971 * then wait, do not issue either END
1972 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001973 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301974 * giveback.If any future queued request
1975 * is successfully transferred then we
1976 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001977 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301978 */
1979 dep->flags |= DWC3_EP_MISSED_ISOC;
1980 } else {
1981 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1982 dep->name);
1983 status = -ECONNRESET;
1984 }
1985 } else {
1986 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1987 }
1988 } else {
1989 if (count && (event->status & DEPEVT_STATUS_SHORT))
1990 s_pkt = 1;
1991 }
1992
Felipe Balbi7c705df2016-08-10 12:35:30 +03001993 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301994 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001995
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301996 if ((event->status & DEPEVT_STATUS_IOC) &&
1997 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1998 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001999
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302000 return 0;
2001}
2002
Felipe Balbi72246da2011-08-19 18:10:58 +03002003static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2004 const struct dwc3_event_depevt *event, int status)
2005{
Felipe Balbi31162af2016-08-11 14:38:37 +03002006 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002007 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002008 bool ioc = false;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302009 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002010
Felipe Balbi31162af2016-08-11 14:38:37 +03002011 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002012 unsigned length;
2013 unsigned actual;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002014 int chain;
2015
Felipe Balbi1f512112016-08-12 13:17:27 +03002016 length = req->request.length;
2017 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03002018 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002019 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03002020 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03002021 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03002022 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002023
Felipe Balbi1f512112016-08-12 13:17:27 +03002024 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03002025 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03002026
Felipe Balbi1f512112016-08-12 13:17:27 +03002027 req->sg = sg_next(s);
2028 req->num_pending_sgs--;
2029
Felipe Balbi31162af2016-08-11 14:38:37 +03002030 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2031 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002032 if (ret)
2033 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002034 }
2035 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002036 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002037 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002038 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002039 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002040
Felipe Balbic7de5732016-07-29 03:17:58 +03002041 /*
2042 * We assume here we will always receive the entire data block
2043 * which we should receive. Meaning, if we program RX to
2044 * receive 4K but we receive only 2K, we assume that's all we
2045 * should receive and we simply bounce the request back to the
2046 * gadget driver for further processing.
2047 */
Felipe Balbi1f512112016-08-12 13:17:27 +03002048 actual = length - req->request.actual;
2049 req->request.actual = actual;
2050
2051 if (ret && chain && (actual < length) && req->num_pending_sgs)
2052 return __dwc3_gadget_kick_transfer(dep, 0);
2053
Ville Syrjäläd115d702015-08-31 19:48:28 +03002054 dwc3_gadget_giveback(dep, req, status);
2055
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002056 if (ret) {
2057 if ((event->status & DEPEVT_STATUS_IOC) &&
2058 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2059 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002060 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002061 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002062 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002063
Felipe Balbi4cb42212016-05-18 12:37:21 +03002064 /*
2065 * Our endpoint might get disabled by another thread during
2066 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2067 * early on so DWC3_EP_BUSY flag gets cleared
2068 */
2069 if (!dep->endpoint.desc)
2070 return 1;
2071
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302072 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002073 list_empty(&dep->started_list)) {
2074 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302075 /*
2076 * If there is no entry in request list then do
2077 * not issue END TRANSFER now. Just set PENDING
2078 * flag, so that END TRANSFER is issued when an
2079 * entry is added into request list.
2080 */
2081 dep->flags = DWC3_EP_PENDING_REQUEST;
2082 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002083 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302084 dep->flags = DWC3_EP_ENABLED;
2085 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302086 return 1;
2087 }
2088
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002089 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2090 return 0;
2091
Felipe Balbi72246da2011-08-19 18:10:58 +03002092 return 1;
2093}
2094
2095static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002096 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002097{
2098 unsigned status = 0;
2099 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002100 u32 is_xfer_complete;
2101
2102 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002103
2104 if (event->status & DEPEVT_STATUS_BUSERR)
2105 status = -ECONNRESET;
2106
Paul Zimmerman1d046792012-02-15 18:56:56 -08002107 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002108 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002109 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002110 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002111
2112 /*
2113 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2114 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2115 */
2116 if (dwc->revision < DWC3_REVISION_183A) {
2117 u32 reg;
2118 int i;
2119
2120 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002121 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002122
2123 if (!(dep->flags & DWC3_EP_ENABLED))
2124 continue;
2125
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002126 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002127 return;
2128 }
2129
2130 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2131 reg |= dwc->u1u2;
2132 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2133
2134 dwc->u1u2 = 0;
2135 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002136
Felipe Balbi4cb42212016-05-18 12:37:21 +03002137 /*
2138 * Our endpoint might get disabled by another thread during
2139 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2140 * early on so DWC3_EP_BUSY flag gets cleared
2141 */
2142 if (!dep->endpoint.desc)
2143 return;
2144
Felipe Balbie6e709b2015-09-28 15:16:56 -05002145 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002146 int ret;
2147
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002148 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002149 if (!ret || ret == -EBUSY)
2150 return;
2151 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002152}
2153
Felipe Balbi72246da2011-08-19 18:10:58 +03002154static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2155 const struct dwc3_event_depevt *event)
2156{
2157 struct dwc3_ep *dep;
2158 u8 epnum = event->endpoint_number;
2159
2160 dep = dwc->eps[epnum];
2161
Felipe Balbi3336abb2012-06-06 09:19:35 +03002162 if (!(dep->flags & DWC3_EP_ENABLED))
2163 return;
2164
Felipe Balbi72246da2011-08-19 18:10:58 +03002165 if (epnum == 0 || epnum == 1) {
2166 dwc3_ep0_interrupt(dwc, event);
2167 return;
2168 }
2169
2170 switch (event->endpoint_event) {
2171 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002172 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002173
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002174 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8566cd12016-09-26 11:16:39 +03002175 dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002176 return;
2177 }
2178
Jingoo Han029d97f2014-07-04 15:00:51 +09002179 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002180 break;
2181 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002182 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002183 break;
2184 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002185 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002186 dwc3_gadget_start_isoc(dwc, dep, event);
2187 } else {
2188 int ret;
2189
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002190 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002191 if (!ret || ret == -EBUSY)
2192 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03002193 }
2194
2195 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002196 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002197 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002198 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2199 dep->name);
2200 return;
2201 }
Felipe Balbi879631a2011-09-30 10:58:47 +03002202 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002203 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002204 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002205 break;
2206 }
2207}
2208
2209static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2210{
2211 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2212 spin_unlock(&dwc->lock);
2213 dwc->gadget_driver->disconnect(&dwc->gadget);
2214 spin_lock(&dwc->lock);
2215 }
2216}
2217
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002218static void dwc3_suspend_gadget(struct dwc3 *dwc)
2219{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002220 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002221 spin_unlock(&dwc->lock);
2222 dwc->gadget_driver->suspend(&dwc->gadget);
2223 spin_lock(&dwc->lock);
2224 }
2225}
2226
2227static void dwc3_resume_gadget(struct dwc3 *dwc)
2228{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002229 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002230 spin_unlock(&dwc->lock);
2231 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002232 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002233 }
2234}
2235
2236static void dwc3_reset_gadget(struct dwc3 *dwc)
2237{
2238 if (!dwc->gadget_driver)
2239 return;
2240
2241 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2242 spin_unlock(&dwc->lock);
2243 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002244 spin_lock(&dwc->lock);
2245 }
2246}
2247
Paul Zimmermanb992e682012-04-27 14:17:35 +03002248static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002249{
2250 struct dwc3_ep *dep;
2251 struct dwc3_gadget_ep_cmd_params params;
2252 u32 cmd;
2253 int ret;
2254
2255 dep = dwc->eps[epnum];
2256
Felipe Balbib4996a82012-06-06 12:04:13 +03002257 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302258 return;
2259
Pratyush Anand57911502012-07-06 15:19:10 +05302260 /*
2261 * NOTICE: We are violating what the Databook says about the
2262 * EndTransfer command. Ideally we would _always_ wait for the
2263 * EndTransfer Command Completion IRQ, but that's causing too
2264 * much trouble synchronizing between us and gadget driver.
2265 *
2266 * We have discussed this with the IP Provider and it was
2267 * suggested to giveback all requests here, but give HW some
2268 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002269 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302270 *
2271 * Note also that a similar handling was tested by Synopsys
2272 * (thanks a lot Paul) and nothing bad has come out of it.
2273 * In short, what we're doing is:
2274 *
2275 * - Issue EndTransfer WITH CMDIOC bit set
2276 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002277 *
2278 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2279 * supports a mode to work around the above limitation. The
2280 * software can poll the CMDACT bit in the DEPCMD register
2281 * after issuing a EndTransfer command. This mode is enabled
2282 * by writing GUCTL2[14]. This polling is already done in the
2283 * dwc3_send_gadget_ep_cmd() function so if the mode is
2284 * enabled, the EndTransfer command will have completed upon
2285 * returning from this function and we don't need to delay for
2286 * 100us.
2287 *
2288 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302289 */
2290
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302291 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002292 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2293 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002294 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302295 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002296 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302297 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002298 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002299 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002300
2301 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A)
2302 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002303}
2304
Felipe Balbi72246da2011-08-19 18:10:58 +03002305static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2306{
2307 u32 epnum;
2308
2309 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2310 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002311 int ret;
2312
2313 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002314 if (!dep)
2315 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002316
2317 if (!(dep->flags & DWC3_EP_STALL))
2318 continue;
2319
2320 dep->flags &= ~DWC3_EP_STALL;
2321
John Youn50c763f2016-05-31 17:49:56 -07002322 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002323 WARN_ON_ONCE(ret);
2324 }
2325}
2326
2327static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2328{
Felipe Balbic4430a22012-05-24 10:30:01 +03002329 int reg;
2330
Felipe Balbi72246da2011-08-19 18:10:58 +03002331 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2332 reg &= ~DWC3_DCTL_INITU1ENA;
2333 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2334
2335 reg &= ~DWC3_DCTL_INITU2ENA;
2336 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002337
Felipe Balbi72246da2011-08-19 18:10:58 +03002338 dwc3_disconnect_gadget(dwc);
2339
2340 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002341 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002342 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002343
2344 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002345}
2346
Felipe Balbi72246da2011-08-19 18:10:58 +03002347static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2348{
2349 u32 reg;
2350
Felipe Balbifc8bb912016-05-16 13:14:48 +03002351 dwc->connected = true;
2352
Felipe Balbidf62df52011-10-14 15:11:49 +03002353 /*
2354 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2355 * would cause a missing Disconnect Event if there's a
2356 * pending Setup Packet in the FIFO.
2357 *
2358 * There's no suggested workaround on the official Bug
2359 * report, which states that "unless the driver/application
2360 * is doing any special handling of a disconnect event,
2361 * there is no functional issue".
2362 *
2363 * Unfortunately, it turns out that we _do_ some special
2364 * handling of a disconnect event, namely complete all
2365 * pending transfers, notify gadget driver of the
2366 * disconnection, and so on.
2367 *
2368 * Our suggested workaround is to follow the Disconnect
2369 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002370 * flag. Such flag gets set whenever we have a SETUP_PENDING
2371 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002372 * same endpoint.
2373 *
2374 * Refers to:
2375 *
2376 * STAR#9000466709: RTL: Device : Disconnect event not
2377 * generated if setup packet pending in FIFO
2378 */
2379 if (dwc->revision < DWC3_REVISION_188A) {
2380 if (dwc->setup_packet_pending)
2381 dwc3_gadget_disconnect_interrupt(dwc);
2382 }
2383
Felipe Balbi8e744752014-11-06 14:27:53 +08002384 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002385
2386 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2387 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2388 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002389 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002390 dwc3_clear_stall_all_ep(dwc);
2391
2392 /* Reset device address to zero */
2393 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2394 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2395 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002396}
2397
2398static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2399{
2400 u32 reg;
2401 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2402
2403 /*
2404 * We change the clock only at SS but I dunno why I would want to do
2405 * this. Maybe it becomes part of the power saving plan.
2406 */
2407
John Younee5cd412016-02-05 17:08:45 -08002408 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2409 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002410 return;
2411
2412 /*
2413 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2414 * each time on Connect Done.
2415 */
2416 if (!usb30_clock)
2417 return;
2418
2419 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2420 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2421 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2422}
2423
Felipe Balbi72246da2011-08-19 18:10:58 +03002424static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2425{
Felipe Balbi72246da2011-08-19 18:10:58 +03002426 struct dwc3_ep *dep;
2427 int ret;
2428 u32 reg;
2429 u8 speed;
2430
Felipe Balbi72246da2011-08-19 18:10:58 +03002431 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2432 speed = reg & DWC3_DSTS_CONNECTSPD;
2433 dwc->speed = speed;
2434
2435 dwc3_update_ram_clk_sel(dwc, speed);
2436
2437 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002438 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002439 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2440 dwc->gadget.ep0->maxpacket = 512;
2441 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2442 break;
John Youn2da9ad72016-05-20 16:34:26 -07002443 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002444 /*
2445 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2446 * would cause a missing USB3 Reset event.
2447 *
2448 * In such situations, we should force a USB3 Reset
2449 * event by calling our dwc3_gadget_reset_interrupt()
2450 * routine.
2451 *
2452 * Refers to:
2453 *
2454 * STAR#9000483510: RTL: SS : USB3 reset event may
2455 * not be generated always when the link enters poll
2456 */
2457 if (dwc->revision < DWC3_REVISION_190A)
2458 dwc3_gadget_reset_interrupt(dwc);
2459
Felipe Balbi72246da2011-08-19 18:10:58 +03002460 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2461 dwc->gadget.ep0->maxpacket = 512;
2462 dwc->gadget.speed = USB_SPEED_SUPER;
2463 break;
John Youn2da9ad72016-05-20 16:34:26 -07002464 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002465 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2466 dwc->gadget.ep0->maxpacket = 64;
2467 dwc->gadget.speed = USB_SPEED_HIGH;
2468 break;
John Youn2da9ad72016-05-20 16:34:26 -07002469 case DWC3_DSTS_FULLSPEED2:
2470 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002471 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2472 dwc->gadget.ep0->maxpacket = 64;
2473 dwc->gadget.speed = USB_SPEED_FULL;
2474 break;
John Youn2da9ad72016-05-20 16:34:26 -07002475 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002476 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2477 dwc->gadget.ep0->maxpacket = 8;
2478 dwc->gadget.speed = USB_SPEED_LOW;
2479 break;
2480 }
2481
Pratyush Anand2b758352013-01-14 15:59:31 +05302482 /* Enable USB2 LPM Capability */
2483
John Younee5cd412016-02-05 17:08:45 -08002484 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002485 (speed != DWC3_DSTS_SUPERSPEED) &&
2486 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302487 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2488 reg |= DWC3_DCFG_LPM_CAP;
2489 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2490
2491 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2492 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2493
Huang Rui460d0982014-10-31 11:11:18 +08002494 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302495
Huang Rui80caf7d2014-10-28 19:54:26 +08002496 /*
2497 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2498 * DCFG.LPMCap is set, core responses with an ACK and the
2499 * BESL value in the LPM token is less than or equal to LPM
2500 * NYET threshold.
2501 */
2502 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2503 && dwc->has_lpm_erratum,
2504 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2505
2506 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2507 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2508
Pratyush Anand2b758352013-01-14 15:59:31 +05302509 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002510 } else {
2511 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2512 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2513 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302514 }
2515
Felipe Balbi72246da2011-08-19 18:10:58 +03002516 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002517 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2518 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002519 if (ret) {
2520 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2521 return;
2522 }
2523
2524 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002525 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2526 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002527 if (ret) {
2528 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2529 return;
2530 }
2531
2532 /*
2533 * Configure PHY via GUSB3PIPECTLn if required.
2534 *
2535 * Update GTXFIFOSIZn
2536 *
2537 * In both cases reset values should be sufficient.
2538 */
2539}
2540
2541static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2542{
Felipe Balbi72246da2011-08-19 18:10:58 +03002543 /*
2544 * TODO take core out of low power mode when that's
2545 * implemented.
2546 */
2547
Jiebing Liad14d4e2014-12-11 13:26:29 +08002548 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2549 spin_unlock(&dwc->lock);
2550 dwc->gadget_driver->resume(&dwc->gadget);
2551 spin_lock(&dwc->lock);
2552 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002553}
2554
2555static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2556 unsigned int evtinfo)
2557{
Felipe Balbifae2b902011-10-14 13:00:30 +03002558 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002559 unsigned int pwropt;
2560
2561 /*
2562 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2563 * Hibernation mode enabled which would show up when device detects
2564 * host-initiated U3 exit.
2565 *
2566 * In that case, device will generate a Link State Change Interrupt
2567 * from U3 to RESUME which is only necessary if Hibernation is
2568 * configured in.
2569 *
2570 * There are no functional changes due to such spurious event and we
2571 * just need to ignore it.
2572 *
2573 * Refers to:
2574 *
2575 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2576 * operational mode
2577 */
2578 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2579 if ((dwc->revision < DWC3_REVISION_250A) &&
2580 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2581 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2582 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002583 dwc3_trace(trace_dwc3_gadget,
2584 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002585 return;
2586 }
2587 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002588
2589 /*
2590 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2591 * on the link partner, the USB session might do multiple entry/exit
2592 * of low power states before a transfer takes place.
2593 *
2594 * Due to this problem, we might experience lower throughput. The
2595 * suggested workaround is to disable DCTL[12:9] bits if we're
2596 * transitioning from U1/U2 to U0 and enable those bits again
2597 * after a transfer completes and there are no pending transfers
2598 * on any of the enabled endpoints.
2599 *
2600 * This is the first half of that workaround.
2601 *
2602 * Refers to:
2603 *
2604 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2605 * core send LGO_Ux entering U0
2606 */
2607 if (dwc->revision < DWC3_REVISION_183A) {
2608 if (next == DWC3_LINK_STATE_U0) {
2609 u32 u1u2;
2610 u32 reg;
2611
2612 switch (dwc->link_state) {
2613 case DWC3_LINK_STATE_U1:
2614 case DWC3_LINK_STATE_U2:
2615 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2616 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2617 | DWC3_DCTL_ACCEPTU2ENA
2618 | DWC3_DCTL_INITU1ENA
2619 | DWC3_DCTL_ACCEPTU1ENA);
2620
2621 if (!dwc->u1u2)
2622 dwc->u1u2 = reg & u1u2;
2623
2624 reg &= ~u1u2;
2625
2626 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2627 break;
2628 default:
2629 /* do nothing */
2630 break;
2631 }
2632 }
2633 }
2634
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002635 switch (next) {
2636 case DWC3_LINK_STATE_U1:
2637 if (dwc->speed == USB_SPEED_SUPER)
2638 dwc3_suspend_gadget(dwc);
2639 break;
2640 case DWC3_LINK_STATE_U2:
2641 case DWC3_LINK_STATE_U3:
2642 dwc3_suspend_gadget(dwc);
2643 break;
2644 case DWC3_LINK_STATE_RESUME:
2645 dwc3_resume_gadget(dwc);
2646 break;
2647 default:
2648 /* do nothing */
2649 break;
2650 }
2651
Felipe Balbie57ebc12014-04-22 13:20:12 -05002652 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002653}
2654
Baolin Wang72704f82016-05-16 16:43:53 +08002655static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2656 unsigned int evtinfo)
2657{
2658 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2659
2660 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2661 dwc3_suspend_gadget(dwc);
2662
2663 dwc->link_state = next;
2664}
2665
Felipe Balbie1dadd32014-02-25 14:47:54 -06002666static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2667 unsigned int evtinfo)
2668{
2669 unsigned int is_ss = evtinfo & BIT(4);
2670
2671 /**
2672 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2673 * have a known issue which can cause USB CV TD.9.23 to fail
2674 * randomly.
2675 *
2676 * Because of this issue, core could generate bogus hibernation
2677 * events which SW needs to ignore.
2678 *
2679 * Refers to:
2680 *
2681 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2682 * Device Fallback from SuperSpeed
2683 */
2684 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2685 return;
2686
2687 /* enter hibernation here */
2688}
2689
Felipe Balbi72246da2011-08-19 18:10:58 +03002690static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2691 const struct dwc3_event_devt *event)
2692{
2693 switch (event->type) {
2694 case DWC3_DEVICE_EVENT_DISCONNECT:
2695 dwc3_gadget_disconnect_interrupt(dwc);
2696 break;
2697 case DWC3_DEVICE_EVENT_RESET:
2698 dwc3_gadget_reset_interrupt(dwc);
2699 break;
2700 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2701 dwc3_gadget_conndone_interrupt(dwc);
2702 break;
2703 case DWC3_DEVICE_EVENT_WAKEUP:
2704 dwc3_gadget_wakeup_interrupt(dwc);
2705 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002706 case DWC3_DEVICE_EVENT_HIBER_REQ:
2707 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2708 "unexpected hibernation event\n"))
2709 break;
2710
2711 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2712 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002713 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2714 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2715 break;
2716 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002717 /* It changed to be suspend event for version 2.30a and above */
2718 if (dwc->revision < DWC3_REVISION_230A) {
2719 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2720 } else {
2721 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2722
2723 /*
2724 * Ignore suspend event until the gadget enters into
2725 * USB_STATE_CONFIGURED state.
2726 */
2727 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2728 dwc3_gadget_suspend_interrupt(dwc,
2729 event->event_info);
2730 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002731 break;
2732 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03002733 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03002734 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03002735 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03002736 break;
2737 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002738 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002739 }
2740}
2741
2742static void dwc3_process_event_entry(struct dwc3 *dwc,
2743 const union dwc3_event *event)
2744{
Felipe Balbi43c96be2016-09-26 13:23:34 +03002745 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002746
Felipe Balbi72246da2011-08-19 18:10:58 +03002747 /* Endpoint IRQ, handle it and return early */
2748 if (event->type.is_devspec == 0) {
2749 /* depevt */
2750 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2751 }
2752
2753 switch (event->type.type) {
2754 case DWC3_EVENT_TYPE_DEV:
2755 dwc3_gadget_interrupt(dwc, &event->devt);
2756 break;
2757 /* REVISIT what to do with Carkit and I2C events ? */
2758 default:
2759 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2760 }
2761}
2762
Felipe Balbidea520a2016-03-30 09:39:34 +03002763static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002764{
Felipe Balbidea520a2016-03-30 09:39:34 +03002765 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002766 irqreturn_t ret = IRQ_NONE;
2767 int left;
2768 u32 reg;
2769
Felipe Balbif42f2442013-06-12 21:25:08 +03002770 left = evt->count;
2771
2772 if (!(evt->flags & DWC3_EVENT_PENDING))
2773 return IRQ_NONE;
2774
2775 while (left > 0) {
2776 union dwc3_event event;
2777
2778 event.raw = *(u32 *) (evt->buf + evt->lpos);
2779
2780 dwc3_process_event_entry(dwc, &event);
2781
2782 /*
2783 * FIXME we wrap around correctly to the next entry as
2784 * almost all entries are 4 bytes in size. There is one
2785 * entry which has 12 bytes which is a regular entry
2786 * followed by 8 bytes data. ATM I don't know how
2787 * things are organized if we get next to the a
2788 * boundary so I worry about that once we try to handle
2789 * that.
2790 */
2791 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2792 left -= 4;
2793
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002794 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002795 }
2796
2797 evt->count = 0;
2798 evt->flags &= ~DWC3_EVENT_PENDING;
2799 ret = IRQ_HANDLED;
2800
2801 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002802 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002803 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002804 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002805
2806 return ret;
2807}
2808
Felipe Balbidea520a2016-03-30 09:39:34 +03002809static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002810{
Felipe Balbidea520a2016-03-30 09:39:34 +03002811 struct dwc3_event_buffer *evt = _evt;
2812 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002813 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002814 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002815
Felipe Balbie5f68b42015-10-12 13:25:44 -05002816 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002817 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002818 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002819
2820 return ret;
2821}
2822
Felipe Balbidea520a2016-03-30 09:39:34 +03002823static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002824{
Felipe Balbidea520a2016-03-30 09:39:34 +03002825 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002826 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002827 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002828
Felipe Balbifc8bb912016-05-16 13:14:48 +03002829 if (pm_runtime_suspended(dwc->dev)) {
2830 pm_runtime_get(dwc->dev);
2831 disable_irq_nosync(dwc->irq_gadget);
2832 dwc->pending_events = true;
2833 return IRQ_HANDLED;
2834 }
2835
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002836 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002837 count &= DWC3_GEVNTCOUNT_MASK;
2838 if (!count)
2839 return IRQ_NONE;
2840
Felipe Balbib15a7622011-06-30 16:57:15 +03002841 evt->count = count;
2842 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002843
Felipe Balbie8adfc32013-06-12 21:11:14 +03002844 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002845 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002846 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002847 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002848
Felipe Balbib15a7622011-06-30 16:57:15 +03002849 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002850}
2851
Felipe Balbidea520a2016-03-30 09:39:34 +03002852static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002853{
Felipe Balbidea520a2016-03-30 09:39:34 +03002854 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002855
Felipe Balbidea520a2016-03-30 09:39:34 +03002856 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002857}
2858
Felipe Balbi6db38122016-10-03 11:27:01 +03002859static int dwc3_gadget_get_irq(struct dwc3 *dwc)
2860{
2861 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2862 int irq;
2863
2864 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2865 if (irq > 0)
2866 goto out;
2867
2868 if (irq == -EPROBE_DEFER)
2869 goto out;
2870
2871 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2872 if (irq > 0)
2873 goto out;
2874
2875 if (irq == -EPROBE_DEFER)
2876 goto out;
2877
2878 irq = platform_get_irq(dwc3_pdev, 0);
2879 if (irq > 0)
2880 goto out;
2881
2882 if (irq != -EPROBE_DEFER)
2883 dev_err(dwc->dev, "missing peripheral IRQ\n");
2884
2885 if (!irq)
2886 irq = -EINVAL;
2887
2888out:
2889 return irq;
2890}
2891
Felipe Balbi72246da2011-08-19 18:10:58 +03002892/**
2893 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002894 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002895 *
2896 * Returns 0 on success otherwise negative errno.
2897 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002898int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002899{
Felipe Balbi6db38122016-10-03 11:27:01 +03002900 int ret;
2901 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03002902
Felipe Balbi6db38122016-10-03 11:27:01 +03002903 irq = dwc3_gadget_get_irq(dwc);
2904 if (irq < 0) {
2905 ret = irq;
2906 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03002907 }
2908
2909 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002910
2911 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2912 &dwc->ctrl_req_addr, GFP_KERNEL);
2913 if (!dwc->ctrl_req) {
2914 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2915 ret = -ENOMEM;
2916 goto err0;
2917 }
2918
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302919 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002920 &dwc->ep0_trb_addr, GFP_KERNEL);
2921 if (!dwc->ep0_trb) {
2922 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2923 ret = -ENOMEM;
2924 goto err1;
2925 }
2926
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002927 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002928 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002929 ret = -ENOMEM;
2930 goto err2;
2931 }
2932
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002933 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002934 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2935 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002936 if (!dwc->ep0_bounce) {
2937 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2938 ret = -ENOMEM;
2939 goto err3;
2940 }
2941
Felipe Balbi04c03d12015-12-02 10:06:45 -06002942 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2943 if (!dwc->zlp_buf) {
2944 ret = -ENOMEM;
2945 goto err4;
2946 }
2947
Felipe Balbi72246da2011-08-19 18:10:58 +03002948 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002949 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002950 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002951 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002952 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002953
2954 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002955 * FIXME We might be setting max_speed to <SUPER, however versions
2956 * <2.20a of dwc3 have an issue with metastability (documented
2957 * elsewhere in this driver) which tells us we can't set max speed to
2958 * anything lower than SUPER.
2959 *
2960 * Because gadget.max_speed is only used by composite.c and function
2961 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2962 * to happen so we avoid sending SuperSpeed Capability descriptor
2963 * together with our BOS descriptor as that could confuse host into
2964 * thinking we can handle super speed.
2965 *
2966 * Note that, in fact, we won't even support GetBOS requests when speed
2967 * is less than super speed because we don't have means, yet, to tell
2968 * composite.c that we are USB 2.0 + LPM ECN.
2969 */
2970 if (dwc->revision < DWC3_REVISION_220A)
2971 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002972 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002973 dwc->revision);
2974
2975 dwc->gadget.max_speed = dwc->maximum_speed;
2976
2977 /*
David Cohena4b9d942013-12-09 15:55:38 -08002978 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2979 * on ep out.
2980 */
2981 dwc->gadget.quirk_ep_out_aligned_size = true;
2982
2983 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002984 * REVISIT: Here we should clear all pending IRQs to be
2985 * sure we're starting from a well known location.
2986 */
2987
2988 ret = dwc3_gadget_init_endpoints(dwc);
2989 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06002990 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002991
Felipe Balbi72246da2011-08-19 18:10:58 +03002992 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2993 if (ret) {
2994 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06002995 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002996 }
2997
2998 return 0;
2999
Felipe Balbi04c03d12015-12-02 10:06:45 -06003000err5:
3001 kfree(dwc->zlp_buf);
3002
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003003err4:
David Cohene1f80462013-09-11 17:42:47 -07003004 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003005 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3006 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003007
Felipe Balbi72246da2011-08-19 18:10:58 +03003008err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003009 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003010
3011err2:
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003012 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003013 dwc->ep0_trb, dwc->ep0_trb_addr);
3014
3015err1:
3016 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3017 dwc->ctrl_req, dwc->ctrl_req_addr);
3018
3019err0:
3020 return ret;
3021}
3022
Felipe Balbi7415f172012-04-30 14:56:33 +03003023/* -------------------------------------------------------------------------- */
3024
Felipe Balbi72246da2011-08-19 18:10:58 +03003025void dwc3_gadget_exit(struct dwc3 *dwc)
3026{
Felipe Balbi72246da2011-08-19 18:10:58 +03003027 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003028
Felipe Balbi72246da2011-08-19 18:10:58 +03003029 dwc3_gadget_free_endpoints(dwc);
3030
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003031 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3032 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003033
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003034 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003035 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003036
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003037 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003038 dwc->ep0_trb, dwc->ep0_trb_addr);
3039
3040 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3041 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003042}
Felipe Balbi7415f172012-04-30 14:56:33 +03003043
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003044int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003045{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003046 int ret;
3047
Roger Quadros9772b472016-04-12 11:33:29 +03003048 if (!dwc->gadget_driver)
3049 return 0;
3050
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003051 ret = dwc3_gadget_run_stop(dwc, false, false);
3052 if (ret < 0)
3053 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003054
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003055 dwc3_disconnect_gadget(dwc);
3056 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003057
3058 return 0;
3059}
3060
3061int dwc3_gadget_resume(struct dwc3 *dwc)
3062{
Felipe Balbi7415f172012-04-30 14:56:33 +03003063 int ret;
3064
Roger Quadros9772b472016-04-12 11:33:29 +03003065 if (!dwc->gadget_driver)
3066 return 0;
3067
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003068 ret = __dwc3_gadget_start(dwc);
3069 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003070 goto err0;
3071
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003072 ret = dwc3_gadget_run_stop(dwc, true, false);
3073 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003074 goto err1;
3075
Felipe Balbi7415f172012-04-30 14:56:33 +03003076 return 0;
3077
3078err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003079 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003080
3081err0:
3082 return ret;
3083}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003084
3085void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3086{
3087 if (dwc->pending_events) {
3088 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3089 dwc->pending_events = false;
3090 enable_irq(dwc->irq_gadget);
3091 }
3092}