blob: 15db6f83f53f9ae072ac47ab6e8ea05f9aa96340 [file] [log] [blame]
Will Newtonf95f3852011-01-02 01:11:59 -05001/*
2 * Synopsys DesignWare Multimedia Card Interface driver
3 * (Based on NXP driver for lpc 31xx)
4 *
5 * Copyright (C) 2009 NXP Semiconductors
6 * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
Robert P. J. Day100e9182011-05-27 16:04:03 -040014#ifndef LINUX_MMC_DW_MMC_H
15#define LINUX_MMC_DW_MMC_H
Will Newtonf95f3852011-01-02 01:11:59 -050016
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +090017#include <linux/scatterlist.h>
Seungwon Jeon90c21432013-08-31 00:14:05 +090018#include <linux/mmc/core.h>
Shawn Lin3fc7eae2015-09-16 14:41:23 +080019#include <linux/dmaengine.h>
Guodong Xud6786fe2016-08-12 16:51:26 +080020#include <linux/reset.h>
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +090021
Will Newtonf95f3852011-01-02 01:11:59 -050022#define MAX_MCI_SLOTS 2
23
24enum dw_mci_state {
25 STATE_IDLE = 0,
26 STATE_SENDING_CMD,
27 STATE_SENDING_DATA,
28 STATE_DATA_BUSY,
29 STATE_SENDING_STOP,
30 STATE_DATA_ERROR,
Doug Anderson01730552014-08-22 19:17:51 +053031 STATE_SENDING_CMD11,
32 STATE_WAITING_CMD11_DONE,
Will Newtonf95f3852011-01-02 01:11:59 -050033};
34
35enum {
36 EVENT_CMD_COMPLETE = 0,
37 EVENT_XFER_COMPLETE,
38 EVENT_DATA_COMPLETE,
39 EVENT_DATA_ERROR,
Will Newtonf95f3852011-01-02 01:11:59 -050040};
41
Jaehoon Chunga4cc7eb2016-11-17 16:40:38 +090042enum dw_mci_cookie {
43 COOKIE_UNMAPPED,
44 COOKIE_PRE_MAPPED, /* mapped by pre_req() of dwmmc */
45 COOKIE_MAPPED, /* mapped by prepare_data() of dwmmc */
46};
47
Will Newtonf95f3852011-01-02 01:11:59 -050048struct mmc_data;
49
Shawn Lin3fc7eae2015-09-16 14:41:23 +080050enum {
51 TRANS_MODE_PIO = 0,
52 TRANS_MODE_IDMAC,
53 TRANS_MODE_EDMAC
54};
55
56struct dw_mci_dma_slave {
57 struct dma_chan *ch;
58 enum dma_transfer_direction direction;
59};
60
Will Newtonf95f3852011-01-02 01:11:59 -050061/**
62 * struct dw_mci - MMC controller state shared between all slots
63 * @lock: Spinlock protecting the queue and associated data.
Shawn Lin49b17852016-03-09 10:33:55 +080064 * @irq_lock: Spinlock protecting the INTMASK setting.
Will Newtonf95f3852011-01-02 01:11:59 -050065 * @regs: Pointer to MMIO registers.
Ben Dooks76184ac2015-03-25 11:27:52 +000066 * @fifo_reg: Pointer to MMIO registers for data FIFO
Will Newtonf95f3852011-01-02 01:11:59 -050067 * @sg: Scatterlist entry currently being processed by PIO code, if any.
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +090068 * @sg_miter: PIO mapping scatterlist iterator.
Will Newtonf95f3852011-01-02 01:11:59 -050069 * @cur_slot: The slot which is currently using the controller.
70 * @mrq: The request currently being processed on @cur_slot,
71 * or NULL if the controller is idle.
72 * @cmd: The command currently being sent to the card, or NULL.
73 * @data: The data currently being transferred, or NULL if no data
74 * transfer is in progress.
Shawn Lin49b17852016-03-09 10:33:55 +080075 * @stop_abort: The command currently prepared for stoping transfer.
76 * @prev_blksz: The former transfer blksz record.
77 * @timing: Record of current ios timing.
Will Newtonf95f3852011-01-02 01:11:59 -050078 * @use_dma: Whether DMA channel is initialized or not.
James Hogan03e8cb532011-06-29 09:28:43 +010079 * @using_dma: Whether DMA is in use for the current transfer.
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000080 * @dma_64bit_address: Whether DMA supports 64-bit address mode or not.
Will Newtonf95f3852011-01-02 01:11:59 -050081 * @sg_dma: Bus address of DMA buffer.
82 * @sg_cpu: Virtual address of DMA buffer.
83 * @dma_ops: Pointer to platform-specific DMA callbacks.
84 * @cmd_status: Snapshot of SR taken upon completion of the current
Shawn Lin49b17852016-03-09 10:33:55 +080085 * @ring_size: Buffer size for idma descriptors.
Will Newtonf95f3852011-01-02 01:11:59 -050086 * command. Only valid when EVENT_CMD_COMPLETE is pending.
Shawn Lin49b17852016-03-09 10:33:55 +080087 * @dms: structure of slave-dma private data.
88 * @phy_regs: physical address of controller's register map
Will Newtonf95f3852011-01-02 01:11:59 -050089 * @data_status: Snapshot of SR taken upon completion of the current
90 * data transfer. Only valid when EVENT_DATA_COMPLETE or
91 * EVENT_DATA_ERROR is pending.
92 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
93 * to be sent.
94 * @dir_status: Direction of current transfer.
95 * @tasklet: Tasklet running the request state machine.
Will Newtonf95f3852011-01-02 01:11:59 -050096 * @pending_events: Bitmask of events flagged by the interrupt handler
97 * to be processed by the tasklet.
98 * @completed_events: Bitmask of events which the state machine has
99 * processed.
100 * @state: Tasklet state.
101 * @queue: List of slots waiting for access to the controller.
102 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
103 * rate and timeout calculations.
104 * @current_speed: Configured rate of the controller.
105 * @num_slots: Number of slots available.
Shawn Lin49b17852016-03-09 10:33:55 +0800106 * @fifoth_val: The value of FIFOTH register.
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +0900107 * @verid: Denote Version ID.
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +0530108 * @dev: Device associated with the MMC controller.
Will Newtonf95f3852011-01-02 01:11:59 -0500109 * @pdata: Platform data associated with the MMC controller.
Thomas Abraham800d78b2012-09-17 18:16:42 +0000110 * @drv_data: Driver specific data for identified variant of the controller
111 * @priv: Implementation defined private data.
Thomas Abrahamf90a0612012-09-17 18:16:38 +0000112 * @biu_clk: Pointer to bus interface unit clock instance.
113 * @ciu_clk: Pointer to card interface unit clock instance.
Will Newtonf95f3852011-01-02 01:11:59 -0500114 * @slot: Slots sharing this MMC controller.
James Hoganb86d8252011-06-24 13:57:18 +0100115 * @fifo_depth: depth of FIFO.
Will Newtonf95f3852011-01-02 01:11:59 -0500116 * @data_shift: log2 of FIFO item size.
James Hogan34b664a2011-06-24 13:57:56 +0100117 * @part_buf_start: Start index in part_buf.
118 * @part_buf_count: Bytes of partial data in part_buf.
119 * @part_buf: Simple buffer for partial fifo reads/writes.
Will Newtonf95f3852011-01-02 01:11:59 -0500120 * @push_data: Pointer to FIFO push function.
121 * @pull_data: Pointer to FIFO pull function.
Shawn Lin49b17852016-03-09 10:33:55 +0800122 * @vqmmc_enabled: Status of vqmmc, should be true or false.
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +0530123 * @irq_flags: The flags to be passed to request_irq.
124 * @irq: The irq value to be passed to request_irq.
Addy Ke76756232014-11-04 22:03:09 +0800125 * @sdio_id0: Number of slot0 in the SDIO interrupt registers.
Shawn Lin49b17852016-03-09 10:33:55 +0800126 * @cmd11_timer: Timer for SD3.0 voltage switch over scheme.
Addy Ke57e10482015-08-11 01:27:18 +0900127 * @dto_timer: Timer for broken data transfer over scheme.
Will Newtonf95f3852011-01-02 01:11:59 -0500128 *
129 * Locking
130 * =======
131 *
132 * @lock is a softirq-safe spinlock protecting @queue as well as
133 * @cur_slot, @mrq and @state. These must always be updated
134 * at the same time while holding @lock.
135 *
Doug Andersonf8c58c12014-12-02 15:42:47 -0800136 * @irq_lock is an irq-safe spinlock protecting the INTMASK register
137 * to allow the interrupt handler to modify it directly. Held for only long
138 * enough to read-modify-write INTMASK and no other locks are grabbed when
139 * holding this one.
140 *
Will Newtonf95f3852011-01-02 01:11:59 -0500141 * The @mrq field of struct dw_mci_slot is also protected by @lock,
142 * and must always be written at the same time as the slot is added to
143 * @queue.
144 *
145 * @pending_events and @completed_events are accessed using atomic bit
146 * operations, so they don't need any locking.
147 *
148 * None of the fields touched by the interrupt handler need any
149 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
150 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
151 * interrupts must be disabled and @data_status updated with a
152 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300153 * CMDRDY interrupt must be disabled and @cmd_status updated with a
Will Newtonf95f3852011-01-02 01:11:59 -0500154 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
155 * bytes_xfered field of @data must be written. This is ensured by
156 * using barriers.
157 */
158struct dw_mci {
159 spinlock_t lock;
Doug Andersonf8c58c12014-12-02 15:42:47 -0800160 spinlock_t irq_lock;
Will Newtonf95f3852011-01-02 01:11:59 -0500161 void __iomem *regs;
Ben Dooks76184ac2015-03-25 11:27:52 +0000162 void __iomem *fifo_reg;
Will Newtonf95f3852011-01-02 01:11:59 -0500163
164 struct scatterlist *sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +0900165 struct sg_mapping_iter sg_miter;
Will Newtonf95f3852011-01-02 01:11:59 -0500166
167 struct dw_mci_slot *cur_slot;
168 struct mmc_request *mrq;
169 struct mmc_command *cmd;
170 struct mmc_data *data;
Seungwon Jeon90c21432013-08-31 00:14:05 +0900171 struct mmc_command stop_abort;
Seungwon Jeon52426892013-08-31 00:13:42 +0900172 unsigned int prev_blksz;
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900173 unsigned char timing;
Will Newtonf95f3852011-01-02 01:11:59 -0500174
175 /* DMA interface members*/
176 int use_dma;
James Hogan03e8cb532011-06-29 09:28:43 +0100177 int using_dma;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000178 int dma_64bit_address;
Will Newtonf95f3852011-01-02 01:11:59 -0500179
180 dma_addr_t sg_dma;
181 void *sg_cpu;
Arnd Bergmann8e2b36e2012-11-06 22:55:31 +0100182 const struct dw_mci_dma_ops *dma_ops;
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800183 /* For idmac */
Will Newtonf95f3852011-01-02 01:11:59 -0500184 unsigned int ring_size;
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800185
186 /* For edmac */
187 struct dw_mci_dma_slave *dms;
188 /* Registers's physical base address */
Arnd Bergmann260b3162015-11-12 15:14:23 +0100189 resource_size_t phy_regs;
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800190
Will Newtonf95f3852011-01-02 01:11:59 -0500191 u32 cmd_status;
192 u32 data_status;
193 u32 stop_cmdr;
194 u32 dir_status;
195 struct tasklet_struct tasklet;
Will Newtonf95f3852011-01-02 01:11:59 -0500196 unsigned long pending_events;
197 unsigned long completed_events;
198 enum dw_mci_state state;
199 struct list_head queue;
200
201 u32 bus_hz;
202 u32 current_speed;
203 u32 num_slots;
Jaehoon Chunge61cf112011-03-17 20:32:33 +0900204 u32 fifoth_val;
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +0900205 u16 verid;
Thomas Abraham4a909202012-09-17 18:16:35 +0000206 struct device *dev;
Will Newtonf95f3852011-01-02 01:11:59 -0500207 struct dw_mci_board *pdata;
Arnd Bergmann8e2b36e2012-11-06 22:55:31 +0100208 const struct dw_mci_drv_data *drv_data;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000209 void *priv;
Thomas Abrahamf90a0612012-09-17 18:16:38 +0000210 struct clk *biu_clk;
211 struct clk *ciu_clk;
Will Newtonf95f3852011-01-02 01:11:59 -0500212 struct dw_mci_slot *slot[MAX_MCI_SLOTS];
213
214 /* FIFO push and pull */
James Hoganb86d8252011-06-24 13:57:18 +0100215 int fifo_depth;
Will Newtonf95f3852011-01-02 01:11:59 -0500216 int data_shift;
James Hogan34b664a2011-06-24 13:57:56 +0100217 u8 part_buf_start;
218 u8 part_buf_count;
219 union {
220 u16 part_buf16;
221 u32 part_buf32;
222 u64 part_buf;
223 };
Will Newtonf95f3852011-01-02 01:11:59 -0500224 void (*push_data)(struct dw_mci *host, void *buf, int cnt);
225 void (*pull_data)(struct dw_mci *host, void *buf, int cnt);
226
Yuvaraj CD51da2242014-08-22 19:17:50 +0530227 bool vqmmc_enabled;
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +0530228 unsigned long irq_flags; /* IRQ flags */
Seungwon Jeond6761882012-09-28 14:21:59 +0900229 int irq;
Addy Ke76756232014-11-04 22:03:09 +0800230
231 int sdio_id0;
Doug Anderson5c935162015-03-09 16:18:21 -0700232
233 struct timer_list cmd11_timer;
Addy Ke57e10482015-08-11 01:27:18 +0900234 struct timer_list dto_timer;
Will Newtonf95f3852011-01-02 01:11:59 -0500235};
236
237/* DMA ops for Internal/External DMAC interface */
238struct dw_mci_dma_ops {
239 /* DMA Ops */
240 int (*init)(struct dw_mci *host);
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800241 int (*start)(struct dw_mci *host, unsigned int sg_len);
242 void (*complete)(void *host);
Will Newtonf95f3852011-01-02 01:11:59 -0500243 void (*stop)(struct dw_mci *host);
244 void (*cleanup)(struct dw_mci *host);
245 void (*exit)(struct dw_mci *host);
246};
247
Will Newtonf95f3852011-01-02 01:11:59 -0500248struct dma_pdata;
249
Will Newtonf95f3852011-01-02 01:11:59 -0500250/* Board platform data */
251struct dw_mci_board {
252 u32 num_slots;
253
Thomas Abrahamc3665002012-09-17 18:16:43 +0000254 unsigned int bus_hz; /* Clock speed at the cclk_in pad */
Will Newtonf95f3852011-01-02 01:11:59 -0500255
Lee Jones5f1a4dd2012-11-14 12:35:51 +0000256 u32 caps; /* Capabilities */
257 u32 caps2; /* More capabilities */
Abhilash Kesavanab269122012-11-19 10:26:21 +0530258 u32 pm_caps; /* PM capabilities */
James Hoganb86d8252011-06-24 13:57:18 +0100259 /*
260 * Override fifo depth. If 0, autodetect it from the FIFOTH register,
261 * but note that this may not be reliable after a bootloader has used
262 * it.
263 */
264 unsigned int fifo_depth;
Jaehoon Chungfc3d7722011-02-25 11:08:15 +0900265
Will Newtonf95f3852011-01-02 01:11:59 -0500266 /* delay in mS before detecting cards after interrupt */
267 u32 detect_delay_ms;
268
Guodong Xud6786fe2016-08-12 16:51:26 +0800269 struct reset_control *rstc;
Will Newtonf95f3852011-01-02 01:11:59 -0500270 struct dw_mci_dma_ops *dma_ops;
271 struct dma_pdata *data;
Will Newtonf95f3852011-01-02 01:11:59 -0500272};
273
Robert P. J. Day100e9182011-05-27 16:04:03 -0400274#endif /* LINUX_MMC_DW_MMC_H */