blob: 6344dfb7217791e09c0834d79449a318d8ab019e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030040#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042
Kristian Høgsberg112b7152009-01-04 16:55:33 -050043static struct drm_driver driver;
44
Antti Koskipaaa57c7742014-02-04 14:22:24 +020045#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020050 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030057 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020059
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030060#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
Tobias Klauser9a7e8492010-05-20 10:33:46 +020066static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070067 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010068 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070069 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030071 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050072};
73
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040084 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020086 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070087 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020088 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030089 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050090};
91
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070093 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010094 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200107static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500109 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200112 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700113 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200114 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300115 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200117static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100119 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700120 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200121 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300122 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200124static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500126 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200129 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700130 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200131 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300132 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500133};
134
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200135static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100137 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100138 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700139 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200140 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300141 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100148 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700149 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200150 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300151 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700158 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300160 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100174 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700176 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200177 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300178 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100183 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200191 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700192 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000199 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700200 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700201 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200202 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300203 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204};
205
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100208 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200209 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200211 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300213 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800214};
215
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200216static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100218 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800219 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200221 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200222 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300223 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800224};
225
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200229 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700231 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700232
Jesse Barnesc76b6152011-04-28 14:32:07 -0700233static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234 GEN7_FEATURES,
235 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200236 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300237 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200244 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300245 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700246};
247
Ben Widawsky999bcde2013-04-05 13:12:45 -0700248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200252 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300253 IVB_CURSOR_OFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254};
255
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700256static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700260 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200261 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200262 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700263 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200264 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300265 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700269 GEN7_FEATURES,
270 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700271 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200272 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200273 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700274 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200275 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300276 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700277};
278
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300279static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700280 GEN7_FEATURES,
281 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100282 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100283 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200285 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300286 IVB_CURSOR_OFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300287};
288
289static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100293 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100294 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200296 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300297 IVB_CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500298};
299
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800300static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700301 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300306 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800307 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200308 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300309 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300318 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800319 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200320 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700321 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800322};
323
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800328 .has_llc = 1,
329 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300330 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700333 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800340 .has_llc = 1,
341 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300342 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300345 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800346};
347
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300348static const struct intel_device_info intel_cherryview_info = {
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300349 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300350 .need_gfx_hws = 1, .has_hotplug = 1,
351 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352 .is_valleyview = 1,
353 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300354 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300355 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300356};
357
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000358static const struct intel_device_info intel_skylake_info = {
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530359 .is_skylake = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000360 .gen = 9, .num_pipes = 3,
361 .need_gfx_hws = 1, .has_hotplug = 1,
362 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
363 .has_llc = 1,
364 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300365 .has_fpga_dbg = 1,
Daisy Sun043efb12014-04-23 17:13:09 -0700366 .has_fbc = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000367 GEN_DEFAULT_PIPEOFFSETS,
368 IVB_CURSOR_OFFSETS,
369};
370
Damien Lespiau719388e2015-02-04 13:22:27 +0000371static const struct intel_device_info intel_skylake_gt3_info = {
Damien Lespiau719388e2015-02-04 13:22:27 +0000372 .is_skylake = 1,
373 .gen = 9, .num_pipes = 3,
374 .need_gfx_hws = 1, .has_hotplug = 1,
375 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
376 .has_llc = 1,
377 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300378 .has_fpga_dbg = 1,
Damien Lespiau719388e2015-02-04 13:22:27 +0000379 .has_fbc = 1,
380 GEN_DEFAULT_PIPEOFFSETS,
381 IVB_CURSOR_OFFSETS,
382};
383
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200384static const struct intel_device_info intel_broxton_info = {
385 .is_preliminary = 1,
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700386 .is_broxton = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200387 .gen = 9,
388 .need_gfx_hws = 1, .has_hotplug = 1,
389 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
390 .num_pipes = 3,
391 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300392 .has_fpga_dbg = 1,
Daisy Sunce89db22015-03-17 11:39:28 +0200393 .has_fbc = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200394 GEN_DEFAULT_PIPEOFFSETS,
395 IVB_CURSOR_OFFSETS,
396};
397
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700398static const struct intel_device_info intel_kabylake_info = {
399 .is_preliminary = 1,
400 .is_kabylake = 1,
401 .gen = 9,
402 .num_pipes = 3,
403 .need_gfx_hws = 1, .has_hotplug = 1,
404 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
405 .has_llc = 1,
406 .has_ddi = 1,
407 .has_fpga_dbg = 1,
408 .has_fbc = 1,
409 GEN_DEFAULT_PIPEOFFSETS,
410 IVB_CURSOR_OFFSETS,
411};
412
413static const struct intel_device_info intel_kabylake_gt3_info = {
414 .is_preliminary = 1,
415 .is_kabylake = 1,
416 .gen = 9,
417 .num_pipes = 3,
418 .need_gfx_hws = 1, .has_hotplug = 1,
419 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
420 .has_llc = 1,
421 .has_ddi = 1,
422 .has_fpga_dbg = 1,
423 .has_fbc = 1,
424 GEN_DEFAULT_PIPEOFFSETS,
425 IVB_CURSOR_OFFSETS,
426};
427
Jesse Barnesa0a18072013-07-26 13:32:51 -0700428/*
429 * Make sure any device matches here are from most specific to most
430 * general. For example, since the Quanta match is based on the subsystem
431 * and subvendor IDs, we need it to come before the more general IVB
432 * PCI ID matches, otherwise we'll use the wrong info struct above.
433 */
Jani Nikula3cb27f32015-10-28 19:33:09 +0200434static const struct pci_device_id pciidlist[] = {
435 INTEL_I830_IDS(&intel_i830_info),
436 INTEL_I845G_IDS(&intel_845g_info),
437 INTEL_I85X_IDS(&intel_i85x_info),
438 INTEL_I865G_IDS(&intel_i865g_info),
439 INTEL_I915G_IDS(&intel_i915g_info),
440 INTEL_I915GM_IDS(&intel_i915gm_info),
441 INTEL_I945G_IDS(&intel_i945g_info),
442 INTEL_I945GM_IDS(&intel_i945gm_info),
443 INTEL_I965G_IDS(&intel_i965g_info),
444 INTEL_G33_IDS(&intel_g33_info),
445 INTEL_I965GM_IDS(&intel_i965gm_info),
446 INTEL_GM45_IDS(&intel_gm45_info),
447 INTEL_G45_IDS(&intel_g45_info),
448 INTEL_PINEVIEW_IDS(&intel_pineview_info),
449 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
450 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
451 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
452 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
453 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
454 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
455 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
456 INTEL_HSW_D_IDS(&intel_haswell_d_info),
457 INTEL_HSW_M_IDS(&intel_haswell_m_info),
458 INTEL_VLV_M_IDS(&intel_valleyview_m_info),
459 INTEL_VLV_D_IDS(&intel_valleyview_d_info),
460 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
461 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
462 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
463 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
464 INTEL_CHV_IDS(&intel_cherryview_info),
465 INTEL_SKL_GT1_IDS(&intel_skylake_info),
466 INTEL_SKL_GT2_IDS(&intel_skylake_info),
467 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
468 INTEL_BXT_IDS(&intel_broxton_info),
Deepak Sd97044b2015-10-28 12:19:51 -0700469 INTEL_KBL_GT1_IDS(&intel_kabylake_info),
470 INTEL_KBL_GT2_IDS(&intel_kabylake_info),
471 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
Deepak S8b10c0c2015-10-28 12:21:12 -0700472 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500473 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474};
475
Jesse Barnes79e53942008-11-07 14:24:08 -0800476MODULE_DEVICE_TABLE(pci, pciidlist);
Jesse Barnes79e53942008-11-07 14:24:08 -0800477
Robert Beckett30c964a2015-08-28 13:10:22 +0100478static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
479{
480 enum intel_pch ret = PCH_NOP;
481
482 /*
483 * In a virtualized passthrough environment we can be in a
484 * setup where the ISA bridge is not able to be passed through.
485 * In this case, a south bridge can be emulated and we have to
486 * make an educated guess as to which PCH is really there.
487 */
488
489 if (IS_GEN5(dev)) {
490 ret = PCH_IBX;
491 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
492 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
493 ret = PCH_CPT;
494 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
495 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
496 ret = PCH_LPT;
497 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700498 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100499 ret = PCH_SPT;
500 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
501 }
502
503 return ret;
504}
505
Akshay Joshi0206e352011-08-16 15:34:10 -0400506void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800507{
508 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200509 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800510
Ben Widawskyce1bb322013-04-05 13:12:44 -0700511 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
512 * (which really amounts to a PCH but no South Display).
513 */
514 if (INTEL_INFO(dev)->num_pipes == 0) {
515 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700516 return;
517 }
518
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800519 /*
520 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
521 * make graphics device passthrough work easy for VMM, that only
522 * need to expose ISA bridge to let driver know the real hardware
523 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800524 *
525 * In some virtualized environments (e.g. XEN), there is irrelevant
526 * ISA bridge in the system. To work reliably, we should scan trhough
527 * all the ISA bridge devices and check for the first match, instead
528 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800529 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200530 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800531 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200532 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200533 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800534
Jesse Barnes90711d52011-04-28 14:48:02 -0700535 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
536 dev_priv->pch_type = PCH_IBX;
537 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100538 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700539 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800540 dev_priv->pch_type = PCH_CPT;
541 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100542 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700543 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
544 /* PantherPoint is CPT compatible */
545 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300546 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100547 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300548 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
549 dev_priv->pch_type = PCH_LPT;
550 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800551 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
552 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800553 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
554 dev_priv->pch_type = PCH_LPT;
555 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800556 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
557 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530558 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
559 dev_priv->pch_type = PCH_SPT;
560 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700561 WARN_ON(!IS_SKYLAKE(dev) &&
562 !IS_KABYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530563 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
564 dev_priv->pch_type = PCH_SPT;
565 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700566 WARN_ON(!IS_SKYLAKE(dev) &&
567 !IS_KABYLAKE(dev));
Robert Beckett30c964a2015-08-28 13:10:22 +0100568 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE) {
569 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200570 } else
571 continue;
572
Rui Guo6a9c4b32013-06-19 21:10:23 +0800573 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800574 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800575 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800576 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200577 DRM_DEBUG_KMS("No PCH found.\n");
578
579 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800580}
581
Ben Widawsky2911a352012-04-05 14:47:36 -0700582bool i915_semaphore_is_enabled(struct drm_device *dev)
583{
584 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100585 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700586
Jani Nikulad330a952014-01-21 11:24:25 +0200587 if (i915.semaphores >= 0)
588 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700589
Oscar Mateo71386ef2014-07-24 17:04:44 +0100590 /* TODO: make semaphores and Execlists play nicely together */
591 if (i915.enable_execlists)
592 return false;
593
Rodrigo Vivibe71eab2014-08-04 11:15:19 -0700594 /* Until we get further testing... */
595 if (IS_GEN8(dev))
596 return false;
597
Daniel Vetter59de3292012-04-02 20:48:43 +0200598#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700599 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200600 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
601 return false;
602#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700603
Daniel Vettera08acaf2013-12-17 09:56:53 +0100604 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700605}
606
Imre Deak07f9cd02014-08-18 14:42:45 +0300607static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
608{
609 struct drm_device *dev = dev_priv->dev;
610 struct drm_encoder *encoder;
611
612 drm_modeset_lock_all(dev);
613 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
614 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
615
616 if (intel_encoder->suspend)
617 intel_encoder->suspend(intel_encoder);
618 }
619 drm_modeset_unlock_all(dev);
620}
621
Sagar Kambleebc32822014-08-13 23:07:05 +0530622static int intel_suspend_complete(struct drm_i915_private *dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200623static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
624 bool rpm_resume);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100625static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530626
Sagar Kambleebc32822014-08-13 23:07:05 +0530627
Imre Deak5e365c32014-10-23 19:23:25 +0300628static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100629{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100630 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnese5747e32014-06-12 08:35:47 -0700631 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +0100632 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100633
Zhang Ruib8efb172013-02-05 15:41:53 +0800634 /* ignore lid events during suspend */
635 mutex_lock(&dev_priv->modeset_restore_lock);
636 dev_priv->modeset_restore = MODESET_SUSPENDED;
637 mutex_unlock(&dev_priv->modeset_restore_lock);
638
Paulo Zanonic67a4702013-08-19 13:18:09 -0300639 /* We do a lot of poking in a lot of registers, make sure they work
640 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200641 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200642
Dave Airlie5bcf7192010-12-07 09:20:40 +1000643 drm_kms_helper_poll_disable(dev);
644
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100645 pci_save_state(dev->pdev);
646
Daniel Vetterd5818932015-02-23 12:03:26 +0100647 error = i915_gem_suspend(dev);
648 if (error) {
649 dev_err(&dev->pdev->dev,
650 "GEM idle failed, resume might fail\n");
651 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100652 }
653
Alex Daia1c41992015-09-30 09:46:37 -0700654 intel_guc_suspend(dev);
655
Daniel Vetterd5818932015-02-23 12:03:26 +0100656 intel_suspend_gt_powersave(dev);
657
658 /*
659 * Disable CRTCs directly since we want to preserve sw state
660 * for _thaw. Also, power gate the CRTC power wells.
661 */
662 drm_modeset_lock_all(dev);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +0200663 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100664 drm_modeset_unlock_all(dev);
665
666 intel_dp_mst_suspend(dev);
667
668 intel_runtime_pm_disable_interrupts(dev_priv);
669 intel_hpd_cancel_work(dev_priv);
670
671 intel_suspend_encoders(dev_priv);
672
673 intel_suspend_hw(dev);
674
Ben Widawsky828c7902013-10-16 09:21:30 -0700675 i915_gem_suspend_gtt_mappings(dev);
676
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100677 i915_save_state(dev);
678
Imre Deak95fa2ee2014-06-23 15:46:02 +0300679 opregion_target_state = PCI_D3cold;
680#if IS_ENABLED(CONFIG_ACPI_SLEEP)
681 if (acpi_target_system_state() < ACPI_STATE_S3)
Jesse Barnese5747e32014-06-12 08:35:47 -0700682 opregion_target_state = PCI_D1;
Imre Deak95fa2ee2014-06-23 15:46:02 +0300683#endif
Jesse Barnese5747e32014-06-12 08:35:47 -0700684 intel_opregion_notify_adapter(dev, opregion_target_state);
685
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700686 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100687 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100688
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100689 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100690
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200691 dev_priv->suspend_count++;
692
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700693 intel_display_set_init_power(dev_priv, false);
694
Imre Deakf514c2d2015-10-28 23:59:06 +0200695 if (HAS_CSR(dev_priv))
696 flush_work(&dev_priv->csr.work);
697
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100698 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100699}
700
Imre Deakab3be732015-03-02 13:04:41 +0200701static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +0300702{
703 struct drm_i915_private *dev_priv = drm_dev->dev_private;
704 int ret;
705
Imre Deak73dfc222015-11-17 17:33:53 +0200706 intel_power_domains_suspend(dev_priv);
707
Imre Deakc3c09c92014-10-23 19:23:15 +0300708 ret = intel_suspend_complete(dev_priv);
709
710 if (ret) {
711 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak73dfc222015-11-17 17:33:53 +0200712 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +0300713
714 return ret;
715 }
716
717 pci_disable_device(drm_dev->pdev);
Imre Deakab3be732015-03-02 13:04:41 +0200718 /*
Imre Deak54875572015-06-30 17:06:47 +0300719 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +0200720 * the device even though it's already in D3 and hang the machine. So
721 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +0300722 * power down the device properly. The issue was seen on multiple old
723 * GENs with different BIOS vendors, so having an explicit blacklist
724 * is inpractical; apply the workaround on everything pre GEN6. The
725 * platforms where the issue was seen:
726 * Lenovo Thinkpad X301, X61s, X60, T60, X41
727 * Fujitsu FSC S7110
728 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +0200729 */
Imre Deak54875572015-06-30 17:06:47 +0300730 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
Imre Deakab3be732015-03-02 13:04:41 +0200731 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +0300732
733 return 0;
734}
735
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200736int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100737{
738 int error;
739
740 if (!dev || !dev->dev_private) {
741 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700742 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000743 return -ENODEV;
744 }
745
Imre Deak0b14cbd2014-09-10 18:16:55 +0300746 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
747 state.event != PM_EVENT_FREEZE))
748 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +1000749
750 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
751 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100752
Imre Deak5e365c32014-10-23 19:23:25 +0300753 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100754 if (error)
755 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000756
Imre Deakab3be732015-03-02 13:04:41 +0200757 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000758}
759
Imre Deak5e365c32014-10-23 19:23:25 +0300760static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000761{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800762 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100763
Daniel Vetterd5818932015-02-23 12:03:26 +0100764 mutex_lock(&dev->struct_mutex);
765 i915_gem_restore_gtt_mappings(dev);
766 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300767
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100768 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100769 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100770
Daniel Vetterd5818932015-02-23 12:03:26 +0100771 intel_init_pch_refclk(dev);
772 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100773
Peter Antoine364aece2015-05-11 08:50:45 +0100774 /*
775 * Interrupts have to be enabled before any batches are run. If not the
776 * GPU will hang. i915_gem_init_hw() will initiate batches to
777 * update/restore the context.
778 *
779 * Modeset enabling in intel_modeset_init_hw() also needs working
780 * interrupts.
781 */
782 intel_runtime_pm_enable_interrupts(dev_priv);
783
Daniel Vetterd5818932015-02-23 12:03:26 +0100784 mutex_lock(&dev->struct_mutex);
785 if (i915_gem_init_hw(dev)) {
786 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +0200787 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800788 }
Daniel Vetterd5818932015-02-23 12:03:26 +0100789 mutex_unlock(&dev->struct_mutex);
790
Alex Daia1c41992015-09-30 09:46:37 -0700791 intel_guc_resume(dev);
792
Daniel Vetterd5818932015-02-23 12:03:26 +0100793 intel_modeset_init_hw(dev);
794
795 spin_lock_irq(&dev_priv->irq_lock);
796 if (dev_priv->display.hpd_irq_setup)
797 dev_priv->display.hpd_irq_setup(dev);
798 spin_unlock_irq(&dev_priv->irq_lock);
799
800 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200801 intel_display_resume(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100802 drm_modeset_unlock_all(dev);
803
804 intel_dp_mst_resume(dev);
805
806 /*
807 * ... but also need to make sure that hotplug processing
808 * doesn't cause havoc. Like in the driver load code we don't
809 * bother with the tiny race here where we might loose hotplug
810 * notifications.
811 * */
812 intel_hpd_init(dev_priv);
813 /* Config may have changed between suspend and resume */
814 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800815
Chris Wilson44834a62010-08-19 16:09:23 +0100816 intel_opregion_init(dev);
817
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100818 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700819
Zhang Ruib8efb172013-02-05 15:41:53 +0800820 mutex_lock(&dev_priv->modeset_restore_lock);
821 dev_priv->modeset_restore = MODESET_DONE;
822 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200823
Jesse Barnese5747e32014-06-12 08:35:47 -0700824 intel_opregion_notify_adapter(dev, PCI_D0);
825
Imre Deakee6f2802014-10-23 19:23:22 +0300826 drm_kms_helper_poll_enable(dev);
827
Chris Wilson074c6ad2014-04-09 09:19:43 +0100828 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100829}
830
Imre Deak5e365c32014-10-23 19:23:25 +0300831static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100832{
Imre Deak36d61e62014-10-23 19:23:24 +0300833 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200834 int ret = 0;
Imre Deak36d61e62014-10-23 19:23:24 +0300835
Imre Deak76c4b252014-04-01 19:55:22 +0300836 /*
837 * We have a resume ordering issue with the snd-hda driver also
838 * requiring our device to be power up. Due to the lack of a
839 * parent/child relationship we currently solve this with an early
840 * resume hook.
841 *
842 * FIXME: This should be solved with a special hdmi sink device or
843 * similar so that power domains can be employed.
844 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100845 if (pci_enable_device(dev->pdev))
846 return -EIO;
847
848 pci_set_master(dev->pdev);
849
Paulo Zanoniefee8332014-10-27 17:54:33 -0200850 if (IS_VALLEYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200851 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +0300852 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +0100853 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
854 ret);
Imre Deak36d61e62014-10-23 19:23:24 +0300855
856 intel_uncore_early_sanitize(dev, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200857
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100858 if (IS_BROXTON(dev))
859 ret = bxt_resume_prepare(dev_priv);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100860 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
861 hsw_disable_pc8(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200862
Imre Deak36d61e62014-10-23 19:23:24 +0300863 intel_uncore_sanitize(dev);
Imre Deak73dfc222015-11-17 17:33:53 +0200864 intel_power_domains_init_hw(dev_priv, true);
Imre Deak36d61e62014-10-23 19:23:24 +0300865
866 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300867}
868
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200869int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +0300870{
Imre Deak50a00722014-10-23 19:23:17 +0300871 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300872
Imre Deak097dd832014-10-23 19:23:19 +0300873 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
874 return 0;
875
Imre Deak5e365c32014-10-23 19:23:25 +0300876 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +0300877 if (ret)
878 return ret;
879
Imre Deak5a175142014-10-23 19:23:18 +0300880 return i915_drm_resume(dev);
881}
882
Ben Gamari11ed50e2009-09-14 17:48:45 -0400883/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200884 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400885 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400886 *
887 * Reset the chip. Useful if a hang is detected. Returns zero on successful
888 * reset or otherwise an error code.
889 *
890 * Procedure is fairly simple:
891 * - reset the chip using the reset reg
892 * - re-init context state
893 * - re-init hardware status page
894 * - re-init ring buffer
895 * - re-init interrupt state
896 * - re-init display
897 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200898int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400899{
Jani Nikula50227e12014-03-31 14:27:21 +0300900 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100901 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700902 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400903
Imre Deakdbea3ce2014-12-15 18:59:28 +0200904 intel_reset_gt_powersave(dev);
905
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200906 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400907
Chris Wilson069efc12010-09-30 16:53:18 +0100908 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400909
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100910 simulated = dev_priv->gpu_error.stop_rings != 0;
911
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300912 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200913
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300914 /* Also reset the gpu hangman. */
915 if (simulated) {
916 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
917 dev_priv->gpu_error.stop_rings = 0;
918 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100919 DRM_INFO("Reset not implemented, but ignoring "
920 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300921 ret = 0;
922 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100923 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300924
Daniel Vetterd8f27162014-10-01 01:02:04 +0200925 if (i915_stop_ring_allow_warn(dev_priv))
926 pr_notice("drm/i915: Resetting chip after gpu hang\n");
927
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700928 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100929 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100930 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100931 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400932 }
933
Ville Syrjälä1362b772014-11-26 17:07:29 +0200934 intel_overlay_reset(dev_priv);
935
Ben Gamari11ed50e2009-09-14 17:48:45 -0400936 /* Ok, now get things going again... */
937
938 /*
939 * Everything depends on having the GTT running, so we need to start
940 * there. Fortunately we don't need to do this unless we reset the
941 * chip at a PCI level.
942 *
943 * Next we need to restore the context, but we don't use those
944 * yet either...
945 *
946 * Ring buffer needs to be re-initialized in the KMS case, or if X
947 * was running at the time of the reset (i.e. we weren't VT
948 * switched away).
949 */
McAulay, Alistair6689c162014-08-15 18:51:35 +0100950
Daniel Vetter33d30a92015-02-23 12:03:27 +0100951 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
952 dev_priv->gpu_error.reload_in_reset = true;
McAulay, Alistair6689c162014-08-15 18:51:35 +0100953
Daniel Vetter33d30a92015-02-23 12:03:27 +0100954 ret = i915_gem_init_hw(dev);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100955
Daniel Vetter33d30a92015-02-23 12:03:27 +0100956 dev_priv->gpu_error.reload_in_reset = false;
Daniel Vetterf8175862012-04-10 15:50:11 +0200957
Daniel Vetter33d30a92015-02-23 12:03:27 +0100958 mutex_unlock(&dev->struct_mutex);
959 if (ret) {
960 DRM_ERROR("Failed hw init on reset %d\n", ret);
961 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400962 }
963
Daniel Vetter33d30a92015-02-23 12:03:27 +0100964 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +0100965 * rps/rc6 re-init is necessary to restore state lost after the
966 * reset and the re-install of gt irqs. Skip for ironlake per
967 * previous concerns that it doesn't respond well to some forms
968 * of re-init after reset.
969 */
970 if (INTEL_INFO(dev)->gen > 5)
971 intel_enable_gt_powersave(dev);
972
Ben Gamari11ed50e2009-09-14 17:48:45 -0400973 return 0;
974}
975
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800976static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500977{
Daniel Vetter01a06852012-06-25 15:58:49 +0200978 struct intel_device_info *intel_info =
979 (struct intel_device_info *) ent->driver_data;
980
Jani Nikulad330a952014-01-21 11:24:25 +0200981 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700982 DRM_INFO("This hardware requires preliminary hardware support.\n"
983 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
984 return -ENODEV;
985 }
986
Chris Wilson5fe49d82011-02-01 19:43:02 +0000987 /* Only bind to function 0 of the device. Early generations
988 * used function 1 as a placeholder for multi-head. This causes
989 * us confusion instead, especially on the systems where both
990 * functions have the same PCI-ID!
991 */
992 if (PCI_FUNC(pdev->devfn))
993 return -ENODEV;
994
Jordan Crousedcdb1672010-05-27 13:40:25 -0600995 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500996}
997
998static void
999i915_pci_remove(struct pci_dev *pdev)
1000{
1001 struct drm_device *dev = pci_get_drvdata(pdev);
1002
1003 drm_put_dev(dev);
1004}
1005
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001006static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001007{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001008 struct pci_dev *pdev = to_pci_dev(dev);
1009 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001010
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001011 if (!drm_dev || !drm_dev->dev_private) {
1012 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1013 return -ENODEV;
1014 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001015
Dave Airlie5bcf7192010-12-07 09:20:40 +10001016 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1017 return 0;
1018
Imre Deak5e365c32014-10-23 19:23:25 +03001019 return i915_drm_suspend(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001020}
1021
1022static int i915_pm_suspend_late(struct device *dev)
1023{
Imre Deak888d0d42015-01-08 17:54:13 +02001024 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001025
1026 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001027 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001028 * requiring our device to be power up. Due to the lack of a
1029 * parent/child relationship we currently solve this with an late
1030 * suspend hook.
1031 *
1032 * FIXME: This should be solved with a special hdmi sink device or
1033 * similar so that power domains can be employed.
1034 */
1035 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1036 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001037
Imre Deakab3be732015-03-02 13:04:41 +02001038 return i915_drm_suspend_late(drm_dev, false);
1039}
1040
1041static int i915_pm_poweroff_late(struct device *dev)
1042{
1043 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1044
1045 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1046 return 0;
1047
1048 return i915_drm_suspend_late(drm_dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001049}
1050
Imre Deak76c4b252014-04-01 19:55:22 +03001051static int i915_pm_resume_early(struct device *dev)
1052{
Imre Deak888d0d42015-01-08 17:54:13 +02001053 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001054
Imre Deak097dd832014-10-23 19:23:19 +03001055 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1056 return 0;
1057
Imre Deak5e365c32014-10-23 19:23:25 +03001058 return i915_drm_resume_early(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001059}
1060
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001061static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001062{
Imre Deak888d0d42015-01-08 17:54:13 +02001063 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001064
Imre Deak097dd832014-10-23 19:23:19 +03001065 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1066 return 0;
1067
Imre Deak5a175142014-10-23 19:23:18 +03001068 return i915_drm_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001069}
1070
Sagar Kambleebc32822014-08-13 23:07:05 +05301071static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001072{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001073 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001074
1075 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001076}
1077
Suketu Shah31335ce2014-11-24 13:37:45 +05301078static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1079{
1080 struct drm_device *dev = dev_priv->dev;
1081
1082 /* TODO: when DC5 support is added disable DC5 here. */
1083
1084 broxton_ddi_phy_uninit(dev);
1085 broxton_uninit_cdclk(dev);
1086 bxt_enable_dc9(dev_priv);
1087
1088 return 0;
1089}
1090
1091static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1092{
1093 struct drm_device *dev = dev_priv->dev;
1094
1095 /* TODO: when CSR FW support is added make sure the FW is loaded */
1096
1097 bxt_disable_dc9(dev_priv);
1098
1099 /*
1100 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1101 * is available.
1102 */
1103 broxton_init_cdclk(dev);
1104 broxton_ddi_phy_init(dev);
1105 intel_prepare_ddi(dev);
1106
1107 return 0;
1108}
1109
Imre Deakddeea5b2014-05-05 15:19:56 +03001110/*
1111 * Save all Gunit registers that may be lost after a D3 and a subsequent
1112 * S0i[R123] transition. The list of registers needing a save/restore is
1113 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1114 * registers in the following way:
1115 * - Driver: saved/restored by the driver
1116 * - Punit : saved/restored by the Punit firmware
1117 * - No, w/o marking: no need to save/restore, since the register is R/O or
1118 * used internally by the HW in a way that doesn't depend
1119 * keeping the content across a suspend/resume.
1120 * - Debug : used for debugging
1121 *
1122 * We save/restore all registers marked with 'Driver', with the following
1123 * exceptions:
1124 * - Registers out of use, including also registers marked with 'Debug'.
1125 * These have no effect on the driver's operation, so we don't save/restore
1126 * them to reduce the overhead.
1127 * - Registers that are fully setup by an initialization function called from
1128 * the resume path. For example many clock gating and RPS/RC6 registers.
1129 * - Registers that provide the right functionality with their reset defaults.
1130 *
1131 * TODO: Except for registers that based on the above 3 criteria can be safely
1132 * ignored, we save/restore all others, practically treating the HW context as
1133 * a black-box for the driver. Further investigation is needed to reduce the
1134 * saved/restored registers even further, by following the same 3 criteria.
1135 */
1136static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1137{
1138 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1139 int i;
1140
1141 /* GAM 0x4000-0x4770 */
1142 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1143 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1144 s->arb_mode = I915_READ(ARB_MODE);
1145 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1146 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1147
1148 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001149 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001150
1151 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001152 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001153
1154 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1155 s->ecochk = I915_READ(GAM_ECOCHK);
1156 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1157 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1158
1159 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1160
1161 /* MBC 0x9024-0x91D0, 0x8500 */
1162 s->g3dctl = I915_READ(VLV_G3DCTL);
1163 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1164 s->mbctl = I915_READ(GEN6_MBCTL);
1165
1166 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1167 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1168 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1169 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1170 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1171 s->rstctl = I915_READ(GEN6_RSTCTL);
1172 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1173
1174 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1175 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1176 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1177 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1178 s->ecobus = I915_READ(ECOBUS);
1179 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1180 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1181 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1182 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1183 s->rcedata = I915_READ(VLV_RCEDATA);
1184 s->spare2gh = I915_READ(VLV_SPAREG2H);
1185
1186 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1187 s->gt_imr = I915_READ(GTIMR);
1188 s->gt_ier = I915_READ(GTIER);
1189 s->pm_imr = I915_READ(GEN6_PMIMR);
1190 s->pm_ier = I915_READ(GEN6_PMIER);
1191
1192 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001193 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001194
1195 /* GT SA CZ domain, 0x100000-0x138124 */
1196 s->tilectl = I915_READ(TILECTL);
1197 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1198 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1199 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1200 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1201
1202 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1203 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1204 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001205 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03001206 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1207
1208 /*
1209 * Not saving any of:
1210 * DFT, 0x9800-0x9EC0
1211 * SARB, 0xB000-0xB1FC
1212 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1213 * PCI CFG
1214 */
1215}
1216
1217static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1218{
1219 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1220 u32 val;
1221 int i;
1222
1223 /* GAM 0x4000-0x4770 */
1224 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1225 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1226 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1227 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1228 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1229
1230 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001231 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001232
1233 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07001234 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03001235
1236 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1237 I915_WRITE(GAM_ECOCHK, s->ecochk);
1238 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1239 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1240
1241 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1242
1243 /* MBC 0x9024-0x91D0, 0x8500 */
1244 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1245 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1246 I915_WRITE(GEN6_MBCTL, s->mbctl);
1247
1248 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1249 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1250 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1251 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1252 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1253 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1254 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1255
1256 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1257 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1258 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1259 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1260 I915_WRITE(ECOBUS, s->ecobus);
1261 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1262 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1263 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1264 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1265 I915_WRITE(VLV_RCEDATA, s->rcedata);
1266 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1267
1268 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1269 I915_WRITE(GTIMR, s->gt_imr);
1270 I915_WRITE(GTIER, s->gt_ier);
1271 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1272 I915_WRITE(GEN6_PMIER, s->pm_ier);
1273
1274 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001275 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001276
1277 /* GT SA CZ domain, 0x100000-0x138124 */
1278 I915_WRITE(TILECTL, s->tilectl);
1279 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1280 /*
1281 * Preserve the GT allow wake and GFX force clock bit, they are not
1282 * be restored, as they are used to control the s0ix suspend/resume
1283 * sequence by the caller.
1284 */
1285 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1286 val &= VLV_GTLC_ALLOWWAKEREQ;
1287 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1288 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1289
1290 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1291 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1292 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1293 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1294
1295 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1296
1297 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1298 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1299 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001300 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03001301 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1302}
1303
Imre Deak650ad972014-04-18 16:35:02 +03001304int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1305{
1306 u32 val;
1307 int err;
1308
Imre Deak650ad972014-04-18 16:35:02 +03001309#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
Imre Deak650ad972014-04-18 16:35:02 +03001310
1311 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1312 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1313 if (force_on)
1314 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1315 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1316
1317 if (!force_on)
1318 return 0;
1319
Imre Deak8d4eee92014-04-14 20:24:43 +03001320 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001321 if (err)
1322 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1323 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1324
1325 return err;
1326#undef COND
1327}
1328
Imre Deakddeea5b2014-05-05 15:19:56 +03001329static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1330{
1331 u32 val;
1332 int err = 0;
1333
1334 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1335 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1336 if (allow)
1337 val |= VLV_GTLC_ALLOWWAKEREQ;
1338 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1339 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1340
1341#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1342 allow)
1343 err = wait_for(COND, 1);
1344 if (err)
1345 DRM_ERROR("timeout disabling GT waking\n");
1346 return err;
1347#undef COND
1348}
1349
1350static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1351 bool wait_for_on)
1352{
1353 u32 mask;
1354 u32 val;
1355 int err;
1356
1357 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1358 val = wait_for_on ? mask : 0;
1359#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1360 if (COND)
1361 return 0;
1362
1363 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1364 wait_for_on ? "on" : "off",
1365 I915_READ(VLV_GTLC_PW_STATUS));
1366
1367 /*
1368 * RC6 transitioning can be delayed up to 2 msec (see
1369 * valleyview_enable_rps), use 3 msec for safety.
1370 */
1371 err = wait_for(COND, 3);
1372 if (err)
1373 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1374 wait_for_on ? "on" : "off");
1375
1376 return err;
1377#undef COND
1378}
1379
1380static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1381{
1382 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1383 return;
1384
1385 DRM_ERROR("GT register access while GT waking disabled\n");
1386 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1387}
1388
Sagar Kambleebc32822014-08-13 23:07:05 +05301389static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001390{
1391 u32 mask;
1392 int err;
1393
1394 /*
1395 * Bspec defines the following GT well on flags as debug only, so
1396 * don't treat them as hard failures.
1397 */
1398 (void)vlv_wait_for_gt_wells(dev_priv, false);
1399
1400 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1401 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1402
1403 vlv_check_no_gt_access(dev_priv);
1404
1405 err = vlv_force_gfx_clock(dev_priv, true);
1406 if (err)
1407 goto err1;
1408
1409 err = vlv_allow_gt_wake(dev_priv, false);
1410 if (err)
1411 goto err2;
Deepak S98711162014-12-12 14:18:16 +05301412
1413 if (!IS_CHERRYVIEW(dev_priv->dev))
1414 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001415
1416 err = vlv_force_gfx_clock(dev_priv, false);
1417 if (err)
1418 goto err2;
1419
1420 return 0;
1421
1422err2:
1423 /* For safety always re-enable waking and disable gfx clock forcing */
1424 vlv_allow_gt_wake(dev_priv, true);
1425err1:
1426 vlv_force_gfx_clock(dev_priv, false);
1427
1428 return err;
1429}
1430
Sagar Kamble016970b2014-08-13 23:07:06 +05301431static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1432 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001433{
1434 struct drm_device *dev = dev_priv->dev;
1435 int err;
1436 int ret;
1437
1438 /*
1439 * If any of the steps fail just try to continue, that's the best we
1440 * can do at this point. Return the first error code (which will also
1441 * leave RPM permanently disabled).
1442 */
1443 ret = vlv_force_gfx_clock(dev_priv, true);
1444
Deepak S98711162014-12-12 14:18:16 +05301445 if (!IS_CHERRYVIEW(dev_priv->dev))
1446 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001447
1448 err = vlv_allow_gt_wake(dev_priv, true);
1449 if (!ret)
1450 ret = err;
1451
1452 err = vlv_force_gfx_clock(dev_priv, false);
1453 if (!ret)
1454 ret = err;
1455
1456 vlv_check_no_gt_access(dev_priv);
1457
Sagar Kamble016970b2014-08-13 23:07:06 +05301458 if (rpm_resume) {
1459 intel_init_clock_gating(dev);
1460 i915_gem_restore_fences(dev);
1461 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001462
1463 return ret;
1464}
1465
Paulo Zanoni97bea202014-03-07 20:12:33 -03001466static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001467{
1468 struct pci_dev *pdev = to_pci_dev(device);
1469 struct drm_device *dev = pci_get_drvdata(pdev);
1470 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001471 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001472
Imre Deakaeab0b52014-04-14 20:24:36 +03001473 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001474 return -ENODEV;
1475
Imre Deak604effb2014-08-26 13:26:56 +03001476 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1477 return -ENODEV;
1478
Paulo Zanoni8a187452013-12-06 20:32:13 -02001479 DRM_DEBUG_KMS("Suspending device\n");
1480
Imre Deak9486db62014-04-22 20:21:07 +03001481 /*
Imre Deakd6102972014-05-07 19:57:49 +03001482 * We could deadlock here in case another thread holding struct_mutex
1483 * calls RPM suspend concurrently, since the RPM suspend will wait
1484 * first for this RPM suspend to finish. In this case the concurrent
1485 * RPM resume will be followed by its RPM suspend counterpart. Still
1486 * for consistency return -EAGAIN, which will reschedule this suspend.
1487 */
1488 if (!mutex_trylock(&dev->struct_mutex)) {
1489 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1490 /*
1491 * Bump the expiration timestamp, otherwise the suspend won't
1492 * be rescheduled.
1493 */
1494 pm_runtime_mark_last_busy(device);
1495
1496 return -EAGAIN;
1497 }
1498 /*
1499 * We are safe here against re-faults, since the fault handler takes
1500 * an RPM reference.
1501 */
1502 i915_gem_release_all_mmaps(dev_priv);
1503 mutex_unlock(&dev->struct_mutex);
1504
Alex Daia1c41992015-09-30 09:46:37 -07001505 intel_guc_suspend(dev);
1506
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001507 intel_suspend_gt_powersave(dev);
Imre Deak2eb52522014-11-19 15:30:05 +02001508 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001509
Sagar Kambleebc32822014-08-13 23:07:05 +05301510 ret = intel_suspend_complete(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001511 if (ret) {
1512 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02001513 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001514
1515 return ret;
1516 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001517
Chris Wilson737b1502015-01-26 18:03:03 +02001518 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001519 intel_uncore_forcewake_reset(dev, false);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001520 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001521
1522 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001523 * FIXME: We really should find a document that references the arguments
1524 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001525 */
Paulo Zanonid37ae192015-07-30 18:20:29 -03001526 if (IS_BROADWELL(dev)) {
1527 /*
1528 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1529 * being detected, and the call we do at intel_runtime_resume()
1530 * won't be able to restore them. Since PCI_D3hot matches the
1531 * actual specification and appears to be working, use it.
1532 */
1533 intel_opregion_notify_adapter(dev, PCI_D3hot);
1534 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001535 /*
1536 * current versions of firmware which depend on this opregion
1537 * notification have repurposed the D1 definition to mean
1538 * "runtime suspended" vs. what you would normally expect (D3)
1539 * to distinguish it from notifications that might be sent via
1540 * the suspend path.
1541 */
1542 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001543 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001544
Mika Kuoppala59bad942015-01-16 11:34:40 +02001545 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001546
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001547 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001548 return 0;
1549}
1550
Paulo Zanoni97bea202014-03-07 20:12:33 -03001551static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001552{
1553 struct pci_dev *pdev = to_pci_dev(device);
1554 struct drm_device *dev = pci_get_drvdata(pdev);
1555 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001556 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001557
Imre Deak604effb2014-08-26 13:26:56 +03001558 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1559 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001560
1561 DRM_DEBUG_KMS("Resuming device\n");
1562
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001563 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001564 dev_priv->pm.suspended = false;
1565
Alex Daia1c41992015-09-30 09:46:37 -07001566 intel_guc_resume(dev);
1567
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001568 if (IS_GEN6(dev_priv))
1569 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301570
1571 if (IS_BROXTON(dev))
1572 ret = bxt_resume_prepare(dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001573 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1574 hsw_disable_pc8(dev_priv);
1575 else if (IS_VALLEYVIEW(dev_priv))
1576 ret = vlv_resume_prepare(dev_priv, true);
1577
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001578 /*
1579 * No point of rolling back things in case of an error, as the best
1580 * we can do is to hope that things will still work (and disable RPM).
1581 */
Imre Deak92b806d2014-04-14 20:24:39 +03001582 i915_gem_init_swizzling(dev);
1583 gen6_update_ring_freq(dev);
1584
Daniel Vetterb9632912014-09-30 10:56:44 +02001585 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001586
1587 /*
1588 * On VLV/CHV display interrupts are part of the display
1589 * power well, so hpd is reinitialized from there. For
1590 * everyone else do it here.
1591 */
1592 if (!IS_VALLEYVIEW(dev_priv))
1593 intel_hpd_init(dev_priv);
1594
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001595 intel_enable_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001596
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001597 if (ret)
1598 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1599 else
1600 DRM_DEBUG_KMS("Device resumed\n");
1601
1602 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001603}
1604
Sagar Kamble016970b2014-08-13 23:07:06 +05301605/*
1606 * This function implements common functionality of runtime and system
1607 * suspend sequence.
1608 */
Sagar Kambleebc32822014-08-13 23:07:05 +05301609static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1610{
Sagar Kambleebc32822014-08-13 23:07:05 +05301611 int ret;
1612
Damien Lespiau16e44e32015-05-20 14:45:16 +01001613 if (IS_BROXTON(dev_priv))
Suketu Shah31335ce2014-11-24 13:37:45 +05301614 ret = bxt_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001615 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301616 ret = hsw_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001617 else if (IS_VALLEYVIEW(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301618 ret = vlv_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001619 else
1620 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301621
1622 return ret;
1623}
1624
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001625static const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03001626 /*
1627 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1628 * PMSG_RESUME]
1629 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001630 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001631 .suspend_late = i915_pm_suspend_late,
1632 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001633 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001634
1635 /*
1636 * S4 event handlers
1637 * @freeze, @freeze_late : called (1) before creating the
1638 * hibernation image [PMSG_FREEZE] and
1639 * (2) after rebooting, before restoring
1640 * the image [PMSG_QUIESCE]
1641 * @thaw, @thaw_early : called (1) after creating the hibernation
1642 * image, before writing it [PMSG_THAW]
1643 * and (2) after failing to create or
1644 * restore the image [PMSG_RECOVER]
1645 * @poweroff, @poweroff_late: called after writing the hibernation
1646 * image, before rebooting [PMSG_HIBERNATE]
1647 * @restore, @restore_early : called after rebooting and restoring the
1648 * hibernation image [PMSG_RESTORE]
1649 */
Imre Deak36d61e62014-10-23 19:23:24 +03001650 .freeze = i915_pm_suspend,
1651 .freeze_late = i915_pm_suspend_late,
1652 .thaw_early = i915_pm_resume_early,
1653 .thaw = i915_pm_resume,
1654 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02001655 .poweroff_late = i915_pm_poweroff_late,
Imre Deak76c4b252014-04-01 19:55:22 +03001656 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001657 .restore = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001658
1659 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03001660 .runtime_suspend = intel_runtime_suspend,
1661 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001662};
1663
Laurent Pinchart78b68552012-05-17 13:27:22 +02001664static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001665 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001666 .open = drm_gem_vm_open,
1667 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001668};
1669
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001670static const struct file_operations i915_driver_fops = {
1671 .owner = THIS_MODULE,
1672 .open = drm_open,
1673 .release = drm_release,
1674 .unlocked_ioctl = drm_ioctl,
1675 .mmap = drm_gem_mmap,
1676 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001677 .read = drm_read,
1678#ifdef CONFIG_COMPAT
1679 .compat_ioctl = i915_compat_ioctl,
1680#endif
1681 .llseek = noop_llseek,
1682};
1683
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001685 /* Don't use MTRRs here; the Xserver or userspace app should
1686 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001687 */
Eric Anholt673a3942008-07-30 12:06:12 -07001688 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001689 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001690 DRIVER_RENDER | DRIVER_MODESET,
Dave Airlie22eae942005-11-10 22:16:34 +11001691 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001692 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001693 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001694 .lastclose = i915_driver_lastclose,
1695 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001696 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001697 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001698
Ben Gamari955b12d2009-02-17 20:08:49 -05001699#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001700 .debugfs_init = i915_debugfs_init,
1701 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001702#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001703 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001704 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001705
1706 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1707 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1708 .gem_prime_export = i915_gem_prime_export,
1709 .gem_prime_import = i915_gem_prime_import,
1710
Dave Airlieff72145b2011-02-07 12:16:14 +10001711 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001712 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001713 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001715 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001716 .name = DRIVER_NAME,
1717 .desc = DRIVER_DESC,
1718 .date = DRIVER_DATE,
1719 .major = DRIVER_MAJOR,
1720 .minor = DRIVER_MINOR,
1721 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722};
1723
Dave Airlie8410ea32010-12-15 03:16:38 +10001724static struct pci_driver i915_pci_driver = {
1725 .name = DRIVER_NAME,
1726 .id_table = pciidlist,
1727 .probe = i915_pci_probe,
1728 .remove = i915_pci_remove,
1729 .driver.pm = &i915_pm_ops,
1730};
1731
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732static int __init i915_init(void)
1733{
1734 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001735
1736 /*
Chris Wilsonfd930472015-06-19 20:27:27 +01001737 * Enable KMS by default, unless explicitly overriden by
1738 * either the i915.modeset prarameter or by the
1739 * vga_text_mode_force boot option.
Jesse Barnes79e53942008-11-07 14:24:08 -08001740 */
Chris Wilsonfd930472015-06-19 20:27:27 +01001741
1742 if (i915.modeset == 0)
1743 driver.driver_features &= ~DRIVER_MODESET;
Jesse Barnes79e53942008-11-07 14:24:08 -08001744
1745#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001746 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001747 driver.driver_features &= ~DRIVER_MODESET;
1748#endif
1749
Daniel Vetterb30324a2013-11-13 22:11:25 +01001750 if (!(driver.driver_features & DRIVER_MODESET)) {
Daniel Vetterb30324a2013-11-13 22:11:25 +01001751 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001752 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001753 return 0;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001754 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001755
Maarten Lankhorstc5b852f2015-08-26 09:29:56 +02001756 if (i915.nuclear_pageflip)
Matt Roperb2e77232015-01-22 16:53:12 -08001757 driver.driver_features |= DRIVER_ATOMIC;
1758
Dave Airlie8410ea32010-12-15 03:16:38 +10001759 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760}
1761
1762static void __exit i915_exit(void)
1763{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001764 if (!(driver.driver_features & DRIVER_MODESET))
1765 return; /* Never loaded a driver. */
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001766
Dave Airlie8410ea32010-12-15 03:16:38 +10001767 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768}
1769
1770module_init(i915_init);
1771module_exit(i915_exit);
1772
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001773MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001774MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001775
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001776MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777MODULE_LICENSE("GPL and additional rights");