blob: 9dd154d6f89a9205aa33eff33930e2cb0efc3397 [file] [log] [blame]
Albert Herranz9c210252009-12-12 06:31:47 +00001/*
2 * arch/powerpc/platforms/embedded6xx/hlwd-pic.c
3 *
4 * Nintendo Wii "Hollywood" interrupt controller support.
5 * Copyright (C) 2009 The GameCube Linux Team
6 * Copyright (C) 2009 Albert Herranz
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version 2
11 * of the License, or (at your option) any later version.
12 *
13 */
14#define DRV_MODULE_NAME "hlwd-pic"
15#define pr_fmt(fmt) DRV_MODULE_NAME ": " fmt
16
17#include <linux/kernel.h>
Albert Herranz9c210252009-12-12 06:31:47 +000018#include <linux/irq.h>
19#include <linux/of.h>
Rob Herring26a20562013-09-26 07:40:04 -050020#include <linux/of_address.h>
21#include <linux/of_irq.h>
Albert Herranz9c210252009-12-12 06:31:47 +000022#include <asm/io.h>
23
24#include "hlwd-pic.h"
25
26#define HLWD_NR_IRQS 32
27
28/*
29 * Each interrupt has a corresponding bit in both
30 * the Interrupt Cause (ICR) and Interrupt Mask (IMR) registers.
31 *
32 * Enabling/disabling an interrupt line involves asserting/clearing
33 * the corresponding bit in IMR. ACK'ing a request simply involves
34 * asserting the corresponding bit in ICR.
35 */
36#define HW_BROADWAY_ICR 0x00
37#define HW_BROADWAY_IMR 0x04
38
39
40/*
41 * IRQ chip hooks.
42 *
43 */
44
Lennert Buytenhek0bf88782011-03-08 22:26:53 +000045static void hlwd_pic_mask_and_ack(struct irq_data *d)
Albert Herranz9c210252009-12-12 06:31:47 +000046{
Grant Likely476eb492011-05-04 15:02:15 +100047 int irq = irqd_to_hwirq(d);
Lennert Buytenhek0bf88782011-03-08 22:26:53 +000048 void __iomem *io_base = irq_data_get_irq_chip_data(d);
Albert Herranz9c210252009-12-12 06:31:47 +000049 u32 mask = 1 << irq;
50
51 clrbits32(io_base + HW_BROADWAY_IMR, mask);
52 out_be32(io_base + HW_BROADWAY_ICR, mask);
53}
54
Lennert Buytenhek0bf88782011-03-08 22:26:53 +000055static void hlwd_pic_ack(struct irq_data *d)
Albert Herranz9c210252009-12-12 06:31:47 +000056{
Grant Likely476eb492011-05-04 15:02:15 +100057 int irq = irqd_to_hwirq(d);
Lennert Buytenhek0bf88782011-03-08 22:26:53 +000058 void __iomem *io_base = irq_data_get_irq_chip_data(d);
Albert Herranz9c210252009-12-12 06:31:47 +000059
60 out_be32(io_base + HW_BROADWAY_ICR, 1 << irq);
61}
62
Lennert Buytenhek0bf88782011-03-08 22:26:53 +000063static void hlwd_pic_mask(struct irq_data *d)
Albert Herranz9c210252009-12-12 06:31:47 +000064{
Grant Likely476eb492011-05-04 15:02:15 +100065 int irq = irqd_to_hwirq(d);
Lennert Buytenhek0bf88782011-03-08 22:26:53 +000066 void __iomem *io_base = irq_data_get_irq_chip_data(d);
Albert Herranz9c210252009-12-12 06:31:47 +000067
68 clrbits32(io_base + HW_BROADWAY_IMR, 1 << irq);
69}
70
Lennert Buytenhek0bf88782011-03-08 22:26:53 +000071static void hlwd_pic_unmask(struct irq_data *d)
Albert Herranz9c210252009-12-12 06:31:47 +000072{
Grant Likely476eb492011-05-04 15:02:15 +100073 int irq = irqd_to_hwirq(d);
Lennert Buytenhek0bf88782011-03-08 22:26:53 +000074 void __iomem *io_base = irq_data_get_irq_chip_data(d);
Albert Herranz9c210252009-12-12 06:31:47 +000075
76 setbits32(io_base + HW_BROADWAY_IMR, 1 << irq);
77}
78
79
80static struct irq_chip hlwd_pic = {
81 .name = "hlwd-pic",
Lennert Buytenhek0bf88782011-03-08 22:26:53 +000082 .irq_ack = hlwd_pic_ack,
83 .irq_mask_ack = hlwd_pic_mask_and_ack,
84 .irq_mask = hlwd_pic_mask,
85 .irq_unmask = hlwd_pic_unmask,
Albert Herranz9c210252009-12-12 06:31:47 +000086};
87
88/*
89 * IRQ host hooks.
90 *
91 */
92
Grant Likelybae1d8f2012-02-14 14:06:50 -070093static struct irq_domain *hlwd_irq_host;
Albert Herranz9c210252009-12-12 06:31:47 +000094
Grant Likelybae1d8f2012-02-14 14:06:50 -070095static int hlwd_pic_map(struct irq_domain *h, unsigned int virq,
Albert Herranz9c210252009-12-12 06:31:47 +000096 irq_hw_number_t hwirq)
97{
Thomas Gleixnerec775d02011-03-25 16:45:20 +010098 irq_set_chip_data(virq, h->host_data);
Thomas Gleixner98488db2011-03-25 15:43:57 +010099 irq_set_status_flags(virq, IRQ_LEVEL);
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100100 irq_set_chip_and_handler(virq, &hlwd_pic, handle_level_irq);
Albert Herranz9c210252009-12-12 06:31:47 +0000101 return 0;
102}
103
Grant Likely9f70b8e2012-01-26 12:24:34 -0700104static const struct irq_domain_ops hlwd_irq_domain_ops = {
Albert Herranz9c210252009-12-12 06:31:47 +0000105 .map = hlwd_pic_map,
Albert Herranz9c210252009-12-12 06:31:47 +0000106};
107
Grant Likelybae1d8f2012-02-14 14:06:50 -0700108static unsigned int __hlwd_pic_get_irq(struct irq_domain *h)
Albert Herranz9c210252009-12-12 06:31:47 +0000109{
110 void __iomem *io_base = h->host_data;
111 int irq;
112 u32 irq_status;
113
114 irq_status = in_be32(io_base + HW_BROADWAY_ICR) &
115 in_be32(io_base + HW_BROADWAY_IMR);
116 if (irq_status == 0)
117 return NO_IRQ; /* no more IRQs pending */
118
119 irq = __ffs(irq_status);
120 return irq_linear_revmap(h, irq);
121}
122
123static void hlwd_pic_irq_cascade(unsigned int cascade_virq,
124 struct irq_desc *desc)
125{
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100126 struct irq_chip *chip = irq_desc_get_chip(desc);
Jiang Liuc1231a72015-05-20 17:59:52 +0800127 struct irq_domain *irq_domain = irq_desc_get_handler_data(desc);
Albert Herranz9c210252009-12-12 06:31:47 +0000128 unsigned int virq;
129
Albert Herranz7ccec3e2009-12-18 10:04:42 +0000130 raw_spin_lock(&desc->lock);
Lennert Buytenhek0bf88782011-03-08 22:26:53 +0000131 chip->irq_mask(&desc->irq_data); /* IRQ_LEVEL */
Albert Herranz7ccec3e2009-12-18 10:04:42 +0000132 raw_spin_unlock(&desc->lock);
Albert Herranz9c210252009-12-12 06:31:47 +0000133
Grant Likelybae1d8f2012-02-14 14:06:50 -0700134 virq = __hlwd_pic_get_irq(irq_domain);
Albert Herranz9c210252009-12-12 06:31:47 +0000135 if (virq != NO_IRQ)
136 generic_handle_irq(virq);
137 else
138 pr_err("spurious interrupt!\n");
139
Albert Herranz7ccec3e2009-12-18 10:04:42 +0000140 raw_spin_lock(&desc->lock);
Lennert Buytenhek0bf88782011-03-08 22:26:53 +0000141 chip->irq_ack(&desc->irq_data); /* IRQ_LEVEL */
Thomas Gleixner98488db2011-03-25 15:43:57 +0100142 if (!irqd_irq_disabled(&desc->irq_data) && chip->irq_unmask)
Lennert Buytenhek0bf88782011-03-08 22:26:53 +0000143 chip->irq_unmask(&desc->irq_data);
Albert Herranz7ccec3e2009-12-18 10:04:42 +0000144 raw_spin_unlock(&desc->lock);
Albert Herranz9c210252009-12-12 06:31:47 +0000145}
146
147/*
148 * Platform hooks.
149 *
150 */
151
152static void __hlwd_quiesce(void __iomem *io_base)
153{
154 /* mask and ack all IRQs */
155 out_be32(io_base + HW_BROADWAY_IMR, 0);
156 out_be32(io_base + HW_BROADWAY_ICR, 0xffffffff);
157}
158
Grant Likelybae1d8f2012-02-14 14:06:50 -0700159struct irq_domain *hlwd_pic_init(struct device_node *np)
Albert Herranz9c210252009-12-12 06:31:47 +0000160{
Grant Likelybae1d8f2012-02-14 14:06:50 -0700161 struct irq_domain *irq_domain;
Albert Herranz9c210252009-12-12 06:31:47 +0000162 struct resource res;
163 void __iomem *io_base;
164 int retval;
165
166 retval = of_address_to_resource(np, 0, &res);
167 if (retval) {
168 pr_err("no io memory range found\n");
169 return NULL;
170 }
171 io_base = ioremap(res.start, resource_size(&res));
172 if (!io_base) {
173 pr_err("ioremap failed\n");
174 return NULL;
175 }
176
177 pr_info("controller at 0x%08x mapped to 0x%p\n", res.start, io_base);
178
179 __hlwd_quiesce(io_base);
180
Grant Likelya8db8cf2012-02-14 14:06:54 -0700181 irq_domain = irq_domain_add_linear(np, HLWD_NR_IRQS,
182 &hlwd_irq_domain_ops, io_base);
Grant Likelybae1d8f2012-02-14 14:06:50 -0700183 if (!irq_domain) {
184 pr_err("failed to allocate irq_domain\n");
Wei Yongjun8d7c0b52013-10-12 15:13:19 +0800185 iounmap(io_base);
Albert Herranz9c210252009-12-12 06:31:47 +0000186 return NULL;
187 }
Albert Herranz9c210252009-12-12 06:31:47 +0000188
Grant Likelybae1d8f2012-02-14 14:06:50 -0700189 return irq_domain;
Albert Herranz9c210252009-12-12 06:31:47 +0000190}
191
192unsigned int hlwd_pic_get_irq(void)
193{
Paul Gortmaker6d166fe2012-02-22 18:35:03 -0500194 return __hlwd_pic_get_irq(hlwd_irq_host);
Albert Herranz9c210252009-12-12 06:31:47 +0000195}
196
197/*
198 * Probe function.
199 *
200 */
201
202void hlwd_pic_probe(void)
203{
Grant Likelybae1d8f2012-02-14 14:06:50 -0700204 struct irq_domain *host;
Albert Herranz9c210252009-12-12 06:31:47 +0000205 struct device_node *np;
206 const u32 *interrupts;
207 int cascade_virq;
208
209 for_each_compatible_node(np, NULL, "nintendo,hollywood-pic") {
210 interrupts = of_get_property(np, "interrupts", NULL);
211 if (interrupts) {
212 host = hlwd_pic_init(np);
213 BUG_ON(!host);
214 cascade_virq = irq_of_parse_and_map(np, 0);
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100215 irq_set_handler_data(cascade_virq, host);
216 irq_set_chained_handler(cascade_virq,
Albert Herranz9c210252009-12-12 06:31:47 +0000217 hlwd_pic_irq_cascade);
Paul Gortmaker6d166fe2012-02-22 18:35:03 -0500218 hlwd_irq_host = host;
Albert Herranz9c210252009-12-12 06:31:47 +0000219 break;
220 }
221 }
222}
223
224/**
225 * hlwd_quiesce() - quiesce hollywood irq controller
226 *
227 * Mask and ack all interrupt sources.
228 *
229 */
230void hlwd_quiesce(void)
231{
Paul Gortmaker6d166fe2012-02-22 18:35:03 -0500232 void __iomem *io_base = hlwd_irq_host->host_data;
Albert Herranz9c210252009-12-12 06:31:47 +0000233
234 __hlwd_quiesce(io_base);
235}
236