blob: c60f4fe365375b824f0b0b13266d3cf9842d38b2 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
159#define CTX_LRI_HEADER_0 0x01
160#define CTX_CONTEXT_CONTROL 0x02
161#define CTX_RING_HEAD 0x04
162#define CTX_RING_TAIL 0x06
163#define CTX_RING_BUFFER_START 0x08
164#define CTX_RING_BUFFER_CONTROL 0x0a
165#define CTX_BB_HEAD_U 0x0c
166#define CTX_BB_HEAD_L 0x0e
167#define CTX_BB_STATE 0x10
168#define CTX_SECOND_BB_HEAD_U 0x12
169#define CTX_SECOND_BB_HEAD_L 0x14
170#define CTX_SECOND_BB_STATE 0x16
171#define CTX_BB_PER_CTX_PTR 0x18
172#define CTX_RCS_INDIRECT_CTX 0x1a
173#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
174#define CTX_LRI_HEADER_1 0x21
175#define CTX_CTX_TIMESTAMP 0x22
176#define CTX_PDP3_UDW 0x24
177#define CTX_PDP3_LDW 0x26
178#define CTX_PDP2_UDW 0x28
179#define CTX_PDP2_LDW 0x2a
180#define CTX_PDP1_UDW 0x2c
181#define CTX_PDP1_LDW 0x2e
182#define CTX_PDP0_UDW 0x30
183#define CTX_PDP0_LDW 0x32
184#define CTX_LRI_HEADER_2 0x41
185#define CTX_R_PWR_CLK_STATE 0x42
186#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
187
Ben Widawsky84b790f2014-07-24 17:04:36 +0100188#define GEN8_CTX_VALID (1<<0)
189#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
190#define GEN8_CTX_FORCE_RESTORE (1<<2)
191#define GEN8_CTX_L3LLC_COHERENT (1<<5)
192#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100193
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200194#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200195 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200196 (reg_state)[(pos)+1] = (val); \
197} while (0)
198
199#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300200 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100201 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
202 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100204
Ville Syrjälä9244a812015-11-04 23:20:09 +0200205#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100206 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
207 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100209
Ben Widawsky84b790f2014-07-24 17:04:36 +0100210enum {
211 ADVANCED_CONTEXT = 0,
Michel Thierry2dba3232015-07-30 11:06:23 +0100212 LEGACY_32B_CONTEXT,
Ben Widawsky84b790f2014-07-24 17:04:36 +0100213 ADVANCED_AD_CONTEXT,
214 LEGACY_64B_CONTEXT
215};
Michel Thierry2dba3232015-07-30 11:06:23 +0100216#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
217#define GEN8_CTX_ADDRESSING_MODE(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
218 LEGACY_64B_CONTEXT :\
219 LEGACY_32B_CONTEXT)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100220enum {
221 FAULT_AND_HANG = 0,
222 FAULT_AND_HALT, /* Debug only */
223 FAULT_AND_STREAM,
224 FAULT_AND_CONTINUE /* Unsupported */
225};
226#define GEN8_CTX_ID_SHIFT 32
Michel Thierry71562912016-02-23 10:31:49 +0000227#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
228#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100229
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000230static int intel_lr_context_pin(struct intel_context *ctx,
231 struct intel_engine_cs *engine);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000232
Oscar Mateo73e4d072014-07-24 17:04:48 +0100233/**
234 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
235 * @dev: DRM device.
236 * @enable_execlists: value of i915.enable_execlists module parameter.
237 *
238 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000239 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100240 *
241 * Return: 1 if Execlists is supported and has to be enabled.
242 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100243int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
244{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200245 WARN_ON(i915.enable_ppgtt == -1);
246
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800247 /* On platforms with execlist available, vGPU will only
248 * support execlist mode, no ring buffer mode.
249 */
250 if (HAS_LOGICAL_RING_CONTEXTS(dev) && intel_vgpu_active(dev))
251 return 1;
252
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000253 if (INTEL_INFO(dev)->gen >= 9)
254 return 1;
255
Oscar Mateo127f1002014-07-24 17:04:11 +0100256 if (enable_execlists == 0)
257 return 0;
258
Oscar Mateo14bf9932014-07-24 17:04:34 +0100259 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
260 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100261 return 1;
262
263 return 0;
264}
Oscar Mateoede7d422014-07-24 17:04:12 +0100265
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000266static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000267logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000268{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000269 struct drm_device *dev = engine->dev;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000270
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000271 if (IS_GEN8(dev) || IS_GEN9(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000272 engine->idle_lite_restore_wa = ~0;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000273
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000274 engine->disable_lite_restore_wa = (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000275 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000276 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000277
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000278 engine->ctx_desc_template = GEN8_CTX_VALID;
279 engine->ctx_desc_template |= GEN8_CTX_ADDRESSING_MODE(dev) <<
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000280 GEN8_CTX_ADDRESSING_MODE_SHIFT;
281 if (IS_GEN8(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000282 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
283 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000284
285 /* TODO: WaDisableLiteRestore when we start using semaphore
286 * signalling between Command Streamers */
287 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
288
289 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
290 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000291 if (engine->disable_lite_restore_wa)
292 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000293}
294
295/**
296 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
297 * descriptor for a pinned context
298 *
299 * @ctx: Context to work on
300 * @ring: Engine the descriptor will be used with
301 *
302 * The context descriptor encodes various attributes of a context,
303 * including its GTT address and some flags. Because it's fairly
304 * expensive to calculate, we'll just do it once and cache the result,
305 * which remains valid until the context is unpinned.
306 *
307 * This is what a descriptor looks like, from LSB to MSB:
308 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
309 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
310 * bits 32-51: ctx ID, a globally unique tag (the LRCA again!)
311 * bits 52-63: reserved, may encode the engine ID (for GuC)
312 */
313static void
314intel_lr_context_descriptor_update(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000315 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000316{
317 uint64_t lrca, desc;
318
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000319 lrca = ctx->engine[engine->id].lrc_vma->node.start +
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000320 LRC_PPHWSP_PN * PAGE_SIZE;
321
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000322 desc = engine->ctx_desc_template; /* bits 0-11 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000323 desc |= lrca; /* bits 12-31 */
324 desc |= (lrca >> PAGE_SHIFT) << GEN8_CTX_ID_SHIFT; /* bits 32-51 */
325
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000326 ctx->engine[engine->id].lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000327}
328
329uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000330 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000331{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000332 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000333}
334
Oscar Mateo73e4d072014-07-24 17:04:48 +0100335/**
336 * intel_execlists_ctx_id() - get the Execlists Context ID
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000337 * @ctx: Context to get the ID for
338 * @ring: Engine to get the ID for
Oscar Mateo73e4d072014-07-24 17:04:48 +0100339 *
340 * Do not confuse with ctx->id! Unfortunately we have a name overload
341 * here: the old context ID we pass to userspace as a handler so that
342 * they can refer to a context, and the new context ID we pass to the
343 * ELSP so that the GPU can inform us of the context status via
344 * interrupts.
345 *
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000346 * The context ID is a portion of the context descriptor, so we can
347 * just extract the required part from the cached descriptor.
348 *
Oscar Mateo73e4d072014-07-24 17:04:48 +0100349 * Return: 20-bits globally unique context ID.
350 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000351u32 intel_execlists_ctx_id(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000352 struct intel_engine_cs *engine)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100353{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000354 return intel_lr_context_descriptor(ctx, engine) >> GEN8_CTX_ID_SHIFT;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100355}
356
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300357static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
358 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100359{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300360
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000361 struct intel_engine_cs *engine = rq0->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000362 struct drm_device *dev = engine->dev;
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000363 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300364 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100365
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300366 if (rq1) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000367 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300368 rq1->elsp_submitted++;
369 } else {
370 desc[1] = 0;
371 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100372
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000373 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300374 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100375
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300376 /* You must always write both descriptors in the order below. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000377 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[1]));
378 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200379
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000380 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100381 /* The context is automatically loaded after the following */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000382 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100383
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300384 /* ELSP is a wo register, use another nearby reg for posting */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000385 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(engine));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100386}
387
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000388static void
389execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
390{
391 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
392 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
393 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
394 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
395}
396
397static void execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100398{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000399 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppala05d98242015-07-03 17:09:33 +0300400 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000401 uint32_t *reg_state = rq->ctx->engine[engine->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100402
Mika Kuoppala05d98242015-07-03 17:09:33 +0300403 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100404
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000405 /* True 32b PPGTT with dynamic page allocation: update PDP
406 * registers and point the unallocated PDPs to scratch page.
407 * PML4 is allocated during ppgtt init, so this is not needed
408 * in 48-bit mode.
409 */
410 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
411 execlists_update_context_pdps(ppgtt, reg_state);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100412}
413
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300414static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
415 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100416{
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000417 struct drm_i915_private *dev_priv = rq0->i915;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100418 unsigned int fw_domains = rq0->engine->fw_domains;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000419
Mika Kuoppala05d98242015-07-03 17:09:33 +0300420 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100421
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300422 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300423 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100424
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100425 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100426 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000427
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300428 execlists_elsp_write(rq0, rq1);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000429
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100430 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100431 spin_unlock_irq(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100432}
433
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000434static void execlists_context_unqueue(struct intel_engine_cs *engine)
Michel Thierryacdd8842014-07-24 17:04:38 +0100435{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000436 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000437 struct drm_i915_gem_request *cursor, *tmp;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100438
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000439 assert_spin_locked(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100440
Peter Antoine779949f2015-05-11 16:03:27 +0100441 /*
442 * If irqs are not active generate a warning as batches that finish
443 * without the irqs may get lost and a GPU Hang may occur.
444 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000445 WARN_ON(!intel_irqs_enabled(engine->dev->dev_private));
Peter Antoine779949f2015-05-11 16:03:27 +0100446
Michel Thierryacdd8842014-07-24 17:04:38 +0100447 /* Try to read in pairs */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000448 list_for_each_entry_safe(cursor, tmp, &engine->execlist_queue,
Michel Thierryacdd8842014-07-24 17:04:38 +0100449 execlist_link) {
450 if (!req0) {
451 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000452 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100453 /* Same ctx: ignore first request, as second request
454 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100455 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000456 list_move_tail(&req0->execlist_link,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000457 &engine->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100458 req0 = cursor;
459 } else {
460 req1 = cursor;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000461 WARN_ON(req1->elsp_submitted);
Michel Thierryacdd8842014-07-24 17:04:38 +0100462 break;
463 }
464 }
465
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000466 if (unlikely(!req0))
467 return;
468
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000469 if (req0->elsp_submitted & engine->idle_lite_restore_wa) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100470 /*
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000471 * WaIdleLiteRestore: make sure we never cause a lite restore
472 * with HEAD==TAIL.
473 *
474 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL as we
475 * resubmit the request. See gen8_emit_request() for where we
476 * prepare the padding after the end of the request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100477 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000478 struct intel_ringbuffer *ringbuf;
Michel Thierry53292cd2015-04-15 18:11:33 +0100479
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000480 ringbuf = req0->ctx->engine[engine->id].ringbuf;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000481 req0->tail += 8;
482 req0->tail &= ringbuf->size - 1;
Michel Thierry53292cd2015-04-15 18:11:33 +0100483 }
484
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300485 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100486}
487
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000488static unsigned int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000489execlists_check_remove_request(struct intel_engine_cs *engine, u32 request_id)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100490{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000491 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100492
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000493 assert_spin_locked(&engine->execlist_lock);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100494
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000495 head_req = list_first_entry_or_null(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000496 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100497 execlist_link);
498
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000499 if (!head_req)
500 return 0;
Oscar Mateoe1fee722014-07-24 17:04:40 +0100501
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000502 if (unlikely(intel_execlists_ctx_id(head_req->ctx, engine) != request_id))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000503 return 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100504
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000505 WARN(head_req->elsp_submitted == 0, "Never submitted head request\n");
506
507 if (--head_req->elsp_submitted > 0)
508 return 0;
509
510 list_move_tail(&head_req->execlist_link,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000511 &engine->execlist_retired_req_list);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000512
513 return 1;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100514}
515
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000516static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000517get_context_status(struct intel_engine_cs *engine, unsigned int read_pointer,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000518 u32 *context_id)
Ben Widawsky91a41032016-01-05 10:30:07 -0800519{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000520 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000521 u32 status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800522
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000523 read_pointer %= GEN8_CSB_ENTRIES;
Ben Widawsky91a41032016-01-05 10:30:07 -0800524
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000525 status = I915_READ_FW(RING_CONTEXT_STATUS_BUF_LO(engine, read_pointer));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000526
527 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
528 return 0;
529
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000530 *context_id = I915_READ_FW(RING_CONTEXT_STATUS_BUF_HI(engine,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000531 read_pointer));
532
533 return status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800534}
535
Oscar Mateo73e4d072014-07-24 17:04:48 +0100536/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100537 * intel_lrc_irq_handler() - handle Context Switch interrupts
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100538 * @engine: Engine Command Streamer to handle.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100539 *
540 * Check the unread Context Status Buffers and manage the submission of new
541 * contexts to the ELSP accordingly.
542 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100543static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100544{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100545 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000546 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100547 u32 status_pointer;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000548 unsigned int read_pointer, write_pointer;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000549 u32 csb[GEN8_CSB_ENTRIES][2];
550 unsigned int csb_read = 0, i;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000551 unsigned int submit_contexts = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100552
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100553 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000554
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000555 status_pointer = I915_READ_FW(RING_CONTEXT_STATUS_PTR(engine));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800558 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100559 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100560 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100561
Thomas Daniele981e7b2014-07-24 17:04:39 +0100562 while (read_pointer < write_pointer) {
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000563 if (WARN_ON_ONCE(csb_read == GEN8_CSB_ENTRIES))
564 break;
565 csb[csb_read][0] = get_context_status(engine, ++read_pointer,
566 &csb[csb_read][1]);
567 csb_read++;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100568 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100569
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000570 engine->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100571
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800572 /* Update the read pointer to the old write pointer. Manual ringbuffer
573 * management ftw </sarcasm> */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000574 I915_WRITE_FW(RING_CONTEXT_STATUS_PTR(engine),
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000575 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000576 engine->next_context_status_buffer << 8));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000577
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100578 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000579
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000580 spin_lock(&engine->execlist_lock);
581
582 for (i = 0; i < csb_read; i++) {
583 if (unlikely(csb[i][0] & GEN8_CTX_STATUS_PREEMPTED)) {
584 if (csb[i][0] & GEN8_CTX_STATUS_LITE_RESTORE) {
585 if (execlists_check_remove_request(engine, csb[i][1]))
586 WARN(1, "Lite Restored request removed from queue\n");
587 } else
588 WARN(1, "Preemption without Lite Restore\n");
589 }
590
591 if (csb[i][0] & (GEN8_CTX_STATUS_ACTIVE_IDLE |
592 GEN8_CTX_STATUS_ELEMENT_SWITCH))
593 submit_contexts +=
594 execlists_check_remove_request(engine, csb[i][1]);
595 }
596
597 if (submit_contexts) {
598 if (!engine->disable_lite_restore_wa ||
599 (csb[i][0] & GEN8_CTX_STATUS_ACTIVE_IDLE))
600 execlists_context_unqueue(engine);
601 }
602
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000603 spin_unlock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000604
605 if (unlikely(submit_contexts > 2))
606 DRM_ERROR("More than two context complete events?\n");
Thomas Daniele981e7b2014-07-24 17:04:39 +0100607}
608
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000609static void execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100610{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000611 struct intel_engine_cs *engine = request->engine;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000612 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100613 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100614
Dave Gordoned54c1a2016-01-19 19:02:54 +0000615 if (request->ctx != request->i915->kernel_context)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000616 intel_lr_context_pin(request->ctx, engine);
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100617
John Harrison9bb1af42015-05-29 17:44:13 +0100618 i915_gem_request_reference(request);
619
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100620 spin_lock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100621
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000622 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link)
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100623 if (++num_elements > 2)
624 break;
625
626 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000627 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100628
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000629 tail_req = list_last_entry(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000630 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100631 execlist_link);
632
John Harrisonae707972015-05-29 17:44:14 +0100633 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100634 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000635 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000636 list_move_tail(&tail_req->execlist_link,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000637 &engine->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100638 }
639 }
640
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000641 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100642 if (num_elements == 0)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000643 execlists_context_unqueue(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100644
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100645 spin_unlock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100646}
647
John Harrison2f200552015-05-29 17:43:53 +0100648static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100649{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000650 struct intel_engine_cs *engine = req->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100651 uint32_t flush_domains;
652 int ret;
653
654 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000655 if (engine->gpu_caches_dirty)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100656 flush_domains = I915_GEM_GPU_DOMAINS;
657
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000658 ret = engine->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100659 if (ret)
660 return ret;
661
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000662 engine->gpu_caches_dirty = false;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100663 return 0;
664}
665
John Harrison535fbe82015-05-29 17:43:32 +0100666static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100667 struct list_head *vmas)
668{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000669 const unsigned other_rings = ~intel_engine_flag(req->engine);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100670 struct i915_vma *vma;
671 uint32_t flush_domains = 0;
672 bool flush_chipset = false;
673 int ret;
674
675 list_for_each_entry(vma, vmas, exec_list) {
676 struct drm_i915_gem_object *obj = vma->obj;
677
Chris Wilson03ade512015-04-27 13:41:18 +0100678 if (obj->active & other_rings) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000679 ret = i915_gem_object_sync(obj, req->engine, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100680 if (ret)
681 return ret;
682 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100683
684 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
685 flush_chipset |= i915_gem_clflush_object(obj, false);
686
687 flush_domains |= obj->base.write_domain;
688 }
689
690 if (flush_domains & I915_GEM_DOMAIN_GTT)
691 wmb();
692
693 /* Unconditionally invalidate gpu caches and ensure that we do flush
694 * any residual writes from the previous batch.
695 */
John Harrison2f200552015-05-29 17:43:53 +0100696 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100697}
698
John Harrison40e895c2015-05-29 17:43:26 +0100699int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000700{
Dave Gordone28e4042016-01-19 19:02:55 +0000701 int ret = 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000702
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000703 request->ringbuf = request->ctx->engine[request->engine->id].ringbuf;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300704
Alex Daia7e02192015-12-16 11:45:55 -0800705 if (i915.enable_guc_submission) {
706 /*
707 * Check that the GuC has space for the request before
708 * going any further, as the i915_add_request() call
709 * later on mustn't fail ...
710 */
711 struct intel_guc *guc = &request->i915->guc;
712
713 ret = i915_guc_wq_check_space(guc->execbuf_client);
714 if (ret)
715 return ret;
716 }
717
Dave Gordone28e4042016-01-19 19:02:55 +0000718 if (request->ctx != request->i915->kernel_context)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000719 ret = intel_lr_context_pin(request->ctx, request->engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000720
721 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000722}
723
John Harrisonbc0dce32015-03-19 12:30:07 +0000724/*
725 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100726 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000727 *
728 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
729 * really happens during submission is that the context and current tail will be placed
730 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
731 * point, the tail *inside* the context is updated and the ELSP written to.
732 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200733static int
John Harrisonae707972015-05-29 17:44:14 +0100734intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000735{
Chris Wilson7c17d372016-01-20 15:43:35 +0200736 struct intel_ringbuffer *ringbuf = request->ringbuf;
Alex Daid1675192015-08-12 15:43:43 +0100737 struct drm_i915_private *dev_priv = request->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000738 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000739
Chris Wilson7c17d372016-01-20 15:43:35 +0200740 intel_logical_ring_advance(ringbuf);
741 request->tail = ringbuf->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000742
Chris Wilson7c17d372016-01-20 15:43:35 +0200743 /*
744 * Here we add two extra NOOPs as padding to avoid
745 * lite restore of a context with HEAD==TAIL.
746 *
747 * Caller must reserve WA_TAIL_DWORDS for us!
748 */
749 intel_logical_ring_emit(ringbuf, MI_NOOP);
750 intel_logical_ring_emit(ringbuf, MI_NOOP);
751 intel_logical_ring_advance(ringbuf);
Alex Daid1675192015-08-12 15:43:43 +0100752
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000753 if (intel_engine_stopped(engine))
Chris Wilson7c17d372016-01-20 15:43:35 +0200754 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000755
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000756 if (engine->last_context != request->ctx) {
757 if (engine->last_context)
758 intel_lr_context_unpin(engine->last_context, engine);
759 if (request->ctx != request->i915->kernel_context) {
760 intel_lr_context_pin(request->ctx, engine);
761 engine->last_context = request->ctx;
762 } else {
763 engine->last_context = NULL;
764 }
765 }
766
Alex Daid1675192015-08-12 15:43:43 +0100767 if (dev_priv->guc.execbuf_client)
768 i915_guc_submit(dev_priv->guc.execbuf_client, request);
769 else
770 execlists_context_queue(request);
Chris Wilson7c17d372016-01-20 15:43:35 +0200771
772 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000773}
774
Oscar Mateo73e4d072014-07-24 17:04:48 +0100775/**
776 * execlists_submission() - submit a batchbuffer for execution, Execlists style
777 * @dev: DRM device.
778 * @file: DRM file.
779 * @ring: Engine Command Streamer to submit to.
780 * @ctx: Context to employ for this submission.
781 * @args: execbuffer call arguments.
782 * @vmas: list of vmas.
783 * @batch_obj: the batchbuffer to submit.
784 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000785 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100786 *
787 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
788 * away the submission details of the execbuffer ioctl call.
789 *
790 * Return: non-zero if the submission fails.
791 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100792int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100793 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100794 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100795{
John Harrison5f19e2b2015-05-29 17:43:27 +0100796 struct drm_device *dev = params->dev;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000797 struct intel_engine_cs *engine = params->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100798 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000799 struct intel_ringbuffer *ringbuf = params->ctx->engine[engine->id].ringbuf;
John Harrison5f19e2b2015-05-29 17:43:27 +0100800 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100801 int instp_mode;
802 u32 instp_mask;
803 int ret;
804
805 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
806 instp_mask = I915_EXEC_CONSTANTS_MASK;
807 switch (instp_mode) {
808 case I915_EXEC_CONSTANTS_REL_GENERAL:
809 case I915_EXEC_CONSTANTS_ABSOLUTE:
810 case I915_EXEC_CONSTANTS_REL_SURFACE:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000811 if (instp_mode != 0 && engine != &dev_priv->engine[RCS]) {
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100812 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
813 return -EINVAL;
814 }
815
816 if (instp_mode != dev_priv->relative_constants_mode) {
817 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
818 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
819 return -EINVAL;
820 }
821
822 /* The HW changed the meaning on this bit on gen6 */
823 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
824 }
825 break;
826 default:
827 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
828 return -EINVAL;
829 }
830
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100831 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
832 DRM_DEBUG("sol reset is gen7 only\n");
833 return -EINVAL;
834 }
835
John Harrison535fbe82015-05-29 17:43:32 +0100836 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100837 if (ret)
838 return ret;
839
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000840 if (engine == &dev_priv->engine[RCS] &&
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100841 instp_mode != dev_priv->relative_constants_mode) {
Chris Wilson987046a2016-04-28 09:56:46 +0100842 ret = intel_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100843 if (ret)
844 return ret;
845
846 intel_logical_ring_emit(ringbuf, MI_NOOP);
847 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200848 intel_logical_ring_emit_reg(ringbuf, INSTPM);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100849 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
850 intel_logical_ring_advance(ringbuf);
851
852 dev_priv->relative_constants_mode = instp_mode;
853 }
854
John Harrison5f19e2b2015-05-29 17:43:27 +0100855 exec_start = params->batch_obj_vm_offset +
856 args->batch_start_offset;
857
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000858 ret = engine->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100859 if (ret)
860 return ret;
861
John Harrison95c24162015-05-29 17:43:31 +0100862 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000863
John Harrison8a8edb52015-05-29 17:43:33 +0100864 i915_gem_execbuffer_move_to_active(vmas, params->request);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100865
Oscar Mateo454afeb2014-07-24 17:04:22 +0100866 return 0;
867}
868
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000869void intel_execlists_retire_requests(struct intel_engine_cs *engine)
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000870{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000871 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000872 struct list_head retired_list;
873
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000874 WARN_ON(!mutex_is_locked(&engine->dev->struct_mutex));
875 if (list_empty(&engine->execlist_retired_req_list))
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000876 return;
877
878 INIT_LIST_HEAD(&retired_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100879 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000880 list_replace_init(&engine->execlist_retired_req_list, &retired_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100881 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000882
883 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100884 struct intel_context *ctx = req->ctx;
885 struct drm_i915_gem_object *ctx_obj =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000886 ctx->engine[engine->id].state;
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100887
Dave Gordoned54c1a2016-01-19 19:02:54 +0000888 if (ctx_obj && (ctx != req->i915->kernel_context))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000889 intel_lr_context_unpin(ctx, engine);
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000890
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000891 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +0000892 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000893 }
894}
895
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000896void intel_logical_ring_stop(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100897{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000898 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100899 int ret;
900
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000901 if (!intel_engine_initialized(engine))
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100902 return;
903
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000904 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100905 if (ret)
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100906 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000907 engine->name, ret);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100908
909 /* TODO: Is this correct with Execlists enabled? */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000910 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
911 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
912 DRM_ERROR("%s :timed out trying to stop ring\n", engine->name);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100913 return;
914 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000915 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +0100916}
917
John Harrison4866d722015-05-29 17:43:55 +0100918int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100919{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000920 struct intel_engine_cs *engine = req->engine;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100921 int ret;
922
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000923 if (!engine->gpu_caches_dirty)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100924 return 0;
925
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000926 ret = engine->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +0100927 if (ret)
928 return ret;
929
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000930 engine->gpu_caches_dirty = false;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100931 return 0;
932}
933
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000934static int intel_lr_context_do_pin(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000935 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000936{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000937 struct drm_device *dev = engine->dev;
Nick Hoathe84fe802015-09-11 12:53:46 +0100938 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000939 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
940 struct intel_ringbuffer *ringbuf = ctx->engine[engine->id].ringbuf;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100941 void *vaddr;
942 u32 *lrc_reg_state;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000943 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000944
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000945 WARN_ON(!mutex_is_locked(&engine->dev->struct_mutex));
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000946
Nick Hoathe84fe802015-09-11 12:53:46 +0100947 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN,
948 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
949 if (ret)
950 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000951
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100952 vaddr = i915_gem_object_pin_map(ctx_obj);
953 if (IS_ERR(vaddr)) {
954 ret = PTR_ERR(vaddr);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000955 goto unpin_ctx_obj;
956 }
957
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100958 lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
959
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000960 ret = intel_pin_and_map_ringbuffer_obj(engine->dev, ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +0100961 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100962 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100963
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000964 ctx->engine[engine->id].lrc_vma = i915_gem_obj_to_ggtt(ctx_obj);
965 intel_lr_context_descriptor_update(ctx, engine);
Tvrtko Ursulin77b04a02016-01-22 12:42:47 +0000966 lrc_reg_state[CTX_RING_BUFFER_START+1] = ringbuf->vma->node.start;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000967 ctx->engine[engine->id].lrc_reg_state = lrc_reg_state;
Nick Hoathe84fe802015-09-11 12:53:46 +0100968 ctx_obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200969
Nick Hoathe84fe802015-09-11 12:53:46 +0100970 /* Invalidate GuC TLB. */
971 if (i915.enable_guc_submission)
972 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000973
974 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000975
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100976unpin_map:
977 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000978unpin_ctx_obj:
979 i915_gem_object_ggtt_unpin(ctx_obj);
Nick Hoathe84fe802015-09-11 12:53:46 +0100980
981 return ret;
982}
983
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000984static int intel_lr_context_pin(struct intel_context *ctx,
985 struct intel_engine_cs *engine)
Nick Hoathe84fe802015-09-11 12:53:46 +0100986{
987 int ret = 0;
Nick Hoathe84fe802015-09-11 12:53:46 +0100988
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000989 if (ctx->engine[engine->id].pin_count++ == 0) {
990 ret = intel_lr_context_do_pin(ctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +0100991 if (ret)
992 goto reset_pin_count;
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000993
994 i915_gem_context_reference(ctx);
Nick Hoathe84fe802015-09-11 12:53:46 +0100995 }
996 return ret;
997
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200998reset_pin_count:
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000999 ctx->engine[engine->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001000 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001001}
1002
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001003void intel_lr_context_unpin(struct intel_context *ctx,
1004 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001005{
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001006 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001007
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +00001008 WARN_ON(!mutex_is_locked(&ctx->i915->dev->struct_mutex));
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001009 if (--ctx->engine[engine->id].pin_count == 0) {
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001010 i915_gem_object_unpin_map(ctx_obj);
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001011 intel_unpin_ringbuffer_obj(ctx->engine[engine->id].ringbuf);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001012 i915_gem_object_ggtt_unpin(ctx_obj);
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001013 ctx->engine[engine->id].lrc_vma = NULL;
1014 ctx->engine[engine->id].lrc_desc = 0;
1015 ctx->engine[engine->id].lrc_reg_state = NULL;
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001016
1017 i915_gem_context_unreference(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001018 }
1019}
1020
John Harrisone2be4fa2015-05-29 17:43:54 +01001021static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001022{
1023 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001024 struct intel_engine_cs *engine = req->engine;
John Harrisone2be4fa2015-05-29 17:43:54 +01001025 struct intel_ringbuffer *ringbuf = req->ringbuf;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001026 struct drm_device *dev = engine->dev;
Michel Thierry771b9a52014-11-11 16:47:33 +00001027 struct drm_i915_private *dev_priv = dev->dev_private;
1028 struct i915_workarounds *w = &dev_priv->workarounds;
1029
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001030 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001031 return 0;
1032
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001033 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001034 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001035 if (ret)
1036 return ret;
1037
Chris Wilson987046a2016-04-28 09:56:46 +01001038 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001039 if (ret)
1040 return ret;
1041
1042 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1043 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001044 intel_logical_ring_emit_reg(ringbuf, w->reg[i].addr);
Michel Thierry771b9a52014-11-11 16:47:33 +00001045 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1046 }
1047 intel_logical_ring_emit(ringbuf, MI_NOOP);
1048
1049 intel_logical_ring_advance(ringbuf);
1050
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001051 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001052 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001053 if (ret)
1054 return ret;
1055
1056 return 0;
1057}
1058
Arun Siluvery83b8a982015-07-08 10:27:05 +01001059#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001060 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001061 int __index = (index)++; \
1062 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001063 return -ENOSPC; \
1064 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001065 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001066 } while (0)
1067
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001068#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001069 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001070
1071/*
1072 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1073 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1074 * but there is a slight complication as this is applied in WA batch where the
1075 * values are only initialized once so we cannot take register value at the
1076 * beginning and reuse it further; hence we save its value to memory, upload a
1077 * constant value with bit21 set and then we restore it back with the saved value.
1078 * To simplify the WA, a constant value is formed by using the default value
1079 * of this register. This shouldn't be a problem because we are only modifying
1080 * it for a short period and this batch in non-premptible. We can ofcourse
1081 * use additional instructions that read the actual value of the register
1082 * at that time and set our bit of interest but it makes the WA complicated.
1083 *
1084 * This WA is also required for Gen9 so extracting as a function avoids
1085 * code duplication.
1086 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001087static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Arun Siluvery9e000842015-07-03 14:27:31 +01001088 uint32_t *const batch,
1089 uint32_t index)
1090{
1091 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1092
Arun Siluverya4106a72015-07-14 15:01:29 +01001093 /*
1094 * WaDisableLSQCROPERFforOCL:skl
1095 * This WA is implemented in skl_init_clock_gating() but since
1096 * this batch updates GEN8_L3SQCREG4 with default value we need to
1097 * set this bit here to retain the WA during flush.
1098 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001099 if (IS_SKL_REVID(engine->dev, 0, SKL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001100 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1101
Arun Siluveryf1afe242015-08-04 16:22:20 +01001102 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001103 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001104 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001105 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001106 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001107
Arun Siluvery83b8a982015-07-08 10:27:05 +01001108 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001109 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001110 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001111
Arun Siluvery83b8a982015-07-08 10:27:05 +01001112 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1113 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1114 PIPE_CONTROL_DC_FLUSH_ENABLE));
1115 wa_ctx_emit(batch, index, 0);
1116 wa_ctx_emit(batch, index, 0);
1117 wa_ctx_emit(batch, index, 0);
1118 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001119
Arun Siluveryf1afe242015-08-04 16:22:20 +01001120 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001121 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001122 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001123 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001124 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001125
1126 return index;
1127}
1128
Arun Siluvery17ee9502015-06-19 19:07:01 +01001129static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1130 uint32_t offset,
1131 uint32_t start_alignment)
1132{
1133 return wa_ctx->offset = ALIGN(offset, start_alignment);
1134}
1135
1136static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1137 uint32_t offset,
1138 uint32_t size_alignment)
1139{
1140 wa_ctx->size = offset - wa_ctx->offset;
1141
1142 WARN(wa_ctx->size % size_alignment,
1143 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1144 wa_ctx->size, size_alignment);
1145 return 0;
1146}
1147
1148/**
1149 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1150 *
1151 * @ring: only applicable for RCS
1152 * @wa_ctx: structure representing wa_ctx
1153 * offset: specifies start of the batch, should be cache-aligned. This is updated
1154 * with the offset value received as input.
1155 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1156 * @batch: page in which WA are loaded
1157 * @offset: This field specifies the start of the batch, it should be
1158 * cache-aligned otherwise it is adjusted accordingly.
1159 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1160 * initialized at the beginning and shared across all contexts but this field
1161 * helps us to have multiple batches at different offsets and select them based
1162 * on a criteria. At the moment this batch always start at the beginning of the page
1163 * and at this point we don't have multiple wa_ctx batch buffers.
1164 *
1165 * The number of WA applied are not known at the beginning; we use this field
1166 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001167 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001168 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1169 * so it adds NOOPs as padding to make it cacheline aligned.
1170 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1171 * makes a complete batch buffer.
1172 *
1173 * Return: non-zero if we exceed the PAGE_SIZE limit.
1174 */
1175
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001176static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001177 struct i915_wa_ctx_bb *wa_ctx,
1178 uint32_t *const batch,
1179 uint32_t *offset)
1180{
Arun Siluvery0160f052015-06-23 15:46:57 +01001181 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001182 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1183
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001184 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001185 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001186
Arun Siluveryc82435b2015-06-19 18:37:13 +01001187 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001188 if (IS_BROADWELL(engine->dev)) {
1189 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001190 if (rc < 0)
1191 return rc;
1192 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001193 }
1194
Arun Siluvery0160f052015-06-23 15:46:57 +01001195 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1196 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001197 scratch_addr = engine->scratch.gtt_offset + 2*CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001198
Arun Siluvery83b8a982015-07-08 10:27:05 +01001199 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1200 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1201 PIPE_CONTROL_GLOBAL_GTT_IVB |
1202 PIPE_CONTROL_CS_STALL |
1203 PIPE_CONTROL_QW_WRITE));
1204 wa_ctx_emit(batch, index, scratch_addr);
1205 wa_ctx_emit(batch, index, 0);
1206 wa_ctx_emit(batch, index, 0);
1207 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001208
Arun Siluvery17ee9502015-06-19 19:07:01 +01001209 /* Pad to end of cacheline */
1210 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001211 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001212
1213 /*
1214 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1215 * execution depends on the length specified in terms of cache lines
1216 * in the register CTX_RCS_INDIRECT_CTX
1217 */
1218
1219 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1220}
1221
1222/**
1223 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1224 *
1225 * @ring: only applicable for RCS
1226 * @wa_ctx: structure representing wa_ctx
1227 * offset: specifies start of the batch, should be cache-aligned.
1228 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001229 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001230 * @offset: This field specifies the start of this batch.
1231 * This batch is started immediately after indirect_ctx batch. Since we ensure
1232 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1233 *
1234 * The number of DWORDS written are returned using this field.
1235 *
1236 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1237 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1238 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001239static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001240 struct i915_wa_ctx_bb *wa_ctx,
1241 uint32_t *const batch,
1242 uint32_t *offset)
1243{
1244 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1245
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001246 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001247 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001248
Arun Siluvery83b8a982015-07-08 10:27:05 +01001249 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001250
1251 return wa_ctx_end(wa_ctx, *offset = index, 1);
1252}
1253
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001254static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001255 struct i915_wa_ctx_bb *wa_ctx,
1256 uint32_t *const batch,
1257 uint32_t *offset)
1258{
Arun Siluverya4106a72015-07-14 15:01:29 +01001259 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001260 struct drm_device *dev = engine->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001261 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1262
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001263 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001264 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001265 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001266 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001267
Arun Siluverya4106a72015-07-14 15:01:29 +01001268 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001269 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001270 if (ret < 0)
1271 return ret;
1272 index = ret;
1273
Arun Siluvery0504cff2015-07-14 15:01:27 +01001274 /* Pad to end of cacheline */
1275 while (index % CACHELINE_DWORDS)
1276 wa_ctx_emit(batch, index, MI_NOOP);
1277
1278 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1279}
1280
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001281static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001282 struct i915_wa_ctx_bb *wa_ctx,
1283 uint32_t *const batch,
1284 uint32_t *offset)
1285{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001286 struct drm_device *dev = engine->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001287 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1288
Arun Siluvery9b014352015-07-14 15:01:30 +01001289 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001290 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001291 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001292 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001293 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001294 wa_ctx_emit(batch, index,
1295 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1296 wa_ctx_emit(batch, index, MI_NOOP);
1297 }
1298
Tim Goreb1e429f2016-03-21 14:37:29 +00001299 /* WaClearTdlStateAckDirtyBits:bxt */
1300 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
1301 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1302
1303 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1304 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1305
1306 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1307 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1308
1309 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1310 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1311
1312 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1313 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1314 wa_ctx_emit(batch, index, 0x0);
1315 wa_ctx_emit(batch, index, MI_NOOP);
1316 }
1317
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001318 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001319 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001320 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001321 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1322
Arun Siluvery0504cff2015-07-14 15:01:27 +01001323 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1324
1325 return wa_ctx_end(wa_ctx, *offset = index, 1);
1326}
1327
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001328static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001329{
1330 int ret;
1331
Dave Gordond37cd8a2016-04-22 19:14:32 +01001332 engine->wa_ctx.obj = i915_gem_object_create(engine->dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001333 PAGE_ALIGN(size));
Chris Wilsonfe3db792016-04-25 13:32:13 +01001334 if (IS_ERR(engine->wa_ctx.obj)) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01001335 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001336 ret = PTR_ERR(engine->wa_ctx.obj);
1337 engine->wa_ctx.obj = NULL;
1338 return ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001339 }
1340
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001341 ret = i915_gem_obj_ggtt_pin(engine->wa_ctx.obj, PAGE_SIZE, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001342 if (ret) {
1343 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1344 ret);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001345 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001346 return ret;
1347 }
1348
1349 return 0;
1350}
1351
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001352static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001353{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001354 if (engine->wa_ctx.obj) {
1355 i915_gem_object_ggtt_unpin(engine->wa_ctx.obj);
1356 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
1357 engine->wa_ctx.obj = NULL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001358 }
1359}
1360
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001361static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001362{
1363 int ret;
1364 uint32_t *batch;
1365 uint32_t offset;
1366 struct page *page;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001367 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001368
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001369 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001370
Arun Siluvery5e60d792015-06-23 15:50:44 +01001371 /* update this when WA for higher Gen are added */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001372 if (INTEL_INFO(engine->dev)->gen > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001373 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001374 INTEL_INFO(engine->dev)->gen);
Arun Siluvery5e60d792015-06-23 15:50:44 +01001375 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001376 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001377
Arun Siluveryc4db7592015-06-19 18:37:11 +01001378 /* some WA perform writes to scratch page, ensure it is valid */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001379 if (engine->scratch.obj == NULL) {
1380 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001381 return -EINVAL;
1382 }
1383
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001384 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001385 if (ret) {
1386 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1387 return ret;
1388 }
1389
Dave Gordon033908a2015-12-10 18:51:23 +00001390 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001391 batch = kmap_atomic(page);
1392 offset = 0;
1393
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001394 if (INTEL_INFO(engine->dev)->gen == 8) {
1395 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001396 &wa_ctx->indirect_ctx,
1397 batch,
1398 &offset);
1399 if (ret)
1400 goto out;
1401
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001402 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001403 &wa_ctx->per_ctx,
1404 batch,
1405 &offset);
1406 if (ret)
1407 goto out;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001408 } else if (INTEL_INFO(engine->dev)->gen == 9) {
1409 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001410 &wa_ctx->indirect_ctx,
1411 batch,
1412 &offset);
1413 if (ret)
1414 goto out;
1415
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001416 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001417 &wa_ctx->per_ctx,
1418 batch,
1419 &offset);
1420 if (ret)
1421 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001422 }
1423
1424out:
1425 kunmap_atomic(batch);
1426 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001427 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001428
1429 return ret;
1430}
1431
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001432static void lrc_init_hws(struct intel_engine_cs *engine)
1433{
1434 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1435
1436 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1437 (u32)engine->status_page.gfx_addr);
1438 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1439}
1440
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001441static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001442{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001443 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001444 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001445 unsigned int next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001446
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001447 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001448
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001449 I915_WRITE_IMR(engine,
1450 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1451 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001452
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001453 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001454 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1455 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001456 POSTING_READ(RING_MODE_GEN7(engine));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001457
1458 /*
1459 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1460 * zero, we need to read the write pointer from hardware and use its
1461 * value because "this register is power context save restored".
1462 * Effectively, these states have been observed:
1463 *
1464 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1465 * BDW | CSB regs not reset | CSB regs reset |
1466 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001467 * SKL | ? | ? |
1468 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001469 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001470 next_context_status_buffer_hw =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001471 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(engine)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001472
1473 /*
1474 * When the CSB registers are reset (also after power-up / gpu reset),
1475 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1476 * this special case, so the first element read is CSB[0].
1477 */
1478 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1479 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1480
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001481 engine->next_context_status_buffer = next_context_status_buffer_hw;
1482 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001483
Tomas Elffc0768c2016-03-21 16:26:59 +00001484 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001485
Peter Antoine0ccdacf2016-04-13 15:03:25 +01001486 return intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001487}
1488
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001489static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001490{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001491 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001492 struct drm_i915_private *dev_priv = dev->dev_private;
1493 int ret;
1494
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001495 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001496 if (ret)
1497 return ret;
1498
1499 /* We need to disable the AsyncFlip performance optimisations in order
1500 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1501 * programmed to '1' on all products.
1502 *
1503 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1504 */
1505 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1506
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001507 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1508
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001509 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001510}
1511
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001512static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001513{
1514 int ret;
1515
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001516 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001517 if (ret)
1518 return ret;
1519
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001520 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001521}
1522
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001523static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1524{
1525 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001526 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001527 struct intel_ringbuffer *ringbuf = req->ringbuf;
1528 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1529 int i, ret;
1530
Chris Wilson987046a2016-04-28 09:56:46 +01001531 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001532 if (ret)
1533 return ret;
1534
1535 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1536 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1537 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1538
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001539 intel_logical_ring_emit_reg(ringbuf,
1540 GEN8_RING_PDP_UDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001541 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001542 intel_logical_ring_emit_reg(ringbuf,
1543 GEN8_RING_PDP_LDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001544 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1545 }
1546
1547 intel_logical_ring_emit(ringbuf, MI_NOOP);
1548 intel_logical_ring_advance(ringbuf);
1549
1550 return 0;
1551}
1552
John Harrisonbe795fc2015-05-29 17:44:03 +01001553static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001554 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001555{
John Harrisonbe795fc2015-05-29 17:44:03 +01001556 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001557 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001558 int ret;
1559
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001560 /* Don't rely in hw updating PDPs, specially in lite-restore.
1561 * Ideally, we should set Force PD Restore in ctx descriptor,
1562 * but we can't. Force Restore would be a second option, but
1563 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001564 * not idle). PML4 is allocated during ppgtt init so this is
1565 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001566 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001567 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001568 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
1569 !intel_vgpu_active(req->i915->dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001570 ret = intel_logical_ring_emit_pdps(req);
1571 if (ret)
1572 return ret;
1573 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001574
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001575 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001576 }
1577
Chris Wilson987046a2016-04-28 09:56:46 +01001578 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001579 if (ret)
1580 return ret;
1581
1582 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue69225282015-06-16 13:39:42 +03001583 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1584 (ppgtt<<8) |
1585 (dispatch_flags & I915_DISPATCH_RS ?
1586 MI_BATCH_RESOURCE_STREAMER : 0));
Oscar Mateo15648582014-07-24 17:04:32 +01001587 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1588 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1589 intel_logical_ring_emit(ringbuf, MI_NOOP);
1590 intel_logical_ring_advance(ringbuf);
1591
1592 return 0;
1593}
1594
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001595static bool gen8_logical_ring_get_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001596{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001597 struct drm_device *dev = engine->dev;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001598 struct drm_i915_private *dev_priv = dev->dev_private;
1599 unsigned long flags;
1600
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001601 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001602 return false;
1603
1604 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001605 if (engine->irq_refcount++ == 0) {
1606 I915_WRITE_IMR(engine,
1607 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1608 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001609 }
1610 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1611
1612 return true;
1613}
1614
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001615static void gen8_logical_ring_put_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001616{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001617 struct drm_device *dev = engine->dev;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001618 struct drm_i915_private *dev_priv = dev->dev_private;
1619 unsigned long flags;
1620
1621 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001622 if (--engine->irq_refcount == 0) {
1623 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
1624 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001625 }
1626 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1627}
1628
John Harrison7deb4d32015-05-29 17:43:59 +01001629static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001630 u32 invalidate_domains,
1631 u32 unused)
1632{
John Harrison7deb4d32015-05-29 17:43:59 +01001633 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001634 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001635 struct drm_device *dev = engine->dev;
Oscar Mateo47122742014-07-24 17:04:28 +01001636 struct drm_i915_private *dev_priv = dev->dev_private;
1637 uint32_t cmd;
1638 int ret;
1639
Chris Wilson987046a2016-04-28 09:56:46 +01001640 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001641 if (ret)
1642 return ret;
1643
1644 cmd = MI_FLUSH_DW + 1;
1645
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001646 /* We always require a command barrier so that subsequent
1647 * commands, such as breadcrumb interrupts, are strictly ordered
1648 * wrt the contents of the write cache being flushed to memory
1649 * (and thus being coherent from the CPU).
1650 */
1651 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1652
1653 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1654 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001655 if (engine == &dev_priv->engine[VCS])
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001656 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001657 }
1658
1659 intel_logical_ring_emit(ringbuf, cmd);
1660 intel_logical_ring_emit(ringbuf,
1661 I915_GEM_HWS_SCRATCH_ADDR |
1662 MI_FLUSH_DW_USE_GTT);
1663 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1664 intel_logical_ring_emit(ringbuf, 0); /* value */
1665 intel_logical_ring_advance(ringbuf);
1666
1667 return 0;
1668}
1669
John Harrison7deb4d32015-05-29 17:43:59 +01001670static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001671 u32 invalidate_domains,
1672 u32 flush_domains)
1673{
John Harrison7deb4d32015-05-29 17:43:59 +01001674 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001675 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001676 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001677 bool vf_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001678 u32 flags = 0;
1679 int ret;
1680
1681 flags |= PIPE_CONTROL_CS_STALL;
1682
1683 if (flush_domains) {
1684 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1685 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001686 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001687 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001688 }
1689
1690 if (invalidate_domains) {
1691 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1692 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1693 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1694 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1695 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1696 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1697 flags |= PIPE_CONTROL_QW_WRITE;
1698 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001699
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001700 /*
1701 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1702 * pipe control.
1703 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001704 if (IS_GEN9(engine->dev))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001705 vf_flush_wa = true;
1706 }
Imre Deak9647ff32015-01-25 13:27:11 -08001707
Chris Wilson987046a2016-04-28 09:56:46 +01001708 ret = intel_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001709 if (ret)
1710 return ret;
1711
Imre Deak9647ff32015-01-25 13:27:11 -08001712 if (vf_flush_wa) {
1713 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1714 intel_logical_ring_emit(ringbuf, 0);
1715 intel_logical_ring_emit(ringbuf, 0);
1716 intel_logical_ring_emit(ringbuf, 0);
1717 intel_logical_ring_emit(ringbuf, 0);
1718 intel_logical_ring_emit(ringbuf, 0);
1719 }
1720
Oscar Mateo47122742014-07-24 17:04:28 +01001721 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1722 intel_logical_ring_emit(ringbuf, flags);
1723 intel_logical_ring_emit(ringbuf, scratch_addr);
1724 intel_logical_ring_emit(ringbuf, 0);
1725 intel_logical_ring_emit(ringbuf, 0);
1726 intel_logical_ring_emit(ringbuf, 0);
1727 intel_logical_ring_advance(ringbuf);
1728
1729 return 0;
1730}
1731
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001732static u32 gen8_get_seqno(struct intel_engine_cs *engine)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001733{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001734 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001735}
1736
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001737static void gen8_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001738{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001739 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001740}
1741
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001742static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001743{
Imre Deak319404d2015-08-14 18:35:27 +03001744 /*
1745 * On BXT A steppings there is a HW coherency issue whereby the
1746 * MI_STORE_DATA_IMM storing the completed request's seqno
1747 * occasionally doesn't invalidate the CPU cache. Work around this by
1748 * clflushing the corresponding cacheline whenever the caller wants
1749 * the coherency to be guaranteed. Note that this cacheline is known
1750 * to be clean at this point, since we only write it in
1751 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1752 * this clflush in practice becomes an invalidate operation.
1753 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001754 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001755}
1756
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001757static void bxt_a_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Imre Deak319404d2015-08-14 18:35:27 +03001758{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001759 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Imre Deak319404d2015-08-14 18:35:27 +03001760
1761 /* See bxt_a_get_seqno() explaining the reason for the clflush. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001762 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001763}
1764
Chris Wilson7c17d372016-01-20 15:43:35 +02001765/*
1766 * Reserve space for 2 NOOPs at the end of each request to be
1767 * used as a workaround for not being allowed to do lite
1768 * restore with HEAD==TAIL (WaIdleLiteRestore).
1769 */
1770#define WA_TAIL_DWORDS 2
1771
1772static inline u32 hws_seqno_address(struct intel_engine_cs *engine)
1773{
1774 return engine->status_page.gfx_addr + I915_GEM_HWS_INDEX_ADDR;
1775}
1776
John Harrisonc4e76632015-05-29 17:44:01 +01001777static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001778{
John Harrisonc4e76632015-05-29 17:44:01 +01001779 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001780 int ret;
1781
Chris Wilson987046a2016-04-28 09:56:46 +01001782 ret = intel_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001783 if (ret)
1784 return ret;
1785
Chris Wilson7c17d372016-01-20 15:43:35 +02001786 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1787 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001788
Oscar Mateo4da46e12014-07-24 17:04:27 +01001789 intel_logical_ring_emit(ringbuf,
Chris Wilson7c17d372016-01-20 15:43:35 +02001790 (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1791 intel_logical_ring_emit(ringbuf,
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001792 hws_seqno_address(request->engine) |
Chris Wilson7c17d372016-01-20 15:43:35 +02001793 MI_FLUSH_DW_USE_GTT);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001794 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001795 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001796 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1797 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001798 return intel_logical_ring_advance_and_submit(request);
1799}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001800
Chris Wilson7c17d372016-01-20 15:43:35 +02001801static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1802{
1803 struct intel_ringbuffer *ringbuf = request->ringbuf;
1804 int ret;
1805
Chris Wilson987046a2016-04-28 09:56:46 +01001806 ret = intel_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001807 if (ret)
1808 return ret;
1809
Michał Winiarskice81a652016-04-12 15:51:55 +02001810 /* We're using qword write, seqno should be aligned to 8 bytes. */
1811 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1812
Chris Wilson7c17d372016-01-20 15:43:35 +02001813 /* w/a for post sync ops following a GPGPU operation we
1814 * need a prior CS_STALL, which is emitted by the flush
1815 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001816 */
Michał Winiarskice81a652016-04-12 15:51:55 +02001817 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
Chris Wilson7c17d372016-01-20 15:43:35 +02001818 intel_logical_ring_emit(ringbuf,
1819 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1820 PIPE_CONTROL_CS_STALL |
1821 PIPE_CONTROL_QW_WRITE));
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001822 intel_logical_ring_emit(ringbuf, hws_seqno_address(request->engine));
Chris Wilson7c17d372016-01-20 15:43:35 +02001823 intel_logical_ring_emit(ringbuf, 0);
1824 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001825 /* We're thrashing one dword of HWS. */
1826 intel_logical_ring_emit(ringbuf, 0);
Chris Wilson7c17d372016-01-20 15:43:35 +02001827 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
Michał Winiarskice81a652016-04-12 15:51:55 +02001828 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001829 return intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001830}
1831
John Harrisonbe013632015-05-29 17:43:45 +01001832static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001833{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001834 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001835 int ret;
1836
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001837 ret = i915_gem_render_state_prepare(req->engine, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001838 if (ret)
1839 return ret;
1840
1841 if (so.rodata == NULL)
1842 return 0;
1843
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001844 ret = req->engine->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001845 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001846 if (ret)
1847 goto out;
1848
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001849 ret = req->engine->emit_bb_start(req,
Arun Siluvery84e81022015-07-20 10:46:10 +01001850 (so.ggtt_offset + so.aux_batch_offset),
1851 I915_DISPATCH_SECURE);
1852 if (ret)
1853 goto out;
1854
John Harrisonb2af0372015-05-29 17:43:50 +01001855 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001856
Damien Lespiaucef437a2015-02-10 19:32:19 +00001857out:
1858 i915_gem_render_state_fini(&so);
1859 return ret;
1860}
1861
John Harrison87531812015-05-29 17:43:44 +01001862static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001863{
1864 int ret;
1865
John Harrisone2be4fa2015-05-29 17:43:54 +01001866 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001867 if (ret)
1868 return ret;
1869
Peter Antoine3bbaba02015-07-10 20:13:11 +03001870 ret = intel_rcs_context_init_mocs(req);
1871 /*
1872 * Failing to program the MOCS is non-fatal.The system will not
1873 * run at peak performance. So generate an error and carry on.
1874 */
1875 if (ret)
1876 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1877
John Harrisonbe013632015-05-29 17:43:45 +01001878 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001879}
1880
Oscar Mateo73e4d072014-07-24 17:04:48 +01001881/**
1882 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1883 *
1884 * @ring: Engine Command Streamer.
1885 *
1886 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001887void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001888{
John Harrison6402c332014-10-31 12:00:26 +00001889 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001890
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001891 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01001892 return;
1893
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001894 /*
1895 * Tasklet cannot be active at this point due intel_mark_active/idle
1896 * so this is just for documentation.
1897 */
1898 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1899 tasklet_kill(&engine->irq_tasklet);
1900
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001901 dev_priv = engine->dev->dev_private;
John Harrison6402c332014-10-31 12:00:26 +00001902
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001903 if (engine->buffer) {
1904 intel_logical_ring_stop(engine);
1905 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001906 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001907
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001908 if (engine->cleanup)
1909 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001910
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001911 i915_cmd_parser_fini_ring(engine);
1912 i915_gem_batch_pool_fini(&engine->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001913
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001914 if (engine->status_page.obj) {
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001915 i915_gem_object_unpin_map(engine->status_page.obj);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001916 engine->status_page.obj = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001917 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01001918
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001919 engine->idle_lite_restore_wa = 0;
1920 engine->disable_lite_restore_wa = false;
1921 engine->ctx_desc_template = 0;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001922
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001923 lrc_destroy_wa_ctx_obj(engine);
1924 engine->dev = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001925}
1926
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001927static void
1928logical_ring_default_vfuncs(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001929 struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001930{
1931 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001932 engine->init_hw = gen8_init_common_ring;
1933 engine->emit_request = gen8_emit_request;
1934 engine->emit_flush = gen8_emit_flush;
1935 engine->irq_get = gen8_logical_ring_get_irq;
1936 engine->irq_put = gen8_logical_ring_put_irq;
1937 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001938 engine->get_seqno = gen8_get_seqno;
1939 engine->set_seqno = gen8_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001940 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001941 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001942 engine->set_seqno = bxt_a_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001943 }
1944}
1945
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001946static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001947logical_ring_default_irqs(struct intel_engine_cs *engine, unsigned shift)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001948{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001949 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1950 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001951}
1952
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001953static int
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001954lrc_setup_hws(struct intel_engine_cs *engine,
1955 struct drm_i915_gem_object *dctx_obj)
1956{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001957 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001958
1959 /* The HWSP is part of the default context object in LRC mode. */
1960 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(dctx_obj) +
1961 LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001962 hws = i915_gem_object_pin_map(dctx_obj);
1963 if (IS_ERR(hws))
1964 return PTR_ERR(hws);
1965 engine->status_page.page_addr = hws + LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001966 engine->status_page.obj = dctx_obj;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001967
1968 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001969}
1970
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001971static int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001972logical_ring_init(struct drm_device *dev, struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001973{
Tvrtko Ursulin37566852016-04-12 14:37:31 +01001974 struct drm_i915_private *dev_priv = to_i915(dev);
1975 struct intel_context *dctx = dev_priv->kernel_context;
1976 enum forcewake_domains fw_domains;
Oscar Mateo48d82382014-07-24 17:04:23 +01001977 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01001978
1979 /* Intentionally left blank. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001980 engine->buffer = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001981
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001982 engine->dev = dev;
1983 INIT_LIST_HEAD(&engine->active_list);
1984 INIT_LIST_HEAD(&engine->request_list);
1985 i915_gem_batch_pool_init(dev, &engine->batch_pool);
1986 init_waitqueue_head(&engine->irq_queue);
Oscar Mateo48d82382014-07-24 17:04:23 +01001987
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001988 INIT_LIST_HEAD(&engine->buffers);
1989 INIT_LIST_HEAD(&engine->execlist_queue);
1990 INIT_LIST_HEAD(&engine->execlist_retired_req_list);
1991 spin_lock_init(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +01001992
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001993 tasklet_init(&engine->irq_tasklet,
1994 intel_lrc_irq_handler, (unsigned long)engine);
1995
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001996 logical_ring_init_platform_invariants(engine);
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001997
Tvrtko Ursulin37566852016-04-12 14:37:31 +01001998 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1999 RING_ELSP(engine),
2000 FW_REG_WRITE);
2001
2002 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2003 RING_CONTEXT_STATUS_PTR(engine),
2004 FW_REG_READ | FW_REG_WRITE);
2005
2006 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2007 RING_CONTEXT_STATUS_BUF_BASE(engine),
2008 FW_REG_READ);
2009
2010 engine->fw_domains = fw_domains;
2011
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002012 ret = i915_cmd_parser_init_ring(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002013 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002014 goto error;
Oscar Mateo48d82382014-07-24 17:04:23 +01002015
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002016 ret = intel_lr_context_deferred_alloc(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002017 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002018 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002019
2020 /* As this is the default context, always pin it */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002021 ret = intel_lr_context_do_pin(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002022 if (ret) {
2023 DRM_ERROR(
2024 "Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002025 engine->name, ret);
Dave Gordonb0366a52015-12-08 15:02:36 +00002026 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002027 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002028
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002029 /* And setup the hardware status page. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002030 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
2031 if (ret) {
2032 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
2033 goto error;
2034 }
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002035
Dave Gordonb0366a52015-12-08 15:02:36 +00002036 return 0;
2037
2038error:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002039 intel_logical_ring_cleanup(engine);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002040 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002041}
2042
2043static int logical_render_ring_init(struct drm_device *dev)
2044{
2045 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002046 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01002047 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002048
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002049 engine->name = "render ring";
2050 engine->id = RCS;
2051 engine->exec_id = I915_EXEC_RENDER;
2052 engine->guc_id = GUC_RENDER_ENGINE;
2053 engine->mmio_base = RENDER_RING_BASE;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002054
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002055 logical_ring_default_irqs(engine, GEN8_RCS_IRQ_SHIFT);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002056 if (HAS_L3_DPF(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002057 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002058
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002059 logical_ring_default_vfuncs(dev, engine);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002060
2061 /* Override some for render ring. */
Damien Lespiau82ef8222015-02-09 19:33:08 +00002062 if (INTEL_INFO(dev)->gen >= 9)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002063 engine->init_hw = gen9_init_render_ring;
Damien Lespiau82ef8222015-02-09 19:33:08 +00002064 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002065 engine->init_hw = gen8_init_render_ring;
2066 engine->init_context = gen8_init_rcs_context;
2067 engine->cleanup = intel_fini_pipe_control;
2068 engine->emit_flush = gen8_emit_flush_render;
2069 engine->emit_request = gen8_emit_request_render;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002070
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002071 engine->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01002072
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002073 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002074 if (ret)
2075 return ret;
2076
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002077 ret = intel_init_workaround_bb(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002078 if (ret) {
2079 /*
2080 * We continue even if we fail to initialize WA batch
2081 * because we only expect rare glitches but nothing
2082 * critical to prevent us from using GPU
2083 */
2084 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2085 ret);
2086 }
2087
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002088 ret = logical_ring_init(dev, engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002089 if (ret) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002090 lrc_destroy_wa_ctx_obj(engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002091 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002092
2093 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002094}
2095
2096static int logical_bsd_ring_init(struct drm_device *dev)
2097{
2098 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002099 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002100
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002101 engine->name = "bsd ring";
2102 engine->id = VCS;
2103 engine->exec_id = I915_EXEC_BSD;
2104 engine->guc_id = GUC_VIDEO_ENGINE;
2105 engine->mmio_base = GEN6_BSD_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002106
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002107 logical_ring_default_irqs(engine, GEN8_VCS1_IRQ_SHIFT);
2108 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002109
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002110 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002111}
2112
2113static int logical_bsd2_ring_init(struct drm_device *dev)
2114{
2115 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002116 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002117
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002118 engine->name = "bsd2 ring";
2119 engine->id = VCS2;
2120 engine->exec_id = I915_EXEC_BSD;
2121 engine->guc_id = GUC_VIDEO_ENGINE2;
2122 engine->mmio_base = GEN8_BSD2_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002123
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002124 logical_ring_default_irqs(engine, GEN8_VCS2_IRQ_SHIFT);
2125 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002126
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002127 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002128}
2129
2130static int logical_blt_ring_init(struct drm_device *dev)
2131{
2132 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002133 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002134
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002135 engine->name = "blitter ring";
2136 engine->id = BCS;
2137 engine->exec_id = I915_EXEC_BLT;
2138 engine->guc_id = GUC_BLITTER_ENGINE;
2139 engine->mmio_base = BLT_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002140
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002141 logical_ring_default_irqs(engine, GEN8_BCS_IRQ_SHIFT);
2142 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002143
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002144 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002145}
2146
2147static int logical_vebox_ring_init(struct drm_device *dev)
2148{
2149 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002150 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002151
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002152 engine->name = "video enhancement ring";
2153 engine->id = VECS;
2154 engine->exec_id = I915_EXEC_VEBOX;
2155 engine->guc_id = GUC_VIDEOENHANCE_ENGINE;
2156 engine->mmio_base = VEBOX_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002157
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002158 logical_ring_default_irqs(engine, GEN8_VECS_IRQ_SHIFT);
2159 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002160
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002161 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002162}
2163
Oscar Mateo73e4d072014-07-24 17:04:48 +01002164/**
2165 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2166 * @dev: DRM device.
2167 *
2168 * This function inits the engines for an Execlists submission style (the equivalent in the
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002169 * legacy ringbuffer submission world would be i915_gem_init_engines). It does it only for
Oscar Mateo73e4d072014-07-24 17:04:48 +01002170 * those engines that are present in the hardware.
2171 *
2172 * Return: non-zero if the initialization failed.
2173 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01002174int intel_logical_rings_init(struct drm_device *dev)
2175{
2176 struct drm_i915_private *dev_priv = dev->dev_private;
2177 int ret;
2178
2179 ret = logical_render_ring_init(dev);
2180 if (ret)
2181 return ret;
2182
2183 if (HAS_BSD(dev)) {
2184 ret = logical_bsd_ring_init(dev);
2185 if (ret)
2186 goto cleanup_render_ring;
2187 }
2188
2189 if (HAS_BLT(dev)) {
2190 ret = logical_blt_ring_init(dev);
2191 if (ret)
2192 goto cleanup_bsd_ring;
2193 }
2194
2195 if (HAS_VEBOX(dev)) {
2196 ret = logical_vebox_ring_init(dev);
2197 if (ret)
2198 goto cleanup_blt_ring;
2199 }
2200
2201 if (HAS_BSD2(dev)) {
2202 ret = logical_bsd2_ring_init(dev);
2203 if (ret)
2204 goto cleanup_vebox_ring;
2205 }
2206
Oscar Mateo454afeb2014-07-24 17:04:22 +01002207 return 0;
2208
Oscar Mateo454afeb2014-07-24 17:04:22 +01002209cleanup_vebox_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002210 intel_logical_ring_cleanup(&dev_priv->engine[VECS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002211cleanup_blt_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002212 intel_logical_ring_cleanup(&dev_priv->engine[BCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002213cleanup_bsd_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002214 intel_logical_ring_cleanup(&dev_priv->engine[VCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002215cleanup_render_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002216 intel_logical_ring_cleanup(&dev_priv->engine[RCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002217
2218 return ret;
2219}
2220
Jeff McGee0cea6502015-02-13 10:27:56 -06002221static u32
2222make_rpcs(struct drm_device *dev)
2223{
2224 u32 rpcs = 0;
2225
2226 /*
2227 * No explicit RPCS request is needed to ensure full
2228 * slice/subslice/EU enablement prior to Gen9.
2229 */
2230 if (INTEL_INFO(dev)->gen < 9)
2231 return 0;
2232
2233 /*
2234 * Starting in Gen9, render power gating can leave
2235 * slice/subslice/EU in a partially enabled state. We
2236 * must make an explicit request through RPCS for full
2237 * enablement.
2238 */
2239 if (INTEL_INFO(dev)->has_slice_pg) {
2240 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
2241 rpcs |= INTEL_INFO(dev)->slice_total <<
2242 GEN8_RPCS_S_CNT_SHIFT;
2243 rpcs |= GEN8_RPCS_ENABLE;
2244 }
2245
2246 if (INTEL_INFO(dev)->has_subslice_pg) {
2247 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
2248 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
2249 GEN8_RPCS_SS_CNT_SHIFT;
2250 rpcs |= GEN8_RPCS_ENABLE;
2251 }
2252
2253 if (INTEL_INFO(dev)->has_eu_pg) {
2254 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2255 GEN8_RPCS_EU_MIN_SHIFT;
2256 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2257 GEN8_RPCS_EU_MAX_SHIFT;
2258 rpcs |= GEN8_RPCS_ENABLE;
2259 }
2260
2261 return rpcs;
2262}
2263
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002264static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002265{
2266 u32 indirect_ctx_offset;
2267
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002268 switch (INTEL_INFO(engine->dev)->gen) {
Michel Thierry71562912016-02-23 10:31:49 +00002269 default:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002270 MISSING_CASE(INTEL_INFO(engine->dev)->gen);
Michel Thierry71562912016-02-23 10:31:49 +00002271 /* fall through */
2272 case 9:
2273 indirect_ctx_offset =
2274 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2275 break;
2276 case 8:
2277 indirect_ctx_offset =
2278 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2279 break;
2280 }
2281
2282 return indirect_ctx_offset;
2283}
2284
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002285static int
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002286populate_lr_context(struct intel_context *ctx,
2287 struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002288 struct intel_engine_cs *engine,
2289 struct intel_ringbuffer *ringbuf)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002290{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002291 struct drm_device *dev = engine->dev;
Thomas Daniel2d965532014-08-19 10:13:36 +01002292 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002293 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002294 void *vaddr;
2295 u32 *reg_state;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002296 int ret;
2297
Thomas Daniel2d965532014-08-19 10:13:36 +01002298 if (!ppgtt)
2299 ppgtt = dev_priv->mm.aliasing_ppgtt;
2300
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002301 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2302 if (ret) {
2303 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2304 return ret;
2305 }
2306
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002307 vaddr = i915_gem_object_pin_map(ctx_obj);
2308 if (IS_ERR(vaddr)) {
2309 ret = PTR_ERR(vaddr);
2310 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002311 return ret;
2312 }
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002313 ctx_obj->dirty = true;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002314
2315 /* The second page of the context object contains some fields which must
2316 * be set up prior to the first execution. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002317 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002318
2319 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2320 * commands followed by (reg, value) pairs. The values we are setting here are
2321 * only for the first context restore: on a subsequent save, the GPU will
2322 * recreate this batchbuffer with new values (including all the missing
2323 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002324 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002325 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2326 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
2327 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002328 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2329 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Michel Thierry99cf8ea2016-02-25 09:48:58 +00002330 (HAS_RESOURCE_STREAMER(dev) ?
2331 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002332 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
2333 0);
2334 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
2335 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002336 /* Ring buffer start address is not known until the buffer is pinned.
2337 * It is written to the context image in execlists_update_context()
2338 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002339 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
2340 RING_START(engine->mmio_base), 0);
2341 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
2342 RING_CTL(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002343 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002344 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
2345 RING_BBADDR_UDW(engine->mmio_base), 0);
2346 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
2347 RING_BBADDR(engine->mmio_base), 0);
2348 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
2349 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002350 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002351 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
2352 RING_SBBADDR_UDW(engine->mmio_base), 0);
2353 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
2354 RING_SBBADDR(engine->mmio_base), 0);
2355 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
2356 RING_SBBSTATE(engine->mmio_base), 0);
2357 if (engine->id == RCS) {
2358 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
2359 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
2360 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2361 RING_INDIRECT_CTX(engine->mmio_base), 0);
2362 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2363 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
2364 if (engine->wa_ctx.obj) {
2365 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002366 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2367
2368 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2369 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2370 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2371
2372 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002373 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002374
2375 reg_state[CTX_BB_PER_CTX_PTR+1] =
2376 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2377 0x01;
2378 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002379 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002380 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002381 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2382 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002383 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002384 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2385 0);
2386 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2387 0);
2388 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2389 0);
2390 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2391 0);
2392 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2393 0);
2394 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2395 0);
2396 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2397 0);
2398 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2399 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002400
Michel Thierry2dba3232015-07-30 11:06:23 +01002401 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2402 /* 64b PPGTT (48bit canonical)
2403 * PDP0_DESCRIPTOR contains the base address to PML4 and
2404 * other PDP Descriptors are ignored.
2405 */
2406 ASSIGN_CTX_PML4(ppgtt, reg_state);
2407 } else {
2408 /* 32b PPGTT
2409 * PDP*_DESCRIPTOR contains the base address of space supported.
2410 * With dynamic page allocation, PDPs may not be allocated at
2411 * this point. Point the unallocated PDPs to the scratch page
2412 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002413 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002414 }
2415
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002416 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002417 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002418 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2419 make_rpcs(dev));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002420 }
2421
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002422 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002423
2424 return 0;
2425}
2426
Oscar Mateo73e4d072014-07-24 17:04:48 +01002427/**
2428 * intel_lr_context_free() - free the LRC specific bits of a context
2429 * @ctx: the LR context to free.
2430 *
2431 * The real context freeing is done in i915_gem_context_free: this only
2432 * takes care of the bits that are LRC related: the per-engine backing
2433 * objects and the logical ringbuffer.
2434 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002435void intel_lr_context_free(struct intel_context *ctx)
2436{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002437 int i;
2438
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002439 for (i = I915_NUM_ENGINES; --i >= 0; ) {
Dave Gordone28e4042016-01-19 19:02:55 +00002440 struct intel_ringbuffer *ringbuf = ctx->engine[i].ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002441 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002442
Dave Gordone28e4042016-01-19 19:02:55 +00002443 if (!ctx_obj)
2444 continue;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002445
Dave Gordone28e4042016-01-19 19:02:55 +00002446 if (ctx == ctx->i915->kernel_context) {
2447 intel_unpin_ringbuffer_obj(ringbuf);
2448 i915_gem_object_ggtt_unpin(ctx_obj);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002449 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002450 }
Dave Gordone28e4042016-01-19 19:02:55 +00002451
2452 WARN_ON(ctx->engine[i].pin_count);
2453 intel_ringbuffer_free(ringbuf);
2454 drm_gem_object_unreference(&ctx_obj->base);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002455 }
2456}
2457
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002458/**
2459 * intel_lr_context_size() - return the size of the context for an engine
2460 * @ring: which engine to find the context size for
2461 *
2462 * Each engine may require a different amount of space for a context image,
2463 * so when allocating (or copying) an image, this function can be used to
2464 * find the right size for the specific engine.
2465 *
2466 * Return: size (in bytes) of an engine-specific context image
2467 *
2468 * Note: this size includes the HWSP, which is part of the context image
2469 * in LRC mode, but does not include the "shared data page" used with
2470 * GuC submission. The caller should account for this if using the GuC.
2471 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002472uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002473{
2474 int ret = 0;
2475
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002476 WARN_ON(INTEL_INFO(engine->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002477
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002478 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002479 case RCS:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002480 if (INTEL_INFO(engine->dev)->gen >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002481 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2482 else
2483 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002484 break;
2485 case VCS:
2486 case BCS:
2487 case VECS:
2488 case VCS2:
2489 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2490 break;
2491 }
2492
2493 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002494}
2495
Oscar Mateo73e4d072014-07-24 17:04:48 +01002496/**
Nick Hoathe84fe802015-09-11 12:53:46 +01002497 * intel_lr_context_deferred_alloc() - create the LRC specific bits of a context
Oscar Mateo73e4d072014-07-24 17:04:48 +01002498 * @ctx: LR context to create.
2499 * @ring: engine to be used with the context.
2500 *
2501 * This function can be called more than once, with different engines, if we plan
2502 * to use the context with them. The context backing objects and the ringbuffers
2503 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2504 * the creation is a deferred call: it's better to make sure first that we need to use
2505 * a given ring with the context.
2506 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002507 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002508 */
Nick Hoathe84fe802015-09-11 12:53:46 +01002509
2510int intel_lr_context_deferred_alloc(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002511 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002512{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002513 struct drm_device *dev = engine->dev;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002514 struct drm_i915_gem_object *ctx_obj;
2515 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002516 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002517 int ret;
2518
Oscar Mateoede7d422014-07-24 17:04:12 +01002519 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002520 WARN_ON(ctx->engine[engine->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002521
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002522 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002523
Alex Daid1675192015-08-12 15:43:43 +01002524 /* One extra page as the sharing data between driver and GuC */
2525 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2526
Dave Gordond37cd8a2016-04-22 19:14:32 +01002527 ctx_obj = i915_gem_object_create(dev, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002528 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002529 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002530 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002531 }
2532
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002533 ringbuf = intel_engine_create_ringbuffer(engine, 4 * PAGE_SIZE);
Chris Wilson01101fa2015-09-03 13:01:39 +01002534 if (IS_ERR(ringbuf)) {
2535 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002536 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002537 }
2538
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002539 ret = populate_lr_context(ctx, ctx_obj, engine, ringbuf);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002540 if (ret) {
2541 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002542 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002543 }
2544
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002545 ctx->engine[engine->id].ringbuf = ringbuf;
2546 ctx->engine[engine->id].state = ctx_obj;
Oscar Mateoede7d422014-07-24 17:04:12 +01002547
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002548 if (ctx != ctx->i915->kernel_context && engine->init_context) {
Nick Hoathe84fe802015-09-11 12:53:46 +01002549 struct drm_i915_gem_request *req;
John Harrison76c39162015-05-29 17:43:43 +01002550
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002551 req = i915_gem_request_alloc(engine, ctx);
Dave Gordon26827082016-01-19 19:02:53 +00002552 if (IS_ERR(req)) {
2553 ret = PTR_ERR(req);
2554 DRM_ERROR("ring create req: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002555 goto error_ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00002556 }
2557
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002558 ret = engine->init_context(req);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01002559 i915_add_request_no_flush(req);
Nick Hoathe84fe802015-09-11 12:53:46 +01002560 if (ret) {
2561 DRM_ERROR("ring init context: %d\n",
2562 ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002563 goto error_ringbuf;
2564 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002565 }
Oscar Mateoede7d422014-07-24 17:04:12 +01002566 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002567
Chris Wilson01101fa2015-09-03 13:01:39 +01002568error_ringbuf:
2569 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002570error_deref_obj:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002571 drm_gem_object_unreference(&ctx_obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002572 ctx->engine[engine->id].ringbuf = NULL;
2573 ctx->engine[engine->id].state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002574 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002575}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002576
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002577void intel_lr_context_reset(struct drm_i915_private *dev_priv,
2578 struct intel_context *ctx)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002579{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002580 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002581
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002582 for_each_engine(engine, dev_priv) {
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002583 struct drm_i915_gem_object *ctx_obj =
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002584 ctx->engine[engine->id].state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002585 struct intel_ringbuffer *ringbuf =
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002586 ctx->engine[engine->id].ringbuf;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002587 void *vaddr;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002588 uint32_t *reg_state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002589
2590 if (!ctx_obj)
2591 continue;
2592
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002593 vaddr = i915_gem_object_pin_map(ctx_obj);
2594 if (WARN_ON(IS_ERR(vaddr)))
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002595 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002596
2597 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
2598 ctx_obj->dirty = true;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002599
2600 reg_state[CTX_RING_HEAD+1] = 0;
2601 reg_state[CTX_RING_TAIL+1] = 0;
2602
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002603 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002604
2605 ringbuf->head = 0;
2606 ringbuf->tail = 0;
2607 }
2608}