blob: 88a55afae4c22a5b491d059ac4e7f96df906008f [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020028#include "radeon.h"
29
30#include "atom.h"
31#include "atom-bits.h"
32
33/* from radeon_encoder.c */
34extern uint32_t
Alex Deucher5137ee92010-08-12 18:58:47 -040035radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
36 uint8_t dac);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037extern void radeon_link_encoder_connector(struct drm_device *dev);
38extern void
Alex Deucher5137ee92010-08-12 18:58:47 -040039radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum,
Alex Deucher36868bd2011-01-06 21:19:21 -050040 uint32_t supported_device, u16 caps);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
42/* from radeon_connector.c */
43extern void
44radeon_add_atom_connector(struct drm_device *dev,
45 uint32_t connector_id,
46 uint32_t supported_device,
47 int connector_type,
48 struct radeon_i2c_bus_rec *i2c_bus,
Alex Deucher5137ee92010-08-12 18:58:47 -040049 uint32_t igp_lane_info,
Alex Deuchereed45b32009-12-04 14:45:27 -050050 uint16_t connector_object_id,
Alex Deucher26b5bc92010-08-05 21:21:18 -040051 struct radeon_hpd *hpd,
52 struct radeon_router *router);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020053
54/* from radeon_legacy_encoder.c */
55extern void
Alex Deucher5137ee92010-08-12 18:58:47 -040056radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057 uint32_t supported_device);
58
Alex Deuchere83753b2012-03-20 17:18:08 -040059/* local */
60static int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
61 u16 voltage_id, u16 *voltage);
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063union atom_supported_devices {
64 struct _ATOM_SUPPORTED_DEVICES_INFO info;
65 struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
66 struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
67};
68
Alex Deucher21240f92011-11-21 12:41:21 -050069static void radeon_lookup_i2c_gpio_quirks(struct radeon_device *rdev,
70 ATOM_GPIO_I2C_ASSIGMENT *gpio,
71 u8 index)
72{
73 /* r4xx mask is technically not used by the hw, so patch in the legacy mask bits */
74 if ((rdev->family == CHIP_R420) ||
75 (rdev->family == CHIP_R423) ||
76 (rdev->family == CHIP_RV410)) {
77 if ((le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0018) ||
78 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0019) ||
79 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x001a)) {
80 gpio->ucClkMaskShift = 0x19;
81 gpio->ucDataMaskShift = 0x18;
82 }
83 }
84
85 /* some evergreen boards have bad data for this entry */
86 if (ASIC_IS_DCE4(rdev)) {
87 if ((index == 7) &&
88 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1936) &&
89 (gpio->sucI2cId.ucAccess == 0)) {
90 gpio->sucI2cId.ucAccess = 0x97;
91 gpio->ucDataMaskShift = 8;
92 gpio->ucDataEnShift = 8;
93 gpio->ucDataY_Shift = 8;
94 gpio->ucDataA_Shift = 8;
95 }
96 }
97
98 /* some DCE3 boards have bad data for this entry */
99 if (ASIC_IS_DCE3(rdev)) {
100 if ((index == 4) &&
101 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1fda) &&
102 (gpio->sucI2cId.ucAccess == 0x94))
103 gpio->sucI2cId.ucAccess = 0x14;
104 }
105}
106
107static struct radeon_i2c_bus_rec radeon_get_bus_rec_for_i2c_gpio(ATOM_GPIO_I2C_ASSIGMENT *gpio)
108{
109 struct radeon_i2c_bus_rec i2c;
110
111 memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
112
113 i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
114 i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
115 i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
116 i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
117 i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
118 i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
119 i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
120 i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
121 i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
122 i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
123 i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
124 i2c.en_data_mask = (1 << gpio->ucDataEnShift);
125 i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
126 i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
127 i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
128 i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
129
130 if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
131 i2c.hw_capable = true;
132 else
133 i2c.hw_capable = false;
134
135 if (gpio->sucI2cId.ucAccess == 0xa0)
136 i2c.mm_i2c = true;
137 else
138 i2c.mm_i2c = false;
139
140 i2c.i2c_id = gpio->sucI2cId.ucAccess;
141
142 if (i2c.mask_clk_reg)
143 i2c.valid = true;
144 else
145 i2c.valid = false;
146
147 return i2c;
148}
149
Andi Kleence580fa2011-10-13 16:08:47 -0700150static struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
Alex Deuchereed45b32009-12-04 14:45:27 -0500151 uint8_t id)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 struct atom_context *ctx = rdev->mode_info.atom_context;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500154 ATOM_GPIO_I2C_ASSIGMENT *gpio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155 struct radeon_i2c_bus_rec i2c;
156 int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
157 struct _ATOM_GPIO_I2C_INFO *i2c_info;
Alex Deucher95beb692010-04-01 19:08:47 +0000158 uint16_t data_offset, size;
159 int i, num_indices;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160
161 memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
162 i2c.valid = false;
163
Alex Deucher95beb692010-04-01 19:08:47 +0000164 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
Alex Deuchera084e6e2010-03-18 01:04:01 -0400165 i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166
Alex Deucher95beb692010-04-01 19:08:47 +0000167 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
168 sizeof(ATOM_GPIO_I2C_ASSIGMENT);
169
170 for (i = 0; i < num_indices; i++) {
Alex Deuchera084e6e2010-03-18 01:04:01 -0400171 gpio = &i2c_info->asGPIO_Info[i];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200172
Alex Deucher21240f92011-11-21 12:41:21 -0500173 radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
Alex Deucher3074adc2010-11-30 00:15:10 -0500174
Alex Deuchera084e6e2010-03-18 01:04:01 -0400175 if (gpio->sucI2cId.ucAccess == id) {
Alex Deucher21240f92011-11-21 12:41:21 -0500176 i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400177 break;
178 }
Alex Deucherd3f420d2009-12-08 14:30:49 -0500179 }
180 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181
182 return i2c;
183}
184
Alex Deucherf376b942010-08-05 21:21:16 -0400185void radeon_atombios_i2c_init(struct radeon_device *rdev)
186{
187 struct atom_context *ctx = rdev->mode_info.atom_context;
188 ATOM_GPIO_I2C_ASSIGMENT *gpio;
189 struct radeon_i2c_bus_rec i2c;
190 int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
191 struct _ATOM_GPIO_I2C_INFO *i2c_info;
192 uint16_t data_offset, size;
193 int i, num_indices;
194 char stmp[32];
195
Alex Deucherf376b942010-08-05 21:21:16 -0400196 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
197 i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
198
199 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
200 sizeof(ATOM_GPIO_I2C_ASSIGMENT);
201
202 for (i = 0; i < num_indices; i++) {
203 gpio = &i2c_info->asGPIO_Info[i];
Alex Deucherea393022010-08-27 16:04:29 -0400204
Alex Deucher21240f92011-11-21 12:41:21 -0500205 radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
Alex Deucherd7245022011-11-21 12:10:14 -0500206
Alex Deucher21240f92011-11-21 12:41:21 -0500207 i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
Alex Deucherea393022010-08-27 16:04:29 -0400208
Alex Deucher21240f92011-11-21 12:41:21 -0500209 if (i2c.valid) {
Alex Deucherf376b942010-08-05 21:21:16 -0400210 sprintf(stmp, "0x%x", i2c.i2c_id);
211 rdev->i2c_bus[i] = radeon_i2c_create(rdev->ddev, &i2c, stmp);
212 }
213 }
214 }
215}
216
Andi Kleence580fa2011-10-13 16:08:47 -0700217static struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
Alex Deuchereed45b32009-12-04 14:45:27 -0500218 u8 id)
219{
220 struct atom_context *ctx = rdev->mode_info.atom_context;
221 struct radeon_gpio_rec gpio;
222 int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
223 struct _ATOM_GPIO_PIN_LUT *gpio_info;
224 ATOM_GPIO_PIN_ASSIGNMENT *pin;
225 u16 data_offset, size;
226 int i, num_indices;
227
228 memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
229 gpio.valid = false;
230
Alex Deuchera084e6e2010-03-18 01:04:01 -0400231 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
232 gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
Alex Deuchereed45b32009-12-04 14:45:27 -0500233
Alex Deuchera084e6e2010-03-18 01:04:01 -0400234 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
235 sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
Alex Deuchereed45b32009-12-04 14:45:27 -0500236
Alex Deuchera084e6e2010-03-18 01:04:01 -0400237 for (i = 0; i < num_indices; i++) {
238 pin = &gpio_info->asGPIO_Pin[i];
239 if (id == pin->ucGPIO_ID) {
240 gpio.id = pin->ucGPIO_ID;
Cédric Cano45894332011-02-11 19:45:37 -0500241 gpio.reg = le16_to_cpu(pin->usGpioPin_AIndex) * 4;
Alex Deuchera084e6e2010-03-18 01:04:01 -0400242 gpio.mask = (1 << pin->ucGpioPinBitShift);
243 gpio.valid = true;
244 break;
245 }
Alex Deuchereed45b32009-12-04 14:45:27 -0500246 }
247 }
248
249 return gpio;
250}
251
252static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
253 struct radeon_gpio_rec *gpio)
254{
255 struct radeon_hpd hpd;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500256 u32 reg;
257
Jean Delvare1d978da2010-08-15 14:11:24 +0200258 memset(&hpd, 0, sizeof(struct radeon_hpd));
259
Alex Deucher82d118e2012-03-20 17:18:01 -0400260 if (ASIC_IS_DCE6(rdev))
261 reg = SI_DC_GPIO_HPD_A;
262 else if (ASIC_IS_DCE4(rdev))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500263 reg = EVERGREEN_DC_GPIO_HPD_A;
264 else
265 reg = AVIVO_DC_GPIO_HPD_A;
266
Alex Deuchereed45b32009-12-04 14:45:27 -0500267 hpd.gpio = *gpio;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500268 if (gpio->reg == reg) {
Alex Deuchereed45b32009-12-04 14:45:27 -0500269 switch(gpio->mask) {
270 case (1 << 0):
271 hpd.hpd = RADEON_HPD_1;
272 break;
273 case (1 << 8):
274 hpd.hpd = RADEON_HPD_2;
275 break;
276 case (1 << 16):
277 hpd.hpd = RADEON_HPD_3;
278 break;
279 case (1 << 24):
280 hpd.hpd = RADEON_HPD_4;
281 break;
282 case (1 << 26):
283 hpd.hpd = RADEON_HPD_5;
284 break;
285 case (1 << 28):
286 hpd.hpd = RADEON_HPD_6;
287 break;
288 default:
289 hpd.hpd = RADEON_HPD_NONE;
290 break;
291 }
292 } else
293 hpd.hpd = RADEON_HPD_NONE;
294 return hpd;
295}
296
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200297static bool radeon_atom_apply_quirks(struct drm_device *dev,
298 uint32_t supported_device,
299 int *connector_type,
Alex Deucher848577e2009-07-08 16:15:30 -0400300 struct radeon_i2c_bus_rec *i2c_bus,
Alex Deuchereed45b32009-12-04 14:45:27 -0500301 uint16_t *line_mux,
302 struct radeon_hpd *hpd)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303{
304
305 /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
306 if ((dev->pdev->device == 0x791e) &&
307 (dev->pdev->subsystem_vendor == 0x1043) &&
308 (dev->pdev->subsystem_device == 0x826d)) {
309 if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
310 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
311 *connector_type = DRM_MODE_CONNECTOR_DVID;
312 }
313
Alex Deucherc86a9032010-02-18 14:14:58 -0500314 /* Asrock RS600 board lists the DVI port as HDMI */
315 if ((dev->pdev->device == 0x7941) &&
316 (dev->pdev->subsystem_vendor == 0x1849) &&
317 (dev->pdev->subsystem_device == 0x7941)) {
318 if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
319 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
320 *connector_type = DRM_MODE_CONNECTOR_DVID;
321 }
322
Alex Deucherf36fce02010-09-27 11:33:00 -0400323 /* MSI K9A2GM V2/V3 board has no HDMI or DVI */
324 if ((dev->pdev->device == 0x796e) &&
325 (dev->pdev->subsystem_vendor == 0x1462) &&
326 (dev->pdev->subsystem_device == 0x7302)) {
327 if ((supported_device == ATOM_DEVICE_DFP2_SUPPORT) ||
328 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
329 return false;
330 }
331
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332 /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
333 if ((dev->pdev->device == 0x7941) &&
334 (dev->pdev->subsystem_vendor == 0x147b) &&
335 (dev->pdev->subsystem_device == 0x2412)) {
336 if (*connector_type == DRM_MODE_CONNECTOR_DVII)
337 return false;
338 }
339
340 /* Falcon NW laptop lists vga ddc line for LVDS */
341 if ((dev->pdev->device == 0x5653) &&
342 (dev->pdev->subsystem_vendor == 0x1462) &&
343 (dev->pdev->subsystem_device == 0x0291)) {
Alex Deucher848577e2009-07-08 16:15:30 -0400344 if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345 i2c_bus->valid = false;
Alex Deucher848577e2009-07-08 16:15:30 -0400346 *line_mux = 53;
347 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348 }
349
Alex Deucher4e3f9b782009-12-01 14:49:50 -0500350 /* HIS X1300 is DVI+VGA, not DVI+DVI */
351 if ((dev->pdev->device == 0x7146) &&
352 (dev->pdev->subsystem_vendor == 0x17af) &&
353 (dev->pdev->subsystem_device == 0x2058)) {
354 if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
355 return false;
356 }
357
Dave Airlieaa1a7502009-12-04 11:51:34 +1000358 /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
359 if ((dev->pdev->device == 0x7142) &&
360 (dev->pdev->subsystem_vendor == 0x1458) &&
361 (dev->pdev->subsystem_device == 0x2134)) {
362 if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
363 return false;
364 }
365
366
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200367 /* Funky macbooks */
368 if ((dev->pdev->device == 0x71C5) &&
369 (dev->pdev->subsystem_vendor == 0x106b) &&
370 (dev->pdev->subsystem_device == 0x0080)) {
371 if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
372 (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
373 return false;
Alex Deuchere1e8a5d2010-03-26 17:14:37 -0400374 if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
375 *line_mux = 0x90;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376 }
377
Alex Deucherbe23da82011-01-18 18:26:11 +0000378 /* mac rv630, rv730, others */
379 if ((supported_device == ATOM_DEVICE_TV1_SUPPORT) &&
380 (*connector_type == DRM_MODE_CONNECTOR_DVII)) {
381 *connector_type = DRM_MODE_CONNECTOR_9PinDIN;
382 *line_mux = CONNECTOR_7PIN_DIN_ENUM_ID1;
Alex Deucherf598aa72011-01-04 00:43:39 -0500383 }
384
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200385 /* ASUS HD 3600 XT board lists the DVI port as HDMI */
386 if ((dev->pdev->device == 0x9598) &&
387 (dev->pdev->subsystem_vendor == 0x1043) &&
388 (dev->pdev->subsystem_device == 0x01da)) {
Alex Deucher705af9c2009-09-10 16:31:13 -0400389 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
Alex Deucherd42571e2009-09-11 15:27:14 -0400390 *connector_type = DRM_MODE_CONNECTOR_DVII;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391 }
392 }
393
Alex Deuchere153b702010-07-20 18:07:22 -0400394 /* ASUS HD 3600 board lists the DVI port as HDMI */
395 if ((dev->pdev->device == 0x9598) &&
396 (dev->pdev->subsystem_vendor == 0x1043) &&
397 (dev->pdev->subsystem_device == 0x01e4)) {
398 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
399 *connector_type = DRM_MODE_CONNECTOR_DVII;
400 }
401 }
402
Alex Deucher705af9c2009-09-10 16:31:13 -0400403 /* ASUS HD 3450 board lists the DVI port as HDMI */
404 if ((dev->pdev->device == 0x95C5) &&
405 (dev->pdev->subsystem_vendor == 0x1043) &&
406 (dev->pdev->subsystem_device == 0x01e2)) {
407 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
Alex Deucherd42571e2009-09-11 15:27:14 -0400408 *connector_type = DRM_MODE_CONNECTOR_DVII;
Alex Deucher705af9c2009-09-10 16:31:13 -0400409 }
410 }
411
412 /* some BIOSes seem to report DAC on HDMI - usually this is a board with
413 * HDMI + VGA reporting as HDMI
414 */
415 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
416 if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
417 *connector_type = DRM_MODE_CONNECTOR_VGA;
418 *line_mux = 0;
419 }
420 }
421
Alex Deucher4f87af42011-05-04 11:41:47 -0400422 /* Acer laptop (Acer TravelMate 5730/5730G) has an HDMI port
Alex Deucher2f299d52011-01-04 17:42:20 -0500423 * on the laptop and a DVI port on the docking station and
424 * both share the same encoder, hpd pin, and ddc line.
425 * So while the bios table is technically correct,
426 * we drop the DVI port here since xrandr has no concept of
427 * encoders and will try and drive both connectors
428 * with different crtcs which isn't possible on the hardware
429 * side and leaves no crtcs for LVDS or VGA.
430 */
Alex Deucher4f87af42011-05-04 11:41:47 -0400431 if (((dev->pdev->device == 0x95c4) || (dev->pdev->device == 0x9591)) &&
Alex Deucher3e5f8ff2009-11-17 17:12:10 -0500432 (dev->pdev->subsystem_vendor == 0x1025) &&
433 (dev->pdev->subsystem_device == 0x013c)) {
434 if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
Alex Deucher9ea2c4b2010-08-06 00:27:44 -0400435 (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
Alex Deucher2f299d52011-01-04 17:42:20 -0500436 /* actually it's a DVI-D port not DVI-I */
Alex Deucher3e5f8ff2009-11-17 17:12:10 -0500437 *connector_type = DRM_MODE_CONNECTOR_DVID;
Alex Deucher2f299d52011-01-04 17:42:20 -0500438 return false;
Alex Deucher9ea2c4b2010-08-06 00:27:44 -0400439 }
Alex Deucher3e5f8ff2009-11-17 17:12:10 -0500440 }
441
Dave Airlieefa84502010-02-09 09:06:00 +1000442 /* XFX Pine Group device rv730 reports no VGA DDC lines
443 * even though they are wired up to record 0x93
444 */
445 if ((dev->pdev->device == 0x9498) &&
446 (dev->pdev->subsystem_vendor == 0x1682) &&
Alex Deucher1ebf1692012-05-23 11:48:59 -0400447 (dev->pdev->subsystem_device == 0x2452) &&
448 (i2c_bus->valid == false) &&
449 !(supported_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))) {
Dave Airlieefa84502010-02-09 09:06:00 +1000450 struct radeon_device *rdev = dev->dev_private;
451 *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
452 }
Alex Deucher4c1b2d22012-03-16 12:22:10 -0400453
454 /* Fujitsu D3003-S2 board lists DVI-I as DVI-D and VGA */
Tvrtko Ursulin52e9b392012-08-20 15:16:04 +0100455 if (((dev->pdev->device == 0x9802) || (dev->pdev->device == 0x9806)) &&
Alex Deucher4c1b2d22012-03-16 12:22:10 -0400456 (dev->pdev->subsystem_vendor == 0x1734) &&
457 (dev->pdev->subsystem_device == 0x11bd)) {
458 if (*connector_type == DRM_MODE_CONNECTOR_VGA) {
459 *connector_type = DRM_MODE_CONNECTOR_DVII;
460 *line_mux = 0x3103;
461 } else if (*connector_type == DRM_MODE_CONNECTOR_DVID) {
462 *connector_type = DRM_MODE_CONNECTOR_DVII;
463 }
464 }
465
466
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200467 return true;
468}
469
470const int supported_devices_connector_convert[] = {
471 DRM_MODE_CONNECTOR_Unknown,
472 DRM_MODE_CONNECTOR_VGA,
473 DRM_MODE_CONNECTOR_DVII,
474 DRM_MODE_CONNECTOR_DVID,
475 DRM_MODE_CONNECTOR_DVIA,
476 DRM_MODE_CONNECTOR_SVIDEO,
477 DRM_MODE_CONNECTOR_Composite,
478 DRM_MODE_CONNECTOR_LVDS,
479 DRM_MODE_CONNECTOR_Unknown,
480 DRM_MODE_CONNECTOR_Unknown,
481 DRM_MODE_CONNECTOR_HDMIA,
482 DRM_MODE_CONNECTOR_HDMIB,
483 DRM_MODE_CONNECTOR_Unknown,
484 DRM_MODE_CONNECTOR_Unknown,
485 DRM_MODE_CONNECTOR_9PinDIN,
486 DRM_MODE_CONNECTOR_DisplayPort
487};
488
Alex Deucherb75fad02009-11-05 13:16:01 -0500489const uint16_t supported_devices_connector_object_id_convert[] = {
490 CONNECTOR_OBJECT_ID_NONE,
491 CONNECTOR_OBJECT_ID_VGA,
492 CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
493 CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
494 CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
495 CONNECTOR_OBJECT_ID_COMPOSITE,
496 CONNECTOR_OBJECT_ID_SVIDEO,
497 CONNECTOR_OBJECT_ID_LVDS,
498 CONNECTOR_OBJECT_ID_9PIN_DIN,
499 CONNECTOR_OBJECT_ID_9PIN_DIN,
500 CONNECTOR_OBJECT_ID_DISPLAYPORT,
501 CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
502 CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
503 CONNECTOR_OBJECT_ID_SVIDEO
504};
505
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200506const int object_connector_convert[] = {
507 DRM_MODE_CONNECTOR_Unknown,
508 DRM_MODE_CONNECTOR_DVII,
509 DRM_MODE_CONNECTOR_DVII,
510 DRM_MODE_CONNECTOR_DVID,
511 DRM_MODE_CONNECTOR_DVID,
512 DRM_MODE_CONNECTOR_VGA,
513 DRM_MODE_CONNECTOR_Composite,
514 DRM_MODE_CONNECTOR_SVIDEO,
515 DRM_MODE_CONNECTOR_Unknown,
Alex Deucher705af9c2009-09-10 16:31:13 -0400516 DRM_MODE_CONNECTOR_Unknown,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200517 DRM_MODE_CONNECTOR_9PinDIN,
518 DRM_MODE_CONNECTOR_Unknown,
519 DRM_MODE_CONNECTOR_HDMIA,
520 DRM_MODE_CONNECTOR_HDMIB,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521 DRM_MODE_CONNECTOR_LVDS,
522 DRM_MODE_CONNECTOR_9PinDIN,
523 DRM_MODE_CONNECTOR_Unknown,
524 DRM_MODE_CONNECTOR_Unknown,
525 DRM_MODE_CONNECTOR_Unknown,
Alex Deucher196c58d2010-01-07 14:22:32 -0500526 DRM_MODE_CONNECTOR_DisplayPort,
527 DRM_MODE_CONNECTOR_eDP,
528 DRM_MODE_CONNECTOR_Unknown
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200529};
530
531bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
532{
533 struct radeon_device *rdev = dev->dev_private;
534 struct radeon_mode_info *mode_info = &rdev->mode_info;
535 struct atom_context *ctx = mode_info->atom_context;
536 int index = GetIndexIntoMasterTable(DATA, Object_Header);
Alex Deuchereed45b32009-12-04 14:45:27 -0500537 u16 size, data_offset;
538 u8 frev, crev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539 ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
Alex Deucher36868bd2011-01-06 21:19:21 -0500540 ATOM_ENCODER_OBJECT_TABLE *enc_obj;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400541 ATOM_OBJECT_TABLE *router_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200542 ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
543 ATOM_OBJECT_HEADER *obj_header;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400544 int i, j, k, path_size, device_support;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200545 int connector_type;
Alex Deuchereed45b32009-12-04 14:45:27 -0500546 u16 igp_lane_info, conn_id, connector_object_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547 struct radeon_i2c_bus_rec ddc_bus;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400548 struct radeon_router router;
Alex Deuchereed45b32009-12-04 14:45:27 -0500549 struct radeon_gpio_rec gpio;
550 struct radeon_hpd hpd;
551
Alex Deuchera084e6e2010-03-18 01:04:01 -0400552 if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200553 return false;
554
555 if (crev < 2)
556 return false;
557
558 obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
559 path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
560 (ctx->bios + data_offset +
561 le16_to_cpu(obj_header->usDisplayPathTableOffset));
562 con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
563 (ctx->bios + data_offset +
564 le16_to_cpu(obj_header->usConnectorObjectTableOffset));
Alex Deucher36868bd2011-01-06 21:19:21 -0500565 enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
566 (ctx->bios + data_offset +
567 le16_to_cpu(obj_header->usEncoderObjectTableOffset));
Alex Deucher26b5bc92010-08-05 21:21:18 -0400568 router_obj = (ATOM_OBJECT_TABLE *)
569 (ctx->bios + data_offset +
570 le16_to_cpu(obj_header->usRouterObjectTableOffset));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200571 device_support = le16_to_cpu(obj_header->usDeviceSupport);
572
573 path_size = 0;
574 for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
575 uint8_t *addr = (uint8_t *) path_obj->asDispPath;
576 ATOM_DISPLAY_OBJECT_PATH *path;
577 addr += path_size;
578 path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
579 path_size += le16_to_cpu(path->usSize);
Alex Deucher5137ee92010-08-12 18:58:47 -0400580
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200581 if (device_support & le16_to_cpu(path->usDeviceTag)) {
582 uint8_t con_obj_id, con_obj_num, con_obj_type;
583
584 con_obj_id =
585 (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
586 >> OBJECT_ID_SHIFT;
587 con_obj_num =
588 (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
589 >> ENUM_ID_SHIFT;
590 con_obj_type =
591 (le16_to_cpu(path->usConnObjectId) &
592 OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
593
Dave Airlie4bbd4972009-09-25 08:56:12 +1000594 /* TODO CV support */
595 if (le16_to_cpu(path->usDeviceTag) ==
596 ATOM_DEVICE_CV_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597 continue;
598
Alex Deucheree59f2b2009-11-05 13:11:46 -0500599 /* IGP chips */
600 if ((rdev->flags & RADEON_IS_IGP) &&
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200601 (con_obj_id ==
602 CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
603 uint16_t igp_offset = 0;
604 ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
605
606 index =
607 GetIndexIntoMasterTable(DATA,
608 IntegratedSystemInfo);
609
Alex Deuchera084e6e2010-03-18 01:04:01 -0400610 if (atom_parse_data_header(ctx, index, &size, &frev,
611 &crev, &igp_offset)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200612
Alex Deuchera084e6e2010-03-18 01:04:01 -0400613 if (crev >= 2) {
614 igp_obj =
615 (ATOM_INTEGRATED_SYSTEM_INFO_V2
616 *) (ctx->bios + igp_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200617
Alex Deuchera084e6e2010-03-18 01:04:01 -0400618 if (igp_obj) {
619 uint32_t slot_config, ct;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620
Alex Deuchera084e6e2010-03-18 01:04:01 -0400621 if (con_obj_num == 1)
622 slot_config =
623 igp_obj->
624 ulDDISlot1Config;
625 else
626 slot_config =
627 igp_obj->
628 ulDDISlot2Config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629
Alex Deuchera084e6e2010-03-18 01:04:01 -0400630 ct = (slot_config >> 16) & 0xff;
631 connector_type =
632 object_connector_convert
633 [ct];
634 connector_object_id = ct;
635 igp_lane_info =
636 slot_config & 0xffff;
637 } else
638 continue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200639 } else
640 continue;
Alex Deuchera084e6e2010-03-18 01:04:01 -0400641 } else {
642 igp_lane_info = 0;
643 connector_type =
644 object_connector_convert[con_obj_id];
645 connector_object_id = con_obj_id;
646 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647 } else {
648 igp_lane_info = 0;
649 connector_type =
650 object_connector_convert[con_obj_id];
Alex Deucherb75fad02009-11-05 13:16:01 -0500651 connector_object_id = con_obj_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200652 }
653
654 if (connector_type == DRM_MODE_CONNECTOR_Unknown)
655 continue;
656
Tyson Whiteheadbdd91b22010-11-08 16:08:30 +0000657 router.ddc_valid = false;
658 router.cd_valid = false;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400659 for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
660 uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200661
Alex Deucher26b5bc92010-08-05 21:21:18 -0400662 grph_obj_id =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200663 (le16_to_cpu(path->usGraphicObjIds[j]) &
664 OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400665 grph_obj_num =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200666 (le16_to_cpu(path->usGraphicObjIds[j]) &
667 ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400668 grph_obj_type =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200669 (le16_to_cpu(path->usGraphicObjIds[j]) &
670 OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
671
Alex Deucher26b5bc92010-08-05 21:21:18 -0400672 if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
Alex Deucher36868bd2011-01-06 21:19:21 -0500673 for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
674 u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
675 if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
676 ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
677 (ctx->bios + data_offset +
678 le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
679 ATOM_ENCODER_CAP_RECORD *cap_record;
680 u16 caps = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200681
John Lindgren97ea5302011-03-24 23:28:31 +0000682 while (record->ucRecordSize > 0 &&
683 record->ucRecordType > 0 &&
Alex Deucher36868bd2011-01-06 21:19:21 -0500684 record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
685 switch (record->ucRecordType) {
686 case ATOM_ENCODER_CAP_RECORD_TYPE:
687 cap_record =(ATOM_ENCODER_CAP_RECORD *)
688 record;
689 caps = le16_to_cpu(cap_record->usEncoderCap);
690 break;
691 }
692 record = (ATOM_COMMON_RECORD_HEADER *)
693 ((char *)record + record->ucRecordSize);
694 }
695 radeon_add_atom_encoder(dev,
696 encoder_obj,
697 le16_to_cpu
698 (path->
699 usDeviceTag),
700 caps);
701 }
702 }
Alex Deucher26b5bc92010-08-05 21:21:18 -0400703 } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
Alex Deucher26b5bc92010-08-05 21:21:18 -0400704 for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
Tyson Whiteheadbdd91b22010-11-08 16:08:30 +0000705 u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
Alex Deucher26b5bc92010-08-05 21:21:18 -0400706 if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
707 ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
708 (ctx->bios + data_offset +
709 le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
710 ATOM_I2C_RECORD *i2c_record;
711 ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
712 ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
Alex Deucherfb939df2010-11-08 16:08:29 +0000713 ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400714 ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
715 (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
716 (ctx->bios + data_offset +
717 le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
718 int enum_id;
719
720 router.router_id = router_obj_id;
721 for (enum_id = 0; enum_id < router_src_dst_table->ucNumberOfDst;
722 enum_id++) {
723 if (le16_to_cpu(path->usConnObjectId) ==
724 le16_to_cpu(router_src_dst_table->usDstObjectID[enum_id]))
725 break;
726 }
727
John Lindgren97ea5302011-03-24 23:28:31 +0000728 while (record->ucRecordSize > 0 &&
729 record->ucRecordType > 0 &&
Alex Deucher26b5bc92010-08-05 21:21:18 -0400730 record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
731 switch (record->ucRecordType) {
732 case ATOM_I2C_RECORD_TYPE:
733 i2c_record =
734 (ATOM_I2C_RECORD *)
735 record;
736 i2c_config =
737 (ATOM_I2C_ID_CONFIG_ACCESS *)
738 &i2c_record->sucI2cId;
739 router.i2c_info =
740 radeon_lookup_i2c_gpio(rdev,
741 i2c_config->
742 ucAccess);
743 router.i2c_addr = i2c_record->ucI2CAddr >> 1;
744 break;
745 case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
746 ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
747 record;
Alex Deucherfb939df2010-11-08 16:08:29 +0000748 router.ddc_valid = true;
749 router.ddc_mux_type = ddc_path->ucMuxType;
750 router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
751 router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
752 break;
753 case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
754 cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
755 record;
756 router.cd_valid = true;
757 router.cd_mux_type = cd_path->ucMuxType;
758 router.cd_mux_control_pin = cd_path->ucMuxControlPin;
759 router.cd_mux_state = cd_path->ucMuxState[enum_id];
Alex Deucher26b5bc92010-08-05 21:21:18 -0400760 break;
761 }
762 record = (ATOM_COMMON_RECORD_HEADER *)
763 ((char *)record + record->ucRecordSize);
764 }
765 }
766 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200767 }
768 }
769
Alex Deuchereed45b32009-12-04 14:45:27 -0500770 /* look up gpio for ddc, hpd */
Alex Deucher2bfcc0f2010-05-18 19:26:46 -0400771 ddc_bus.valid = false;
772 hpd.hpd = RADEON_HPD_NONE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200773 if ((le16_to_cpu(path->usDeviceTag) &
Alex Deuchereed45b32009-12-04 14:45:27 -0500774 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200775 for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
776 if (le16_to_cpu(path->usConnObjectId) ==
777 le16_to_cpu(con_obj->asObjects[j].
778 usObjectID)) {
779 ATOM_COMMON_RECORD_HEADER
780 *record =
781 (ATOM_COMMON_RECORD_HEADER
782 *)
783 (ctx->bios + data_offset +
784 le16_to_cpu(con_obj->
785 asObjects[j].
786 usRecordOffset));
787 ATOM_I2C_RECORD *i2c_record;
Alex Deuchereed45b32009-12-04 14:45:27 -0500788 ATOM_HPD_INT_RECORD *hpd_record;
Alex Deucherd3f420d2009-12-08 14:30:49 -0500789 ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500790
John Lindgren97ea5302011-03-24 23:28:31 +0000791 while (record->ucRecordSize > 0 &&
792 record->ucRecordType > 0 &&
793 record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
Alex Deuchereed45b32009-12-04 14:45:27 -0500794 switch (record->ucRecordType) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200795 case ATOM_I2C_RECORD_TYPE:
796 i2c_record =
Alex Deuchereed45b32009-12-04 14:45:27 -0500797 (ATOM_I2C_RECORD *)
798 record;
Alex Deucherd3f420d2009-12-08 14:30:49 -0500799 i2c_config =
800 (ATOM_I2C_ID_CONFIG_ACCESS *)
801 &i2c_record->sucI2cId;
Alex Deuchereed45b32009-12-04 14:45:27 -0500802 ddc_bus = radeon_lookup_i2c_gpio(rdev,
Alex Deucherd3f420d2009-12-08 14:30:49 -0500803 i2c_config->
804 ucAccess);
Alex Deuchereed45b32009-12-04 14:45:27 -0500805 break;
806 case ATOM_HPD_INT_RECORD_TYPE:
807 hpd_record =
808 (ATOM_HPD_INT_RECORD *)
809 record;
810 gpio = radeon_lookup_gpio(rdev,
811 hpd_record->ucHPDIntGPIOID);
812 hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
813 hpd.plugged_state = hpd_record->ucPlugged_PinState;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200814 break;
815 }
816 record =
817 (ATOM_COMMON_RECORD_HEADER
818 *) ((char *)record
819 +
820 record->
821 ucRecordSize);
822 }
823 break;
824 }
825 }
Alex Deuchereed45b32009-12-04 14:45:27 -0500826 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200827
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500828 /* needed for aux chan transactions */
Alex Deucher8e36ed02010-05-18 19:26:47 -0400829 ddc_bus.hpd = hpd.hpd;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500830
Alex Deucher705af9c2009-09-10 16:31:13 -0400831 conn_id = le16_to_cpu(path->usConnObjectId);
832
833 if (!radeon_atom_apply_quirks
834 (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
Alex Deuchereed45b32009-12-04 14:45:27 -0500835 &ddc_bus, &conn_id, &hpd))
Alex Deucher705af9c2009-09-10 16:31:13 -0400836 continue;
837
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200838 radeon_add_atom_connector(dev,
Alex Deucher705af9c2009-09-10 16:31:13 -0400839 conn_id,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200840 le16_to_cpu(path->
841 usDeviceTag),
842 connector_type, &ddc_bus,
Alex Deucher5137ee92010-08-12 18:58:47 -0400843 igp_lane_info,
Alex Deuchereed45b32009-12-04 14:45:27 -0500844 connector_object_id,
Alex Deucher26b5bc92010-08-05 21:21:18 -0400845 &hpd,
846 &router);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847
848 }
849 }
850
851 radeon_link_encoder_connector(dev);
852
853 return true;
854}
855
Alex Deucherb75fad02009-11-05 13:16:01 -0500856static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
857 int connector_type,
858 uint16_t devices)
859{
860 struct radeon_device *rdev = dev->dev_private;
861
862 if (rdev->flags & RADEON_IS_IGP) {
863 return supported_devices_connector_object_id_convert
864 [connector_type];
865 } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
866 (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
867 (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
868 struct radeon_mode_info *mode_info = &rdev->mode_info;
869 struct atom_context *ctx = mode_info->atom_context;
870 int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
871 uint16_t size, data_offset;
872 uint8_t frev, crev;
873 ATOM_XTMDS_INFO *xtmds;
874
Alex Deuchera084e6e2010-03-18 01:04:01 -0400875 if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
876 xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
Alex Deucherb75fad02009-11-05 13:16:01 -0500877
Alex Deuchera084e6e2010-03-18 01:04:01 -0400878 if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
879 if (connector_type == DRM_MODE_CONNECTOR_DVII)
880 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
881 else
882 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
883 } else {
884 if (connector_type == DRM_MODE_CONNECTOR_DVII)
885 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
886 else
887 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
888 }
889 } else
890 return supported_devices_connector_object_id_convert
891 [connector_type];
Alex Deucherb75fad02009-11-05 13:16:01 -0500892 } else {
893 return supported_devices_connector_object_id_convert
894 [connector_type];
895 }
896}
897
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200898struct bios_connector {
899 bool valid;
Alex Deucher705af9c2009-09-10 16:31:13 -0400900 uint16_t line_mux;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200901 uint16_t devices;
902 int connector_type;
903 struct radeon_i2c_bus_rec ddc_bus;
Alex Deuchereed45b32009-12-04 14:45:27 -0500904 struct radeon_hpd hpd;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200905};
906
907bool radeon_get_atom_connector_info_from_supported_devices_table(struct
908 drm_device
909 *dev)
910{
911 struct radeon_device *rdev = dev->dev_private;
912 struct radeon_mode_info *mode_info = &rdev->mode_info;
913 struct atom_context *ctx = mode_info->atom_context;
914 int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
915 uint16_t size, data_offset;
916 uint8_t frev, crev;
917 uint16_t device_support;
918 uint8_t dac;
919 union atom_supported_devices *supported_devices;
Alex Deuchereed45b32009-12-04 14:45:27 -0500920 int i, j, max_device;
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000921 struct bios_connector *bios_connectors;
922 size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400923 struct radeon_router router;
924
Alex Deucherfb939df2010-11-08 16:08:29 +0000925 router.ddc_valid = false;
926 router.cd_valid = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200927
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000928 bios_connectors = kzalloc(bc_size, GFP_KERNEL);
929 if (!bios_connectors)
Alex Deuchera084e6e2010-03-18 01:04:01 -0400930 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200931
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000932 if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
933 &data_offset)) {
934 kfree(bios_connectors);
935 return false;
936 }
937
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200938 supported_devices =
939 (union atom_supported_devices *)(ctx->bios + data_offset);
940
941 device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
942
Alex Deuchereed45b32009-12-04 14:45:27 -0500943 if (frev > 1)
944 max_device = ATOM_MAX_SUPPORTED_DEVICE;
945 else
946 max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
947
948 for (i = 0; i < max_device; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200949 ATOM_CONNECTOR_INFO_I2C ci =
950 supported_devices->info.asConnInfo[i];
951
952 bios_connectors[i].valid = false;
953
954 if (!(device_support & (1 << i))) {
955 continue;
956 }
957
958 if (i == ATOM_DEVICE_CV_INDEX) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000959 DRM_DEBUG_KMS("Skipping Component Video\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200960 continue;
961 }
962
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200963 bios_connectors[i].connector_type =
964 supported_devices_connector_convert[ci.sucConnectorInfo.
965 sbfAccess.
966 bfConnectorType];
967
968 if (bios_connectors[i].connector_type ==
969 DRM_MODE_CONNECTOR_Unknown)
970 continue;
971
972 dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
973
Alex Deucherd3f420d2009-12-08 14:30:49 -0500974 bios_connectors[i].line_mux =
975 ci.sucI2cId.ucAccess;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200976
977 /* give tv unique connector ids */
978 if (i == ATOM_DEVICE_TV1_INDEX) {
979 bios_connectors[i].ddc_bus.valid = false;
980 bios_connectors[i].line_mux = 50;
981 } else if (i == ATOM_DEVICE_TV2_INDEX) {
982 bios_connectors[i].ddc_bus.valid = false;
983 bios_connectors[i].line_mux = 51;
984 } else if (i == ATOM_DEVICE_CV_INDEX) {
985 bios_connectors[i].ddc_bus.valid = false;
986 bios_connectors[i].line_mux = 52;
987 } else
988 bios_connectors[i].ddc_bus =
Alex Deuchereed45b32009-12-04 14:45:27 -0500989 radeon_lookup_i2c_gpio(rdev,
990 bios_connectors[i].line_mux);
991
992 if ((crev > 1) && (frev > 1)) {
993 u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
994 switch (isb) {
995 case 0x4:
996 bios_connectors[i].hpd.hpd = RADEON_HPD_1;
997 break;
998 case 0xa:
999 bios_connectors[i].hpd.hpd = RADEON_HPD_2;
1000 break;
1001 default:
1002 bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
1003 break;
1004 }
1005 } else {
1006 if (i == ATOM_DEVICE_DFP1_INDEX)
1007 bios_connectors[i].hpd.hpd = RADEON_HPD_1;
1008 else if (i == ATOM_DEVICE_DFP2_INDEX)
1009 bios_connectors[i].hpd.hpd = RADEON_HPD_2;
1010 else
1011 bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
1012 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001013
1014 /* Always set the connector type to VGA for CRT1/CRT2. if they are
1015 * shared with a DVI port, we'll pick up the DVI connector when we
1016 * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
1017 */
1018 if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
1019 bios_connectors[i].connector_type =
1020 DRM_MODE_CONNECTOR_VGA;
1021
1022 if (!radeon_atom_apply_quirks
1023 (dev, (1 << i), &bios_connectors[i].connector_type,
Alex Deuchereed45b32009-12-04 14:45:27 -05001024 &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
1025 &bios_connectors[i].hpd))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001026 continue;
1027
1028 bios_connectors[i].valid = true;
1029 bios_connectors[i].devices = (1 << i);
1030
1031 if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
1032 radeon_add_atom_encoder(dev,
Alex Deucher5137ee92010-08-12 18:58:47 -04001033 radeon_get_encoder_enum(dev,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001034 (1 << i),
1035 dac),
Alex Deucher36868bd2011-01-06 21:19:21 -05001036 (1 << i),
1037 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001038 else
1039 radeon_add_legacy_encoder(dev,
Alex Deucher5137ee92010-08-12 18:58:47 -04001040 radeon_get_encoder_enum(dev,
Alex Deucherf56cd642009-12-18 11:28:22 -05001041 (1 << i),
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001042 dac),
1043 (1 << i));
1044 }
1045
1046 /* combine shared connectors */
Alex Deuchereed45b32009-12-04 14:45:27 -05001047 for (i = 0; i < max_device; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001048 if (bios_connectors[i].valid) {
Alex Deuchereed45b32009-12-04 14:45:27 -05001049 for (j = 0; j < max_device; j++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001050 if (bios_connectors[j].valid && (i != j)) {
1051 if (bios_connectors[i].line_mux ==
1052 bios_connectors[j].line_mux) {
Alex Deucherf56cd642009-12-18 11:28:22 -05001053 /* make sure not to combine LVDS */
1054 if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1055 bios_connectors[i].line_mux = 53;
1056 bios_connectors[i].ddc_bus.valid = false;
1057 continue;
1058 }
1059 if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1060 bios_connectors[j].line_mux = 53;
1061 bios_connectors[j].ddc_bus.valid = false;
1062 continue;
1063 }
1064 /* combine analog and digital for DVI-I */
1065 if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
1066 (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
1067 ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
1068 (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
1069 bios_connectors[i].devices |=
1070 bios_connectors[j].devices;
1071 bios_connectors[i].connector_type =
1072 DRM_MODE_CONNECTOR_DVII;
1073 if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
Alex Deuchereed45b32009-12-04 14:45:27 -05001074 bios_connectors[i].hpd =
1075 bios_connectors[j].hpd;
Alex Deucherf56cd642009-12-18 11:28:22 -05001076 bios_connectors[j].valid = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001077 }
1078 }
1079 }
1080 }
1081 }
1082 }
1083
1084 /* add the connectors */
Alex Deuchereed45b32009-12-04 14:45:27 -05001085 for (i = 0; i < max_device; i++) {
Alex Deucherb75fad02009-11-05 13:16:01 -05001086 if (bios_connectors[i].valid) {
1087 uint16_t connector_object_id =
1088 atombios_get_connector_object_id(dev,
1089 bios_connectors[i].connector_type,
1090 bios_connectors[i].devices);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001091 radeon_add_atom_connector(dev,
1092 bios_connectors[i].line_mux,
1093 bios_connectors[i].devices,
1094 bios_connectors[i].
1095 connector_type,
1096 &bios_connectors[i].ddc_bus,
Alex Deucher5137ee92010-08-12 18:58:47 -04001097 0,
Alex Deuchereed45b32009-12-04 14:45:27 -05001098 connector_object_id,
Alex Deucher26b5bc92010-08-05 21:21:18 -04001099 &bios_connectors[i].hpd,
1100 &router);
Alex Deucherb75fad02009-11-05 13:16:01 -05001101 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001102 }
1103
1104 radeon_link_encoder_connector(dev);
1105
Prarit Bhargavaf49d2732010-05-24 10:24:07 +10001106 kfree(bios_connectors);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001107 return true;
1108}
1109
1110union firmware_info {
1111 ATOM_FIRMWARE_INFO info;
1112 ATOM_FIRMWARE_INFO_V1_2 info_12;
1113 ATOM_FIRMWARE_INFO_V1_3 info_13;
1114 ATOM_FIRMWARE_INFO_V1_4 info_14;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001115 ATOM_FIRMWARE_INFO_V2_1 info_21;
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001116 ATOM_FIRMWARE_INFO_V2_2 info_22;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001117};
1118
1119bool radeon_atom_get_clock_info(struct drm_device *dev)
1120{
1121 struct radeon_device *rdev = dev->dev_private;
1122 struct radeon_mode_info *mode_info = &rdev->mode_info;
1123 int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
1124 union firmware_info *firmware_info;
1125 uint8_t frev, crev;
1126 struct radeon_pll *p1pll = &rdev->clock.p1pll;
1127 struct radeon_pll *p2pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001128 struct radeon_pll *dcpll = &rdev->clock.dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001129 struct radeon_pll *spll = &rdev->clock.spll;
1130 struct radeon_pll *mpll = &rdev->clock.mpll;
1131 uint16_t data_offset;
1132
Alex Deuchera084e6e2010-03-18 01:04:01 -04001133 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1134 &frev, &crev, &data_offset)) {
1135 firmware_info =
1136 (union firmware_info *)(mode_info->atom_context->bios +
1137 data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001138 /* pixel clocks */
1139 p1pll->reference_freq =
1140 le16_to_cpu(firmware_info->info.usReferenceClock);
1141 p1pll->reference_div = 0;
1142
Mathias Fröhlichbc293e52009-10-19 17:49:49 -04001143 if (crev < 2)
1144 p1pll->pll_out_min =
1145 le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
1146 else
1147 p1pll->pll_out_min =
1148 le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001149 p1pll->pll_out_max =
1150 le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
1151
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001152 if (crev >= 4) {
1153 p1pll->lcd_pll_out_min =
1154 le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
1155 if (p1pll->lcd_pll_out_min == 0)
1156 p1pll->lcd_pll_out_min = p1pll->pll_out_min;
1157 p1pll->lcd_pll_out_max =
1158 le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
1159 if (p1pll->lcd_pll_out_max == 0)
1160 p1pll->lcd_pll_out_max = p1pll->pll_out_max;
1161 } else {
1162 p1pll->lcd_pll_out_min = p1pll->pll_out_min;
1163 p1pll->lcd_pll_out_max = p1pll->pll_out_max;
1164 }
1165
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001166 if (p1pll->pll_out_min == 0) {
1167 if (ASIC_IS_AVIVO(rdev))
1168 p1pll->pll_out_min = 64800;
1169 else
1170 p1pll->pll_out_min = 20000;
1171 }
1172
1173 p1pll->pll_in_min =
1174 le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
1175 p1pll->pll_in_max =
1176 le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
1177
1178 *p2pll = *p1pll;
1179
1180 /* system clock */
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001181 if (ASIC_IS_DCE4(rdev))
1182 spll->reference_freq =
1183 le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
1184 else
1185 spll->reference_freq =
1186 le16_to_cpu(firmware_info->info.usReferenceClock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001187 spll->reference_div = 0;
1188
1189 spll->pll_out_min =
1190 le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
1191 spll->pll_out_max =
1192 le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
1193
1194 /* ??? */
1195 if (spll->pll_out_min == 0) {
1196 if (ASIC_IS_AVIVO(rdev))
1197 spll->pll_out_min = 64800;
1198 else
1199 spll->pll_out_min = 20000;
1200 }
1201
1202 spll->pll_in_min =
1203 le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
1204 spll->pll_in_max =
1205 le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
1206
1207 /* memory clock */
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001208 if (ASIC_IS_DCE4(rdev))
1209 mpll->reference_freq =
1210 le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
1211 else
1212 mpll->reference_freq =
1213 le16_to_cpu(firmware_info->info.usReferenceClock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001214 mpll->reference_div = 0;
1215
1216 mpll->pll_out_min =
1217 le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
1218 mpll->pll_out_max =
1219 le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
1220
1221 /* ??? */
1222 if (mpll->pll_out_min == 0) {
1223 if (ASIC_IS_AVIVO(rdev))
1224 mpll->pll_out_min = 64800;
1225 else
1226 mpll->pll_out_min = 20000;
1227 }
1228
1229 mpll->pll_in_min =
1230 le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
1231 mpll->pll_in_max =
1232 le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
1233
1234 rdev->clock.default_sclk =
1235 le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
1236 rdev->clock.default_mclk =
1237 le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
1238
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001239 if (ASIC_IS_DCE4(rdev)) {
1240 rdev->clock.default_dispclk =
1241 le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001242 if (rdev->clock.default_dispclk == 0) {
1243 if (ASIC_IS_DCE5(rdev))
1244 rdev->clock.default_dispclk = 54000; /* 540 Mhz */
1245 else
1246 rdev->clock.default_dispclk = 60000; /* 600 Mhz */
1247 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001248 rdev->clock.dp_extclk =
1249 le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
1250 }
1251 *dcpll = *p1pll;
1252
Alex Deucherb20f9be2011-06-08 13:01:11 -04001253 rdev->clock.max_pixel_clock = le16_to_cpu(firmware_info->info.usMaxPixelClock);
1254 if (rdev->clock.max_pixel_clock == 0)
1255 rdev->clock.max_pixel_clock = 40000;
1256
Alex Deucheraf7912e2012-07-26 09:50:57 -04001257 /* not technically a clock, but... */
1258 rdev->mode_info.firmware_flags =
1259 le16_to_cpu(firmware_info->info.usFirmwareCapability.susAccess);
1260
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001261 return true;
1262 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001263
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001264 return false;
1265}
1266
Alex Deucher06b64762010-01-05 11:27:29 -05001267union igp_info {
1268 struct _ATOM_INTEGRATED_SYSTEM_INFO info;
1269 struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
Alex Deucher3838f462012-07-25 12:32:59 -04001270 struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
1271 struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
Alex Deucher06b64762010-01-05 11:27:29 -05001272};
1273
1274bool radeon_atombios_sideport_present(struct radeon_device *rdev)
1275{
1276 struct radeon_mode_info *mode_info = &rdev->mode_info;
1277 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1278 union igp_info *igp_info;
1279 u8 frev, crev;
1280 u16 data_offset;
1281
Alex Deucher4c70b2e2010-08-02 19:39:15 -04001282 /* sideport is AMD only */
1283 if (rdev->family == CHIP_RS600)
1284 return false;
1285
Alex Deuchera084e6e2010-03-18 01:04:01 -04001286 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1287 &frev, &crev, &data_offset)) {
1288 igp_info = (union igp_info *)(mode_info->atom_context->bios +
Alex Deucher06b64762010-01-05 11:27:29 -05001289 data_offset);
Alex Deucher06b64762010-01-05 11:27:29 -05001290 switch (crev) {
1291 case 1:
Cédric Cano45894332011-02-11 19:45:37 -05001292 if (le32_to_cpu(igp_info->info.ulBootUpMemoryClock))
Alex Deucher4c70b2e2010-08-02 19:39:15 -04001293 return true;
Alex Deucher06b64762010-01-05 11:27:29 -05001294 break;
1295 case 2:
Cédric Cano45894332011-02-11 19:45:37 -05001296 if (le32_to_cpu(igp_info->info_2.ulBootUpSidePortClock))
Alex Deucher06b64762010-01-05 11:27:29 -05001297 return true;
1298 break;
1299 default:
1300 DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
1301 break;
1302 }
1303 }
1304 return false;
1305}
1306
Dave Airlie445282d2009-09-09 17:40:54 +10001307bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
1308 struct radeon_encoder_int_tmds *tmds)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001309{
1310 struct drm_device *dev = encoder->base.dev;
1311 struct radeon_device *rdev = dev->dev_private;
1312 struct radeon_mode_info *mode_info = &rdev->mode_info;
1313 int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
1314 uint16_t data_offset;
1315 struct _ATOM_TMDS_INFO *tmds_info;
1316 uint8_t frev, crev;
1317 uint16_t maxfreq;
1318 int i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001319
Alex Deuchera084e6e2010-03-18 01:04:01 -04001320 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1321 &frev, &crev, &data_offset)) {
1322 tmds_info =
1323 (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
1324 data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001325
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001326 maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
1327 for (i = 0; i < 4; i++) {
1328 tmds->tmds_pll[i].freq =
1329 le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
1330 tmds->tmds_pll[i].value =
1331 tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
1332 tmds->tmds_pll[i].value |=
1333 (tmds_info->asMiscInfo[i].
1334 ucPLL_VCO_Gain & 0x3f) << 6;
1335 tmds->tmds_pll[i].value |=
1336 (tmds_info->asMiscInfo[i].
1337 ucPLL_DutyCycle & 0xf) << 12;
1338 tmds->tmds_pll[i].value |=
1339 (tmds_info->asMiscInfo[i].
1340 ucPLL_VoltageSwing & 0xf) << 16;
1341
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001342 DRM_DEBUG_KMS("TMDS PLL From ATOMBIOS %u %x\n",
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001343 tmds->tmds_pll[i].freq,
1344 tmds->tmds_pll[i].value);
1345
1346 if (maxfreq == tmds->tmds_pll[i].freq) {
1347 tmds->tmds_pll[i].freq = 0xffffffff;
1348 break;
1349 }
1350 }
Dave Airlie445282d2009-09-09 17:40:54 +10001351 return true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001352 }
Dave Airlie445282d2009-09-09 17:40:54 +10001353 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001354}
1355
Alex Deucherba032a52010-10-04 17:13:01 -04001356bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
1357 struct radeon_atom_ss *ss,
1358 int id)
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001359{
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001360 struct radeon_mode_info *mode_info = &rdev->mode_info;
1361 int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
Alex Deucherba032a52010-10-04 17:13:01 -04001362 uint16_t data_offset, size;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001363 struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
1364 uint8_t frev, crev;
Alex Deucherba032a52010-10-04 17:13:01 -04001365 int i, num_indices;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001366
Alex Deucherba032a52010-10-04 17:13:01 -04001367 memset(ss, 0, sizeof(struct radeon_atom_ss));
1368 if (atom_parse_data_header(mode_info->atom_context, index, &size,
Alex Deuchera084e6e2010-03-18 01:04:01 -04001369 &frev, &crev, &data_offset)) {
1370 ss_info =
1371 (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001372
Alex Deucherba032a52010-10-04 17:13:01 -04001373 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1374 sizeof(ATOM_SPREAD_SPECTRUM_ASSIGNMENT);
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001375
Alex Deucherba032a52010-10-04 17:13:01 -04001376 for (i = 0; i < num_indices; i++) {
Alex Deucher279b2152009-12-08 14:07:03 -05001377 if (ss_info->asSS_Info[i].ucSS_Id == id) {
1378 ss->percentage =
1379 le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
1380 ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
1381 ss->step = ss_info->asSS_Info[i].ucSS_Step;
1382 ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
1383 ss->range = ss_info->asSS_Info[i].ucSS_Range;
1384 ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
Alex Deucherba032a52010-10-04 17:13:01 -04001385 return true;
Alex Deucher279b2152009-12-08 14:07:03 -05001386 }
1387 }
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001388 }
Alex Deucherba032a52010-10-04 17:13:01 -04001389 return false;
1390}
1391
Alex Deucher4339c442010-11-22 17:56:25 -05001392static void radeon_atombios_get_igp_ss_overrides(struct radeon_device *rdev,
1393 struct radeon_atom_ss *ss,
1394 int id)
1395{
1396 struct radeon_mode_info *mode_info = &rdev->mode_info;
1397 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1398 u16 data_offset, size;
Alex Deucher3838f462012-07-25 12:32:59 -04001399 union igp_info *igp_info;
Alex Deucher4339c442010-11-22 17:56:25 -05001400 u8 frev, crev;
1401 u16 percentage = 0, rate = 0;
1402
1403 /* get any igp specific overrides */
1404 if (atom_parse_data_header(mode_info->atom_context, index, &size,
1405 &frev, &crev, &data_offset)) {
Alex Deucher3838f462012-07-25 12:32:59 -04001406 igp_info = (union igp_info *)
Alex Deucher4339c442010-11-22 17:56:25 -05001407 (mode_info->atom_context->bios + data_offset);
Alex Deucher3838f462012-07-25 12:32:59 -04001408 switch (crev) {
1409 case 6:
1410 switch (id) {
1411 case ASIC_INTERNAL_SS_ON_TMDS:
1412 percentage = le16_to_cpu(igp_info->info_6.usDVISSPercentage);
1413 rate = le16_to_cpu(igp_info->info_6.usDVISSpreadRateIn10Hz);
1414 break;
1415 case ASIC_INTERNAL_SS_ON_HDMI:
1416 percentage = le16_to_cpu(igp_info->info_6.usHDMISSPercentage);
1417 rate = le16_to_cpu(igp_info->info_6.usHDMISSpreadRateIn10Hz);
1418 break;
1419 case ASIC_INTERNAL_SS_ON_LVDS:
1420 percentage = le16_to_cpu(igp_info->info_6.usLvdsSSPercentage);
1421 rate = le16_to_cpu(igp_info->info_6.usLvdsSSpreadRateIn10Hz);
1422 break;
1423 }
Alex Deucher4339c442010-11-22 17:56:25 -05001424 break;
Alex Deucher3838f462012-07-25 12:32:59 -04001425 case 7:
1426 switch (id) {
1427 case ASIC_INTERNAL_SS_ON_TMDS:
1428 percentage = le16_to_cpu(igp_info->info_7.usDVISSPercentage);
1429 rate = le16_to_cpu(igp_info->info_7.usDVISSpreadRateIn10Hz);
1430 break;
1431 case ASIC_INTERNAL_SS_ON_HDMI:
1432 percentage = le16_to_cpu(igp_info->info_7.usHDMISSPercentage);
1433 rate = le16_to_cpu(igp_info->info_7.usHDMISSpreadRateIn10Hz);
1434 break;
1435 case ASIC_INTERNAL_SS_ON_LVDS:
1436 percentage = le16_to_cpu(igp_info->info_7.usLvdsSSPercentage);
1437 rate = le16_to_cpu(igp_info->info_7.usLvdsSSpreadRateIn10Hz);
1438 break;
1439 }
Alex Deucher4339c442010-11-22 17:56:25 -05001440 break;
Alex Deucher3838f462012-07-25 12:32:59 -04001441 default:
1442 DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
Alex Deucher4339c442010-11-22 17:56:25 -05001443 break;
1444 }
1445 if (percentage)
1446 ss->percentage = percentage;
1447 if (rate)
1448 ss->rate = rate;
1449 }
1450}
1451
Alex Deucherba032a52010-10-04 17:13:01 -04001452union asic_ss_info {
1453 struct _ATOM_ASIC_INTERNAL_SS_INFO info;
1454 struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
1455 struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
1456};
1457
1458bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
1459 struct radeon_atom_ss *ss,
1460 int id, u32 clock)
1461{
1462 struct radeon_mode_info *mode_info = &rdev->mode_info;
1463 int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
1464 uint16_t data_offset, size;
1465 union asic_ss_info *ss_info;
1466 uint8_t frev, crev;
1467 int i, num_indices;
1468
1469 memset(ss, 0, sizeof(struct radeon_atom_ss));
1470 if (atom_parse_data_header(mode_info->atom_context, index, &size,
1471 &frev, &crev, &data_offset)) {
1472
1473 ss_info =
1474 (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
1475
1476 switch (frev) {
1477 case 1:
1478 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1479 sizeof(ATOM_ASIC_SS_ASSIGNMENT);
1480
1481 for (i = 0; i < num_indices; i++) {
1482 if ((ss_info->info.asSpreadSpectrum[i].ucClockIndication == id) &&
Cédric Cano45894332011-02-11 19:45:37 -05001483 (clock <= le32_to_cpu(ss_info->info.asSpreadSpectrum[i].ulTargetClockRange))) {
Alex Deucherba032a52010-10-04 17:13:01 -04001484 ss->percentage =
1485 le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1486 ss->type = ss_info->info.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1487 ss->rate = le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadRateInKhz);
1488 return true;
1489 }
1490 }
1491 break;
1492 case 2:
1493 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1494 sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
1495 for (i = 0; i < num_indices; i++) {
1496 if ((ss_info->info_2.asSpreadSpectrum[i].ucClockIndication == id) &&
Cédric Cano45894332011-02-11 19:45:37 -05001497 (clock <= le32_to_cpu(ss_info->info_2.asSpreadSpectrum[i].ulTargetClockRange))) {
Alex Deucherba032a52010-10-04 17:13:01 -04001498 ss->percentage =
1499 le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1500 ss->type = ss_info->info_2.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1501 ss->rate = le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadRateIn10Hz);
1502 return true;
1503 }
1504 }
1505 break;
1506 case 3:
1507 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1508 sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
1509 for (i = 0; i < num_indices; i++) {
1510 if ((ss_info->info_3.asSpreadSpectrum[i].ucClockIndication == id) &&
Cédric Cano45894332011-02-11 19:45:37 -05001511 (clock <= le32_to_cpu(ss_info->info_3.asSpreadSpectrum[i].ulTargetClockRange))) {
Alex Deucherba032a52010-10-04 17:13:01 -04001512 ss->percentage =
1513 le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1514 ss->type = ss_info->info_3.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1515 ss->rate = le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadRateIn10Hz);
Alex Deucher4339c442010-11-22 17:56:25 -05001516 if (rdev->flags & RADEON_IS_IGP)
1517 radeon_atombios_get_igp_ss_overrides(rdev, ss, id);
Alex Deucherba032a52010-10-04 17:13:01 -04001518 return true;
1519 }
1520 }
1521 break;
1522 default:
1523 DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
1524 break;
1525 }
1526
1527 }
1528 return false;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001529}
1530
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001531union lvds_info {
1532 struct _ATOM_LVDS_INFO info;
1533 struct _ATOM_LVDS_INFO_V12 info_12;
1534};
1535
1536struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
1537 radeon_encoder
1538 *encoder)
1539{
1540 struct drm_device *dev = encoder->base.dev;
1541 struct radeon_device *rdev = dev->dev_private;
1542 struct radeon_mode_info *mode_info = &rdev->mode_info;
1543 int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
Alex Deucher7dde8a192009-11-30 01:40:24 -05001544 uint16_t data_offset, misc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001545 union lvds_info *lvds_info;
1546 uint8_t frev, crev;
1547 struct radeon_encoder_atom_dig *lvds = NULL;
Alex Deucher5137ee92010-08-12 18:58:47 -04001548 int encoder_enum = (encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001549
Alex Deuchera084e6e2010-03-18 01:04:01 -04001550 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1551 &frev, &crev, &data_offset)) {
1552 lvds_info =
1553 (union lvds_info *)(mode_info->atom_context->bios + data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001554 lvds =
1555 kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
1556
1557 if (!lvds)
1558 return NULL;
1559
Alex Deucherde2103e2009-10-09 15:14:30 -04001560 lvds->native_mode.clock =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001561 le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
Alex Deucherde2103e2009-10-09 15:14:30 -04001562 lvds->native_mode.hdisplay =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001563 le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
Alex Deucherde2103e2009-10-09 15:14:30 -04001564 lvds->native_mode.vdisplay =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001565 le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
Alex Deucherde2103e2009-10-09 15:14:30 -04001566 lvds->native_mode.htotal = lvds->native_mode.hdisplay +
1567 le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
1568 lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
1569 le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
1570 lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
1571 le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
1572 lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
1573 le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
1574 lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
Alex Deucher1ff26a32010-05-18 00:23:15 -04001575 le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
Alex Deucherde2103e2009-10-09 15:14:30 -04001576 lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
1577 le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001578 lvds->panel_pwr_delay =
1579 le16_to_cpu(lvds_info->info.usOffDelayInMs);
Alex Deucherba032a52010-10-04 17:13:01 -04001580 lvds->lcd_misc = lvds_info->info.ucLVDS_Misc;
Alex Deucher7dde8a192009-11-30 01:40:24 -05001581
1582 misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
1583 if (misc & ATOM_VSYNC_POLARITY)
1584 lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
1585 if (misc & ATOM_HSYNC_POLARITY)
1586 lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
1587 if (misc & ATOM_COMPOSITESYNC)
1588 lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
1589 if (misc & ATOM_INTERLACE)
1590 lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
1591 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1592 lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
1593
Cédric Cano45894332011-02-11 19:45:37 -05001594 lvds->native_mode.width_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageHSize);
1595 lvds->native_mode.height_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageVSize);
Alex Deucher7a868e12010-12-08 22:13:05 -05001596
Alex Deucherde2103e2009-10-09 15:14:30 -04001597 /* set crtc values */
1598 drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001599
Alex Deucherba032a52010-10-04 17:13:01 -04001600 lvds->lcd_ss_id = lvds_info->info.ucSS_Id;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001601
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001602 encoder->native_mode = lvds->native_mode;
Alex Deucher5137ee92010-08-12 18:58:47 -04001603
1604 if (encoder_enum == 2)
1605 lvds->linkb = true;
1606 else
1607 lvds->linkb = false;
1608
Alex Deucherc324acd2010-12-08 22:13:06 -05001609 /* parse the lcd record table */
Cédric Cano45894332011-02-11 19:45:37 -05001610 if (le16_to_cpu(lvds_info->info.usModePatchTableOffset)) {
Alex Deucherc324acd2010-12-08 22:13:06 -05001611 ATOM_FAKE_EDID_PATCH_RECORD *fake_edid_record;
1612 ATOM_PANEL_RESOLUTION_PATCH_RECORD *panel_res_record;
1613 bool bad_record = false;
Alex Deucher05fa7ea2011-05-11 14:02:07 -04001614 u8 *record;
1615
1616 if ((frev == 1) && (crev < 2))
1617 /* absolute */
1618 record = (u8 *)(mode_info->atom_context->bios +
1619 le16_to_cpu(lvds_info->info.usModePatchTableOffset));
1620 else
1621 /* relative */
1622 record = (u8 *)(mode_info->atom_context->bios +
1623 data_offset +
1624 le16_to_cpu(lvds_info->info.usModePatchTableOffset));
Alex Deucherc324acd2010-12-08 22:13:06 -05001625 while (*record != ATOM_RECORD_END_TYPE) {
1626 switch (*record) {
1627 case LCD_MODE_PATCH_RECORD_MODE_TYPE:
1628 record += sizeof(ATOM_PATCH_RECORD_MODE);
1629 break;
1630 case LCD_RTS_RECORD_TYPE:
1631 record += sizeof(ATOM_LCD_RTS_RECORD);
1632 break;
1633 case LCD_CAP_RECORD_TYPE:
1634 record += sizeof(ATOM_LCD_MODE_CONTROL_CAP);
1635 break;
1636 case LCD_FAKE_EDID_PATCH_RECORD_TYPE:
1637 fake_edid_record = (ATOM_FAKE_EDID_PATCH_RECORD *)record;
1638 if (fake_edid_record->ucFakeEDIDLength) {
1639 struct edid *edid;
1640 int edid_size =
1641 max((int)EDID_LENGTH, (int)fake_edid_record->ucFakeEDIDLength);
1642 edid = kmalloc(edid_size, GFP_KERNEL);
1643 if (edid) {
1644 memcpy((u8 *)edid, (u8 *)&fake_edid_record->ucFakeEDIDString[0],
1645 fake_edid_record->ucFakeEDIDLength);
1646
Dave Airlieeaa4f5e2011-05-01 20:16:30 +10001647 if (drm_edid_is_valid(edid)) {
Alex Deucherc324acd2010-12-08 22:13:06 -05001648 rdev->mode_info.bios_hardcoded_edid = edid;
Dave Airlieeaa4f5e2011-05-01 20:16:30 +10001649 rdev->mode_info.bios_hardcoded_edid_size = edid_size;
1650 } else
Alex Deucherc324acd2010-12-08 22:13:06 -05001651 kfree(edid);
1652 }
1653 }
1654 record += sizeof(ATOM_FAKE_EDID_PATCH_RECORD);
1655 break;
1656 case LCD_PANEL_RESOLUTION_RECORD_TYPE:
1657 panel_res_record = (ATOM_PANEL_RESOLUTION_PATCH_RECORD *)record;
1658 lvds->native_mode.width_mm = panel_res_record->usHSize;
1659 lvds->native_mode.height_mm = panel_res_record->usVSize;
1660 record += sizeof(ATOM_PANEL_RESOLUTION_PATCH_RECORD);
1661 break;
1662 default:
1663 DRM_ERROR("Bad LCD record %d\n", *record);
1664 bad_record = true;
1665 break;
1666 }
1667 if (bad_record)
1668 break;
1669 }
1670 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001671 }
1672 return lvds;
1673}
1674
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001675struct radeon_encoder_primary_dac *
1676radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
1677{
1678 struct drm_device *dev = encoder->base.dev;
1679 struct radeon_device *rdev = dev->dev_private;
1680 struct radeon_mode_info *mode_info = &rdev->mode_info;
1681 int index = GetIndexIntoMasterTable(DATA, CompassionateData);
1682 uint16_t data_offset;
1683 struct _COMPASSIONATE_DATA *dac_info;
1684 uint8_t frev, crev;
1685 uint8_t bg, dac;
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001686 struct radeon_encoder_primary_dac *p_dac = NULL;
1687
Alex Deuchera084e6e2010-03-18 01:04:01 -04001688 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1689 &frev, &crev, &data_offset)) {
1690 dac_info = (struct _COMPASSIONATE_DATA *)
1691 (mode_info->atom_context->bios + data_offset);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001692
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001693 p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
1694
1695 if (!p_dac)
1696 return NULL;
1697
1698 bg = dac_info->ucDAC1_BG_Adjustment;
1699 dac = dac_info->ucDAC1_DAC_Adjustment;
1700 p_dac->ps2_pdac_adj = (bg << 8) | (dac);
1701
1702 }
1703 return p_dac;
1704}
1705
Dave Airlie4ce001a2009-08-13 16:32:14 +10001706bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001707 struct drm_display_mode *mode)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001708{
1709 struct radeon_mode_info *mode_info = &rdev->mode_info;
1710 ATOM_ANALOG_TV_INFO *tv_info;
1711 ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
1712 ATOM_DTD_FORMAT *dtd_timings;
1713 int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
1714 u8 frev, crev;
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001715 u16 data_offset, misc;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001716
Alex Deuchera084e6e2010-03-18 01:04:01 -04001717 if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
1718 &frev, &crev, &data_offset))
1719 return false;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001720
1721 switch (crev) {
1722 case 1:
1723 tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
Dan Carpenter0031c412010-04-27 14:11:04 -07001724 if (index >= MAX_SUPPORTED_TV_TIMING)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001725 return false;
1726
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001727 mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
1728 mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
1729 mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
1730 mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
1731 le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001732
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001733 mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
1734 mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
1735 mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
1736 mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
1737 le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001738
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001739 mode->flags = 0;
1740 misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
1741 if (misc & ATOM_VSYNC_POLARITY)
1742 mode->flags |= DRM_MODE_FLAG_NVSYNC;
1743 if (misc & ATOM_HSYNC_POLARITY)
1744 mode->flags |= DRM_MODE_FLAG_NHSYNC;
1745 if (misc & ATOM_COMPOSITESYNC)
1746 mode->flags |= DRM_MODE_FLAG_CSYNC;
1747 if (misc & ATOM_INTERLACE)
1748 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1749 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1750 mode->flags |= DRM_MODE_FLAG_DBLSCAN;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001751
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001752 mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001753
1754 if (index == 1) {
1755 /* PAL timings appear to have wrong values for totals */
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001756 mode->crtc_htotal -= 1;
1757 mode->crtc_vtotal -= 1;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001758 }
1759 break;
1760 case 2:
1761 tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
Dan Carpenter0031c412010-04-27 14:11:04 -07001762 if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001763 return false;
1764
1765 dtd_timings = &tv_info_v1_2->aModeTimings[index];
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001766 mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
1767 le16_to_cpu(dtd_timings->usHBlanking_Time);
1768 mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
1769 mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
1770 le16_to_cpu(dtd_timings->usHSyncOffset);
1771 mode->crtc_hsync_end = mode->crtc_hsync_start +
1772 le16_to_cpu(dtd_timings->usHSyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001773
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001774 mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
1775 le16_to_cpu(dtd_timings->usVBlanking_Time);
1776 mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
1777 mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
1778 le16_to_cpu(dtd_timings->usVSyncOffset);
1779 mode->crtc_vsync_end = mode->crtc_vsync_start +
1780 le16_to_cpu(dtd_timings->usVSyncWidth);
1781
1782 mode->flags = 0;
1783 misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
1784 if (misc & ATOM_VSYNC_POLARITY)
1785 mode->flags |= DRM_MODE_FLAG_NVSYNC;
1786 if (misc & ATOM_HSYNC_POLARITY)
1787 mode->flags |= DRM_MODE_FLAG_NHSYNC;
1788 if (misc & ATOM_COMPOSITESYNC)
1789 mode->flags |= DRM_MODE_FLAG_CSYNC;
1790 if (misc & ATOM_INTERLACE)
1791 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1792 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1793 mode->flags |= DRM_MODE_FLAG_DBLSCAN;
1794
1795 mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001796 break;
1797 }
1798 return true;
1799}
1800
Alex Deucherd79766f2009-12-17 19:00:29 -05001801enum radeon_tv_std
1802radeon_atombios_get_tv_info(struct radeon_device *rdev)
1803{
1804 struct radeon_mode_info *mode_info = &rdev->mode_info;
1805 int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
1806 uint16_t data_offset;
1807 uint8_t frev, crev;
1808 struct _ATOM_ANALOG_TV_INFO *tv_info;
1809 enum radeon_tv_std tv_std = TV_STD_NTSC;
1810
Alex Deuchera084e6e2010-03-18 01:04:01 -04001811 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1812 &frev, &crev, &data_offset)) {
Alex Deucherd79766f2009-12-17 19:00:29 -05001813
Alex Deuchera084e6e2010-03-18 01:04:01 -04001814 tv_info = (struct _ATOM_ANALOG_TV_INFO *)
1815 (mode_info->atom_context->bios + data_offset);
Alex Deucherd79766f2009-12-17 19:00:29 -05001816
Alex Deuchera084e6e2010-03-18 01:04:01 -04001817 switch (tv_info->ucTV_BootUpDefaultStandard) {
1818 case ATOM_TV_NTSC:
1819 tv_std = TV_STD_NTSC;
Alex Deucher40f76d82010-10-07 22:38:42 -04001820 DRM_DEBUG_KMS("Default TV standard: NTSC\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001821 break;
1822 case ATOM_TV_NTSCJ:
1823 tv_std = TV_STD_NTSC_J;
Alex Deucher40f76d82010-10-07 22:38:42 -04001824 DRM_DEBUG_KMS("Default TV standard: NTSC-J\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001825 break;
1826 case ATOM_TV_PAL:
1827 tv_std = TV_STD_PAL;
Alex Deucher40f76d82010-10-07 22:38:42 -04001828 DRM_DEBUG_KMS("Default TV standard: PAL\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001829 break;
1830 case ATOM_TV_PALM:
1831 tv_std = TV_STD_PAL_M;
Alex Deucher40f76d82010-10-07 22:38:42 -04001832 DRM_DEBUG_KMS("Default TV standard: PAL-M\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001833 break;
1834 case ATOM_TV_PALN:
1835 tv_std = TV_STD_PAL_N;
Alex Deucher40f76d82010-10-07 22:38:42 -04001836 DRM_DEBUG_KMS("Default TV standard: PAL-N\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001837 break;
1838 case ATOM_TV_PALCN:
1839 tv_std = TV_STD_PAL_CN;
Alex Deucher40f76d82010-10-07 22:38:42 -04001840 DRM_DEBUG_KMS("Default TV standard: PAL-CN\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001841 break;
1842 case ATOM_TV_PAL60:
1843 tv_std = TV_STD_PAL_60;
Alex Deucher40f76d82010-10-07 22:38:42 -04001844 DRM_DEBUG_KMS("Default TV standard: PAL-60\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001845 break;
1846 case ATOM_TV_SECAM:
1847 tv_std = TV_STD_SECAM;
Alex Deucher40f76d82010-10-07 22:38:42 -04001848 DRM_DEBUG_KMS("Default TV standard: SECAM\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001849 break;
1850 default:
1851 tv_std = TV_STD_NTSC;
Alex Deucher40f76d82010-10-07 22:38:42 -04001852 DRM_DEBUG_KMS("Unknown TV standard; defaulting to NTSC\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001853 break;
1854 }
Alex Deucherd79766f2009-12-17 19:00:29 -05001855 }
1856 return tv_std;
1857}
1858
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001859struct radeon_encoder_tv_dac *
1860radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
1861{
1862 struct drm_device *dev = encoder->base.dev;
1863 struct radeon_device *rdev = dev->dev_private;
1864 struct radeon_mode_info *mode_info = &rdev->mode_info;
1865 int index = GetIndexIntoMasterTable(DATA, CompassionateData);
1866 uint16_t data_offset;
1867 struct _COMPASSIONATE_DATA *dac_info;
1868 uint8_t frev, crev;
1869 uint8_t bg, dac;
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001870 struct radeon_encoder_tv_dac *tv_dac = NULL;
1871
Alex Deuchera084e6e2010-03-18 01:04:01 -04001872 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1873 &frev, &crev, &data_offset)) {
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001874
Alex Deuchera084e6e2010-03-18 01:04:01 -04001875 dac_info = (struct _COMPASSIONATE_DATA *)
1876 (mode_info->atom_context->bios + data_offset);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001877
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001878 tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
1879
1880 if (!tv_dac)
1881 return NULL;
1882
1883 bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
1884 dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
1885 tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
1886
1887 bg = dac_info->ucDAC2_PAL_BG_Adjustment;
1888 dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
1889 tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
1890
1891 bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
1892 dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
1893 tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
1894
Alex Deucherd79766f2009-12-17 19:00:29 -05001895 tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001896 }
1897 return tv_dac;
1898}
1899
Alex Deucher29fb52c2010-03-11 10:01:17 -05001900static const char *thermal_controller_names[] = {
1901 "NONE",
Alex Deucher678e7dfa2010-04-22 14:17:56 -04001902 "lm63",
1903 "adm1032",
1904 "adm1030",
1905 "max6649",
1906 "lm64",
1907 "f75375",
1908 "asc7xxx",
Alex Deucher29fb52c2010-03-11 10:01:17 -05001909};
1910
1911static const char *pp_lib_thermal_controller_names[] = {
1912 "NONE",
Alex Deucher678e7dfa2010-04-22 14:17:56 -04001913 "lm63",
1914 "adm1032",
1915 "adm1030",
1916 "max6649",
1917 "lm64",
1918 "f75375",
Alex Deucher29fb52c2010-03-11 10:01:17 -05001919 "RV6xx",
1920 "RV770",
Alex Deucher678e7dfa2010-04-22 14:17:56 -04001921 "adt7473",
Alex Deucher560154e2010-11-22 17:56:34 -05001922 "NONE",
Alex Deucher49f65982010-03-24 16:39:45 -04001923 "External GPIO",
1924 "Evergreen",
Alex Deucherb0e66412010-11-22 17:56:35 -05001925 "emc2103",
1926 "Sumo",
Alex Deucher4fddba12011-01-06 21:19:22 -05001927 "Northern Islands",
Alex Deucher14607d02012-03-20 17:18:09 -04001928 "Southern Islands",
1929 "lm96163",
Alex Deucher51150202012-12-18 22:07:14 -05001930 "Sea Islands",
Alex Deucher29fb52c2010-03-11 10:01:17 -05001931};
1932
Alex Deucher56278a82009-12-28 13:58:44 -05001933union power_info {
1934 struct _ATOM_POWERPLAY_INFO info;
1935 struct _ATOM_POWERPLAY_INFO_V2 info_2;
1936 struct _ATOM_POWERPLAY_INFO_V3 info_3;
Alex Deucher560154e2010-11-22 17:56:34 -05001937 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
Alex Deucherb0e66412010-11-22 17:56:35 -05001938 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
1939 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
Alex Deucher56278a82009-12-28 13:58:44 -05001940};
1941
Alex Deucher560154e2010-11-22 17:56:34 -05001942union pplib_clock_info {
1943 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
1944 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
1945 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
Alex Deucherb0e66412010-11-22 17:56:35 -05001946 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
Alex Deucher14607d02012-03-20 17:18:09 -04001947 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
Alex Deucherbc19f592013-06-07 11:41:05 -04001948 struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
Alex Deucher560154e2010-11-22 17:56:34 -05001949};
1950
1951union pplib_power_state {
1952 struct _ATOM_PPLIB_STATE v1;
1953 struct _ATOM_PPLIB_STATE_V2 v2;
1954};
1955
1956static void radeon_atombios_parse_misc_flags_1_3(struct radeon_device *rdev,
1957 int state_index,
1958 u32 misc, u32 misc2)
1959{
1960 rdev->pm.power_state[state_index].misc = misc;
1961 rdev->pm.power_state[state_index].misc2 = misc2;
1962 /* order matters! */
1963 if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
1964 rdev->pm.power_state[state_index].type =
1965 POWER_STATE_TYPE_POWERSAVE;
1966 if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
1967 rdev->pm.power_state[state_index].type =
1968 POWER_STATE_TYPE_BATTERY;
1969 if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
1970 rdev->pm.power_state[state_index].type =
1971 POWER_STATE_TYPE_BATTERY;
1972 if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
1973 rdev->pm.power_state[state_index].type =
1974 POWER_STATE_TYPE_BALANCED;
1975 if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
1976 rdev->pm.power_state[state_index].type =
1977 POWER_STATE_TYPE_PERFORMANCE;
1978 rdev->pm.power_state[state_index].flags &=
1979 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
1980 }
1981 if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
1982 rdev->pm.power_state[state_index].type =
1983 POWER_STATE_TYPE_BALANCED;
1984 if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
1985 rdev->pm.power_state[state_index].type =
1986 POWER_STATE_TYPE_DEFAULT;
1987 rdev->pm.default_power_state_index = state_index;
1988 rdev->pm.power_state[state_index].default_clock_mode =
1989 &rdev->pm.power_state[state_index].clock_info[0];
1990 } else if (state_index == 0) {
1991 rdev->pm.power_state[state_index].clock_info[0].flags |=
1992 RADEON_PM_MODE_NO_DISPLAY;
1993 }
1994}
1995
1996static int radeon_atombios_parse_power_table_1_3(struct radeon_device *rdev)
1997{
1998 struct radeon_mode_info *mode_info = &rdev->mode_info;
1999 u32 misc, misc2 = 0;
2000 int num_modes = 0, i;
2001 int state_index = 0;
2002 struct radeon_i2c_bus_rec i2c_bus;
2003 union power_info *power_info;
2004 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2005 u16 data_offset;
2006 u8 frev, crev;
2007
2008 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2009 &frev, &crev, &data_offset))
2010 return state_index;
2011 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2012
2013 /* add the i2c bus for thermal/fan chip */
Alex Deucher4755fab2012-08-30 13:30:49 -04002014 if ((power_info->info.ucOverdriveThermalController > 0) &&
2015 (power_info->info.ucOverdriveThermalController < ARRAY_SIZE(thermal_controller_names))) {
Alex Deucher560154e2010-11-22 17:56:34 -05002016 DRM_INFO("Possible %s thermal controller at 0x%02x\n",
2017 thermal_controller_names[power_info->info.ucOverdriveThermalController],
2018 power_info->info.ucOverdriveControllerAddress >> 1);
2019 i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
2020 rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2021 if (rdev->pm.i2c_bus) {
2022 struct i2c_board_info info = { };
2023 const char *name = thermal_controller_names[power_info->info.
2024 ucOverdriveThermalController];
2025 info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
2026 strlcpy(info.type, name, sizeof(info.type));
2027 i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
2028 }
2029 }
2030 num_modes = power_info->info.ucNumOfPowerModeEntries;
2031 if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
2032 num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002033 if (num_modes == 0)
2034 return state_index;
Alex Deucher0975b162011-02-02 18:42:03 -05002035 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) * num_modes, GFP_KERNEL);
2036 if (!rdev->pm.power_state)
2037 return state_index;
Alex Deucher560154e2010-11-22 17:56:34 -05002038 /* last mode is usually default, array is low to high */
2039 for (i = 0; i < num_modes; i++) {
Alex Deucher6991b8f2011-11-14 17:52:51 -05002040 rdev->pm.power_state[state_index].clock_info =
2041 kzalloc(sizeof(struct radeon_pm_clock_info) * 1, GFP_KERNEL);
2042 if (!rdev->pm.power_state[state_index].clock_info)
2043 return state_index;
2044 rdev->pm.power_state[state_index].num_clock_modes = 1;
Alex Deucher560154e2010-11-22 17:56:34 -05002045 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2046 switch (frev) {
2047 case 1:
Alex Deucher560154e2010-11-22 17:56:34 -05002048 rdev->pm.power_state[state_index].clock_info[0].mclk =
2049 le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
2050 rdev->pm.power_state[state_index].clock_info[0].sclk =
2051 le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
2052 /* skip invalid modes */
2053 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2054 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2055 continue;
2056 rdev->pm.power_state[state_index].pcie_lanes =
2057 power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
2058 misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
2059 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2060 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2061 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2062 VOLTAGE_GPIO;
2063 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2064 radeon_lookup_gpio(rdev,
2065 power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
2066 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2067 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2068 true;
2069 else
2070 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2071 false;
2072 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2073 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2074 VOLTAGE_VDDC;
2075 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2076 power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
2077 }
2078 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2079 radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, 0);
2080 state_index++;
2081 break;
2082 case 2:
Alex Deucher560154e2010-11-22 17:56:34 -05002083 rdev->pm.power_state[state_index].clock_info[0].mclk =
2084 le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
2085 rdev->pm.power_state[state_index].clock_info[0].sclk =
2086 le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
2087 /* skip invalid modes */
2088 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2089 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2090 continue;
2091 rdev->pm.power_state[state_index].pcie_lanes =
2092 power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
2093 misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
2094 misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
2095 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2096 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2097 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2098 VOLTAGE_GPIO;
2099 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2100 radeon_lookup_gpio(rdev,
2101 power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
2102 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2103 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2104 true;
2105 else
2106 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2107 false;
2108 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2109 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2110 VOLTAGE_VDDC;
2111 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2112 power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
2113 }
2114 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2115 radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
2116 state_index++;
2117 break;
2118 case 3:
Alex Deucher560154e2010-11-22 17:56:34 -05002119 rdev->pm.power_state[state_index].clock_info[0].mclk =
2120 le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
2121 rdev->pm.power_state[state_index].clock_info[0].sclk =
2122 le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
2123 /* skip invalid modes */
2124 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2125 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2126 continue;
2127 rdev->pm.power_state[state_index].pcie_lanes =
2128 power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
2129 misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
2130 misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
2131 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2132 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2133 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2134 VOLTAGE_GPIO;
2135 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2136 radeon_lookup_gpio(rdev,
2137 power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
2138 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2139 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2140 true;
2141 else
2142 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2143 false;
2144 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2145 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2146 VOLTAGE_VDDC;
2147 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2148 power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
2149 if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
2150 rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
2151 true;
2152 rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
2153 power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
2154 }
2155 }
2156 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2157 radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
2158 state_index++;
2159 break;
2160 }
2161 }
2162 /* last mode is usually default */
2163 if (rdev->pm.default_power_state_index == -1) {
2164 rdev->pm.power_state[state_index - 1].type =
2165 POWER_STATE_TYPE_DEFAULT;
2166 rdev->pm.default_power_state_index = state_index - 1;
2167 rdev->pm.power_state[state_index - 1].default_clock_mode =
2168 &rdev->pm.power_state[state_index - 1].clock_info[0];
2169 rdev->pm.power_state[state_index].flags &=
2170 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2171 rdev->pm.power_state[state_index].misc = 0;
2172 rdev->pm.power_state[state_index].misc2 = 0;
2173 }
2174 return state_index;
2175}
2176
2177static void radeon_atombios_add_pplib_thermal_controller(struct radeon_device *rdev,
2178 ATOM_PPLIB_THERMALCONTROLLER *controller)
2179{
2180 struct radeon_i2c_bus_rec i2c_bus;
2181
2182 /* add the i2c bus for thermal/fan chip */
2183 if (controller->ucType > 0) {
2184 if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) {
2185 DRM_INFO("Internal thermal controller %s fan control\n",
2186 (controller->ucFanParameters &
2187 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2188 rdev->pm.int_thermal_type = THERMAL_TYPE_RV6XX;
2189 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) {
2190 DRM_INFO("Internal thermal controller %s fan control\n",
2191 (controller->ucFanParameters &
2192 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2193 rdev->pm.int_thermal_type = THERMAL_TYPE_RV770;
2194 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN) {
2195 DRM_INFO("Internal thermal controller %s fan control\n",
2196 (controller->ucFanParameters &
2197 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2198 rdev->pm.int_thermal_type = THERMAL_TYPE_EVERGREEN;
Alex Deucherb0e66412010-11-22 17:56:35 -05002199 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SUMO) {
2200 DRM_INFO("Internal thermal controller %s fan control\n",
2201 (controller->ucFanParameters &
2202 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2203 rdev->pm.int_thermal_type = THERMAL_TYPE_SUMO;
Alex Deucher4fddba12011-01-06 21:19:22 -05002204 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_NISLANDS) {
2205 DRM_INFO("Internal thermal controller %s fan control\n",
2206 (controller->ucFanParameters &
2207 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2208 rdev->pm.int_thermal_type = THERMAL_TYPE_NI;
Alex Deucher14607d02012-03-20 17:18:09 -04002209 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SISLANDS) {
2210 DRM_INFO("Internal thermal controller %s fan control\n",
2211 (controller->ucFanParameters &
2212 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2213 rdev->pm.int_thermal_type = THERMAL_TYPE_SI;
Alex Deucher51150202012-12-18 22:07:14 -05002214 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_CISLANDS) {
2215 DRM_INFO("Internal thermal controller %s fan control\n",
2216 (controller->ucFanParameters &
2217 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2218 rdev->pm.int_thermal_type = THERMAL_TYPE_CI;
Alex Deucher560154e2010-11-22 17:56:34 -05002219 } else if ((controller->ucType ==
2220 ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
2221 (controller->ucType ==
Alex Deucherb0e66412010-11-22 17:56:35 -05002222 ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL) ||
2223 (controller->ucType ==
2224 ATOM_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL)) {
Alex Deucher560154e2010-11-22 17:56:34 -05002225 DRM_INFO("Special thermal controller config\n");
Alex Deucher4755fab2012-08-30 13:30:49 -04002226 } else if (controller->ucType < ARRAY_SIZE(pp_lib_thermal_controller_names)) {
Alex Deucher560154e2010-11-22 17:56:34 -05002227 DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
2228 pp_lib_thermal_controller_names[controller->ucType],
2229 controller->ucI2cAddress >> 1,
2230 (controller->ucFanParameters &
2231 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2232 i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
2233 rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2234 if (rdev->pm.i2c_bus) {
2235 struct i2c_board_info info = { };
2236 const char *name = pp_lib_thermal_controller_names[controller->ucType];
2237 info.addr = controller->ucI2cAddress >> 1;
2238 strlcpy(info.type, name, sizeof(info.type));
2239 i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
2240 }
Alex Deucher4755fab2012-08-30 13:30:49 -04002241 } else {
2242 DRM_INFO("Unknown thermal controller type %d at 0x%02x %s fan control\n",
2243 controller->ucType,
2244 controller->ucI2cAddress >> 1,
2245 (controller->ucFanParameters &
2246 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
Alex Deucher560154e2010-11-22 17:56:34 -05002247 }
2248 }
2249}
2250
Alex Deucher2feea492011-04-12 14:49:24 -04002251static void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
2252 u16 *vddc, u16 *vddci)
Alex Deucher560154e2010-11-22 17:56:34 -05002253{
2254 struct radeon_mode_info *mode_info = &rdev->mode_info;
2255 int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
2256 u8 frev, crev;
2257 u16 data_offset;
2258 union firmware_info *firmware_info;
Alex Deucher2feea492011-04-12 14:49:24 -04002259
2260 *vddc = 0;
2261 *vddci = 0;
Alex Deucher560154e2010-11-22 17:56:34 -05002262
2263 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
2264 &frev, &crev, &data_offset)) {
2265 firmware_info =
2266 (union firmware_info *)(mode_info->atom_context->bios +
2267 data_offset);
Alex Deucher2feea492011-04-12 14:49:24 -04002268 *vddc = le16_to_cpu(firmware_info->info_14.usBootUpVDDCVoltage);
2269 if ((frev == 2) && (crev >= 2))
2270 *vddci = le16_to_cpu(firmware_info->info_22.usBootUpVDDCIVoltage);
Alex Deucher560154e2010-11-22 17:56:34 -05002271 }
Alex Deucher560154e2010-11-22 17:56:34 -05002272}
2273
2274static void radeon_atombios_parse_pplib_non_clock_info(struct radeon_device *rdev,
2275 int state_index, int mode_index,
2276 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
2277{
2278 int j;
2279 u32 misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
2280 u32 misc2 = le16_to_cpu(non_clock_info->usClassification);
Alex Deucher2feea492011-04-12 14:49:24 -04002281 u16 vddc, vddci;
2282
2283 radeon_atombios_get_default_voltages(rdev, &vddc, &vddci);
Alex Deucher560154e2010-11-22 17:56:34 -05002284
2285 rdev->pm.power_state[state_index].misc = misc;
2286 rdev->pm.power_state[state_index].misc2 = misc2;
2287 rdev->pm.power_state[state_index].pcie_lanes =
2288 ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
2289 ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
2290 switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
2291 case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
2292 rdev->pm.power_state[state_index].type =
2293 POWER_STATE_TYPE_BATTERY;
2294 break;
2295 case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
2296 rdev->pm.power_state[state_index].type =
2297 POWER_STATE_TYPE_BALANCED;
2298 break;
2299 case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
2300 rdev->pm.power_state[state_index].type =
2301 POWER_STATE_TYPE_PERFORMANCE;
2302 break;
2303 case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
2304 if (misc2 & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
2305 rdev->pm.power_state[state_index].type =
2306 POWER_STATE_TYPE_PERFORMANCE;
2307 break;
2308 }
2309 rdev->pm.power_state[state_index].flags = 0;
2310 if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
2311 rdev->pm.power_state[state_index].flags |=
2312 RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2313 if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
2314 rdev->pm.power_state[state_index].type =
2315 POWER_STATE_TYPE_DEFAULT;
2316 rdev->pm.default_power_state_index = state_index;
2317 rdev->pm.power_state[state_index].default_clock_mode =
2318 &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
Alex Deucher982cb322013-04-29 10:51:26 -04002319 if ((rdev->family >= CHIP_BARTS) && !(rdev->flags & RADEON_IS_IGP)) {
Alex Deucher9ace9f72011-01-06 21:19:26 -05002320 /* NI chips post without MC ucode, so default clocks are strobe mode only */
2321 rdev->pm.default_sclk = rdev->pm.power_state[state_index].clock_info[0].sclk;
2322 rdev->pm.default_mclk = rdev->pm.power_state[state_index].clock_info[0].mclk;
2323 rdev->pm.default_vddc = rdev->pm.power_state[state_index].clock_info[0].voltage.voltage;
Alex Deucher2feea492011-04-12 14:49:24 -04002324 rdev->pm.default_vddci = rdev->pm.power_state[state_index].clock_info[0].voltage.vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05002325 } else {
2326 /* patch the table values with the default slck/mclk from firmware info */
2327 for (j = 0; j < mode_index; j++) {
2328 rdev->pm.power_state[state_index].clock_info[j].mclk =
2329 rdev->clock.default_mclk;
2330 rdev->pm.power_state[state_index].clock_info[j].sclk =
2331 rdev->clock.default_sclk;
2332 if (vddc)
2333 rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
2334 vddc;
2335 }
Alex Deucher560154e2010-11-22 17:56:34 -05002336 }
2337 }
2338}
2339
2340static bool radeon_atombios_parse_pplib_clock_info(struct radeon_device *rdev,
2341 int state_index, int mode_index,
2342 union pplib_clock_info *clock_info)
2343{
2344 u32 sclk, mclk;
Alex Deuchere83753b2012-03-20 17:18:08 -04002345 u16 vddc;
Alex Deucher560154e2010-11-22 17:56:34 -05002346
2347 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucherb0e66412010-11-22 17:56:35 -05002348 if (rdev->family >= CHIP_PALM) {
2349 sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
2350 sclk |= clock_info->sumo.ucEngineClockHigh << 16;
2351 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2352 } else {
2353 sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
2354 sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
2355 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2356 }
Alex Deucherbc19f592013-06-07 11:41:05 -04002357 } else if (rdev->family >= CHIP_BONAIRE) {
2358 sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
2359 sclk |= clock_info->ci.ucEngineClockHigh << 16;
2360 mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
2361 mclk |= clock_info->ci.ucMemoryClockHigh << 16;
2362 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2363 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2364 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2365 VOLTAGE_NONE;
Alex Deucher982cb322013-04-29 10:51:26 -04002366 } else if (rdev->family >= CHIP_TAHITI) {
Alex Deucher14607d02012-03-20 17:18:09 -04002367 sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
2368 sclk |= clock_info->si.ucEngineClockHigh << 16;
2369 mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
2370 mclk |= clock_info->si.ucMemoryClockHigh << 16;
2371 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2372 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2373 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2374 VOLTAGE_SW;
2375 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
2376 le16_to_cpu(clock_info->si.usVDDC);
2377 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
2378 le16_to_cpu(clock_info->si.usVDDCI);
Alex Deucher982cb322013-04-29 10:51:26 -04002379 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher560154e2010-11-22 17:56:34 -05002380 sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
2381 sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
2382 mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
2383 mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
2384 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2385 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2386 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2387 VOLTAGE_SW;
2388 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
Cédric Cano45894332011-02-11 19:45:37 -05002389 le16_to_cpu(clock_info->evergreen.usVDDC);
Alex Deucher2feea492011-04-12 14:49:24 -04002390 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
2391 le16_to_cpu(clock_info->evergreen.usVDDCI);
Alex Deucher560154e2010-11-22 17:56:34 -05002392 } else {
2393 sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
2394 sclk |= clock_info->r600.ucEngineClockHigh << 16;
2395 mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
2396 mclk |= clock_info->r600.ucMemoryClockHigh << 16;
2397 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2398 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2399 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2400 VOLTAGE_SW;
2401 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
Cédric Cano45894332011-02-11 19:45:37 -05002402 le16_to_cpu(clock_info->r600.usVDDC);
Alex Deucher560154e2010-11-22 17:56:34 -05002403 }
2404
Alex Deucheree4017f2011-06-23 12:19:32 -04002405 /* patch up vddc if necessary */
Alex Deuchere83753b2012-03-20 17:18:08 -04002406 switch (rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage) {
2407 case ATOM_VIRTUAL_VOLTAGE_ID0:
2408 case ATOM_VIRTUAL_VOLTAGE_ID1:
2409 case ATOM_VIRTUAL_VOLTAGE_ID2:
2410 case ATOM_VIRTUAL_VOLTAGE_ID3:
2411 if (radeon_atom_get_max_vddc(rdev, VOLTAGE_TYPE_VDDC,
2412 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage,
2413 &vddc) == 0)
Alex Deucheree4017f2011-06-23 12:19:32 -04002414 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage = vddc;
Alex Deuchere83753b2012-03-20 17:18:08 -04002415 break;
2416 default:
2417 break;
Alex Deucheree4017f2011-06-23 12:19:32 -04002418 }
2419
Alex Deucher560154e2010-11-22 17:56:34 -05002420 if (rdev->flags & RADEON_IS_IGP) {
2421 /* skip invalid modes */
2422 if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
2423 return false;
2424 } else {
2425 /* skip invalid modes */
2426 if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
2427 (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
2428 return false;
2429 }
2430 return true;
2431}
2432
2433static int radeon_atombios_parse_power_table_4_5(struct radeon_device *rdev)
2434{
2435 struct radeon_mode_info *mode_info = &rdev->mode_info;
2436 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
2437 union pplib_power_state *power_state;
2438 int i, j;
2439 int state_index = 0, mode_index = 0;
2440 union pplib_clock_info *clock_info;
2441 bool valid;
2442 union power_info *power_info;
2443 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2444 u16 data_offset;
2445 u8 frev, crev;
2446
2447 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2448 &frev, &crev, &data_offset))
2449 return state_index;
2450 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2451
2452 radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002453 if (power_info->pplib.ucNumStates == 0)
2454 return state_index;
Alex Deucher0975b162011-02-02 18:42:03 -05002455 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
2456 power_info->pplib.ucNumStates, GFP_KERNEL);
2457 if (!rdev->pm.power_state)
2458 return state_index;
Alex Deucher560154e2010-11-22 17:56:34 -05002459 /* first mode is usually default, followed by low to high */
2460 for (i = 0; i < power_info->pplib.ucNumStates; i++) {
2461 mode_index = 0;
2462 power_state = (union pplib_power_state *)
2463 (mode_info->atom_context->bios + data_offset +
2464 le16_to_cpu(power_info->pplib.usStateArrayOffset) +
2465 i * power_info->pplib.ucStateEntrySize);
2466 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2467 (mode_info->atom_context->bios + data_offset +
2468 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
2469 (power_state->v1.ucNonClockStateIndex *
2470 power_info->pplib.ucNonClockSize));
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002471 rdev->pm.power_state[i].clock_info = kzalloc(sizeof(struct radeon_pm_clock_info) *
2472 ((power_info->pplib.ucStateEntrySize - 1) ?
2473 (power_info->pplib.ucStateEntrySize - 1) : 1),
2474 GFP_KERNEL);
2475 if (!rdev->pm.power_state[i].clock_info)
2476 return state_index;
2477 if (power_info->pplib.ucStateEntrySize - 1) {
2478 for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
2479 clock_info = (union pplib_clock_info *)
2480 (mode_info->atom_context->bios + data_offset +
2481 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
2482 (power_state->v1.ucClockStateIndices[j] *
2483 power_info->pplib.ucClockInfoSize));
2484 valid = radeon_atombios_parse_pplib_clock_info(rdev,
2485 state_index, mode_index,
2486 clock_info);
2487 if (valid)
2488 mode_index++;
2489 }
2490 } else {
2491 rdev->pm.power_state[state_index].clock_info[0].mclk =
2492 rdev->clock.default_mclk;
2493 rdev->pm.power_state[state_index].clock_info[0].sclk =
2494 rdev->clock.default_sclk;
2495 mode_index++;
Alex Deucher560154e2010-11-22 17:56:34 -05002496 }
2497 rdev->pm.power_state[state_index].num_clock_modes = mode_index;
2498 if (mode_index) {
2499 radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
2500 non_clock_info);
2501 state_index++;
2502 }
2503 }
2504 /* if multiple clock modes, mark the lowest as no display */
2505 for (i = 0; i < state_index; i++) {
2506 if (rdev->pm.power_state[i].num_clock_modes > 1)
2507 rdev->pm.power_state[i].clock_info[0].flags |=
2508 RADEON_PM_MODE_NO_DISPLAY;
2509 }
2510 /* first mode is usually default */
2511 if (rdev->pm.default_power_state_index == -1) {
2512 rdev->pm.power_state[0].type =
2513 POWER_STATE_TYPE_DEFAULT;
2514 rdev->pm.default_power_state_index = 0;
2515 rdev->pm.power_state[0].default_clock_mode =
2516 &rdev->pm.power_state[0].clock_info[0];
2517 }
2518 return state_index;
2519}
2520
Alex Deucherb0e66412010-11-22 17:56:35 -05002521static int radeon_atombios_parse_power_table_6(struct radeon_device *rdev)
2522{
2523 struct radeon_mode_info *mode_info = &rdev->mode_info;
2524 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
2525 union pplib_power_state *power_state;
2526 int i, j, non_clock_array_index, clock_array_index;
2527 int state_index = 0, mode_index = 0;
2528 union pplib_clock_info *clock_info;
Alex Deucherf7346882012-03-20 17:17:58 -04002529 struct _StateArray *state_array;
2530 struct _ClockInfoArray *clock_info_array;
2531 struct _NonClockInfoArray *non_clock_info_array;
Alex Deucherb0e66412010-11-22 17:56:35 -05002532 bool valid;
2533 union power_info *power_info;
2534 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2535 u16 data_offset;
2536 u8 frev, crev;
Alex Deucher441e76c2013-05-01 14:34:54 -04002537 u8 *power_state_offset;
Alex Deucherb0e66412010-11-22 17:56:35 -05002538
2539 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2540 &frev, &crev, &data_offset))
2541 return state_index;
2542 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2543
2544 radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
Alex Deucherf7346882012-03-20 17:17:58 -04002545 state_array = (struct _StateArray *)
Alex Deucherb0e66412010-11-22 17:56:35 -05002546 (mode_info->atom_context->bios + data_offset +
Cédric Cano45894332011-02-11 19:45:37 -05002547 le16_to_cpu(power_info->pplib.usStateArrayOffset));
Alex Deucherf7346882012-03-20 17:17:58 -04002548 clock_info_array = (struct _ClockInfoArray *)
Alex Deucherb0e66412010-11-22 17:56:35 -05002549 (mode_info->atom_context->bios + data_offset +
Cédric Cano45894332011-02-11 19:45:37 -05002550 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
Alex Deucherf7346882012-03-20 17:17:58 -04002551 non_clock_info_array = (struct _NonClockInfoArray *)
Alex Deucherb0e66412010-11-22 17:56:35 -05002552 (mode_info->atom_context->bios + data_offset +
Cédric Cano45894332011-02-11 19:45:37 -05002553 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002554 if (state_array->ucNumEntries == 0)
2555 return state_index;
Alex Deucher0975b162011-02-02 18:42:03 -05002556 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
2557 state_array->ucNumEntries, GFP_KERNEL);
2558 if (!rdev->pm.power_state)
2559 return state_index;
Alex Deucher441e76c2013-05-01 14:34:54 -04002560 power_state_offset = (u8 *)state_array->states;
Alex Deucherb0e66412010-11-22 17:56:35 -05002561 for (i = 0; i < state_array->ucNumEntries; i++) {
2562 mode_index = 0;
Alex Deucher441e76c2013-05-01 14:34:54 -04002563 power_state = (union pplib_power_state *)power_state_offset;
2564 non_clock_array_index = power_state->v2.nonClockInfoIndex;
Alex Deucherb0e66412010-11-22 17:56:35 -05002565 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2566 &non_clock_info_array->nonClockInfo[non_clock_array_index];
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002567 rdev->pm.power_state[i].clock_info = kzalloc(sizeof(struct radeon_pm_clock_info) *
2568 (power_state->v2.ucNumDPMLevels ?
2569 power_state->v2.ucNumDPMLevels : 1),
2570 GFP_KERNEL);
2571 if (!rdev->pm.power_state[i].clock_info)
2572 return state_index;
2573 if (power_state->v2.ucNumDPMLevels) {
2574 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
2575 clock_array_index = power_state->v2.clockInfoIndex[j];
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002576 clock_info = (union pplib_clock_info *)
Alex Deucherf7346882012-03-20 17:17:58 -04002577 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002578 valid = radeon_atombios_parse_pplib_clock_info(rdev,
2579 state_index, mode_index,
2580 clock_info);
2581 if (valid)
2582 mode_index++;
2583 }
2584 } else {
2585 rdev->pm.power_state[state_index].clock_info[0].mclk =
2586 rdev->clock.default_mclk;
2587 rdev->pm.power_state[state_index].clock_info[0].sclk =
2588 rdev->clock.default_sclk;
2589 mode_index++;
Alex Deucherb0e66412010-11-22 17:56:35 -05002590 }
2591 rdev->pm.power_state[state_index].num_clock_modes = mode_index;
2592 if (mode_index) {
2593 radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
2594 non_clock_info);
2595 state_index++;
2596 }
Alex Deucher441e76c2013-05-01 14:34:54 -04002597 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
Alex Deucherb0e66412010-11-22 17:56:35 -05002598 }
2599 /* if multiple clock modes, mark the lowest as no display */
2600 for (i = 0; i < state_index; i++) {
2601 if (rdev->pm.power_state[i].num_clock_modes > 1)
2602 rdev->pm.power_state[i].clock_info[0].flags |=
2603 RADEON_PM_MODE_NO_DISPLAY;
2604 }
2605 /* first mode is usually default */
2606 if (rdev->pm.default_power_state_index == -1) {
2607 rdev->pm.power_state[0].type =
2608 POWER_STATE_TYPE_DEFAULT;
2609 rdev->pm.default_power_state_index = 0;
2610 rdev->pm.power_state[0].default_clock_mode =
2611 &rdev->pm.power_state[0].clock_info[0];
2612 }
2613 return state_index;
2614}
2615
Alex Deucher56278a82009-12-28 13:58:44 -05002616void radeon_atombios_get_power_modes(struct radeon_device *rdev)
2617{
2618 struct radeon_mode_info *mode_info = &rdev->mode_info;
2619 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2620 u16 data_offset;
2621 u8 frev, crev;
Alex Deucher560154e2010-11-22 17:56:34 -05002622 int state_index = 0;
Alex Deucher56278a82009-12-28 13:58:44 -05002623
Alex Deuchera48b9b42010-04-22 14:03:55 -04002624 rdev->pm.default_power_state_index = -1;
Alex Deucher56278a82009-12-28 13:58:44 -05002625
Alex Deuchera084e6e2010-03-18 01:04:01 -04002626 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
2627 &frev, &crev, &data_offset)) {
Alex Deucher560154e2010-11-22 17:56:34 -05002628 switch (frev) {
2629 case 1:
2630 case 2:
2631 case 3:
2632 state_index = radeon_atombios_parse_power_table_1_3(rdev);
2633 break;
2634 case 4:
2635 case 5:
2636 state_index = radeon_atombios_parse_power_table_4_5(rdev);
2637 break;
Alex Deucherb0e66412010-11-22 17:56:35 -05002638 case 6:
2639 state_index = radeon_atombios_parse_power_table_6(rdev);
2640 break;
Alex Deucher560154e2010-11-22 17:56:34 -05002641 default:
2642 break;
Alex Deucher56278a82009-12-28 13:58:44 -05002643 }
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002644 }
2645
2646 if (state_index == 0) {
Alex Deucher0975b162011-02-02 18:42:03 -05002647 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state), GFP_KERNEL);
2648 if (rdev->pm.power_state) {
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002649 rdev->pm.power_state[0].clock_info =
2650 kzalloc(sizeof(struct radeon_pm_clock_info) * 1, GFP_KERNEL);
2651 if (rdev->pm.power_state[0].clock_info) {
2652 /* add the default mode */
2653 rdev->pm.power_state[state_index].type =
2654 POWER_STATE_TYPE_DEFAULT;
2655 rdev->pm.power_state[state_index].num_clock_modes = 1;
2656 rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
2657 rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
2658 rdev->pm.power_state[state_index].default_clock_mode =
2659 &rdev->pm.power_state[state_index].clock_info[0];
2660 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2661 rdev->pm.power_state[state_index].pcie_lanes = 16;
2662 rdev->pm.default_power_state_index = state_index;
2663 rdev->pm.power_state[state_index].flags = 0;
2664 state_index++;
2665 }
Alex Deucher0975b162011-02-02 18:42:03 -05002666 }
Alex Deucher56278a82009-12-28 13:58:44 -05002667 }
Alex Deucher02b17cc2010-04-22 13:25:06 -04002668
Alex Deucher56278a82009-12-28 13:58:44 -05002669 rdev->pm.num_power_states = state_index;
Rafał Miłecki9038dfd2010-02-20 23:15:04 +00002670
Alex Deuchera48b9b42010-04-22 14:03:55 -04002671 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
2672 rdev->pm.current_clock_mode_index = 0;
Alexander Müller4376eee2011-12-30 12:55:48 -05002673 if (rdev->pm.default_power_state_index >= 0)
2674 rdev->pm.current_vddc =
2675 rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
2676 else
2677 rdev->pm.current_vddc = 0;
Alex Deucher56278a82009-12-28 13:58:44 -05002678}
2679
Christian König7062ab62013-04-08 12:41:31 +02002680union get_clock_dividers {
2681 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS v1;
2682 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2 v2;
2683 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3 v3;
2684 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 v4;
2685 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5 v5;
2686};
2687
2688int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
2689 u8 clock_type,
2690 u32 clock,
2691 bool strobe_mode,
2692 struct atom_clock_dividers *dividers)
2693{
2694 union get_clock_dividers args;
2695 int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryEnginePLL);
2696 u8 frev, crev;
2697
2698 memset(&args, 0, sizeof(args));
2699 memset(dividers, 0, sizeof(struct atom_clock_dividers));
2700
2701 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2702 return -EINVAL;
2703
2704 switch (crev) {
2705 case 1:
2706 /* r4xx, r5xx */
2707 args.v1.ucAction = clock_type;
2708 args.v1.ulClock = cpu_to_le32(clock); /* 10 khz */
2709
2710 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2711
2712 dividers->post_div = args.v1.ucPostDiv;
2713 dividers->fb_div = args.v1.ucFbDiv;
2714 dividers->enable_post_div = true;
2715 break;
2716 case 2:
2717 case 3:
2718 /* r6xx, r7xx, evergreen, ni */
2719 if (rdev->family <= CHIP_RV770) {
2720 args.v2.ucAction = clock_type;
2721 args.v2.ulClock = cpu_to_le32(clock); /* 10 khz */
2722
2723 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2724
2725 dividers->post_div = args.v2.ucPostDiv;
2726 dividers->fb_div = le16_to_cpu(args.v2.usFbDiv);
2727 dividers->ref_div = args.v2.ucAction;
2728 if (rdev->family == CHIP_RV770) {
2729 dividers->enable_post_div = (le32_to_cpu(args.v2.ulClock) & (1 << 24)) ?
2730 true : false;
2731 dividers->vco_mode = (le32_to_cpu(args.v2.ulClock) & (1 << 25)) ? 1 : 0;
2732 } else
2733 dividers->enable_post_div = (dividers->fb_div & 1) ? true : false;
2734 } else {
2735 if (clock_type == COMPUTE_ENGINE_PLL_PARAM) {
Alex Deucherf4a25962013-04-22 09:59:01 -04002736 args.v3.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
Christian König7062ab62013-04-08 12:41:31 +02002737
2738 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2739
2740 dividers->post_div = args.v3.ucPostDiv;
2741 dividers->enable_post_div = (args.v3.ucCntlFlag &
2742 ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
2743 dividers->enable_dithen = (args.v3.ucCntlFlag &
2744 ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
2745 dividers->fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDiv);
2746 dividers->frac_fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDivFrac);
2747 dividers->ref_div = args.v3.ucRefDiv;
2748 dividers->vco_mode = (args.v3.ucCntlFlag &
2749 ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
2750 } else {
Alex Deucherf4a25962013-04-22 09:59:01 -04002751 args.v5.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
Christian König7062ab62013-04-08 12:41:31 +02002752 if (strobe_mode)
2753 args.v5.ucInputFlag = ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN;
2754
2755 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2756
2757 dividers->post_div = args.v5.ucPostDiv;
2758 dividers->enable_post_div = (args.v5.ucCntlFlag &
2759 ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
2760 dividers->enable_dithen = (args.v5.ucCntlFlag &
2761 ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
2762 dividers->whole_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDiv);
2763 dividers->frac_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDivFrac);
2764 dividers->ref_div = args.v5.ucRefDiv;
2765 dividers->vco_mode = (args.v5.ucCntlFlag &
2766 ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
2767 }
2768 }
2769 break;
2770 case 4:
2771 /* fusion */
2772 args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */
2773
2774 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2775
2776 dividers->post_div = args.v4.ucPostDiv;
2777 dividers->real_clock = le32_to_cpu(args.v4.ulClock);
2778 break;
2779 default:
2780 return -EINVAL;
2781 }
2782 return 0;
2783}
2784
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002785void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
2786{
2787 DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
2788 int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
2789
2790 args.ucEnable = enable;
2791
2792 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2793}
2794
Rafał Miłecki74338742009-11-03 00:53:02 +01002795uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
2796{
2797 GET_ENGINE_CLOCK_PS_ALLOCATION args;
2798 int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
2799
2800 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Cédric Cano45894332011-02-11 19:45:37 -05002801 return le32_to_cpu(args.ulReturnEngineClock);
Rafał Miłecki74338742009-11-03 00:53:02 +01002802}
2803
2804uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
2805{
2806 GET_MEMORY_CLOCK_PS_ALLOCATION args;
2807 int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
2808
2809 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Cédric Cano45894332011-02-11 19:45:37 -05002810 return le32_to_cpu(args.ulReturnMemoryClock);
Rafał Miłecki74338742009-11-03 00:53:02 +01002811}
2812
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002813void radeon_atom_set_engine_clock(struct radeon_device *rdev,
2814 uint32_t eng_clock)
2815{
2816 SET_ENGINE_CLOCK_PS_ALLOCATION args;
2817 int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
2818
Cédric Cano45894332011-02-11 19:45:37 -05002819 args.ulTargetEngineClock = cpu_to_le32(eng_clock); /* 10 khz */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002820
2821 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2822}
2823
2824void radeon_atom_set_memory_clock(struct radeon_device *rdev,
2825 uint32_t mem_clock)
2826{
2827 SET_MEMORY_CLOCK_PS_ALLOCATION args;
2828 int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
2829
2830 if (rdev->flags & RADEON_IS_IGP)
2831 return;
2832
Cédric Cano45894332011-02-11 19:45:37 -05002833 args.ulTargetMemoryClock = cpu_to_le32(mem_clock); /* 10 khz */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002834
2835 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2836}
2837
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002838union set_voltage {
2839 struct _SET_VOLTAGE_PS_ALLOCATION alloc;
2840 struct _SET_VOLTAGE_PARAMETERS v1;
2841 struct _SET_VOLTAGE_PARAMETERS_V2 v2;
Alex Deuchere83753b2012-03-20 17:18:08 -04002842 struct _SET_VOLTAGE_PARAMETERS_V1_3 v3;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002843};
2844
Alex Deucher8a83ec52011-04-12 14:49:23 -04002845void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type)
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002846{
2847 union set_voltage args;
2848 int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
Alex Deucher8a83ec52011-04-12 14:49:23 -04002849 u8 frev, crev, volt_index = voltage_level;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002850
2851 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2852 return;
2853
Alex Deuchera377e182011-06-20 13:00:31 -04002854 /* 0xff01 is a flag rather then an actual voltage */
2855 if (voltage_level == 0xff01)
2856 return;
2857
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002858 switch (crev) {
2859 case 1:
Alex Deucher8a83ec52011-04-12 14:49:23 -04002860 args.v1.ucVoltageType = voltage_type;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002861 args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
2862 args.v1.ucVoltageIndex = volt_index;
2863 break;
2864 case 2:
Alex Deucher8a83ec52011-04-12 14:49:23 -04002865 args.v2.ucVoltageType = voltage_type;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002866 args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
Alex Deucher8a83ec52011-04-12 14:49:23 -04002867 args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002868 break;
Alex Deuchere83753b2012-03-20 17:18:08 -04002869 case 3:
2870 args.v3.ucVoltageType = voltage_type;
2871 args.v3.ucVoltageMode = ATOM_SET_VOLTAGE;
2872 args.v3.usVoltageLevel = cpu_to_le16(voltage_level);
2873 break;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002874 default:
2875 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
2876 return;
2877 }
2878
2879 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2880}
2881
Alex Deuchere83753b2012-03-20 17:18:08 -04002882static int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
2883 u16 voltage_id, u16 *voltage)
Alex Deucheree4017f2011-06-23 12:19:32 -04002884{
2885 union set_voltage args;
2886 int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
2887 u8 frev, crev;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002888
Alex Deucheree4017f2011-06-23 12:19:32 -04002889 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2890 return -EINVAL;
2891
2892 switch (crev) {
2893 case 1:
2894 return -EINVAL;
2895 case 2:
2896 args.v2.ucVoltageType = SET_VOLTAGE_GET_MAX_VOLTAGE;
2897 args.v2.ucVoltageMode = 0;
2898 args.v2.usVoltageLevel = 0;
2899
2900 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2901
2902 *voltage = le16_to_cpu(args.v2.usVoltageLevel);
2903 break;
Alex Deuchere83753b2012-03-20 17:18:08 -04002904 case 3:
2905 args.v3.ucVoltageType = voltage_type;
2906 args.v3.ucVoltageMode = ATOM_GET_VOLTAGE_LEVEL;
2907 args.v3.usVoltageLevel = cpu_to_le16(voltage_id);
2908
2909 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2910
2911 *voltage = le16_to_cpu(args.v3.usVoltageLevel);
2912 break;
Alex Deucheree4017f2011-06-23 12:19:32 -04002913 default:
2914 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
2915 return -EINVAL;
2916 }
2917
2918 return 0;
2919}
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002920
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002921void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
2922{
2923 struct radeon_device *rdev = dev->dev_private;
2924 uint32_t bios_2_scratch, bios_6_scratch;
2925
2926 if (rdev->family >= CHIP_R600) {
Dave Airlie4ce001a2009-08-13 16:32:14 +10002927 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002928 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
2929 } else {
Dave Airlie4ce001a2009-08-13 16:32:14 +10002930 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002931 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
2932 }
2933
2934 /* let the bios control the backlight */
2935 bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
2936
2937 /* tell the bios not to handle mode switching */
Alex Deucher87364762011-02-02 19:46:06 -05002938 bios_6_scratch |= ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002939
2940 if (rdev->family >= CHIP_R600) {
2941 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
2942 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
2943 } else {
2944 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
2945 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
2946 }
2947
2948}
2949
Yang Zhaof657c2a2009-09-15 12:21:01 +10002950void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
2951{
2952 uint32_t scratch_reg;
2953 int i;
2954
2955 if (rdev->family >= CHIP_R600)
2956 scratch_reg = R600_BIOS_0_SCRATCH;
2957 else
2958 scratch_reg = RADEON_BIOS_0_SCRATCH;
2959
2960 for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
2961 rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
2962}
2963
2964void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
2965{
2966 uint32_t scratch_reg;
2967 int i;
2968
2969 if (rdev->family >= CHIP_R600)
2970 scratch_reg = R600_BIOS_0_SCRATCH;
2971 else
2972 scratch_reg = RADEON_BIOS_0_SCRATCH;
2973
2974 for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
2975 WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
2976}
2977
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002978void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
2979{
2980 struct drm_device *dev = encoder->dev;
2981 struct radeon_device *rdev = dev->dev_private;
2982 uint32_t bios_6_scratch;
2983
2984 if (rdev->family >= CHIP_R600)
2985 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
2986 else
2987 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
2988
Alex Deucher87364762011-02-02 19:46:06 -05002989 if (lock) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002990 bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
Alex Deucher87364762011-02-02 19:46:06 -05002991 bios_6_scratch &= ~ATOM_S6_ACC_MODE;
2992 } else {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002993 bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
Alex Deucher87364762011-02-02 19:46:06 -05002994 bios_6_scratch |= ATOM_S6_ACC_MODE;
2995 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002996
2997 if (rdev->family >= CHIP_R600)
2998 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
2999 else
3000 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
3001}
3002
3003/* at some point we may want to break this out into individual functions */
3004void
3005radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
3006 struct drm_encoder *encoder,
3007 bool connected)
3008{
3009 struct drm_device *dev = connector->dev;
3010 struct radeon_device *rdev = dev->dev_private;
3011 struct radeon_connector *radeon_connector =
3012 to_radeon_connector(connector);
3013 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3014 uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
3015
3016 if (rdev->family >= CHIP_R600) {
3017 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
3018 bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
3019 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
3020 } else {
3021 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
3022 bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
3023 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3024 }
3025
3026 if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
3027 (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
3028 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003029 DRM_DEBUG_KMS("TV1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003030 bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
3031 bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
3032 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003033 DRM_DEBUG_KMS("TV1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003034 bios_0_scratch &= ~ATOM_S0_TV1_MASK;
3035 bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
3036 bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
3037 }
3038 }
3039 if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
3040 (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
3041 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003042 DRM_DEBUG_KMS("CV connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003043 bios_3_scratch |= ATOM_S3_CV_ACTIVE;
3044 bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
3045 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003046 DRM_DEBUG_KMS("CV disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003047 bios_0_scratch &= ~ATOM_S0_CV_MASK;
3048 bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
3049 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
3050 }
3051 }
3052 if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
3053 (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
3054 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003055 DRM_DEBUG_KMS("LCD1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003056 bios_0_scratch |= ATOM_S0_LCD1;
3057 bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
3058 bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
3059 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003060 DRM_DEBUG_KMS("LCD1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003061 bios_0_scratch &= ~ATOM_S0_LCD1;
3062 bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
3063 bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
3064 }
3065 }
3066 if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
3067 (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
3068 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003069 DRM_DEBUG_KMS("CRT1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003070 bios_0_scratch |= ATOM_S0_CRT1_COLOR;
3071 bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
3072 bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
3073 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003074 DRM_DEBUG_KMS("CRT1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003075 bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
3076 bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
3077 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
3078 }
3079 }
3080 if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
3081 (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
3082 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003083 DRM_DEBUG_KMS("CRT2 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003084 bios_0_scratch |= ATOM_S0_CRT2_COLOR;
3085 bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
3086 bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
3087 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003088 DRM_DEBUG_KMS("CRT2 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003089 bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
3090 bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
3091 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
3092 }
3093 }
3094 if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
3095 (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
3096 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003097 DRM_DEBUG_KMS("DFP1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003098 bios_0_scratch |= ATOM_S0_DFP1;
3099 bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
3100 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
3101 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003102 DRM_DEBUG_KMS("DFP1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003103 bios_0_scratch &= ~ATOM_S0_DFP1;
3104 bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
3105 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
3106 }
3107 }
3108 if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
3109 (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
3110 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003111 DRM_DEBUG_KMS("DFP2 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003112 bios_0_scratch |= ATOM_S0_DFP2;
3113 bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
3114 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
3115 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003116 DRM_DEBUG_KMS("DFP2 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003117 bios_0_scratch &= ~ATOM_S0_DFP2;
3118 bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
3119 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
3120 }
3121 }
3122 if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
3123 (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
3124 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003125 DRM_DEBUG_KMS("DFP3 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003126 bios_0_scratch |= ATOM_S0_DFP3;
3127 bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
3128 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
3129 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003130 DRM_DEBUG_KMS("DFP3 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003131 bios_0_scratch &= ~ATOM_S0_DFP3;
3132 bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
3133 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
3134 }
3135 }
3136 if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
3137 (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
3138 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003139 DRM_DEBUG_KMS("DFP4 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003140 bios_0_scratch |= ATOM_S0_DFP4;
3141 bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
3142 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
3143 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003144 DRM_DEBUG_KMS("DFP4 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003145 bios_0_scratch &= ~ATOM_S0_DFP4;
3146 bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
3147 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
3148 }
3149 }
3150 if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
3151 (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
3152 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003153 DRM_DEBUG_KMS("DFP5 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003154 bios_0_scratch |= ATOM_S0_DFP5;
3155 bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
3156 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
3157 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003158 DRM_DEBUG_KMS("DFP5 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003159 bios_0_scratch &= ~ATOM_S0_DFP5;
3160 bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
3161 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
3162 }
3163 }
Alex Deucher6f9f8a62012-02-13 08:59:41 -05003164 if ((radeon_encoder->devices & ATOM_DEVICE_DFP6_SUPPORT) &&
3165 (radeon_connector->devices & ATOM_DEVICE_DFP6_SUPPORT)) {
3166 if (connected) {
3167 DRM_DEBUG_KMS("DFP6 connected\n");
3168 bios_0_scratch |= ATOM_S0_DFP6;
3169 bios_3_scratch |= ATOM_S3_DFP6_ACTIVE;
3170 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP6;
3171 } else {
3172 DRM_DEBUG_KMS("DFP6 disconnected\n");
3173 bios_0_scratch &= ~ATOM_S0_DFP6;
3174 bios_3_scratch &= ~ATOM_S3_DFP6_ACTIVE;
3175 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP6;
3176 }
3177 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003178
3179 if (rdev->family >= CHIP_R600) {
3180 WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
3181 WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
3182 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
3183 } else {
3184 WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
3185 WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
3186 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
3187 }
3188}
3189
3190void
3191radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
3192{
3193 struct drm_device *dev = encoder->dev;
3194 struct radeon_device *rdev = dev->dev_private;
3195 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3196 uint32_t bios_3_scratch;
3197
Alex Deucher6f9f8a62012-02-13 08:59:41 -05003198 if (ASIC_IS_DCE4(rdev))
3199 return;
3200
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003201 if (rdev->family >= CHIP_R600)
3202 bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
3203 else
3204 bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
3205
3206 if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
3207 bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
3208 bios_3_scratch |= (crtc << 18);
3209 }
3210 if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
3211 bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
3212 bios_3_scratch |= (crtc << 24);
3213 }
3214 if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
3215 bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
3216 bios_3_scratch |= (crtc << 16);
3217 }
3218 if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
3219 bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
3220 bios_3_scratch |= (crtc << 20);
3221 }
3222 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
3223 bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
3224 bios_3_scratch |= (crtc << 17);
3225 }
3226 if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
3227 bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
3228 bios_3_scratch |= (crtc << 19);
3229 }
3230 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
3231 bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
3232 bios_3_scratch |= (crtc << 23);
3233 }
3234 if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
3235 bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
3236 bios_3_scratch |= (crtc << 25);
3237 }
3238
3239 if (rdev->family >= CHIP_R600)
3240 WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
3241 else
3242 WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
3243}
3244
3245void
3246radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
3247{
3248 struct drm_device *dev = encoder->dev;
3249 struct radeon_device *rdev = dev->dev_private;
3250 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3251 uint32_t bios_2_scratch;
3252
Alex Deucher3ac0eb62012-02-19 21:42:03 -05003253 if (ASIC_IS_DCE4(rdev))
3254 return;
3255
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003256 if (rdev->family >= CHIP_R600)
3257 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
3258 else
3259 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
3260
3261 if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
3262 if (on)
3263 bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
3264 else
3265 bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
3266 }
3267 if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
3268 if (on)
3269 bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
3270 else
3271 bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
3272 }
3273 if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
3274 if (on)
3275 bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
3276 else
3277 bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
3278 }
3279 if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
3280 if (on)
3281 bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
3282 else
3283 bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
3284 }
3285 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
3286 if (on)
3287 bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
3288 else
3289 bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
3290 }
3291 if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
3292 if (on)
3293 bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
3294 else
3295 bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
3296 }
3297 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
3298 if (on)
3299 bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
3300 else
3301 bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
3302 }
3303 if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
3304 if (on)
3305 bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
3306 else
3307 bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
3308 }
3309 if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
3310 if (on)
3311 bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
3312 else
3313 bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
3314 }
3315 if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
3316 if (on)
3317 bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
3318 else
3319 bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
3320 }
3321
3322 if (rdev->family >= CHIP_R600)
3323 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
3324 else
3325 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
3326}