blob: 4233dcccbaf7728d6afe86c0d250bd1b1e88a952 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040030#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Li Zhongba12eed2013-05-13 16:16:41 +000036#include <linux/context_tracking.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/processor.h>
39#include <asm/pgtable.h>
40#include <asm/mmu.h>
41#include <asm/mmu_context.h>
42#include <asm/page.h>
43#include <asm/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/uaccess.h>
45#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080046#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/tlbflush.h>
48#include <asm/io.h>
49#include <asm/eeh.h>
50#include <asm/tlb.h>
51#include <asm/cacheflush.h>
52#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/sections.h>
Ian Munsiebe3ebfe2014-10-08 19:54:52 +110054#include <asm/copro.h>
will schmidtaa39be02007-10-30 06:24:19 +110055#include <asm/udbg.h>
Anton Blanchardb68a70c2011-04-04 23:56:18 +000056#include <asm/code-patching.h>
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +000057#include <asm/fadump.h>
Stephen Rothwellf5339272012-03-15 18:18:00 +000058#include <asm/firmware.h>
Michael Neulingbc2a9402013-02-13 16:21:40 +000059#include <asm/tm.h>
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +053060#include <asm/trace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62#ifdef DEBUG
63#define DBG(fmt...) udbg_printf(fmt)
64#else
65#define DBG(fmt...)
66#endif
67
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110068#ifdef DEBUG_LOW
69#define DBG_LOW(fmt...) udbg_printf(fmt)
70#else
71#define DBG_LOW(fmt...)
72#endif
73
74#define KB (1024)
75#define MB (1024*KB)
Jon Tollefson658013e2008-07-23 21:27:54 -070076#define GB (1024L*MB)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110077
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/*
79 * Note: pte --> Linux PTE
80 * HPTE --> PowerPC Hashed Page Table Entry
81 *
82 * Execution context:
83 * htab_initialize is called with the MMU off (of course), but
84 * the kernel has been copied down to zero so it can directly
85 * reference global data. At this point it is very difficult
86 * to print debug info.
87 *
88 */
89
90#ifdef CONFIG_U3_DART
91extern unsigned long dart_tablebase;
92#endif /* CONFIG_U3_DART */
93
Paul Mackerras799d6042005-11-10 13:37:51 +110094static unsigned long _SDR1;
95struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
Anton Blancharde1802b02014-08-20 08:00:02 +100096EXPORT_SYMBOL_GPL(mmu_psize_defs);
Paul Mackerras799d6042005-11-10 13:37:51 +110097
David Gibson8e561e72007-06-13 14:52:56 +100098struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110099unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -0700100unsigned long htab_hash_mask;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000101EXPORT_SYMBOL_GPL(htab_hash_mask);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100102int mmu_linear_psize = MMU_PAGE_4K;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100103EXPORT_SYMBOL_GPL(mmu_linear_psize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100104int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000105int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000106#ifdef CONFIG_SPARSEMEM_VMEMMAP
107int mmu_vmemmap_psize = MMU_PAGE_4K;
108#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000109int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000110int mmu_kernel_ssize = MMU_SEGSIZE_256M;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100111EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
Paul Mackerras1189be62007-10-11 20:37:10 +1000112int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100113u16 mmu_slb_size = 64;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000114EXPORT_SYMBOL_GPL(mmu_slb_size);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000115#ifdef CONFIG_PPC_64K_PAGES
116int mmu_ci_restrictions;
117#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000118#ifdef CONFIG_DEBUG_PAGEALLOC
119static u8 *linear_map_hash_slots;
120static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000121static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000122#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100124/* There are definitions of page sizes arrays to be used when none
125 * is provided by the firmware.
126 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100128/* Pre-POWER4 CPUs (4k pages only)
129 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000130static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100131 [MMU_PAGE_4K] = {
132 .shift = 12,
133 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000134 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100135 .avpnm = 0,
136 .tlbiel = 0,
137 },
138};
139
140/* POWER4, GPUL, POWER5
141 *
142 * Support for 16Mb large pages
143 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000144static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100145 [MMU_PAGE_4K] = {
146 .shift = 12,
147 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000148 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100149 .avpnm = 0,
150 .tlbiel = 1,
151 },
152 [MMU_PAGE_16M] = {
153 .shift = 24,
154 .sllp = SLB_VSID_L,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000155 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
156 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100157 .avpnm = 0x1UL,
158 .tlbiel = 0,
159 },
160};
161
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530162unsigned long htab_convert_pte_flags(unsigned long pteflags)
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000163{
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530164 unsigned long rflags = 0;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000165
166 /* _PAGE_EXEC -> NOEXEC */
167 if ((pteflags & _PAGE_EXEC) == 0)
168 rflags |= HPTE_R_N;
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530169 /*
170 * PP bits:
171 * Linux use slb key 0 for kernel and 1 for user.
172 * kernel areas are mapped by PP bits 00
173 * and and there is no kernel RO (_PAGE_KERNEL_RO).
174 * User area mapped by 0x2 and read only use by
175 * 0x3.
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000176 */
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530177 if (pteflags & _PAGE_USER) {
178 rflags |= 0x2;
179 if (!((pteflags & _PAGE_RW) && (pteflags & _PAGE_DIRTY)))
180 rflags |= 0x1;
181 }
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530182 /*
183 * Always add "C" bit for perf. Memory coherence is always enabled
184 */
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530185 rflags |= HPTE_R_C | HPTE_R_M;
186 /*
187 * Add in WIG bits
188 */
189 if (pteflags & _PAGE_WRITETHRU)
190 rflags |= HPTE_R_W;
191 if (pteflags & _PAGE_NO_CACHE)
192 rflags |= HPTE_R_I;
193 if (pteflags & _PAGE_GUARDED)
194 rflags |= HPTE_R_G;
195
196 return rflags;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000197}
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100198
199int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000200 unsigned long pstart, unsigned long prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000201 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100203 unsigned long vaddr, paddr;
204 unsigned int step, shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100205 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100207 shift = mmu_psize_defs[psize].shift;
208 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000210 prot = htab_convert_pte_flags(prot);
211
212 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
213 vstart, vend, pstart, prot, psize, ssize);
214
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100215 for (vaddr = vstart, paddr = pstart; vaddr < vend;
216 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000217 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000218 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000219 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000220 unsigned long tprot = prot;
221
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000222 /*
223 * If we hit a bad address return error.
224 */
225 if (!vsid)
226 return -1;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000227 /* Make kernel text executable */
Paul Mackerras549e8152008-08-30 11:43:47 +1000228 if (overlaps_kernel_text(vaddr, vaddr + step))
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000229 tprot &= ~HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
Alexander Grafb18db0b2014-04-29 12:17:26 +0200231 /* Make kvm guest trampolines executable */
232 if (overlaps_kvm_tmp(vaddr, vaddr + step))
233 tprot &= ~HPTE_R_N;
234
Mahesh Salgaonkar429d2e82014-01-31 00:31:04 +0530235 /*
236 * If relocatable, check if it overlaps interrupt vectors that
237 * are copied down to real 0. For relocatable kernel
238 * (e.g. kdump case) we copy interrupt vectors down to real
239 * address 0. Mark that region as executable. This is
240 * because on p8 system with relocation on exception feature
241 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
242 * in order to execute the interrupt handlers in virtual
243 * mode the vector region need to be marked as executable.
244 */
245 if ((PHYSICAL_START > MEMORY_START) &&
246 overlaps_interrupt_vector_text(vaddr, vaddr + step))
247 tprot &= ~HPTE_R_N;
248
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000249 hash = hpt_hash(vpn, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
251
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000252 BUG_ON(!ppc_md.hpte_insert);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000253 ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000254 HPTE_V_BOLTED, psize, psize, ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000255
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100256 if (ret < 0)
257 break;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000258#ifdef CONFIG_DEBUG_PAGEALLOC
259 if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
260 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
261#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100263 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264}
265
Stephen Rothwellae86f002008-03-27 16:08:57 +1100266#ifdef CONFIG_MEMORY_HOTPLUG
Li Zhonged5694a2014-06-11 16:23:37 +0800267int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100268 int psize, int ssize)
269{
270 unsigned long vaddr;
271 unsigned int step, shift;
272
273 shift = mmu_psize_defs[psize].shift;
274 step = 1 << shift;
275
276 if (!ppc_md.hpte_removebolted) {
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100277 printk(KERN_WARNING "Platform doesn't implement "
278 "hpte_removebolted\n");
279 return -EINVAL;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100280 }
281
282 for (vaddr = vstart; vaddr < vend; vaddr += step)
283 ppc_md.hpte_removebolted(vaddr, psize, ssize);
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100284
285 return 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100286}
Stephen Rothwellae86f002008-03-27 16:08:57 +1100287#endif /* CONFIG_MEMORY_HOTPLUG */
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100288
Paul Mackerras1189be62007-10-11 20:37:10 +1000289static int __init htab_dt_scan_seg_sizes(unsigned long node,
290 const char *uname, int depth,
291 void *data)
292{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500293 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
294 const __be32 *prop;
295 int size = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000296
297 /* We are scanning "cpu" nodes only */
298 if (type == NULL || strcmp(type, "cpu") != 0)
299 return 0;
300
Anton Blanchard12f04f22013-09-23 12:04:36 +1000301 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
Paul Mackerras1189be62007-10-11 20:37:10 +1000302 if (prop == NULL)
303 return 0;
304 for (; size >= 4; size -= 4, ++prop) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000305 if (be32_to_cpu(prop[0]) == 40) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000306 DBG("1T segment support detected\n");
Matt Evans44ae3ab2011-04-06 19:48:50 +0000307 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000308 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000309 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000310 }
Matt Evans44ae3ab2011-04-06 19:48:50 +0000311 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000312 return 0;
313}
314
315static void __init htab_init_seg_sizes(void)
316{
317 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
318}
319
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000320static int __init get_idx_from_shift(unsigned int shift)
321{
322 int idx = -1;
323
324 switch (shift) {
325 case 0xc:
326 idx = MMU_PAGE_4K;
327 break;
328 case 0x10:
329 idx = MMU_PAGE_64K;
330 break;
331 case 0x14:
332 idx = MMU_PAGE_1M;
333 break;
334 case 0x18:
335 idx = MMU_PAGE_16M;
336 break;
337 case 0x22:
338 idx = MMU_PAGE_16G;
339 break;
340 }
341 return idx;
342}
343
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100344static int __init htab_dt_scan_page_sizes(unsigned long node,
345 const char *uname, int depth,
346 void *data)
347{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500348 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
349 const __be32 *prop;
350 int size = 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100351
352 /* We are scanning "cpu" nodes only */
353 if (type == NULL || strcmp(type, "cpu") != 0)
354 return 0;
355
Anton Blanchard12f04f22013-09-23 12:04:36 +1000356 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
Michael Ellerman9e349922014-08-07 17:26:33 +1000357 if (!prop)
358 return 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100359
Michael Ellerman9e349922014-08-07 17:26:33 +1000360 pr_info("Page sizes from device-tree:\n");
361 size /= 4;
362 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
363 while(size > 0) {
364 unsigned int base_shift = be32_to_cpu(prop[0]);
365 unsigned int slbenc = be32_to_cpu(prop[1]);
366 unsigned int lpnum = be32_to_cpu(prop[2]);
367 struct mmu_psize_def *def;
368 int idx, base_idx;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000369
Michael Ellerman9e349922014-08-07 17:26:33 +1000370 size -= 3; prop += 3;
371 base_idx = get_idx_from_shift(base_shift);
372 if (base_idx < 0) {
373 /* skip the pte encoding also */
374 prop += lpnum * 2; size -= lpnum * 2;
375 continue;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100376 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000377 def = &mmu_psize_defs[base_idx];
378 if (base_idx == MMU_PAGE_16M)
379 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
380
381 def->shift = base_shift;
382 if (base_shift <= 23)
383 def->avpnm = 0;
384 else
385 def->avpnm = (1 << (base_shift - 23)) - 1;
386 def->sllp = slbenc;
387 /*
388 * We don't know for sure what's up with tlbiel, so
389 * for now we only set it for 4K and 64K pages
390 */
391 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
392 def->tlbiel = 1;
393 else
394 def->tlbiel = 0;
395
396 while (size > 0 && lpnum) {
397 unsigned int shift = be32_to_cpu(prop[0]);
398 int penc = be32_to_cpu(prop[1]);
399
400 prop += 2; size -= 2;
401 lpnum--;
402
403 idx = get_idx_from_shift(shift);
404 if (idx < 0)
405 continue;
406
407 if (penc == -1)
408 pr_err("Invalid penc for base_shift=%d "
409 "shift=%d\n", base_shift, shift);
410
411 def->penc[idx] = penc;
412 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
413 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
414 base_shift, shift, def->sllp,
415 def->avpnm, def->tlbiel, def->penc[idx]);
416 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100417 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000418
419 return 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100420}
421
Tony Breedse16a9c02008-07-31 13:51:42 +1000422#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700423/* Scan for 16G memory blocks that have been set aside for huge pages
424 * and reserve those blocks for 16G huge pages.
425 */
426static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
427 const char *uname, int depth,
428 void *data) {
Rob Herring9d0c4df2014-04-01 23:49:03 -0500429 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
430 const __be64 *addr_prop;
431 const __be32 *page_count_prop;
Jon Tollefson658013e2008-07-23 21:27:54 -0700432 unsigned int expected_pages;
433 long unsigned int phys_addr;
434 long unsigned int block_size;
435
436 /* We are scanning "memory" nodes only */
437 if (type == NULL || strcmp(type, "memory") != 0)
438 return 0;
439
440 /* This property is the log base 2 of the number of virtual pages that
441 * will represent this memory block. */
442 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
443 if (page_count_prop == NULL)
444 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000445 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
Jon Tollefson658013e2008-07-23 21:27:54 -0700446 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
447 if (addr_prop == NULL)
448 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000449 phys_addr = be64_to_cpu(addr_prop[0]);
450 block_size = be64_to_cpu(addr_prop[1]);
Jon Tollefson658013e2008-07-23 21:27:54 -0700451 if (block_size != (16 * GB))
452 return 0;
453 printk(KERN_INFO "Huge page(16GB) memory: "
454 "addr = 0x%lX size = 0x%lX pages = %d\n",
455 phys_addr, block_size, expected_pages);
Yinghai Lu95f72d12010-07-12 14:36:09 +1000456 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
457 memblock_reserve(phys_addr, block_size * expected_pages);
Jon Tollefson4792adb2008-10-21 15:27:36 +0000458 add_gpage(phys_addr, block_size, expected_pages);
459 }
Jon Tollefson658013e2008-07-23 21:27:54 -0700460 return 0;
461}
Tony Breedse16a9c02008-07-31 13:51:42 +1000462#endif /* CONFIG_HUGETLB_PAGE */
Jon Tollefson658013e2008-07-23 21:27:54 -0700463
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000464static void mmu_psize_set_default_penc(void)
465{
466 int bpsize, apsize;
467 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
468 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
469 mmu_psize_defs[bpsize].penc[apsize] = -1;
470}
471
Alexander Graf9048e642014-04-01 15:46:05 +0200472#ifdef CONFIG_PPC_64K_PAGES
473
474static bool might_have_hea(void)
475{
476 /*
477 * The HEA ethernet adapter requires awareness of the
478 * GX bus. Without that awareness we can easily assume
479 * we will never see an HEA ethernet device.
480 */
481#ifdef CONFIG_IBMEBUS
482 return !cpu_has_feature(CPU_FTR_ARCH_207S);
483#else
484 return false;
485#endif
486}
487
488#endif /* #ifdef CONFIG_PPC_64K_PAGES */
489
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100490static void __init htab_init_page_sizes(void)
491{
492 int rc;
493
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000494 /* se the invalid penc to -1 */
495 mmu_psize_set_default_penc();
496
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100497 /* Default to 4K pages only */
498 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
499 sizeof(mmu_psize_defaults_old));
500
501 /*
502 * Try to find the available page sizes in the device-tree
503 */
504 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
505 if (rc != 0) /* Found */
506 goto found;
507
508 /*
509 * Not in the device-tree, let's fallback on known size
510 * list for 16M capable GP & GR
511 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000512 if (mmu_has_feature(MMU_FTR_16M_PAGE))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100513 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
514 sizeof(mmu_psize_defaults_gp));
515 found:
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000516#ifndef CONFIG_DEBUG_PAGEALLOC
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100517 /*
518 * Pick a size for the linear mapping. Currently, we only support
519 * 16M, 1M and 4K which is the default
520 */
521 if (mmu_psize_defs[MMU_PAGE_16M].shift)
522 mmu_linear_psize = MMU_PAGE_16M;
523 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
524 mmu_linear_psize = MMU_PAGE_1M;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000525#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100526
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000527#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100528 /*
529 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000530 * 64K for user mappings and vmalloc if supported by the processor.
531 * We only use 64k for ioremap if the processor
532 * (and firmware) support cache-inhibited large pages.
533 * If not, we use 4k and set mmu_ci_restrictions so that
534 * hash_page knows to switch processes that use cache-inhibited
535 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100536 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000537 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100538 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000539 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000540 if (mmu_linear_psize == MMU_PAGE_4K)
541 mmu_linear_psize = MMU_PAGE_64K;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000542 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100543 /*
Alexander Graf9048e642014-04-01 15:46:05 +0200544 * When running on pSeries using 64k pages for ioremap
545 * would stop us accessing the HEA ethernet. So if we
546 * have the chance of ever seeing one, stay at 4k.
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100547 */
Alexander Graf9048e642014-04-01 15:46:05 +0200548 if (!might_have_hea() || !machine_is(pseries))
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100549 mmu_io_psize = MMU_PAGE_64K;
550 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000551 mmu_ci_restrictions = 1;
552 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000553#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100554
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000555#ifdef CONFIG_SPARSEMEM_VMEMMAP
556 /* We try to use 16M pages for vmemmap if that is supported
557 * and we have at least 1G of RAM at boot
558 */
559 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Yinghai Lu95f72d12010-07-12 14:36:09 +1000560 memblock_phys_mem_size() >= 0x40000000)
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000561 mmu_vmemmap_psize = MMU_PAGE_16M;
562 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
563 mmu_vmemmap_psize = MMU_PAGE_64K;
564 else
565 mmu_vmemmap_psize = MMU_PAGE_4K;
566#endif /* CONFIG_SPARSEMEM_VMEMMAP */
567
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000568 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000569 "virtual = %d, io = %d"
570#ifdef CONFIG_SPARSEMEM_VMEMMAP
571 ", vmemmap = %d"
572#endif
573 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100574 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000575 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000576 mmu_psize_defs[mmu_io_psize].shift
577#ifdef CONFIG_SPARSEMEM_VMEMMAP
578 ,mmu_psize_defs[mmu_vmemmap_psize].shift
579#endif
580 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100581
582#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700583 /* Reserve 16G huge page memory sections for huge pages */
584 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100585#endif /* CONFIG_HUGETLB_PAGE */
586}
587
588static int __init htab_dt_scan_pftsize(unsigned long node,
589 const char *uname, int depth,
590 void *data)
591{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500592 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
593 const __be32 *prop;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100594
595 /* We are scanning "cpu" nodes only */
596 if (type == NULL || strcmp(type, "cpu") != 0)
597 return 0;
598
Anton Blanchard12f04f22013-09-23 12:04:36 +1000599 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100600 if (prop != NULL) {
601 /* pft_size[0] is the NUMA CEC cookie */
Anton Blanchard12f04f22013-09-23 12:04:36 +1000602 ppc64_pft_size = be32_to_cpu(prop[1]);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100603 return 1;
604 }
605 return 0;
606}
607
608static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000609{
Anton Blanchard13870b62009-02-13 11:57:30 +0000610 unsigned long mem_size, rnd_mem_size, pteg_count, psize;
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000611
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100612 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100613 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100614 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000615 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100616 if (ppc64_pft_size == 0)
617 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000618 if (ppc64_pft_size)
619 return 1UL << ppc64_pft_size;
620
621 /* round mem_size up to next power of 2 */
Yinghai Lu95f72d12010-07-12 14:36:09 +1000622 mem_size = memblock_phys_mem_size();
Paul Mackerras799d6042005-11-10 13:37:51 +1100623 rnd_mem_size = 1UL << __ilog2(mem_size);
624 if (rnd_mem_size < mem_size)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000625 rnd_mem_size <<= 1;
626
627 /* # pages / 2 */
Anton Blanchard13870b62009-02-13 11:57:30 +0000628 psize = mmu_psize_defs[mmu_virtual_psize].shift;
629 pteg_count = max(rnd_mem_size >> (psize + 1), 1UL << 11);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000630
631 return pteg_count << 7;
632}
633
Mike Kravetz54b79242005-11-07 16:25:48 -0800634#ifdef CONFIG_MEMORY_HOTPLUG
Anton Blancharda1194092011-08-10 20:44:24 +0000635int create_section_mapping(unsigned long start, unsigned long end)
Mike Kravetz54b79242005-11-07 16:25:48 -0800636{
Anton Blancharda1194092011-08-10 20:44:24 +0000637 return htab_bolt_mapping(start, end, __pa(start),
David Gibsonf5ea64d2008-10-12 17:54:24 +0000638 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
Anton Blancharda1194092011-08-10 20:44:24 +0000639 mmu_kernel_ssize);
Mike Kravetz54b79242005-11-07 16:25:48 -0800640}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100641
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100642int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100643{
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100644 return htab_remove_mapping(start, end, mmu_linear_psize,
645 mmu_kernel_ssize);
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100646}
Mike Kravetz54b79242005-11-07 16:25:48 -0800647#endif /* CONFIG_MEMORY_HOTPLUG */
648
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000649static void __init htab_initialize(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650{
Michael Ellerman337a7122006-02-21 17:22:55 +1100651 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 unsigned long pteg_count;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000653 unsigned long prot;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100654 unsigned long base = 0, size = 0, limit;
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000655 struct memblock_region *reg;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100656
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 DBG(" -> htab_initialize()\n");
658
Paul Mackerras1189be62007-10-11 20:37:10 +1000659 /* Initialize segment sizes */
660 htab_init_seg_sizes();
661
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100662 /* Initialize page sizes */
663 htab_init_page_sizes();
664
Matt Evans44ae3ab2011-04-06 19:48:50 +0000665 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000666 mmu_kernel_ssize = MMU_SEGSIZE_1T;
667 mmu_highuser_ssize = MMU_SEGSIZE_1T;
668 printk(KERN_INFO "Using 1TB segments\n");
669 }
670
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 /*
672 * Calculate the required size of the htab. We want the number of
673 * PTEGs to equal one half the number of real pages.
674 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100675 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 pteg_count = htab_size_bytes >> 7;
677
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 htab_hash_mask = pteg_count - 1;
679
Michael Ellerman57cfb812006-03-21 20:45:59 +1100680 if (firmware_has_feature(FW_FEATURE_LPAR)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 /* Using a hypervisor which owns the htab */
682 htab_address = NULL;
683 _SDR1 = 0;
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000684#ifdef CONFIG_FA_DUMP
685 /*
686 * If firmware assisted dump is active firmware preserves
687 * the contents of htab along with entire partition memory.
688 * Clear the htab if firmware assisted dump is active so
689 * that we dont end up using old mappings.
690 */
691 if (is_fadump_active() && ppc_md.hpte_clear_all)
692 ppc_md.hpte_clear_all();
693#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 } else {
695 /* Find storage for the HPT. Must be contiguous in
Michael Ellerman41d824b2008-01-30 01:13:59 +1100696 * the absolute address space. On cell we want it to be
Michael Ellerman31bf1112008-03-12 18:03:24 +1100697 * in the first 2 Gig so we can use it for IOMMU hacks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 */
Michael Ellerman41d824b2008-01-30 01:13:59 +1100699 if (machine_is(cell))
Michael Ellerman31bf1112008-03-12 18:03:24 +1100700 limit = 0x80000000;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100701 else
Benjamin Herrenschmidt27f574c2010-07-06 15:39:00 -0700702 limit = MEMBLOCK_ALLOC_ANYWHERE;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100703
Yinghai Lu95f72d12010-07-12 14:36:09 +1000704 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705
706 DBG("Hash table allocated at %lx, size: %lx\n", table,
707 htab_size_bytes);
708
Michael Ellerman70267a72012-07-25 21:19:50 +0000709 htab_address = __va(table);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710
711 /* htab absolute addr + encoded htabsize */
712 _SDR1 = table + __ilog2(pteg_count) - 11;
713
714 /* Initialize the HPT with no entries */
715 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100716
717 /* Set SDR1 */
718 mtspr(SPRN_SDR1, _SDR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 }
720
David Gibsonf5ea64d2008-10-12 17:54:24 +0000721 prot = pgprot_val(PAGE_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000723#ifdef CONFIG_DEBUG_PAGEALLOC
Yinghai Lu95f72d12010-07-12 14:36:09 +1000724 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
725 linear_map_hash_slots = __va(memblock_alloc_base(linear_map_hash_count,
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -0700726 1, ppc64_rma_size));
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000727 memset(linear_map_hash_slots, 0, linear_map_hash_count);
728#endif /* CONFIG_DEBUG_PAGEALLOC */
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 /* On U3 based machines, we need to reserve the DART area and
731 * _NOT_ map it to avoid cache paradoxes as it's remapped non
732 * cacheable later on
733 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
735 /* create bolted the linear mapping in the hash table */
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000736 for_each_memblock(memory, reg) {
737 base = (unsigned long)__va(reg->base);
738 size = reg->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739
Sachin P. Sant5c339912009-12-13 21:15:12 +0000740 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000741 base, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
743#ifdef CONFIG_U3_DART
744 /* Do not map the DART space. Fortunately, it will be aligned
Yinghai Lu95f72d12010-07-12 14:36:09 +1000745 * in such a way that it will not cross two memblock regions and
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100746 * will fit within a single 16Mb page.
747 * The DART space is assumed to be a full 16Mb region even if
748 * we only use 2Mb of that space. We will use more of it later
749 * for AGP GART. We have to use a full 16Mb large page.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 */
751 DBG("DART base: %lx\n", dart_tablebase);
752
753 if (dart_tablebase != 0 && dart_tablebase >= base
754 && dart_tablebase < (base + size)) {
Michael Ellermancaf80e52006-03-21 20:45:51 +1100755 unsigned long dart_table_end = dart_tablebase + 16 * MB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 if (base != dart_tablebase)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100757 BUG_ON(htab_bolt_mapping(base, dart_tablebase,
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000758 __pa(base), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000759 mmu_linear_psize,
760 mmu_kernel_ssize));
Michael Ellermancaf80e52006-03-21 20:45:51 +1100761 if ((base + size) > dart_table_end)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100762 BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
Michael Ellermancaf80e52006-03-21 20:45:51 +1100763 base + size,
764 __pa(dart_table_end),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000765 prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000766 mmu_linear_psize,
767 mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 continue;
769 }
770#endif /* CONFIG_U3_DART */
Michael Ellermancaf80e52006-03-21 20:45:51 +1100771 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000772 prot, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidte63075a2010-07-06 15:39:01 -0700773 }
774 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775
776 /*
777 * If we have a memory_limit and we've allocated TCEs then we need to
778 * explicitly map the TCE area at the top of RAM. We also cope with the
779 * case that the TCEs start below memory_limit.
780 * tce_alloc_start/end are 16MB aligned so the mapping should work
781 * for either 4K or 16MB pages.
782 */
783 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600784 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
785 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
787 if (base + size >= tce_alloc_start)
788 tce_alloc_start = base + size + 1;
789
Michael Ellermancaf80e52006-03-21 20:45:51 +1100790 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000791 __pa(tce_alloc_start), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000792 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 }
794
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000795
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 DBG(" <- htab_initialize()\n");
797}
798#undef KB
799#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000801void __init early_init_mmu(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100802{
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000803 /* Initialize the MMU Hash table and create the linear mapping
Michael Ellerman376af592014-07-10 12:29:19 +1000804 * of memory. Has to be done before SLB initialization as this is
805 * currently where the page size encoding is obtained.
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000806 */
807 htab_initialize();
808
Michael Ellerman376af592014-07-10 12:29:19 +1000809 /* Initialize SLB management */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000810 slb_initialize();
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000811}
812
813#ifdef CONFIG_SMP
Paul Gortmaker061d19f2013-06-24 15:30:09 -0400814void early_init_mmu_secondary(void)
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000815{
816 /* Initialize hash table for that CPU */
Michael Ellerman57cfb812006-03-21 20:45:59 +1100817 if (!firmware_has_feature(FW_FEATURE_LPAR))
Paul Mackerras799d6042005-11-10 13:37:51 +1100818 mtspr(SPRN_SDR1, _SDR1);
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000819
Michael Ellerman376af592014-07-10 12:29:19 +1000820 /* Initialize SLB */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000821 slb_initialize();
Paul Mackerras799d6042005-11-10 13:37:51 +1100822}
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000823#endif /* CONFIG_SMP */
Paul Mackerras799d6042005-11-10 13:37:51 +1100824
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825/*
826 * Called by asm hashtable.S for doing lazy icache flush
827 */
828unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
829{
830 struct page *page;
831
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100832 if (!pfn_valid(pte_pfn(pte)))
833 return pp;
834
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 page = pte_page(pte);
836
837 /* page is dirty */
838 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
839 if (trap == 0x400) {
David Gibson0895ecd2009-10-26 19:24:31 +0000840 flush_dcache_icache_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 set_bit(PG_arch_1, &page->flags);
842 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100843 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 }
845 return pp;
846}
847
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000848#ifdef CONFIG_PPC_MM_SLICES
Anton Blancharde51df2c2014-08-20 08:55:18 +1000849static unsigned int get_paca_psize(unsigned long addr)
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000850{
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000851 u64 lpsizes;
852 unsigned char *hpsizes;
853 unsigned long index, mask_index;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000854
855 if (addr < SLICE_LOW_TOP) {
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000856 lpsizes = get_paca()->context.low_slices_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000857 index = GET_LOW_SLICE_INDEX(addr);
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000858 return (lpsizes >> (index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000859 }
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000860 hpsizes = get_paca()->context.high_slices_psize;
861 index = GET_HIGH_SLICE_INDEX(addr);
862 mask_index = index & 0x1;
863 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000864}
865
866#else
867unsigned int get_paca_psize(unsigned long addr)
868{
869 return get_paca()->context.user_psize;
870}
871#endif
872
Paul Mackerras721151d2007-04-03 21:24:02 +1000873/*
874 * Demote a segment to using 4k pages.
875 * For now this makes the whole process use 4k pages.
876 */
Paul Mackerras721151d2007-04-03 21:24:02 +1000877#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +1100878void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000879{
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000880 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
Paul Mackerras721151d2007-04-03 21:24:02 +1000881 return;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000882 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
Ian Munsiebe3ebfe2014-10-08 19:54:52 +1100883 copro_flush_all_slbs(mm);
Ian Munsiea1dca3462014-10-08 19:54:58 +1100884 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100885 get_paca()->context = mm->context;
886 slb_flush_and_rebolt();
887 }
Paul Mackerras721151d2007-04-03 21:24:02 +1000888}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000889#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +1000890
Paul Mackerrasfa282372008-01-24 08:35:13 +1100891#ifdef CONFIG_PPC_SUBPAGE_PROT
892/*
893 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
894 * Userspace sets the subpage permissions using the subpage_prot system call.
895 *
896 * Result is 0: full permissions, _PAGE_RW: read-only,
897 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
898 */
David Gibsond28513b2009-11-26 18:56:04 +0000899static int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100900{
David Gibsond28513b2009-11-26 18:56:04 +0000901 struct subpage_prot_table *spt = &mm->context.spt;
Paul Mackerrasfa282372008-01-24 08:35:13 +1100902 u32 spp = 0;
903 u32 **sbpm, *sbpp;
904
905 if (ea >= spt->maxaddr)
906 return 0;
Anton Blanchardb0d436c2013-08-07 02:01:24 +1000907 if (ea < 0x100000000UL) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100908 /* addresses below 4GB use spt->low_prot */
909 sbpm = spt->low_prot;
910 } else {
911 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
912 if (!sbpm)
913 return 0;
914 }
915 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
916 if (!sbpp)
917 return 0;
918 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
919
920 /* extract 2-bit bitfield for this 4k subpage */
921 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
922
923 /* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
924 spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
925 return spp;
926}
927
928#else /* CONFIG_PPC_SUBPAGE_PROT */
David Gibsond28513b2009-11-26 18:56:04 +0000929static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100930{
931 return 0;
932}
933#endif
934
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000935void hash_failure_debug(unsigned long ea, unsigned long access,
936 unsigned long vsid, unsigned long trap,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000937 int ssize, int psize, int lpsize, unsigned long pte)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000938{
939 if (!printk_ratelimit())
940 return;
941 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
942 ea, access, current->comm);
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000943 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
944 trap, vsid, ssize, psize, lpsize, pte);
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000945}
946
Michael Ellerman09567e72014-05-28 18:21:17 +1000947static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
948 int psize, bool user_region)
949{
950 if (user_region) {
951 if (psize != get_paca_psize(ea)) {
952 get_paca()->context = mm->context;
953 slb_flush_and_rebolt();
954 }
955 } else if (get_paca()->vmalloc_sllp !=
956 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
957 get_paca()->vmalloc_sllp =
958 mmu_psize_defs[mmu_vmalloc_psize].sllp;
959 slb_vmalloc_update();
960 }
961}
962
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963/* Result code is:
964 * 0 - handled
965 * 1 - normal page fault
966 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +1100967 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +0530969int hash_page_mm(struct mm_struct *mm, unsigned long ea,
970 unsigned long access, unsigned long trap,
971 unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972{
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +0530973 bool is_thp;
Li Zhongba12eed2013-05-13 16:16:41 +0000974 enum ctx_state prev_state = exception_enter();
David Gibsona1128f82009-12-16 14:29:56 +0000975 pgd_t *pgdir;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 unsigned long vsid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 pte_t *ptep;
David Gibsona4fe3ce2009-10-26 19:24:31 +0000978 unsigned hugeshift;
Rusty Russell56aa4122009-03-15 18:16:43 +0000979 const struct cpumask *tmp;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +0530980 int rc, user_region = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000981 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100983 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
984 ea, access, trap);
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +0530985 trace_hash_fault(ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -0700986
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100987 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 switch (REGION_ID(ea)) {
989 case USER_REGION_ID:
990 user_region = 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100991 if (! mm) {
992 DBG_LOW(" user region with no mm !\n");
Li Zhongba12eed2013-05-13 16:16:41 +0000993 rc = 1;
994 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100995 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000996 psize = get_slice_psize(mm, ea);
Paul Mackerras1189be62007-10-11 20:37:10 +1000997 ssize = user_segment_size(ea);
998 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 case VMALLOC_REGION_ID:
Paul Mackerras1189be62007-10-11 20:37:10 +10001001 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001002 if (ea < VMALLOC_END)
1003 psize = mmu_vmalloc_psize;
1004 else
1005 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +10001006 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 default:
1009 /* Not a valid range
1010 * Send the problem up to do_page_fault
1011 */
Li Zhongba12eed2013-05-13 16:16:41 +00001012 rc = 1;
1013 goto bail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001015 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001017 /* Bad address. */
1018 if (!vsid) {
1019 DBG_LOW("Bad address!\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001020 rc = 1;
1021 goto bail;
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001022 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001023 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 pgdir = mm->pgd;
Li Zhongba12eed2013-05-13 16:16:41 +00001025 if (pgdir == NULL) {
1026 rc = 1;
1027 goto bail;
1028 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001030 /* Check CPU locality */
Rusty Russell56aa4122009-03-15 18:16:43 +00001031 tmp = cpumask_of(smp_processor_id());
1032 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301033 flags |= HPTE_LOCAL_UPDATE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001035#ifndef CONFIG_PPC_64K_PAGES
David Gibsona4fe3ce2009-10-26 19:24:31 +00001036 /* If we use 4K pages and our psize is not 4K, then we might
1037 * be hitting a special driver mapping, and need to align the
1038 * address before we fetch the PTE.
1039 *
1040 * It could also be a hugepage mapping, in which case this is
1041 * not necessary, but it's not harmful, either.
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001042 */
1043 if (psize != MMU_PAGE_4K)
1044 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1045#endif /* CONFIG_PPC_64K_PAGES */
1046
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001047 /* Get PTE and page size from page tables */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301048 ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001049 if (ptep == NULL || !pte_present(*ptep)) {
1050 DBG_LOW(" no PTE !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001051 rc = 1;
1052 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001053 }
1054
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001055 /* Add _PAGE_PRESENT to the required access perm */
1056 access |= _PAGE_PRESENT;
1057
1058 /* Pre-check access permissions (will be re-checked atomically
1059 * in __hash_page_XX but this pre-check is a fast path
1060 */
1061 if (access & ~pte_val(*ptep)) {
1062 DBG_LOW(" no access !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001063 rc = 1;
1064 goto bail;
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001065 }
1066
Li Zhongba12eed2013-05-13 16:16:41 +00001067 if (hugeshift) {
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301068 if (is_thp)
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301069 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301070 trap, flags, ssize, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301071#ifdef CONFIG_HUGETLB_PAGE
1072 else
1073 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301074 flags, ssize, hugeshift, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301075#else
1076 else {
1077 /*
1078 * if we have hugeshift, and is not transhuge with
1079 * hugetlb disabled, something is really wrong.
1080 */
1081 rc = 1;
1082 WARN_ON(1);
1083 }
1084#endif
Ian Munsiea1dca3462014-10-08 19:54:58 +11001085 if (current->mm == mm)
1086 check_paca_psize(ea, mm, psize, user_region);
Michael Ellerman09567e72014-05-28 18:21:17 +10001087
Li Zhongba12eed2013-05-13 16:16:41 +00001088 goto bail;
1089 }
David Gibsona4fe3ce2009-10-26 19:24:31 +00001090
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001091#ifndef CONFIG_PPC_64K_PAGES
1092 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1093#else
1094 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1095 pte_val(*(ptep + PTRS_PER_PTE)));
1096#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001097 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001098#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerras721151d2007-04-03 21:24:02 +10001099 /* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001100 if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
Paul Mackerras721151d2007-04-03 21:24:02 +10001101 demote_segment_4k(mm, ea);
1102 psize = MMU_PAGE_4K;
1103 }
1104
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001105 /* If this PTE is non-cacheable and we have restrictions on
1106 * using non cacheable large pages, then we switch to 4k
1107 */
1108 if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
1109 (pte_val(*ptep) & _PAGE_NO_CACHE)) {
1110 if (user_region) {
1111 demote_segment_4k(mm, ea);
1112 psize = MMU_PAGE_4K;
1113 } else if (ea < VMALLOC_END) {
1114 /*
1115 * some driver did a non-cacheable mapping
1116 * in vmalloc space, so switch vmalloc
1117 * to 4k pages
1118 */
1119 printk(KERN_ALERT "Reducing vmalloc segment "
1120 "to 4kB pages because of "
1121 "non-cacheable mapping\n");
1122 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Ian Munsiebe3ebfe2014-10-08 19:54:52 +11001123 copro_flush_all_slbs(mm);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001124 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001125 }
Michael Ellerman09567e72014-05-28 18:21:17 +10001126
Aneesh Kumar K.V0863d7f2015-11-28 22:39:33 +05301127#endif /* CONFIG_PPC_64K_PAGES */
1128
Ian Munsiea1dca3462014-10-08 19:54:58 +11001129 if (current->mm == mm)
1130 check_paca_psize(ea, mm, psize, user_region);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001131
Michael Ellerman73b341e2015-08-07 16:19:47 +10001132#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001133 if (psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301134 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1135 flags, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001136 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001137#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001138 {
David Gibsona1128f82009-12-16 14:29:56 +00001139 int spp = subpage_protection(mm, ea);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001140 if (access & spp)
1141 rc = -2;
1142 else
1143 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301144 flags, ssize, spp);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001145 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001146
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001147 /* Dump some info in case of hash insertion failure, they should
1148 * never happen so it is really useful to know if/when they do
1149 */
1150 if (rc == -1)
1151 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001152 psize, pte_val(*ptep));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001153#ifndef CONFIG_PPC_64K_PAGES
1154 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1155#else
1156 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1157 pte_val(*(ptep + PTRS_PER_PTE)));
1158#endif
1159 DBG_LOW(" -> rc=%d\n", rc);
Li Zhongba12eed2013-05-13 16:16:41 +00001160
1161bail:
1162 exception_exit(prev_state);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001163 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164}
Ian Munsiea1dca3462014-10-08 19:54:58 +11001165EXPORT_SYMBOL_GPL(hash_page_mm);
1166
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301167int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1168 unsigned long dsisr)
Ian Munsiea1dca3462014-10-08 19:54:58 +11001169{
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301170 unsigned long flags = 0;
Ian Munsiea1dca3462014-10-08 19:54:58 +11001171 struct mm_struct *mm = current->mm;
1172
1173 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1174 mm = &init_mm;
1175
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301176 if (dsisr & DSISR_NOHPTE)
1177 flags |= HPTE_NOHPTE_UPDATE;
1178
1179 return hash_page_mm(mm, ea, access, trap, flags);
Ian Munsiea1dca3462014-10-08 19:54:58 +11001180}
Arnd Bergmann67207b92005-11-15 15:53:48 -05001181EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301183int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
1184 unsigned long dsisr)
1185{
1186 unsigned long access = _PAGE_PRESENT;
1187 unsigned long flags = 0;
1188 struct mm_struct *mm = current->mm;
1189
1190 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1191 mm = &init_mm;
1192
1193 if (dsisr & DSISR_NOHPTE)
1194 flags |= HPTE_NOHPTE_UPDATE;
1195
1196 if (dsisr & DSISR_ISSTORE)
1197 access |= _PAGE_RW;
1198 /*
1199 * We need to set the _PAGE_USER bit if MSR_PR is set or if we are
1200 * accessing a userspace segment (even from the kernel). We assume
1201 * kernel addresses always have the high bit set.
1202 */
1203 if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
1204 access |= _PAGE_USER;
1205
1206 if (trap == 0x400)
1207 access |= _PAGE_EXEC;
1208
1209 return hash_page_mm(mm, ea, access, trap, flags);
1210}
1211
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001212void hash_preload(struct mm_struct *mm, unsigned long ea,
1213 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214{
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301215 int hugepage_shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001216 unsigned long vsid;
Michael Neuling0b97fee2010-11-17 18:52:45 +00001217 pgd_t *pgdir;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001218 pte_t *ptep;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001219 unsigned long flags;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301220 int rc, ssize, update_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001222 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1223
1224#ifdef CONFIG_PPC_MM_SLICES
1225 /* We only prefault standard pages for now */
Ilpo Järvinen2b02d132007-08-16 08:03:35 +10001226 if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001227 return;
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001228#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001229
1230 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1231 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1232
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001233 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001234 pgdir = mm->pgd;
1235 if (pgdir == NULL)
1236 return;
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301237
1238 /* Get VSID */
1239 ssize = user_segment_size(ea);
1240 vsid = get_vsid(mm->context.id, ea, ssize);
1241 if (!vsid)
1242 return;
1243 /*
1244 * Hash doesn't like irqs. Walking linux page table with irq disabled
1245 * saves us from holding multiple locks.
1246 */
1247 local_irq_save(flags);
1248
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301249 /*
1250 * THP pages use update_mmu_cache_pmd. We don't do
1251 * hash preload there. Hence can ignore THP here
1252 */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301253 ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001254 if (!ptep)
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301255 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001256
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301257 WARN_ON(hugepage_shift);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001258#ifdef CONFIG_PPC_64K_PAGES
1259 /* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
1260 * a 64K kernel), then we don't preload, hash_page() will take
1261 * care of it once we actually try to access the page.
1262 * That way we don't have to duplicate all of the logic for segment
1263 * page size demotion here
1264 */
1265 if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301266 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001267#endif /* CONFIG_PPC_64K_PAGES */
1268
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001269 /* Is that local to this CPU ? */
Rusty Russell56aa4122009-03-15 18:16:43 +00001270 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301271 update_flags |= HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001272
1273 /* Hash it in */
Michael Ellerman73b341e2015-08-07 16:19:47 +10001274#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001275 if (mm->context.user_psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301276 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1277 update_flags, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001279#endif /* CONFIG_PPC_64K_PAGES */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301280 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1281 ssize, subpage_protection(mm, ea));
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001282
1283 /* Dump some info in case of hash insertion failure, they should
1284 * never happen so it is really useful to know if/when they do
1285 */
1286 if (rc == -1)
1287 hash_failure_debug(ea, access, vsid, trap, ssize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001288 mm->context.user_psize,
1289 mm->context.user_psize,
1290 pte_val(*ptep));
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301291out_exit:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001292 local_irq_restore(flags);
1293}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001295/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1296 * do not forget to update the assembly call site !
1297 */
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001298void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301299 unsigned long flags)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001300{
1301 unsigned long hash, index, shift, hidx, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301302 int local = flags & HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001303
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001304 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1305 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1306 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001307 hidx = __rpte_to_hidx(pte, index);
1308 if (hidx & _PTEIDX_SECONDARY)
1309 hash = ~hash;
1310 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1311 slot += hidx & _PTEIDX_GROUP_IX;
Sachin P. Sant5c339912009-12-13 21:15:12 +00001312 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301313 /*
1314 * We use same base page size and actual psize, because we don't
1315 * use these functions for hugepage
1316 */
1317 ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001318 } pte_iterate_hashed_end();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001319
1320#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1321 /* Transactions are not aborted by tlbiel, only tlbie.
1322 * Without, syncing a page back to a block device w/ PIO could pick up
1323 * transactional data (bad!) so we force an abort here. Before the
1324 * sync the page will be made read-only, which will flush_hash_page.
1325 * BIG ISSUE here: if the kernel uses a page from userspace without
1326 * unmapping it first, it may see the speculated version.
1327 */
1328 if (local && cpu_has_feature(CPU_FTR_TM) &&
Michael Neulingc2fd22d2013-05-02 15:36:14 +00001329 current->thread.regs &&
Michael Neulingbc2a9402013-02-13 16:21:40 +00001330 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1331 tm_enable();
1332 tm_abort(TM_CAUSE_TLBI);
1333 }
1334#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335}
1336
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301337#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1338void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301339 pmd_t *pmdp, unsigned int psize, int ssize,
1340 unsigned long flags)
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301341{
1342 int i, max_hpte_count, valid;
1343 unsigned long s_addr;
1344 unsigned char *hpte_slot_array;
1345 unsigned long hidx, shift, vpn, hash, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301346 int local = flags & HPTE_LOCAL_UPDATE;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301347
1348 s_addr = addr & HPAGE_PMD_MASK;
1349 hpte_slot_array = get_hpte_slot_array(pmdp);
1350 /*
1351 * IF we try to do a HUGE PTE update after a withdraw is done.
1352 * we will find the below NULL. This happens when we do
1353 * split_huge_page_pmd
1354 */
1355 if (!hpte_slot_array)
1356 return;
1357
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301358 if (ppc_md.hugepage_invalidate) {
1359 ppc_md.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1360 psize, ssize, local);
1361 goto tm_abort;
1362 }
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301363 /*
1364 * No bluk hpte removal support, invalidate each entry
1365 */
1366 shift = mmu_psize_defs[psize].shift;
1367 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1368 for (i = 0; i < max_hpte_count; i++) {
1369 /*
1370 * 8 bits per each hpte entries
1371 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1372 */
1373 valid = hpte_valid(hpte_slot_array, i);
1374 if (!valid)
1375 continue;
1376 hidx = hpte_hash_index(hpte_slot_array, i);
1377
1378 /* get the vpn */
1379 addr = s_addr + (i * (1ul << shift));
1380 vpn = hpt_vpn(addr, vsid, ssize);
1381 hash = hpt_hash(vpn, shift, ssize);
1382 if (hidx & _PTEIDX_SECONDARY)
1383 hash = ~hash;
1384
1385 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1386 slot += hidx & _PTEIDX_GROUP_IX;
1387 ppc_md.hpte_invalidate(slot, vpn, psize,
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301388 MMU_PAGE_16M, ssize, local);
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301389 }
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301390tm_abort:
1391#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1392 /* Transactions are not aborted by tlbiel, only tlbie.
1393 * Without, syncing a page back to a block device w/ PIO could pick up
1394 * transactional data (bad!) so we force an abort here. Before the
1395 * sync the page will be made read-only, which will flush_hash_page.
1396 * BIG ISSUE here: if the kernel uses a page from userspace without
1397 * unmapping it first, it may see the speculated version.
1398 */
1399 if (local && cpu_has_feature(CPU_FTR_TM) &&
1400 current->thread.regs &&
1401 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1402 tm_enable();
1403 tm_abort(TM_CAUSE_TLBI);
1404 }
1405#endif
Aneesh Kumar K.V2e8266952015-04-21 20:10:26 +05301406 return;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301407}
1408#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1409
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001410void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001412 if (ppc_md.flush_hash_range)
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001413 ppc_md.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001414 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001416 struct ppc64_tlb_batch *batch =
Christoph Lameter69111ba2014-10-21 15:23:25 -05001417 this_cpu_ptr(&ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418
1419 for (i = 0; i < number; i++)
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001420 flush_hash_page(batch->vpn[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001421 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 }
1423}
1424
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425/*
1426 * low_hash_fault is called when we the low level hash code failed
1427 * to instert a PTE due to an hypervisor error
1428 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001429void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430{
Li Zhongba12eed2013-05-13 16:16:41 +00001431 enum ctx_state prev_state = exception_enter();
1432
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001434#ifdef CONFIG_PPC_SUBPAGE_PROT
1435 if (rc == -2)
1436 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1437 else
1438#endif
1439 _exception(SIGBUS, regs, BUS_ADRERR, address);
1440 } else
1441 bad_page_fault(regs, address, SIGBUS);
Li Zhongba12eed2013-05-13 16:16:41 +00001442
1443 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001445
Li Zhongb170bd32013-04-15 16:53:19 +00001446long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1447 unsigned long pa, unsigned long rflags,
1448 unsigned long vflags, int psize, int ssize)
1449{
1450 unsigned long hpte_group;
1451 long slot;
1452
1453repeat:
1454 hpte_group = ((hash & htab_hash_mask) *
1455 HPTES_PER_GROUP) & ~0x7UL;
1456
1457 /* Insert into the hash table, primary slot */
1458 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001459 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001460
1461 /* Primary is full, try the secondary */
1462 if (unlikely(slot == -1)) {
1463 hpte_group = ((~hash & htab_hash_mask) *
1464 HPTES_PER_GROUP) & ~0x7UL;
1465 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
1466 vflags | HPTE_V_SECONDARY,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001467 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001468 if (slot == -1) {
1469 if (mftb() & 0x1)
1470 hpte_group = ((hash & htab_hash_mask) *
1471 HPTES_PER_GROUP)&~0x7UL;
1472
1473 ppc_md.hpte_remove(hpte_group);
1474 goto repeat;
1475 }
1476 }
1477
1478 return slot;
1479}
1480
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001481#ifdef CONFIG_DEBUG_PAGEALLOC
1482static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1483{
Li Zhong016af592013-04-15 16:53:20 +00001484 unsigned long hash;
Paul Mackerras1189be62007-10-11 20:37:10 +10001485 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001486 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Michael Ellerman09f3f322015-06-01 21:11:35 +10001487 unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
Li Zhong016af592013-04-15 16:53:20 +00001488 long ret;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001489
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001490 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001491
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001492 /* Don't create HPTE entries for bad address */
1493 if (!vsid)
1494 return;
Li Zhong016af592013-04-15 16:53:20 +00001495
1496 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1497 HPTE_V_BOLTED,
1498 mmu_linear_psize, mmu_kernel_ssize);
1499
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001500 BUG_ON (ret < 0);
1501 spin_lock(&linear_map_hash_lock);
1502 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1503 linear_map_hash_slots[lmi] = ret | 0x80;
1504 spin_unlock(&linear_map_hash_lock);
1505}
1506
1507static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1508{
Paul Mackerras1189be62007-10-11 20:37:10 +10001509 unsigned long hash, hidx, slot;
1510 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001511 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001512
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001513 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001514 spin_lock(&linear_map_hash_lock);
1515 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1516 hidx = linear_map_hash_slots[lmi] & 0x7f;
1517 linear_map_hash_slots[lmi] = 0;
1518 spin_unlock(&linear_map_hash_lock);
1519 if (hidx & _PTEIDX_SECONDARY)
1520 hash = ~hash;
1521 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1522 slot += hidx & _PTEIDX_GROUP_IX;
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301523 ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
1524 mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001525}
1526
Joonsoo Kim031bc572014-12-12 16:55:52 -08001527void __kernel_map_pages(struct page *page, int numpages, int enable)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001528{
1529 unsigned long flags, vaddr, lmi;
1530 int i;
1531
1532 local_irq_save(flags);
1533 for (i = 0; i < numpages; i++, page++) {
1534 vaddr = (unsigned long)page_address(page);
1535 lmi = __pa(vaddr) >> PAGE_SHIFT;
1536 if (lmi >= linear_map_hash_count)
1537 continue;
1538 if (enable)
1539 kernel_map_linear_page(vaddr, lmi);
1540 else
1541 kernel_unmap_linear_page(vaddr, lmi);
1542 }
1543 local_irq_restore(flags);
1544}
1545#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001546
1547void setup_initial_memory_limit(phys_addr_t first_memblock_base,
1548 phys_addr_t first_memblock_size)
1549{
1550 /* We don't currently support the first MEMBLOCK not mapping 0
1551 * physical on those processors
1552 */
1553 BUG_ON(first_memblock_base != 0);
1554
1555 /* On LPAR systems, the first entry is our RMA region,
1556 * non-LPAR 64-bit hash MMU systems don't have a limitation
1557 * on real mode access, but using the first entry works well
1558 * enough. We also clamp it to 1G to avoid some funky things
1559 * such as RTAS bugs etc...
1560 */
1561 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1562
1563 /* Finally limit subsequent allocations */
1564 memblock_set_current_limit(ppc64_rma_size);
1565}