blob: 828a7764660c4ef111edcae7f99119155c7d7a0e [file] [log] [blame]
Alex Deucher9d670062013-04-12 13:59:22 -04001/*
2 * Copyright 2011 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24
25#include "drmP.h"
26#include "radeon.h"
27#include "rs780d.h"
28#include "r600_dpm.h"
29#include "rs780_dpm.h"
30#include "atom.h"
Alex Deucher444bddc2013-07-02 13:05:23 -040031#include <linux/seq_file.h>
Alex Deucher9d670062013-04-12 13:59:22 -040032
33static struct igp_ps *rs780_get_ps(struct radeon_ps *rps)
34{
35 struct igp_ps *ps = rps->ps_priv;
36
37 return ps;
38}
39
40static struct igp_power_info *rs780_get_pi(struct radeon_device *rdev)
41{
42 struct igp_power_info *pi = rdev->pm.dpm.priv;
43
44 return pi;
45}
46
47static void rs780_get_pm_mode_parameters(struct radeon_device *rdev)
48{
49 struct igp_power_info *pi = rs780_get_pi(rdev);
50 struct radeon_mode_info *minfo = &rdev->mode_info;
51 struct drm_crtc *crtc;
52 struct radeon_crtc *radeon_crtc;
53 int i;
54
55 /* defaults */
56 pi->crtc_id = 0;
57 pi->refresh_rate = 60;
58
59 for (i = 0; i < rdev->num_crtc; i++) {
60 crtc = (struct drm_crtc *)minfo->crtcs[i];
61 if (crtc && crtc->enabled) {
62 radeon_crtc = to_radeon_crtc(crtc);
63 pi->crtc_id = radeon_crtc->crtc_id;
64 if (crtc->mode.htotal && crtc->mode.vtotal)
65 pi->refresh_rate =
66 (crtc->mode.clock * 1000) /
67 (crtc->mode.htotal * crtc->mode.vtotal);
68 break;
69 }
70 }
71}
72
73static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable);
74
Alex Deucherf5d73a82013-01-16 09:20:28 -050075static int rs780_initialize_dpm_power_state(struct radeon_device *rdev,
76 struct radeon_ps *boot_ps)
Alex Deucher9d670062013-04-12 13:59:22 -040077{
78 struct atom_clock_dividers dividers;
Alex Deucherf5d73a82013-01-16 09:20:28 -050079 struct igp_ps *default_state = rs780_get_ps(boot_ps);
Alex Deucher9d670062013-04-12 13:59:22 -040080 int i, ret;
81
82 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
83 default_state->sclk_low, false, &dividers);
84 if (ret)
85 return ret;
86
87 r600_engine_clock_entry_set_reference_divider(rdev, 0, dividers.ref_div);
88 r600_engine_clock_entry_set_feedback_divider(rdev, 0, dividers.fb_div);
89 r600_engine_clock_entry_set_post_divider(rdev, 0, dividers.post_div);
90
91 if (dividers.enable_post_div)
92 r600_engine_clock_entry_enable_post_divider(rdev, 0, true);
93 else
94 r600_engine_clock_entry_enable_post_divider(rdev, 0, false);
95
96 r600_engine_clock_entry_set_step_time(rdev, 0, R600_SST_DFLT);
97 r600_engine_clock_entry_enable_pulse_skipping(rdev, 0, false);
98
99 r600_engine_clock_entry_enable(rdev, 0, true);
100 for (i = 1; i < R600_PM_NUMBER_OF_SCLKS; i++)
101 r600_engine_clock_entry_enable(rdev, i, false);
102
103 r600_enable_mclk_control(rdev, false);
104 r600_voltage_control_enable_pins(rdev, 0);
105
106 return 0;
107}
108
Alex Deucherf5d73a82013-01-16 09:20:28 -0500109static int rs780_initialize_dpm_parameters(struct radeon_device *rdev,
110 struct radeon_ps *boot_ps)
Alex Deucher9d670062013-04-12 13:59:22 -0400111{
112 int ret = 0;
113 int i;
114
115 r600_set_bsp(rdev, R600_BSU_DFLT, R600_BSP_DFLT);
116
117 r600_set_at(rdev, 0, 0, 0, 0);
118
119 r600_set_git(rdev, R600_GICST_DFLT);
120
121 for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
122 r600_set_tc(rdev, i, 0, 0);
123
124 r600_select_td(rdev, R600_TD_DFLT);
125 r600_set_vrc(rdev, 0);
126
127 r600_set_tpu(rdev, R600_TPU_DFLT);
128 r600_set_tpc(rdev, R600_TPC_DFLT);
129
130 r600_set_sstu(rdev, R600_SSTU_DFLT);
131 r600_set_sst(rdev, R600_SST_DFLT);
132
133 r600_set_fctu(rdev, R600_FCTU_DFLT);
134 r600_set_fct(rdev, R600_FCT_DFLT);
135
136 r600_set_vddc3d_oorsu(rdev, R600_VDDC3DOORSU_DFLT);
137 r600_set_vddc3d_oorphc(rdev, R600_VDDC3DOORPHC_DFLT);
138 r600_set_vddc3d_oorsdc(rdev, R600_VDDC3DOORSDC_DFLT);
139 r600_set_ctxcgtt3d_rphc(rdev, R600_CTXCGTT3DRPHC_DFLT);
140 r600_set_ctxcgtt3d_rsdc(rdev, R600_CTXCGTT3DRSDC_DFLT);
141
142 r600_vid_rt_set_vru(rdev, R600_VRU_DFLT);
143 r600_vid_rt_set_vrt(rdev, R600_VOLTAGERESPONSETIME_DFLT);
144 r600_vid_rt_set_ssu(rdev, R600_SPLLSTEPUNIT_DFLT);
145
Alex Deucherf5d73a82013-01-16 09:20:28 -0500146 ret = rs780_initialize_dpm_power_state(rdev, boot_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400147
148 r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW, 0);
149 r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
150 r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_HIGH, 0);
151
152 r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
153 r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
154 r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
155
156 r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
157 r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
158 r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
159
160 r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW, R600_DISPLAY_WATERMARK_HIGH);
161 r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM, R600_DISPLAY_WATERMARK_HIGH);
162 r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_HIGH, R600_DISPLAY_WATERMARK_HIGH);
163
164 r600_power_level_enable(rdev, R600_POWER_LEVEL_CTXSW, false);
165 r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
166 r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
167 r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
168
169 r600_power_level_set_enter_index(rdev, R600_POWER_LEVEL_LOW);
170
171 r600_set_vrc(rdev, RS780_CGFTV_DFLT);
172
173 return ret;
174}
175
176static void rs780_start_dpm(struct radeon_device *rdev)
177{
178 r600_enable_sclk_control(rdev, false);
179 r600_enable_mclk_control(rdev, false);
180
181 r600_dynamicpm_enable(rdev, true);
182
183 radeon_wait_for_vblank(rdev, 0);
184 radeon_wait_for_vblank(rdev, 1);
185
186 r600_enable_spll_bypass(rdev, true);
187 r600_wait_for_spll_change(rdev);
188 r600_enable_spll_bypass(rdev, false);
189 r600_wait_for_spll_change(rdev);
190
191 r600_enable_spll_bypass(rdev, true);
192 r600_wait_for_spll_change(rdev);
193 r600_enable_spll_bypass(rdev, false);
194 r600_wait_for_spll_change(rdev);
195
196 r600_enable_sclk_control(rdev, true);
197}
198
199
200static void rs780_preset_ranges_slow_clk_fbdiv_en(struct radeon_device *rdev)
201{
202 WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1, RANGE_SLOW_CLK_FEEDBACK_DIV_EN,
203 ~RANGE_SLOW_CLK_FEEDBACK_DIV_EN);
204
205 WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1,
206 RANGE0_SLOW_CLK_FEEDBACK_DIV(RS780_SLOWCLKFEEDBACKDIV_DFLT),
207 ~RANGE0_SLOW_CLK_FEEDBACK_DIV_MASK);
208}
209
210static void rs780_preset_starting_fbdiv(struct radeon_device *rdev)
211{
212 u32 fbdiv = (RREG32(CG_SPLL_FUNC_CNTL) & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
213
214 WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(fbdiv),
215 ~STARTING_FEEDBACK_DIV_MASK);
216
217 WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(fbdiv),
218 ~FORCED_FEEDBACK_DIV_MASK);
219
220 WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
221}
222
223static void rs780_voltage_scaling_init(struct radeon_device *rdev)
224{
225 struct igp_power_info *pi = rs780_get_pi(rdev);
226 struct drm_device *dev = rdev->ddev;
227 u32 fv_throt_pwm_fb_div_range[3];
228 u32 fv_throt_pwm_range[4];
229
230 if (dev->pdev->device == 0x9614) {
231 fv_throt_pwm_fb_div_range[0] = RS780D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
232 fv_throt_pwm_fb_div_range[1] = RS780D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
233 fv_throt_pwm_fb_div_range[2] = RS780D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
234 } else if ((dev->pdev->device == 0x9714) ||
235 (dev->pdev->device == 0x9715)) {
236 fv_throt_pwm_fb_div_range[0] = RS880D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
237 fv_throt_pwm_fb_div_range[1] = RS880D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
238 fv_throt_pwm_fb_div_range[2] = RS880D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
239 } else {
240 fv_throt_pwm_fb_div_range[0] = RS780_FVTHROTPWMFBDIVRANGEREG0_DFLT;
241 fv_throt_pwm_fb_div_range[1] = RS780_FVTHROTPWMFBDIVRANGEREG1_DFLT;
242 fv_throt_pwm_fb_div_range[2] = RS780_FVTHROTPWMFBDIVRANGEREG2_DFLT;
243 }
244
245 if (pi->pwm_voltage_control) {
246 fv_throt_pwm_range[0] = pi->min_voltage;
247 fv_throt_pwm_range[1] = pi->min_voltage;
248 fv_throt_pwm_range[2] = pi->max_voltage;
249 fv_throt_pwm_range[3] = pi->max_voltage;
250 } else {
251 fv_throt_pwm_range[0] = pi->invert_pwm_required ?
252 RS780_FVTHROTPWMRANGE3_GPIO_DFLT : RS780_FVTHROTPWMRANGE0_GPIO_DFLT;
253 fv_throt_pwm_range[1] = pi->invert_pwm_required ?
254 RS780_FVTHROTPWMRANGE2_GPIO_DFLT : RS780_FVTHROTPWMRANGE1_GPIO_DFLT;
255 fv_throt_pwm_range[2] = pi->invert_pwm_required ?
256 RS780_FVTHROTPWMRANGE1_GPIO_DFLT : RS780_FVTHROTPWMRANGE2_GPIO_DFLT;
257 fv_throt_pwm_range[3] = pi->invert_pwm_required ?
258 RS780_FVTHROTPWMRANGE0_GPIO_DFLT : RS780_FVTHROTPWMRANGE3_GPIO_DFLT;
259 }
260
261 WREG32_P(FVTHROT_PWM_CTRL_REG0,
262 STARTING_PWM_HIGHTIME(pi->max_voltage),
263 ~STARTING_PWM_HIGHTIME_MASK);
264
265 WREG32_P(FVTHROT_PWM_CTRL_REG0,
266 NUMBER_OF_CYCLES_IN_PERIOD(pi->num_of_cycles_in_period),
267 ~NUMBER_OF_CYCLES_IN_PERIOD_MASK);
268
269 WREG32_P(FVTHROT_PWM_CTRL_REG0, FORCE_STARTING_PWM_HIGHTIME,
270 ~FORCE_STARTING_PWM_HIGHTIME);
271
272 if (pi->invert_pwm_required)
273 WREG32_P(FVTHROT_PWM_CTRL_REG0, INVERT_PWM_WAVEFORM, ~INVERT_PWM_WAVEFORM);
274 else
275 WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~INVERT_PWM_WAVEFORM);
276
277 rs780_voltage_scaling_enable(rdev, true);
278
279 WREG32(FVTHROT_PWM_CTRL_REG1,
280 (MIN_PWM_HIGHTIME(pi->min_voltage) |
281 MAX_PWM_HIGHTIME(pi->max_voltage)));
282
283 WREG32(FVTHROT_PWM_US_REG0, RS780_FVTHROTPWMUSREG0_DFLT);
284 WREG32(FVTHROT_PWM_US_REG1, RS780_FVTHROTPWMUSREG1_DFLT);
285 WREG32(FVTHROT_PWM_DS_REG0, RS780_FVTHROTPWMDSREG0_DFLT);
286 WREG32(FVTHROT_PWM_DS_REG1, RS780_FVTHROTPWMDSREG1_DFLT);
287
288 WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
289 RANGE0_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[0]),
290 ~RANGE0_PWM_FEEDBACK_DIV_MASK);
291
292 WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG2,
293 (RANGE1_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[1]) |
294 RANGE2_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[2])));
295
296 WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG3,
297 (RANGE0_PWM(fv_throt_pwm_range[1]) |
298 RANGE1_PWM(fv_throt_pwm_range[2])));
299 WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG4,
300 (RANGE2_PWM(fv_throt_pwm_range[1]) |
301 RANGE3_PWM(fv_throt_pwm_range[2])));
302}
303
304static void rs780_clk_scaling_enable(struct radeon_device *rdev, bool enable)
305{
306 if (enable)
307 WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT | ENABLE_FV_UPDATE,
308 ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
309 else
310 WREG32_P(FVTHROT_CNTRL_REG, 0,
311 ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
312}
313
314static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable)
315{
316 if (enable)
317 WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT_IO, ~ENABLE_FV_THROT_IO);
318 else
319 WREG32_P(FVTHROT_CNTRL_REG, 0, ~ENABLE_FV_THROT_IO);
320}
321
322static void rs780_set_engine_clock_wfc(struct radeon_device *rdev)
323{
324 WREG32(FVTHROT_UTC0, RS780_FVTHROTUTC0_DFLT);
325 WREG32(FVTHROT_UTC1, RS780_FVTHROTUTC1_DFLT);
326 WREG32(FVTHROT_UTC2, RS780_FVTHROTUTC2_DFLT);
327 WREG32(FVTHROT_UTC3, RS780_FVTHROTUTC3_DFLT);
328 WREG32(FVTHROT_UTC4, RS780_FVTHROTUTC4_DFLT);
329
330 WREG32(FVTHROT_DTC0, RS780_FVTHROTDTC0_DFLT);
331 WREG32(FVTHROT_DTC1, RS780_FVTHROTDTC1_DFLT);
332 WREG32(FVTHROT_DTC2, RS780_FVTHROTDTC2_DFLT);
333 WREG32(FVTHROT_DTC3, RS780_FVTHROTDTC3_DFLT);
334 WREG32(FVTHROT_DTC4, RS780_FVTHROTDTC4_DFLT);
335}
336
337static void rs780_set_engine_clock_sc(struct radeon_device *rdev)
338{
339 WREG32_P(FVTHROT_FBDIV_REG2,
340 FB_DIV_TIMER_VAL(RS780_FBDIVTIMERVAL_DFLT),
341 ~FB_DIV_TIMER_VAL_MASK);
342
343 WREG32_P(FVTHROT_CNTRL_REG,
344 REFRESH_RATE_DIVISOR(0) | MINIMUM_CIP(0xf),
345 ~(REFRESH_RATE_DIVISOR_MASK | MINIMUM_CIP_MASK));
346}
347
348static void rs780_set_engine_clock_tdc(struct radeon_device *rdev)
349{
350 WREG32_P(FVTHROT_CNTRL_REG, 0, ~(FORCE_TREND_SEL | TREND_SEL_MODE));
351}
352
353static void rs780_set_engine_clock_ssc(struct radeon_device *rdev)
354{
355 WREG32(FVTHROT_FB_US_REG0, RS780_FVTHROTFBUSREG0_DFLT);
356 WREG32(FVTHROT_FB_US_REG1, RS780_FVTHROTFBUSREG1_DFLT);
357 WREG32(FVTHROT_FB_DS_REG0, RS780_FVTHROTFBDSREG0_DFLT);
358 WREG32(FVTHROT_FB_DS_REG1, RS780_FVTHROTFBDSREG1_DFLT);
359
360 WREG32_P(FVTHROT_FBDIV_REG1, MAX_FEEDBACK_STEP(1), ~MAX_FEEDBACK_STEP_MASK);
361}
362
363static void rs780_program_at(struct radeon_device *rdev)
364{
365 struct igp_power_info *pi = rs780_get_pi(rdev);
366
367 WREG32(FVTHROT_TARGET_REG, 30000000 / pi->refresh_rate);
368 WREG32(FVTHROT_CB1, 1000000 * 5 / pi->refresh_rate);
369 WREG32(FVTHROT_CB2, 1000000 * 10 / pi->refresh_rate);
370 WREG32(FVTHROT_CB3, 1000000 * 30 / pi->refresh_rate);
371 WREG32(FVTHROT_CB4, 1000000 * 50 / pi->refresh_rate);
372}
373
374static void rs780_disable_vbios_powersaving(struct radeon_device *rdev)
375{
376 WREG32_P(CG_INTGFX_MISC, 0, ~0xFFF00000);
377}
378
Anthoine Bourgeois63580c32013-09-03 13:52:19 -0400379static void rs780_force_voltage(struct radeon_device *rdev, u16 voltage)
Alex Deucher9d670062013-04-12 13:59:22 -0400380{
Alex Deucher9d670062013-04-12 13:59:22 -0400381 struct igp_ps *current_state = rs780_get_ps(rdev->pm.dpm.current_ps);
382
383 if ((current_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
384 (current_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
385 return;
386
387 WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
388
389 udelay(1);
390
391 WREG32_P(FVTHROT_PWM_CTRL_REG0,
Anthoine Bourgeois63580c32013-09-03 13:52:19 -0400392 STARTING_PWM_HIGHTIME(voltage),
Alex Deucher9d670062013-04-12 13:59:22 -0400393 ~STARTING_PWM_HIGHTIME_MASK);
394
395 WREG32_P(FVTHROT_PWM_CTRL_REG0,
396 FORCE_STARTING_PWM_HIGHTIME, ~FORCE_STARTING_PWM_HIGHTIME);
397
398 WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1, 0,
399 ~RANGE_PWM_FEEDBACK_DIV_EN);
400
401 udelay(1);
402
403 WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
404}
405
Anthoine Bourgeois63580c32013-09-03 13:52:19 -0400406static void rs780_force_fbdiv(struct radeon_device *rdev, u32 fb_div)
407{
408 struct igp_ps *current_state = rs780_get_ps(rdev->pm.dpm.current_ps);
409
410 if (current_state->sclk_low == current_state->sclk_high)
411 return;
412
413 WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
414
415 WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(fb_div),
416 ~FORCED_FEEDBACK_DIV_MASK);
417 WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(fb_div),
418 ~STARTING_FEEDBACK_DIV_MASK);
419 WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
420
421 udelay(100);
422
423 WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
424}
425
Alex Deucherf5d73a82013-01-16 09:20:28 -0500426static int rs780_set_engine_clock_scaling(struct radeon_device *rdev,
427 struct radeon_ps *new_ps,
428 struct radeon_ps *old_ps)
Alex Deucher9d670062013-04-12 13:59:22 -0400429{
430 struct atom_clock_dividers min_dividers, max_dividers, current_max_dividers;
Alex Deucherf5d73a82013-01-16 09:20:28 -0500431 struct igp_ps *new_state = rs780_get_ps(new_ps);
432 struct igp_ps *old_state = rs780_get_ps(old_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400433 int ret;
434
435 if ((new_state->sclk_high == old_state->sclk_high) &&
436 (new_state->sclk_low == old_state->sclk_low))
437 return 0;
438
439 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
440 new_state->sclk_low, false, &min_dividers);
441 if (ret)
442 return ret;
443
444 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
445 new_state->sclk_high, false, &max_dividers);
446 if (ret)
447 return ret;
448
449 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
450 old_state->sclk_high, false, &current_max_dividers);
451 if (ret)
452 return ret;
453
Anthoine Bourgeois63580c32013-09-03 13:52:19 -0400454 rs780_force_fbdiv(rdev, max_dividers.fb_div);
Alex Deucher9d670062013-04-12 13:59:22 -0400455
456 if (max_dividers.fb_div > min_dividers.fb_div) {
457 WREG32_P(FVTHROT_FBDIV_REG0,
458 MIN_FEEDBACK_DIV(min_dividers.fb_div) |
459 MAX_FEEDBACK_DIV(max_dividers.fb_div),
460 ~(MIN_FEEDBACK_DIV_MASK | MAX_FEEDBACK_DIV_MASK));
461
462 WREG32_P(FVTHROT_FBDIV_REG1, 0, ~FORCE_FEEDBACK_DIV);
463 }
464
465 return 0;
466}
467
Alex Deucherf5d73a82013-01-16 09:20:28 -0500468static void rs780_set_engine_clock_spc(struct radeon_device *rdev,
469 struct radeon_ps *new_ps,
470 struct radeon_ps *old_ps)
Alex Deucher9d670062013-04-12 13:59:22 -0400471{
Alex Deucherf5d73a82013-01-16 09:20:28 -0500472 struct igp_ps *new_state = rs780_get_ps(new_ps);
473 struct igp_ps *old_state = rs780_get_ps(old_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400474 struct igp_power_info *pi = rs780_get_pi(rdev);
475
476 if ((new_state->sclk_high == old_state->sclk_high) &&
477 (new_state->sclk_low == old_state->sclk_low))
478 return;
479
480 if (pi->crtc_id == 0)
481 WREG32_P(CG_INTGFX_MISC, 0, ~FVTHROT_VBLANK_SEL);
482 else
483 WREG32_P(CG_INTGFX_MISC, FVTHROT_VBLANK_SEL, ~FVTHROT_VBLANK_SEL);
484
485}
486
Alex Deucherf5d73a82013-01-16 09:20:28 -0500487static void rs780_activate_engine_clk_scaling(struct radeon_device *rdev,
488 struct radeon_ps *new_ps,
489 struct radeon_ps *old_ps)
Alex Deucher9d670062013-04-12 13:59:22 -0400490{
Alex Deucherf5d73a82013-01-16 09:20:28 -0500491 struct igp_ps *new_state = rs780_get_ps(new_ps);
492 struct igp_ps *old_state = rs780_get_ps(old_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400493
494 if ((new_state->sclk_high == old_state->sclk_high) &&
495 (new_state->sclk_low == old_state->sclk_low))
496 return;
497
498 rs780_clk_scaling_enable(rdev, true);
499}
500
501static u32 rs780_get_voltage_for_vddc_level(struct radeon_device *rdev,
502 enum rs780_vddc_level vddc)
503{
504 struct igp_power_info *pi = rs780_get_pi(rdev);
505
506 if (vddc == RS780_VDDC_LEVEL_HIGH)
507 return pi->max_voltage;
508 else if (vddc == RS780_VDDC_LEVEL_LOW)
509 return pi->min_voltage;
510 else
511 return pi->max_voltage;
512}
513
Alex Deucherf5d73a82013-01-16 09:20:28 -0500514static void rs780_enable_voltage_scaling(struct radeon_device *rdev,
515 struct radeon_ps *new_ps)
Alex Deucher9d670062013-04-12 13:59:22 -0400516{
Alex Deucherf5d73a82013-01-16 09:20:28 -0500517 struct igp_ps *new_state = rs780_get_ps(new_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400518 struct igp_power_info *pi = rs780_get_pi(rdev);
519 enum rs780_vddc_level vddc_high, vddc_low;
520
521 udelay(100);
522
523 if ((new_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
524 (new_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
525 return;
526
527 vddc_high = rs780_get_voltage_for_vddc_level(rdev,
528 new_state->max_voltage);
529 vddc_low = rs780_get_voltage_for_vddc_level(rdev,
530 new_state->min_voltage);
531
532 WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
533
534 udelay(1);
535 if (vddc_high > vddc_low) {
536 WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
537 RANGE_PWM_FEEDBACK_DIV_EN, ~RANGE_PWM_FEEDBACK_DIV_EN);
538
539 WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~FORCE_STARTING_PWM_HIGHTIME);
540 } else if (vddc_high == vddc_low) {
541 if (pi->max_voltage != vddc_high) {
542 WREG32_P(FVTHROT_PWM_CTRL_REG0,
543 STARTING_PWM_HIGHTIME(vddc_high),
544 ~STARTING_PWM_HIGHTIME_MASK);
545
546 WREG32_P(FVTHROT_PWM_CTRL_REG0,
547 FORCE_STARTING_PWM_HIGHTIME,
548 ~FORCE_STARTING_PWM_HIGHTIME);
549 }
550 }
551
552 WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
553}
554
Alex Deucher915203c2013-05-14 17:55:03 -0400555static void rs780_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
556 struct radeon_ps *new_ps,
557 struct radeon_ps *old_ps)
558{
559 struct igp_ps *new_state = rs780_get_ps(new_ps);
560 struct igp_ps *current_state = rs780_get_ps(old_ps);
561
562 if ((new_ps->vclk == old_ps->vclk) &&
563 (new_ps->dclk == old_ps->dclk))
564 return;
565
566 if (new_state->sclk_high >= current_state->sclk_high)
567 return;
568
569 radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
570}
571
572static void rs780_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
573 struct radeon_ps *new_ps,
574 struct radeon_ps *old_ps)
575{
576 struct igp_ps *new_state = rs780_get_ps(new_ps);
577 struct igp_ps *current_state = rs780_get_ps(old_ps);
578
579 if ((new_ps->vclk == old_ps->vclk) &&
580 (new_ps->dclk == old_ps->dclk))
581 return;
582
583 if (new_state->sclk_high < current_state->sclk_high)
584 return;
585
586 radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
587}
588
Alex Deucher9d670062013-04-12 13:59:22 -0400589int rs780_dpm_enable(struct radeon_device *rdev)
590{
591 struct igp_power_info *pi = rs780_get_pi(rdev);
Alex Deucherf5d73a82013-01-16 09:20:28 -0500592 struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
Alex Deuchera1722302013-03-26 19:23:19 -0400593 int ret;
Alex Deucher9d670062013-04-12 13:59:22 -0400594
595 rs780_get_pm_mode_parameters(rdev);
596 rs780_disable_vbios_powersaving(rdev);
597
598 if (r600_dynamicpm_enabled(rdev))
599 return -EINVAL;
Alex Deuchera1722302013-03-26 19:23:19 -0400600 ret = rs780_initialize_dpm_parameters(rdev, boot_ps);
601 if (ret)
602 return ret;
Alex Deucher9d670062013-04-12 13:59:22 -0400603 rs780_start_dpm(rdev);
604
605 rs780_preset_ranges_slow_clk_fbdiv_en(rdev);
606 rs780_preset_starting_fbdiv(rdev);
607 if (pi->voltage_control)
608 rs780_voltage_scaling_init(rdev);
609 rs780_clk_scaling_enable(rdev, true);
610 rs780_set_engine_clock_sc(rdev);
611 rs780_set_engine_clock_wfc(rdev);
612 rs780_program_at(rdev);
613 rs780_set_engine_clock_tdc(rdev);
614 rs780_set_engine_clock_ssc(rdev);
615
616 if (pi->gfx_clock_gating)
617 r600_gfx_clockgating_enable(rdev, true);
618
Alex Deucher4a6369e2013-04-12 14:04:10 -0400619 if (rdev->irq.installed && (rdev->pm.int_thermal_type == THERMAL_TYPE_RV6XX)) {
Alex Deuchera1722302013-03-26 19:23:19 -0400620 ret = r600_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
621 if (ret)
622 return ret;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400623 rdev->irq.dpm_thermal = true;
624 radeon_irq_set(rdev);
625 }
626
Alex Deucher9d670062013-04-12 13:59:22 -0400627 return 0;
628}
629
630void rs780_dpm_disable(struct radeon_device *rdev)
631{
632 struct igp_power_info *pi = rs780_get_pi(rdev);
633
634 r600_dynamicpm_enable(rdev, false);
635
636 rs780_clk_scaling_enable(rdev, false);
637 rs780_voltage_scaling_enable(rdev, false);
638
639 if (pi->gfx_clock_gating)
640 r600_gfx_clockgating_enable(rdev, false);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400641
642 if (rdev->irq.installed &&
643 (rdev->pm.int_thermal_type == THERMAL_TYPE_RV6XX)) {
644 rdev->irq.dpm_thermal = false;
645 radeon_irq_set(rdev);
646 }
Alex Deucher9d670062013-04-12 13:59:22 -0400647}
648
649int rs780_dpm_set_power_state(struct radeon_device *rdev)
650{
651 struct igp_power_info *pi = rs780_get_pi(rdev);
Alex Deucherf5d73a82013-01-16 09:20:28 -0500652 struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
653 struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
Alex Deuchera1722302013-03-26 19:23:19 -0400654 int ret;
Alex Deucher9d670062013-04-12 13:59:22 -0400655
656 rs780_get_pm_mode_parameters(rdev);
657
Alex Deucher915203c2013-05-14 17:55:03 -0400658 rs780_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
659
Alex Deucher9d670062013-04-12 13:59:22 -0400660 if (pi->voltage_control) {
Anthoine Bourgeois63580c32013-09-03 13:52:19 -0400661 rs780_force_voltage(rdev, pi->max_voltage);
Alex Deucher9d670062013-04-12 13:59:22 -0400662 mdelay(5);
663 }
664
Alex Deuchera1722302013-03-26 19:23:19 -0400665 ret = rs780_set_engine_clock_scaling(rdev, new_ps, old_ps);
666 if (ret)
667 return ret;
Alex Deucherf5d73a82013-01-16 09:20:28 -0500668 rs780_set_engine_clock_spc(rdev, new_ps, old_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400669
Alex Deucherf5d73a82013-01-16 09:20:28 -0500670 rs780_activate_engine_clk_scaling(rdev, new_ps, old_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400671
672 if (pi->voltage_control)
Alex Deucherf5d73a82013-01-16 09:20:28 -0500673 rs780_enable_voltage_scaling(rdev, new_ps);
Alex Deucher9d670062013-04-12 13:59:22 -0400674
Alex Deucher915203c2013-05-14 17:55:03 -0400675 rs780_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
676
Alex Deucher9d670062013-04-12 13:59:22 -0400677 return 0;
678}
679
680void rs780_dpm_setup_asic(struct radeon_device *rdev)
681{
682
683}
684
685void rs780_dpm_display_configuration_changed(struct radeon_device *rdev)
686{
687 rs780_get_pm_mode_parameters(rdev);
688 rs780_program_at(rdev);
689}
690
691union igp_info {
692 struct _ATOM_INTEGRATED_SYSTEM_INFO info;
693 struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
694};
695
696union power_info {
697 struct _ATOM_POWERPLAY_INFO info;
698 struct _ATOM_POWERPLAY_INFO_V2 info_2;
699 struct _ATOM_POWERPLAY_INFO_V3 info_3;
700 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
701 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
702 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
703};
704
705union pplib_clock_info {
706 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
707 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
708 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
709 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
710};
711
712union pplib_power_state {
713 struct _ATOM_PPLIB_STATE v1;
714 struct _ATOM_PPLIB_STATE_V2 v2;
715};
716
717static void rs780_parse_pplib_non_clock_info(struct radeon_device *rdev,
718 struct radeon_ps *rps,
719 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
720 u8 table_rev)
721{
722 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
723 rps->class = le16_to_cpu(non_clock_info->usClassification);
724 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
725
726 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
727 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
728 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
Alex Deucher9d670062013-04-12 13:59:22 -0400729 } else {
730 rps->vclk = 0;
731 rps->dclk = 0;
732 }
733
Alex Deucher84f3d9f2013-09-10 09:40:37 -0400734 if (r600_is_uvd_state(rps->class, rps->class2)) {
735 if ((rps->vclk == 0) || (rps->dclk == 0)) {
736 rps->vclk = RS780_DEFAULT_VCLK_FREQ;
737 rps->dclk = RS780_DEFAULT_DCLK_FREQ;
738 }
739 }
740
Alex Deucher9d670062013-04-12 13:59:22 -0400741 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
742 rdev->pm.dpm.boot_ps = rps;
743 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
744 rdev->pm.dpm.uvd_ps = rps;
745}
746
747static void rs780_parse_pplib_clock_info(struct radeon_device *rdev,
748 struct radeon_ps *rps,
749 union pplib_clock_info *clock_info)
750{
751 struct igp_ps *ps = rs780_get_ps(rps);
752 u32 sclk;
753
754 sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
755 sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
756 ps->sclk_low = sclk;
757 sclk = le16_to_cpu(clock_info->rs780.usHighEngineClockLow);
758 sclk |= clock_info->rs780.ucHighEngineClockHigh << 16;
759 ps->sclk_high = sclk;
760 switch (le16_to_cpu(clock_info->rs780.usVDDC)) {
761 case ATOM_PPLIB_RS780_VOLTAGE_NONE:
762 default:
763 ps->min_voltage = RS780_VDDC_LEVEL_UNKNOWN;
764 ps->max_voltage = RS780_VDDC_LEVEL_UNKNOWN;
765 break;
766 case ATOM_PPLIB_RS780_VOLTAGE_LOW:
767 ps->min_voltage = RS780_VDDC_LEVEL_LOW;
768 ps->max_voltage = RS780_VDDC_LEVEL_LOW;
769 break;
770 case ATOM_PPLIB_RS780_VOLTAGE_HIGH:
771 ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
772 ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
773 break;
774 case ATOM_PPLIB_RS780_VOLTAGE_VARIABLE:
775 ps->min_voltage = RS780_VDDC_LEVEL_LOW;
776 ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
777 break;
778 }
779 ps->flags = le32_to_cpu(clock_info->rs780.ulFlags);
780
781 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
782 ps->sclk_low = rdev->clock.default_sclk;
783 ps->sclk_high = rdev->clock.default_sclk;
784 ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
785 ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
786 }
787}
788
789static int rs780_parse_power_table(struct radeon_device *rdev)
790{
791 struct radeon_mode_info *mode_info = &rdev->mode_info;
792 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
793 union pplib_power_state *power_state;
794 int i;
795 union pplib_clock_info *clock_info;
796 union power_info *power_info;
797 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
798 u16 data_offset;
799 u8 frev, crev;
800 struct igp_ps *ps;
801
802 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
803 &frev, &crev, &data_offset))
804 return -EINVAL;
805 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
806
807 rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
808 power_info->pplib.ucNumStates, GFP_KERNEL);
809 if (!rdev->pm.dpm.ps)
810 return -ENOMEM;
811 rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
812 rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
813 rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
814
815 for (i = 0; i < power_info->pplib.ucNumStates; i++) {
816 power_state = (union pplib_power_state *)
817 (mode_info->atom_context->bios + data_offset +
818 le16_to_cpu(power_info->pplib.usStateArrayOffset) +
819 i * power_info->pplib.ucStateEntrySize);
820 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
821 (mode_info->atom_context->bios + data_offset +
822 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
823 (power_state->v1.ucNonClockStateIndex *
824 power_info->pplib.ucNonClockSize));
825 if (power_info->pplib.ucStateEntrySize - 1) {
826 clock_info = (union pplib_clock_info *)
827 (mode_info->atom_context->bios + data_offset +
828 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
829 (power_state->v1.ucClockStateIndices[0] *
830 power_info->pplib.ucClockInfoSize));
831 ps = kzalloc(sizeof(struct igp_ps), GFP_KERNEL);
832 if (ps == NULL) {
833 kfree(rdev->pm.dpm.ps);
834 return -ENOMEM;
835 }
836 rdev->pm.dpm.ps[i].ps_priv = ps;
837 rs780_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
838 non_clock_info,
839 power_info->pplib.ucNonClockSize);
840 rs780_parse_pplib_clock_info(rdev,
841 &rdev->pm.dpm.ps[i],
842 clock_info);
843 }
844 }
845 rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
846 return 0;
847}
848
849int rs780_dpm_init(struct radeon_device *rdev)
850{
851 struct igp_power_info *pi;
852 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
853 union igp_info *info;
854 u16 data_offset;
855 u8 frev, crev;
856 int ret;
857
858 pi = kzalloc(sizeof(struct igp_power_info), GFP_KERNEL);
859 if (pi == NULL)
860 return -ENOMEM;
861 rdev->pm.dpm.priv = pi;
862
863 ret = rs780_parse_power_table(rdev);
864 if (ret)
865 return ret;
866
867 pi->voltage_control = false;
868 pi->gfx_clock_gating = true;
869
870 if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
871 &frev, &crev, &data_offset)) {
872 info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
873
874 /* Get various system informations from bios */
875 switch (crev) {
876 case 1:
877 pi->num_of_cycles_in_period =
878 info->info.ucNumberOfCyclesInPeriod;
879 pi->num_of_cycles_in_period |=
880 info->info.ucNumberOfCyclesInPeriodHi << 8;
881 pi->invert_pwm_required =
882 (pi->num_of_cycles_in_period & 0x8000) ? true : false;
883 pi->boot_voltage = info->info.ucStartingPWM_HighTime;
884 pi->max_voltage = info->info.ucMaxNBVoltage;
885 pi->max_voltage |= info->info.ucMaxNBVoltageHigh << 8;
886 pi->min_voltage = info->info.ucMinNBVoltage;
887 pi->min_voltage |= info->info.ucMinNBVoltageHigh << 8;
888 pi->inter_voltage_low =
889 le16_to_cpu(info->info.usInterNBVoltageLow);
890 pi->inter_voltage_high =
891 le16_to_cpu(info->info.usInterNBVoltageHigh);
892 pi->voltage_control = true;
893 pi->bootup_uma_clk = info->info.usK8MemoryClock * 100;
894 break;
895 case 2:
896 pi->num_of_cycles_in_period =
897 le16_to_cpu(info->info_2.usNumberOfCyclesInPeriod);
898 pi->invert_pwm_required =
899 (pi->num_of_cycles_in_period & 0x8000) ? true : false;
900 pi->boot_voltage =
901 le16_to_cpu(info->info_2.usBootUpNBVoltage);
902 pi->max_voltage =
903 le16_to_cpu(info->info_2.usMaxNBVoltage);
904 pi->min_voltage =
905 le16_to_cpu(info->info_2.usMinNBVoltage);
906 pi->system_config =
907 le32_to_cpu(info->info_2.ulSystemConfig);
908 pi->pwm_voltage_control =
909 (pi->system_config & 0x4) ? true : false;
910 pi->voltage_control = true;
911 pi->bootup_uma_clk = le32_to_cpu(info->info_2.ulBootUpUMAClock);
912 break;
913 default:
914 DRM_ERROR("No integrated system info for your GPU\n");
915 return -EINVAL;
916 }
917 if (pi->min_voltage > pi->max_voltage)
918 pi->voltage_control = false;
919 if (pi->pwm_voltage_control) {
920 if ((pi->num_of_cycles_in_period == 0) ||
921 (pi->max_voltage == 0) ||
922 (pi->min_voltage == 0))
923 pi->voltage_control = false;
924 } else {
925 if ((pi->num_of_cycles_in_period == 0) ||
926 (pi->max_voltage == 0))
927 pi->voltage_control = false;
928 }
929
930 return 0;
931 }
932 radeon_dpm_fini(rdev);
933 return -EINVAL;
934}
935
936void rs780_dpm_print_power_state(struct radeon_device *rdev,
937 struct radeon_ps *rps)
938{
939 struct igp_ps *ps = rs780_get_ps(rps);
940
941 r600_dpm_print_class_info(rps->class, rps->class2);
942 r600_dpm_print_cap_info(rps->caps);
943 printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
944 printk("\t\tpower level 0 sclk: %u vddc_index: %d\n",
945 ps->sclk_low, ps->min_voltage);
946 printk("\t\tpower level 1 sclk: %u vddc_index: %d\n",
947 ps->sclk_high, ps->max_voltage);
948 r600_dpm_print_ps_status(rdev, rps);
949}
950
951void rs780_dpm_fini(struct radeon_device *rdev)
952{
953 int i;
954
955 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
956 kfree(rdev->pm.dpm.ps[i].ps_priv);
957 }
958 kfree(rdev->pm.dpm.ps);
959 kfree(rdev->pm.dpm.priv);
960}
961
962u32 rs780_dpm_get_sclk(struct radeon_device *rdev, bool low)
963{
964 struct igp_ps *requested_state = rs780_get_ps(rdev->pm.dpm.requested_ps);
965
966 if (low)
967 return requested_state->sclk_low;
968 else
969 return requested_state->sclk_high;
970}
971
972u32 rs780_dpm_get_mclk(struct radeon_device *rdev, bool low)
973{
974 struct igp_power_info *pi = rs780_get_pi(rdev);
975
976 return pi->bootup_uma_clk;
977}
Alex Deucher444bddc2013-07-02 13:05:23 -0400978
979void rs780_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
980 struct seq_file *m)
981{
982 struct radeon_ps *rps = rdev->pm.dpm.current_ps;
983 struct igp_ps *ps = rs780_get_ps(rps);
984 u32 current_fb_div = RREG32(FVTHROT_STATUS_REG0) & CURRENT_FEEDBACK_DIV_MASK;
985 u32 func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
986 u32 ref_div = ((func_cntl & SPLL_REF_DIV_MASK) >> SPLL_REF_DIV_SHIFT) + 1;
987 u32 post_div = ((func_cntl & SPLL_SW_HILEN_MASK) >> SPLL_SW_HILEN_SHIFT) + 1 +
988 ((func_cntl & SPLL_SW_LOLEN_MASK) >> SPLL_SW_LOLEN_SHIFT) + 1;
989 u32 sclk = (rdev->clock.spll.reference_freq * current_fb_div) /
990 (post_div * ref_div);
991
992 seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
993
994 /* guess based on the current sclk */
995 if (sclk < (ps->sclk_low + 500))
996 seq_printf(m, "power level 0 sclk: %u vddc_index: %d\n",
997 ps->sclk_low, ps->min_voltage);
998 else
999 seq_printf(m, "power level 1 sclk: %u vddc_index: %d\n",
1000 ps->sclk_high, ps->max_voltage);
1001}
Anthoine Bourgeois63580c32013-09-03 13:52:19 -04001002
1003int rs780_dpm_force_performance_level(struct radeon_device *rdev,
1004 enum radeon_dpm_forced_level level)
1005{
1006 struct igp_power_info *pi = rs780_get_pi(rdev);
1007 struct radeon_ps *rps = rdev->pm.dpm.current_ps;
1008 struct igp_ps *ps = rs780_get_ps(rps);
1009 struct atom_clock_dividers dividers;
1010 int ret;
1011
1012 rs780_clk_scaling_enable(rdev, false);
1013 rs780_voltage_scaling_enable(rdev, false);
1014
1015 if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
1016 if (pi->voltage_control)
1017 rs780_force_voltage(rdev, pi->max_voltage);
1018
1019 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
1020 ps->sclk_high, false, &dividers);
1021 if (ret)
1022 return ret;
1023
1024 rs780_force_fbdiv(rdev, dividers.fb_div);
1025 } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
1026 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
1027 ps->sclk_low, false, &dividers);
1028 if (ret)
1029 return ret;
1030
1031 rs780_force_fbdiv(rdev, dividers.fb_div);
1032
1033 if (pi->voltage_control)
1034 rs780_force_voltage(rdev, pi->min_voltage);
1035 } else {
1036 if (pi->voltage_control)
1037 rs780_force_voltage(rdev, pi->max_voltage);
1038
1039 WREG32_P(FVTHROT_FBDIV_REG1, 0, ~FORCE_FEEDBACK_DIV);
1040 rs780_clk_scaling_enable(rdev, true);
1041
1042 if (pi->voltage_control) {
1043 rs780_voltage_scaling_enable(rdev, true);
1044 rs780_enable_voltage_scaling(rdev, rps);
1045 }
1046 }
1047
1048 rdev->pm.dpm.forced_level = level;
1049
1050 return 0;
1051}