Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | * Christian König |
| 28 | */ |
| 29 | #include <linux/seq_file.h> |
| 30 | #include <linux/slab.h> |
| 31 | #include <drm/drmP.h> |
| 32 | #include <drm/amdgpu_drm.h> |
| 33 | #include "amdgpu.h" |
| 34 | #include "atom.h" |
| 35 | |
| 36 | /* |
| 37 | * Rings |
| 38 | * Most engines on the GPU are fed via ring buffers. Ring |
| 39 | * buffers are areas of GPU accessible memory that the host |
| 40 | * writes commands into and the GPU reads commands out of. |
| 41 | * There is a rptr (read pointer) that determines where the |
| 42 | * GPU is currently reading, and a wptr (write pointer) |
| 43 | * which determines where the host has written. When the |
| 44 | * pointers are equal, the ring is idle. When the host |
| 45 | * writes commands to the ring buffer, it increments the |
| 46 | * wptr. The GPU then starts fetching commands and executes |
| 47 | * them until the pointers are equal again. |
| 48 | */ |
| 49 | static int amdgpu_debugfs_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring); |
| 50 | |
| 51 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 52 | * amdgpu_ring_alloc - allocate space on the ring buffer |
| 53 | * |
| 54 | * @adev: amdgpu_device pointer |
| 55 | * @ring: amdgpu_ring structure holding ring information |
| 56 | * @ndw: number of dwords to allocate in the ring buffer |
| 57 | * |
| 58 | * Allocate @ndw dwords in the ring buffer (all asics). |
| 59 | * Returns 0 on success, error on failure. |
| 60 | */ |
| 61 | int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw) |
| 62 | { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 63 | /* Align requested size with padding so unlock_commit can |
| 64 | * pad safely */ |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 65 | ndw = (ndw + ring->align_mask) & ~ring->align_mask; |
Christian König | c7e6be2 | 2016-01-21 13:06:05 +0100 | [diff] [blame] | 66 | |
| 67 | /* Make sure we aren't trying to allocate more space |
| 68 | * than the maximum for one submission |
| 69 | */ |
| 70 | if (WARN_ON_ONCE(ndw > ring->max_dw)) |
| 71 | return -ENOMEM; |
| 72 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 73 | ring->count_dw = ndw; |
| 74 | ring->wptr_old = ring->wptr; |
| 75 | return 0; |
| 76 | } |
| 77 | |
Jammy Zhou | edff0e2 | 2015-09-01 13:04:08 +0800 | [diff] [blame] | 78 | /** amdgpu_ring_insert_nop - insert NOP packets |
| 79 | * |
| 80 | * @ring: amdgpu_ring structure holding ring information |
| 81 | * @count: the number of NOP packets to insert |
| 82 | * |
| 83 | * This is the generic insert_nop function for rings except SDMA |
| 84 | */ |
| 85 | void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count) |
| 86 | { |
| 87 | int i; |
| 88 | |
| 89 | for (i = 0; i < count; i++) |
| 90 | amdgpu_ring_write(ring, ring->nop); |
| 91 | } |
| 92 | |
Christian König | 9e5d5309 | 2016-01-31 12:20:55 +0100 | [diff] [blame] | 93 | /** amdgpu_ring_generic_pad_ib - pad IB with NOP packets |
| 94 | * |
| 95 | * @ring: amdgpu_ring structure holding ring information |
| 96 | * @ib: IB to add NOP packets to |
| 97 | * |
| 98 | * This is the generic pad_ib function for rings except SDMA |
| 99 | */ |
| 100 | void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib) |
| 101 | { |
| 102 | while (ib->length_dw & ring->align_mask) |
| 103 | ib->ptr[ib->length_dw++] = ring->nop; |
| 104 | } |
| 105 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 106 | /** |
| 107 | * amdgpu_ring_commit - tell the GPU to execute the new |
| 108 | * commands on the ring buffer |
| 109 | * |
| 110 | * @adev: amdgpu_device pointer |
| 111 | * @ring: amdgpu_ring structure holding ring information |
| 112 | * |
| 113 | * Update the wptr (write pointer) to tell the GPU to |
| 114 | * execute new commands on the ring buffer (all asics). |
| 115 | */ |
| 116 | void amdgpu_ring_commit(struct amdgpu_ring *ring) |
| 117 | { |
Jammy Zhou | edff0e2 | 2015-09-01 13:04:08 +0800 | [diff] [blame] | 118 | uint32_t count; |
| 119 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 120 | /* We pad to match fetch size */ |
Jammy Zhou | edff0e2 | 2015-09-01 13:04:08 +0800 | [diff] [blame] | 121 | count = ring->align_mask + 1 - (ring->wptr & ring->align_mask); |
| 122 | count %= ring->align_mask + 1; |
| 123 | ring->funcs->insert_nop(ring, count); |
| 124 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 125 | mb(); |
| 126 | amdgpu_ring_set_wptr(ring); |
| 127 | } |
| 128 | |
| 129 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 130 | * amdgpu_ring_undo - reset the wptr |
| 131 | * |
| 132 | * @ring: amdgpu_ring structure holding ring information |
| 133 | * |
| 134 | * Reset the driver's copy of the wptr (all asics). |
| 135 | */ |
| 136 | void amdgpu_ring_undo(struct amdgpu_ring *ring) |
| 137 | { |
| 138 | ring->wptr = ring->wptr_old; |
| 139 | } |
| 140 | |
| 141 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 142 | * amdgpu_ring_backup - Back up the content of a ring |
| 143 | * |
| 144 | * @ring: the ring we want to back up |
| 145 | * |
| 146 | * Saves all unprocessed commits from a ring, returns the number of dwords saved. |
| 147 | */ |
| 148 | unsigned amdgpu_ring_backup(struct amdgpu_ring *ring, |
| 149 | uint32_t **data) |
| 150 | { |
| 151 | unsigned size, ptr, i; |
| 152 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 153 | *data = NULL; |
| 154 | |
Christian König | a27de35 | 2016-01-21 11:28:53 +0100 | [diff] [blame] | 155 | if (ring->ring_obj == NULL) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 156 | return 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 157 | |
| 158 | /* it doesn't make sense to save anything if all fences are signaled */ |
Christian König | a27de35 | 2016-01-21 11:28:53 +0100 | [diff] [blame] | 159 | if (!amdgpu_fence_count_emitted(ring)) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 160 | return 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 161 | |
| 162 | ptr = le32_to_cpu(*ring->next_rptr_cpu_addr); |
| 163 | |
| 164 | size = ring->wptr + (ring->ring_size / 4); |
| 165 | size -= ptr; |
| 166 | size &= ring->ptr_mask; |
Christian König | a27de35 | 2016-01-21 11:28:53 +0100 | [diff] [blame] | 167 | if (size == 0) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 168 | return 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 169 | |
| 170 | /* and then save the content of the ring */ |
| 171 | *data = kmalloc_array(size, sizeof(uint32_t), GFP_KERNEL); |
Christian König | a27de35 | 2016-01-21 11:28:53 +0100 | [diff] [blame] | 172 | if (!*data) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 173 | return 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 174 | for (i = 0; i < size; ++i) { |
| 175 | (*data)[i] = ring->ring[ptr++]; |
| 176 | ptr &= ring->ptr_mask; |
| 177 | } |
| 178 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 179 | return size; |
| 180 | } |
| 181 | |
| 182 | /** |
| 183 | * amdgpu_ring_restore - append saved commands to the ring again |
| 184 | * |
| 185 | * @ring: ring to append commands to |
| 186 | * @size: number of dwords we want to write |
| 187 | * @data: saved commands |
| 188 | * |
| 189 | * Allocates space on the ring and restore the previously saved commands. |
| 190 | */ |
| 191 | int amdgpu_ring_restore(struct amdgpu_ring *ring, |
| 192 | unsigned size, uint32_t *data) |
| 193 | { |
| 194 | int i, r; |
| 195 | |
| 196 | if (!size || !data) |
| 197 | return 0; |
| 198 | |
| 199 | /* restore the saved ring content */ |
Christian König | a27de35 | 2016-01-21 11:28:53 +0100 | [diff] [blame] | 200 | r = amdgpu_ring_alloc(ring, size); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 201 | if (r) |
| 202 | return r; |
| 203 | |
| 204 | for (i = 0; i < size; ++i) { |
| 205 | amdgpu_ring_write(ring, data[i]); |
| 206 | } |
| 207 | |
Christian König | a27de35 | 2016-01-21 11:28:53 +0100 | [diff] [blame] | 208 | amdgpu_ring_commit(ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 209 | kfree(data); |
| 210 | return 0; |
| 211 | } |
| 212 | |
| 213 | /** |
| 214 | * amdgpu_ring_init - init driver ring struct. |
| 215 | * |
| 216 | * @adev: amdgpu_device pointer |
| 217 | * @ring: amdgpu_ring structure holding ring information |
| 218 | * @ring_size: size of the ring |
| 219 | * @nop: nop packet for this ring |
| 220 | * |
| 221 | * Initialize the driver information for the selected ring (all asics). |
| 222 | * Returns 0 on success, error on failure. |
| 223 | */ |
| 224 | int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring, |
| 225 | unsigned ring_size, u32 nop, u32 align_mask, |
| 226 | struct amdgpu_irq_src *irq_src, unsigned irq_type, |
| 227 | enum amdgpu_ring_type ring_type) |
| 228 | { |
| 229 | u32 rb_bufsz; |
| 230 | int r; |
| 231 | |
| 232 | if (ring->adev == NULL) { |
| 233 | if (adev->num_rings >= AMDGPU_MAX_RINGS) |
| 234 | return -EINVAL; |
| 235 | |
| 236 | ring->adev = adev; |
| 237 | ring->idx = adev->num_rings++; |
| 238 | adev->rings[ring->idx] = ring; |
Christian König | 4f839a2 | 2015-09-08 20:22:31 +0200 | [diff] [blame] | 239 | r = amdgpu_fence_driver_init_ring(ring); |
| 240 | if (r) |
| 241 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 242 | } |
| 243 | |
| 244 | r = amdgpu_wb_get(adev, &ring->rptr_offs); |
| 245 | if (r) { |
| 246 | dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r); |
| 247 | return r; |
| 248 | } |
| 249 | |
| 250 | r = amdgpu_wb_get(adev, &ring->wptr_offs); |
| 251 | if (r) { |
| 252 | dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r); |
| 253 | return r; |
| 254 | } |
| 255 | |
| 256 | r = amdgpu_wb_get(adev, &ring->fence_offs); |
| 257 | if (r) { |
| 258 | dev_err(adev->dev, "(%d) ring fence_offs wb alloc failed\n", r); |
| 259 | return r; |
| 260 | } |
| 261 | |
| 262 | r = amdgpu_wb_get(adev, &ring->next_rptr_offs); |
| 263 | if (r) { |
| 264 | dev_err(adev->dev, "(%d) ring next_rptr wb alloc failed\n", r); |
| 265 | return r; |
| 266 | } |
| 267 | ring->next_rptr_gpu_addr = adev->wb.gpu_addr + (ring->next_rptr_offs * 4); |
| 268 | ring->next_rptr_cpu_addr = &adev->wb.wb[ring->next_rptr_offs]; |
Chunming Zhou | 176e1ab | 2015-07-24 10:49:47 +0800 | [diff] [blame] | 269 | spin_lock_init(&ring->fence_lock); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 270 | r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type); |
| 271 | if (r) { |
| 272 | dev_err(adev->dev, "failed initializing fences (%d).\n", r); |
| 273 | return r; |
| 274 | } |
| 275 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 276 | /* Align ring size */ |
| 277 | rb_bufsz = order_base_2(ring_size / 8); |
| 278 | ring_size = (1 << (rb_bufsz + 1)) * 4; |
| 279 | ring->ring_size = ring_size; |
| 280 | ring->align_mask = align_mask; |
| 281 | ring->nop = nop; |
| 282 | ring->type = ring_type; |
| 283 | |
| 284 | /* Allocate ring buffer */ |
| 285 | if (ring->ring_obj == NULL) { |
| 286 | r = amdgpu_bo_create(adev, ring->ring_size, PAGE_SIZE, true, |
| 287 | AMDGPU_GEM_DOMAIN_GTT, 0, |
Christian König | 72d7668 | 2015-09-03 17:34:59 +0200 | [diff] [blame] | 288 | NULL, NULL, &ring->ring_obj); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 289 | if (r) { |
| 290 | dev_err(adev->dev, "(%d) ring create failed\n", r); |
| 291 | return r; |
| 292 | } |
| 293 | r = amdgpu_bo_reserve(ring->ring_obj, false); |
| 294 | if (unlikely(r != 0)) |
| 295 | return r; |
| 296 | r = amdgpu_bo_pin(ring->ring_obj, AMDGPU_GEM_DOMAIN_GTT, |
| 297 | &ring->gpu_addr); |
| 298 | if (r) { |
| 299 | amdgpu_bo_unreserve(ring->ring_obj); |
| 300 | dev_err(adev->dev, "(%d) ring pin failed\n", r); |
| 301 | return r; |
| 302 | } |
| 303 | r = amdgpu_bo_kmap(ring->ring_obj, |
| 304 | (void **)&ring->ring); |
| 305 | amdgpu_bo_unreserve(ring->ring_obj); |
| 306 | if (r) { |
| 307 | dev_err(adev->dev, "(%d) ring map failed\n", r); |
| 308 | return r; |
| 309 | } |
| 310 | } |
| 311 | ring->ptr_mask = (ring->ring_size / 4) - 1; |
Christian König | c7e6be2 | 2016-01-21 13:06:05 +0100 | [diff] [blame] | 312 | ring->max_dw = DIV_ROUND_UP(ring->ring_size / 4, |
| 313 | amdgpu_sched_hw_submission); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 314 | |
| 315 | if (amdgpu_debugfs_ring_init(adev, ring)) { |
| 316 | DRM_ERROR("Failed to register debugfs file for rings !\n"); |
| 317 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 318 | return 0; |
| 319 | } |
| 320 | |
| 321 | /** |
| 322 | * amdgpu_ring_fini - tear down the driver ring struct. |
| 323 | * |
| 324 | * @adev: amdgpu_device pointer |
| 325 | * @ring: amdgpu_ring structure holding ring information |
| 326 | * |
| 327 | * Tear down the driver information for the selected ring (all asics). |
| 328 | */ |
| 329 | void amdgpu_ring_fini(struct amdgpu_ring *ring) |
| 330 | { |
| 331 | int r; |
| 332 | struct amdgpu_bo *ring_obj; |
| 333 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 334 | ring_obj = ring->ring_obj; |
| 335 | ring->ready = false; |
| 336 | ring->ring = NULL; |
| 337 | ring->ring_obj = NULL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 338 | |
| 339 | amdgpu_wb_free(ring->adev, ring->fence_offs); |
| 340 | amdgpu_wb_free(ring->adev, ring->rptr_offs); |
| 341 | amdgpu_wb_free(ring->adev, ring->wptr_offs); |
| 342 | amdgpu_wb_free(ring->adev, ring->next_rptr_offs); |
| 343 | |
| 344 | if (ring_obj) { |
| 345 | r = amdgpu_bo_reserve(ring_obj, false); |
| 346 | if (likely(r == 0)) { |
| 347 | amdgpu_bo_kunmap(ring_obj); |
| 348 | amdgpu_bo_unpin(ring_obj); |
| 349 | amdgpu_bo_unreserve(ring_obj); |
| 350 | } |
| 351 | amdgpu_bo_unref(&ring_obj); |
| 352 | } |
| 353 | } |
| 354 | |
Christian König | 8120b61 | 2015-10-22 11:29:33 +0200 | [diff] [blame] | 355 | /** |
| 356 | * amdgpu_ring_from_fence - get ring from fence |
| 357 | * |
| 358 | * @f: fence structure |
| 359 | * |
| 360 | * Extract the ring a fence belongs to. Handles both scheduler as |
| 361 | * well as hardware fences. |
| 362 | */ |
| 363 | struct amdgpu_ring *amdgpu_ring_from_fence(struct fence *f) |
| 364 | { |
| 365 | struct amdgpu_fence *a_fence; |
| 366 | struct amd_sched_fence *s_fence; |
| 367 | |
| 368 | s_fence = to_amd_sched_fence(f); |
| 369 | if (s_fence) |
| 370 | return container_of(s_fence->sched, struct amdgpu_ring, sched); |
| 371 | |
| 372 | a_fence = to_amdgpu_fence(f); |
| 373 | if (a_fence) |
| 374 | return a_fence->ring; |
| 375 | |
| 376 | return NULL; |
| 377 | } |
| 378 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 379 | /* |
| 380 | * Debugfs info |
| 381 | */ |
| 382 | #if defined(CONFIG_DEBUG_FS) |
| 383 | |
| 384 | static int amdgpu_debugfs_ring_info(struct seq_file *m, void *data) |
| 385 | { |
| 386 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 387 | struct drm_device *dev = node->minor->dev; |
| 388 | struct amdgpu_device *adev = dev->dev_private; |
| 389 | int roffset = *(int*)node->info_ent->data; |
| 390 | struct amdgpu_ring *ring = (void *)(((uint8_t*)adev) + roffset); |
| 391 | |
| 392 | uint32_t rptr, wptr, rptr_next; |
Christian König | c7e6be2 | 2016-01-21 13:06:05 +0100 | [diff] [blame] | 393 | unsigned i; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 394 | |
| 395 | wptr = amdgpu_ring_get_wptr(ring); |
Christian König | c7e6be2 | 2016-01-21 13:06:05 +0100 | [diff] [blame] | 396 | seq_printf(m, "wptr: 0x%08x [%5d]\n", wptr, wptr); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 397 | |
| 398 | rptr = amdgpu_ring_get_rptr(ring); |
Christian König | 41f2d99 | 2016-01-21 12:56:52 +0100 | [diff] [blame] | 399 | rptr_next = le32_to_cpu(*ring->next_rptr_cpu_addr); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 400 | |
Christian König | c7e6be2 | 2016-01-21 13:06:05 +0100 | [diff] [blame] | 401 | seq_printf(m, "rptr: 0x%08x [%5d]\n", rptr, rptr); |
| 402 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 403 | seq_printf(m, "driver's copy of the wptr: 0x%08x [%5d]\n", |
| 404 | ring->wptr, ring->wptr); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 405 | |
| 406 | if (!ring->ready) |
| 407 | return 0; |
| 408 | |
| 409 | /* print 8 dw before current rptr as often it's the last executed |
| 410 | * packet that is the root issue |
| 411 | */ |
| 412 | i = (rptr + ring->ptr_mask + 1 - 32) & ring->ptr_mask; |
Christian König | c7e6be2 | 2016-01-21 13:06:05 +0100 | [diff] [blame] | 413 | while (i != rptr) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 414 | seq_printf(m, "r[%5d]=0x%08x", i, ring->ring[i]); |
Christian König | c7e6be2 | 2016-01-21 13:06:05 +0100 | [diff] [blame] | 415 | if (i == rptr) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 416 | seq_puts(m, " *"); |
Christian König | c7e6be2 | 2016-01-21 13:06:05 +0100 | [diff] [blame] | 417 | if (i == rptr_next) |
| 418 | seq_puts(m, " #"); |
| 419 | seq_puts(m, "\n"); |
| 420 | i = (i + 1) & ring->ptr_mask; |
| 421 | } |
| 422 | while (i != wptr) { |
| 423 | seq_printf(m, "r[%5d]=0x%08x", i, ring->ring[i]); |
| 424 | if (i == rptr) |
| 425 | seq_puts(m, " *"); |
| 426 | if (i == rptr_next) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 427 | seq_puts(m, " #"); |
| 428 | seq_puts(m, "\n"); |
| 429 | i = (i + 1) & ring->ptr_mask; |
| 430 | } |
| 431 | return 0; |
| 432 | } |
| 433 | |
| 434 | /* TODO: clean this up !*/ |
| 435 | static int amdgpu_gfx_index = offsetof(struct amdgpu_device, gfx.gfx_ring[0]); |
| 436 | static int cayman_cp1_index = offsetof(struct amdgpu_device, gfx.compute_ring[0]); |
| 437 | static int cayman_cp2_index = offsetof(struct amdgpu_device, gfx.compute_ring[1]); |
Alex Deucher | c113ea1 | 2015-10-08 16:30:37 -0400 | [diff] [blame] | 438 | static int amdgpu_dma1_index = offsetof(struct amdgpu_device, sdma.instance[0].ring); |
| 439 | static int amdgpu_dma2_index = offsetof(struct amdgpu_device, sdma.instance[1].ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 440 | static int r600_uvd_index = offsetof(struct amdgpu_device, uvd.ring); |
| 441 | static int si_vce1_index = offsetof(struct amdgpu_device, vce.ring[0]); |
| 442 | static int si_vce2_index = offsetof(struct amdgpu_device, vce.ring[1]); |
| 443 | |
| 444 | static struct drm_info_list amdgpu_debugfs_ring_info_list[] = { |
| 445 | {"amdgpu_ring_gfx", amdgpu_debugfs_ring_info, 0, &amdgpu_gfx_index}, |
| 446 | {"amdgpu_ring_cp1", amdgpu_debugfs_ring_info, 0, &cayman_cp1_index}, |
| 447 | {"amdgpu_ring_cp2", amdgpu_debugfs_ring_info, 0, &cayman_cp2_index}, |
| 448 | {"amdgpu_ring_dma1", amdgpu_debugfs_ring_info, 0, &amdgpu_dma1_index}, |
| 449 | {"amdgpu_ring_dma2", amdgpu_debugfs_ring_info, 0, &amdgpu_dma2_index}, |
| 450 | {"amdgpu_ring_uvd", amdgpu_debugfs_ring_info, 0, &r600_uvd_index}, |
| 451 | {"amdgpu_ring_vce1", amdgpu_debugfs_ring_info, 0, &si_vce1_index}, |
| 452 | {"amdgpu_ring_vce2", amdgpu_debugfs_ring_info, 0, &si_vce2_index}, |
| 453 | }; |
| 454 | |
| 455 | #endif |
| 456 | |
| 457 | static int amdgpu_debugfs_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring) |
| 458 | { |
| 459 | #if defined(CONFIG_DEBUG_FS) |
| 460 | unsigned i; |
| 461 | for (i = 0; i < ARRAY_SIZE(amdgpu_debugfs_ring_info_list); ++i) { |
| 462 | struct drm_info_list *info = &amdgpu_debugfs_ring_info_list[i]; |
| 463 | int roffset = *(int*)amdgpu_debugfs_ring_info_list[i].data; |
| 464 | struct amdgpu_ring *other = (void *)(((uint8_t*)adev) + roffset); |
| 465 | unsigned r; |
| 466 | |
| 467 | if (other != ring) |
| 468 | continue; |
| 469 | |
| 470 | r = amdgpu_debugfs_add_files(adev, info, 1); |
| 471 | if (r) |
| 472 | return r; |
| 473 | } |
| 474 | #endif |
| 475 | return 0; |
| 476 | } |