blob: 85853b4e42dcd87f0e6721d663e1b2e8d3e32707 [file] [log] [blame]
Wu Fengguang079d88c2010-03-08 10:44:23 +08001/*
2 *
3 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
4 *
5 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
Takashi Iwai84eb01b2010-09-07 12:27:25 +02006 * Copyright (c) 2006 ATI Technologies Inc.
7 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
8 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
Wu Fengguang079d88c2010-03-08 10:44:23 +08009 *
10 * Authors:
11 * Wu Fengguang <wfg@linux.intel.com>
12 *
13 * Maintained by:
14 * Wu Fengguang <wfg@linux.intel.com>
15 *
16 * This program is free software; you can redistribute it and/or modify it
17 * under the terms of the GNU General Public License as published by the Free
18 * Software Foundation; either version 2 of the License, or (at your option)
19 * any later version.
20 *
21 * This program is distributed in the hope that it will be useful, but
22 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
23 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
24 * for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software Foundation,
28 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
29 */
30
Takashi Iwai84eb01b2010-09-07 12:27:25 +020031#include <linux/init.h>
32#include <linux/delay.h>
33#include <linux/slab.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040034#include <linux/module.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020035#include <sound/core.h>
David Henningsson07acecc2011-05-19 11:46:03 +020036#include <sound/jack.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020037#include "hda_codec.h"
38#include "hda_local.h"
Takashi Iwai1835a0f2011-10-27 22:12:46 +020039#include "hda_jack.h"
Takashi Iwai84eb01b2010-09-07 12:27:25 +020040
Takashi Iwai0ebaa242011-01-11 18:11:04 +010041static bool static_hdmi_pcm;
42module_param(static_hdmi_pcm, bool, 0644);
43MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
44
Takashi Iwai84eb01b2010-09-07 12:27:25 +020045/*
46 * The HDMI/DisplayPort configuration can be highly dynamic. A graphics device
Stephen Warren384a48d2011-06-01 11:14:21 -060047 * could support N independent pipes, each of them can be connected to one or
Takashi Iwai84eb01b2010-09-07 12:27:25 +020048 * more ports (DVI, HDMI or DisplayPort).
49 *
50 * The HDA correspondence of pipes/ports are converter/pin nodes.
51 */
Takashi Iwaia4567cb2011-11-24 14:44:19 +010052#define MAX_HDMI_CVTS 8
53#define MAX_HDMI_PINS 8
Wu Fengguang079d88c2010-03-08 10:44:23 +080054
Stephen Warren384a48d2011-06-01 11:14:21 -060055struct hdmi_spec_per_cvt {
56 hda_nid_t cvt_nid;
57 int assigned;
58 unsigned int channels_min;
59 unsigned int channels_max;
60 u32 rates;
61 u64 formats;
62 unsigned int maxbps;
63};
64
65struct hdmi_spec_per_pin {
66 hda_nid_t pin_nid;
67 int num_mux_nids;
68 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
Wu Fengguang744626d2011-11-16 16:29:47 +080069
70 struct hda_codec *codec;
Stephen Warren384a48d2011-06-01 11:14:21 -060071 struct hdmi_eld sink_eld;
Wu Fengguang744626d2011-11-16 16:29:47 +080072 struct delayed_work work;
Wu Fengguangc6e84532011-11-18 16:59:32 -060073 int repoll_count;
Stephen Warren384a48d2011-06-01 11:14:21 -060074};
75
Wu Fengguang079d88c2010-03-08 10:44:23 +080076struct hdmi_spec {
77 int num_cvts;
Stephen Warren384a48d2011-06-01 11:14:21 -060078 struct hdmi_spec_per_cvt cvts[MAX_HDMI_CVTS];
79
Wu Fengguang079d88c2010-03-08 10:44:23 +080080 int num_pins;
Stephen Warren384a48d2011-06-01 11:14:21 -060081 struct hdmi_spec_per_pin pins[MAX_HDMI_PINS];
82 struct hda_pcm pcm_rec[MAX_HDMI_PINS];
Wu Fengguang079d88c2010-03-08 10:44:23 +080083
84 /*
Stephen Warren384a48d2011-06-01 11:14:21 -060085 * Non-generic ATI/NVIDIA specific
Wu Fengguang079d88c2010-03-08 10:44:23 +080086 */
87 struct hda_multi_out multiout;
Takashi Iwaid0b12522012-06-15 14:34:42 +020088 struct hda_pcm_stream pcm_playback;
Wu Fengguang079d88c2010-03-08 10:44:23 +080089};
90
91
92struct hdmi_audio_infoframe {
93 u8 type; /* 0x84 */
94 u8 ver; /* 0x01 */
95 u8 len; /* 0x0a */
96
Wu Fengguang53d7d692010-09-21 14:25:49 +080097 u8 checksum;
98
Wu Fengguang079d88c2010-03-08 10:44:23 +080099 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
100 u8 SS01_SF24;
101 u8 CXT04;
102 u8 CA;
103 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800104};
105
106struct dp_audio_infoframe {
107 u8 type; /* 0x84 */
108 u8 len; /* 0x1b */
109 u8 ver; /* 0x11 << 2 */
110
111 u8 CC02_CT47; /* match with HDMI infoframe from this on */
112 u8 SS01_SF24;
113 u8 CXT04;
114 u8 CA;
115 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800116};
117
Takashi Iwai2b203dbb2011-02-11 12:17:30 +0100118union audio_infoframe {
119 struct hdmi_audio_infoframe hdmi;
120 struct dp_audio_infoframe dp;
121 u8 bytes[0];
122};
123
Wu Fengguang079d88c2010-03-08 10:44:23 +0800124/*
125 * CEA speaker placement:
126 *
127 * FLH FCH FRH
128 * FLW FL FLC FC FRC FR FRW
129 *
130 * LFE
131 * TC
132 *
133 * RL RLC RC RRC RR
134 *
135 * The Left/Right Surround channel _notions_ LS/RS in SMPTE 320M corresponds to
136 * CEA RL/RR; The SMPTE channel _assignment_ C/LFE is swapped to CEA LFE/FC.
137 */
138enum cea_speaker_placement {
139 FL = (1 << 0), /* Front Left */
140 FC = (1 << 1), /* Front Center */
141 FR = (1 << 2), /* Front Right */
142 FLC = (1 << 3), /* Front Left Center */
143 FRC = (1 << 4), /* Front Right Center */
144 RL = (1 << 5), /* Rear Left */
145 RC = (1 << 6), /* Rear Center */
146 RR = (1 << 7), /* Rear Right */
147 RLC = (1 << 8), /* Rear Left Center */
148 RRC = (1 << 9), /* Rear Right Center */
149 LFE = (1 << 10), /* Low Frequency Effect */
150 FLW = (1 << 11), /* Front Left Wide */
151 FRW = (1 << 12), /* Front Right Wide */
152 FLH = (1 << 13), /* Front Left High */
153 FCH = (1 << 14), /* Front Center High */
154 FRH = (1 << 15), /* Front Right High */
155 TC = (1 << 16), /* Top Center */
156};
157
158/*
159 * ELD SA bits in the CEA Speaker Allocation data block
160 */
161static int eld_speaker_allocation_bits[] = {
162 [0] = FL | FR,
163 [1] = LFE,
164 [2] = FC,
165 [3] = RL | RR,
166 [4] = RC,
167 [5] = FLC | FRC,
168 [6] = RLC | RRC,
169 /* the following are not defined in ELD yet */
170 [7] = FLW | FRW,
171 [8] = FLH | FRH,
172 [9] = TC,
173 [10] = FCH,
174};
175
176struct cea_channel_speaker_allocation {
177 int ca_index;
178 int speakers[8];
179
180 /* derived values, just for convenience */
181 int channels;
182 int spk_mask;
183};
184
185/*
186 * ALSA sequence is:
187 *
188 * surround40 surround41 surround50 surround51 surround71
189 * ch0 front left = = = =
190 * ch1 front right = = = =
191 * ch2 rear left = = = =
192 * ch3 rear right = = = =
193 * ch4 LFE center center center
194 * ch5 LFE LFE
195 * ch6 side left
196 * ch7 side right
197 *
198 * surround71 = {FL, FR, RLC, RRC, FC, LFE, RL, RR}
199 */
200static int hdmi_channel_mapping[0x32][8] = {
201 /* stereo */
202 [0x00] = { 0x00, 0x11, 0xf2, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
203 /* 2.1 */
204 [0x01] = { 0x00, 0x11, 0x22, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
205 /* Dolby Surround */
206 [0x02] = { 0x00, 0x11, 0x23, 0xf2, 0xf4, 0xf5, 0xf6, 0xf7 },
207 /* surround40 */
208 [0x08] = { 0x00, 0x11, 0x24, 0x35, 0xf3, 0xf2, 0xf6, 0xf7 },
209 /* 4ch */
210 [0x03] = { 0x00, 0x11, 0x23, 0x32, 0x44, 0xf5, 0xf6, 0xf7 },
211 /* surround41 */
Jerry Zhou9396d312010-09-21 14:44:51 +0800212 [0x09] = { 0x00, 0x11, 0x24, 0x35, 0x42, 0xf3, 0xf6, 0xf7 },
Wu Fengguang079d88c2010-03-08 10:44:23 +0800213 /* surround50 */
214 [0x0a] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0xf2, 0xf6, 0xf7 },
215 /* surround51 */
216 [0x0b] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0x52, 0xf6, 0xf7 },
217 /* 7.1 */
218 [0x13] = { 0x00, 0x11, 0x26, 0x37, 0x43, 0x52, 0x64, 0x75 },
219};
220
221/*
222 * This is an ordered list!
223 *
224 * The preceding ones have better chances to be selected by
Wu Fengguang53d7d692010-09-21 14:25:49 +0800225 * hdmi_channel_allocation().
Wu Fengguang079d88c2010-03-08 10:44:23 +0800226 */
227static struct cea_channel_speaker_allocation channel_allocations[] = {
228/* channel: 7 6 5 4 3 2 1 0 */
229{ .ca_index = 0x00, .speakers = { 0, 0, 0, 0, 0, 0, FR, FL } },
230 /* 2.1 */
231{ .ca_index = 0x01, .speakers = { 0, 0, 0, 0, 0, LFE, FR, FL } },
232 /* Dolby Surround */
233{ .ca_index = 0x02, .speakers = { 0, 0, 0, 0, FC, 0, FR, FL } },
234 /* surround40 */
235{ .ca_index = 0x08, .speakers = { 0, 0, RR, RL, 0, 0, FR, FL } },
236 /* surround41 */
237{ .ca_index = 0x09, .speakers = { 0, 0, RR, RL, 0, LFE, FR, FL } },
238 /* surround50 */
239{ .ca_index = 0x0a, .speakers = { 0, 0, RR, RL, FC, 0, FR, FL } },
240 /* surround51 */
241{ .ca_index = 0x0b, .speakers = { 0, 0, RR, RL, FC, LFE, FR, FL } },
242 /* 6.1 */
243{ .ca_index = 0x0f, .speakers = { 0, RC, RR, RL, FC, LFE, FR, FL } },
244 /* surround71 */
245{ .ca_index = 0x13, .speakers = { RRC, RLC, RR, RL, FC, LFE, FR, FL } },
246
247{ .ca_index = 0x03, .speakers = { 0, 0, 0, 0, FC, LFE, FR, FL } },
248{ .ca_index = 0x04, .speakers = { 0, 0, 0, RC, 0, 0, FR, FL } },
249{ .ca_index = 0x05, .speakers = { 0, 0, 0, RC, 0, LFE, FR, FL } },
250{ .ca_index = 0x06, .speakers = { 0, 0, 0, RC, FC, 0, FR, FL } },
251{ .ca_index = 0x07, .speakers = { 0, 0, 0, RC, FC, LFE, FR, FL } },
252{ .ca_index = 0x0c, .speakers = { 0, RC, RR, RL, 0, 0, FR, FL } },
253{ .ca_index = 0x0d, .speakers = { 0, RC, RR, RL, 0, LFE, FR, FL } },
254{ .ca_index = 0x0e, .speakers = { 0, RC, RR, RL, FC, 0, FR, FL } },
255{ .ca_index = 0x10, .speakers = { RRC, RLC, RR, RL, 0, 0, FR, FL } },
256{ .ca_index = 0x11, .speakers = { RRC, RLC, RR, RL, 0, LFE, FR, FL } },
257{ .ca_index = 0x12, .speakers = { RRC, RLC, RR, RL, FC, 0, FR, FL } },
258{ .ca_index = 0x14, .speakers = { FRC, FLC, 0, 0, 0, 0, FR, FL } },
259{ .ca_index = 0x15, .speakers = { FRC, FLC, 0, 0, 0, LFE, FR, FL } },
260{ .ca_index = 0x16, .speakers = { FRC, FLC, 0, 0, FC, 0, FR, FL } },
261{ .ca_index = 0x17, .speakers = { FRC, FLC, 0, 0, FC, LFE, FR, FL } },
262{ .ca_index = 0x18, .speakers = { FRC, FLC, 0, RC, 0, 0, FR, FL } },
263{ .ca_index = 0x19, .speakers = { FRC, FLC, 0, RC, 0, LFE, FR, FL } },
264{ .ca_index = 0x1a, .speakers = { FRC, FLC, 0, RC, FC, 0, FR, FL } },
265{ .ca_index = 0x1b, .speakers = { FRC, FLC, 0, RC, FC, LFE, FR, FL } },
266{ .ca_index = 0x1c, .speakers = { FRC, FLC, RR, RL, 0, 0, FR, FL } },
267{ .ca_index = 0x1d, .speakers = { FRC, FLC, RR, RL, 0, LFE, FR, FL } },
268{ .ca_index = 0x1e, .speakers = { FRC, FLC, RR, RL, FC, 0, FR, FL } },
269{ .ca_index = 0x1f, .speakers = { FRC, FLC, RR, RL, FC, LFE, FR, FL } },
270{ .ca_index = 0x20, .speakers = { 0, FCH, RR, RL, FC, 0, FR, FL } },
271{ .ca_index = 0x21, .speakers = { 0, FCH, RR, RL, FC, LFE, FR, FL } },
272{ .ca_index = 0x22, .speakers = { TC, 0, RR, RL, FC, 0, FR, FL } },
273{ .ca_index = 0x23, .speakers = { TC, 0, RR, RL, FC, LFE, FR, FL } },
274{ .ca_index = 0x24, .speakers = { FRH, FLH, RR, RL, 0, 0, FR, FL } },
275{ .ca_index = 0x25, .speakers = { FRH, FLH, RR, RL, 0, LFE, FR, FL } },
276{ .ca_index = 0x26, .speakers = { FRW, FLW, RR, RL, 0, 0, FR, FL } },
277{ .ca_index = 0x27, .speakers = { FRW, FLW, RR, RL, 0, LFE, FR, FL } },
278{ .ca_index = 0x28, .speakers = { TC, RC, RR, RL, FC, 0, FR, FL } },
279{ .ca_index = 0x29, .speakers = { TC, RC, RR, RL, FC, LFE, FR, FL } },
280{ .ca_index = 0x2a, .speakers = { FCH, RC, RR, RL, FC, 0, FR, FL } },
281{ .ca_index = 0x2b, .speakers = { FCH, RC, RR, RL, FC, LFE, FR, FL } },
282{ .ca_index = 0x2c, .speakers = { TC, FCH, RR, RL, FC, 0, FR, FL } },
283{ .ca_index = 0x2d, .speakers = { TC, FCH, RR, RL, FC, LFE, FR, FL } },
284{ .ca_index = 0x2e, .speakers = { FRH, FLH, RR, RL, FC, 0, FR, FL } },
285{ .ca_index = 0x2f, .speakers = { FRH, FLH, RR, RL, FC, LFE, FR, FL } },
286{ .ca_index = 0x30, .speakers = { FRW, FLW, RR, RL, FC, 0, FR, FL } },
287{ .ca_index = 0x31, .speakers = { FRW, FLW, RR, RL, FC, LFE, FR, FL } },
288};
289
290
291/*
292 * HDMI routines
293 */
294
Stephen Warren384a48d2011-06-01 11:14:21 -0600295static int pin_nid_to_pin_index(struct hdmi_spec *spec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800296{
Stephen Warren384a48d2011-06-01 11:14:21 -0600297 int pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800298
Stephen Warren384a48d2011-06-01 11:14:21 -0600299 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
300 if (spec->pins[pin_idx].pin_nid == pin_nid)
301 return pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800302
Stephen Warren384a48d2011-06-01 11:14:21 -0600303 snd_printk(KERN_WARNING "HDMI: pin nid %d not registered\n", pin_nid);
304 return -EINVAL;
305}
306
307static int hinfo_to_pin_index(struct hdmi_spec *spec,
308 struct hda_pcm_stream *hinfo)
309{
310 int pin_idx;
311
312 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
313 if (&spec->pcm_rec[pin_idx].stream[0] == hinfo)
314 return pin_idx;
315
316 snd_printk(KERN_WARNING "HDMI: hinfo %p not registered\n", hinfo);
317 return -EINVAL;
318}
319
320static int cvt_nid_to_cvt_index(struct hdmi_spec *spec, hda_nid_t cvt_nid)
321{
322 int cvt_idx;
323
324 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
325 if (spec->cvts[cvt_idx].cvt_nid == cvt_nid)
326 return cvt_idx;
327
328 snd_printk(KERN_WARNING "HDMI: cvt nid %d not registered\n", cvt_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800329 return -EINVAL;
330}
331
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500332static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
333 struct snd_ctl_elem_info *uinfo)
334{
335 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
336 struct hdmi_spec *spec;
337 int pin_idx;
338
339 spec = codec->spec;
340 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
341
342 pin_idx = kcontrol->private_value;
343 uinfo->count = spec->pins[pin_idx].sink_eld.eld_size;
344
345 return 0;
346}
347
348static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
349 struct snd_ctl_elem_value *ucontrol)
350{
351 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
352 struct hdmi_spec *spec;
353 int pin_idx;
354
355 spec = codec->spec;
356 pin_idx = kcontrol->private_value;
357
358 memcpy(ucontrol->value.bytes.data,
359 spec->pins[pin_idx].sink_eld.eld_buffer, ELD_MAX_SIZE);
360
361 return 0;
362}
363
364static struct snd_kcontrol_new eld_bytes_ctl = {
365 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
366 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
367 .name = "ELD",
368 .info = hdmi_eld_ctl_info,
369 .get = hdmi_eld_ctl_get,
370};
371
372static int hdmi_create_eld_ctl(struct hda_codec *codec, int pin_idx,
373 int device)
374{
375 struct snd_kcontrol *kctl;
376 struct hdmi_spec *spec = codec->spec;
377 int err;
378
379 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
380 if (!kctl)
381 return -ENOMEM;
382 kctl->private_value = pin_idx;
383 kctl->id.device = device;
384
385 err = snd_hda_ctl_add(codec, spec->pins[pin_idx].pin_nid, kctl);
386 if (err < 0)
387 return err;
388
389 return 0;
390}
391
Wu Fengguang079d88c2010-03-08 10:44:23 +0800392#ifdef BE_PARANOID
393static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
394 int *packet_index, int *byte_index)
395{
396 int val;
397
398 val = snd_hda_codec_read(codec, pin_nid, 0,
399 AC_VERB_GET_HDMI_DIP_INDEX, 0);
400
401 *packet_index = val >> 5;
402 *byte_index = val & 0x1f;
403}
404#endif
405
406static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
407 int packet_index, int byte_index)
408{
409 int val;
410
411 val = (packet_index << 5) | (byte_index & 0x1f);
412
413 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
414}
415
416static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
417 unsigned char val)
418{
419 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
420}
421
Stephen Warren384a48d2011-06-01 11:14:21 -0600422static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800423{
424 /* Unmute */
425 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
426 snd_hda_codec_write(codec, pin_nid, 0,
427 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
Stephen Warren384a48d2011-06-01 11:14:21 -0600428 /* Disable pin out until stream is active*/
Wu Fengguang079d88c2010-03-08 10:44:23 +0800429 snd_hda_codec_write(codec, pin_nid, 0,
Stephen Warren384a48d2011-06-01 11:14:21 -0600430 AC_VERB_SET_PIN_WIDGET_CONTROL, 0);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800431}
432
Stephen Warren384a48d2011-06-01 11:14:21 -0600433static int hdmi_get_channel_count(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800434{
Stephen Warren384a48d2011-06-01 11:14:21 -0600435 return 1 + snd_hda_codec_read(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800436 AC_VERB_GET_CVT_CHAN_COUNT, 0);
437}
438
439static void hdmi_set_channel_count(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600440 hda_nid_t cvt_nid, int chs)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800441{
Stephen Warren384a48d2011-06-01 11:14:21 -0600442 if (chs != hdmi_get_channel_count(codec, cvt_nid))
443 snd_hda_codec_write(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800444 AC_VERB_SET_CVT_CHAN_COUNT, chs - 1);
445}
446
447
448/*
449 * Channel mapping routines
450 */
451
452/*
453 * Compute derived values in channel_allocations[].
454 */
455static void init_channel_allocations(void)
456{
457 int i, j;
458 struct cea_channel_speaker_allocation *p;
459
460 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
461 p = channel_allocations + i;
462 p->channels = 0;
463 p->spk_mask = 0;
464 for (j = 0; j < ARRAY_SIZE(p->speakers); j++)
465 if (p->speakers[j]) {
466 p->channels++;
467 p->spk_mask |= p->speakers[j];
468 }
469 }
470}
471
472/*
473 * The transformation takes two steps:
474 *
475 * eld->spk_alloc => (eld_speaker_allocation_bits[]) => spk_mask
476 * spk_mask => (channel_allocations[]) => ai->CA
477 *
478 * TODO: it could select the wrong CA from multiple candidates.
479*/
Stephen Warren384a48d2011-06-01 11:14:21 -0600480static int hdmi_channel_allocation(struct hdmi_eld *eld, int channels)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800481{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800482 int i;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800483 int ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800484 int spk_mask = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800485 char buf[SND_PRINT_CHANNEL_ALLOCATION_ADVISED_BUFSIZE];
486
487 /*
488 * CA defaults to 0 for basic stereo audio
489 */
490 if (channels <= 2)
491 return 0;
492
Wu Fengguang079d88c2010-03-08 10:44:23 +0800493 /*
494 * expand ELD's speaker allocation mask
495 *
496 * ELD tells the speaker mask in a compact(paired) form,
497 * expand ELD's notions to match the ones used by Audio InfoFrame.
498 */
499 for (i = 0; i < ARRAY_SIZE(eld_speaker_allocation_bits); i++) {
500 if (eld->spk_alloc & (1 << i))
501 spk_mask |= eld_speaker_allocation_bits[i];
502 }
503
504 /* search for the first working match in the CA table */
505 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
506 if (channels == channel_allocations[i].channels &&
507 (spk_mask & channel_allocations[i].spk_mask) ==
508 channel_allocations[i].spk_mask) {
Wu Fengguang53d7d692010-09-21 14:25:49 +0800509 ca = channel_allocations[i].ca_index;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800510 break;
511 }
512 }
513
514 snd_print_channel_allocation(eld->spk_alloc, buf, sizeof(buf));
Wu Fengguang2abbf432010-03-08 10:45:38 +0800515 snd_printdd("HDMI: select CA 0x%x for %d-channel allocation: %s\n",
Wu Fengguang53d7d692010-09-21 14:25:49 +0800516 ca, channels, buf);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800517
Wu Fengguang53d7d692010-09-21 14:25:49 +0800518 return ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800519}
520
521static void hdmi_debug_channel_mapping(struct hda_codec *codec,
522 hda_nid_t pin_nid)
523{
524#ifdef CONFIG_SND_DEBUG_VERBOSE
525 int i;
526 int slot;
527
528 for (i = 0; i < 8; i++) {
529 slot = snd_hda_codec_read(codec, pin_nid, 0,
530 AC_VERB_GET_HDMI_CHAN_SLOT, i);
531 printk(KERN_DEBUG "HDMI: ASP channel %d => slot %d\n",
532 slot >> 4, slot & 0xf);
533 }
534#endif
535}
536
537
538static void hdmi_setup_channel_mapping(struct hda_codec *codec,
539 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800540 int ca)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800541{
542 int i;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800543 int err;
544
545 if (hdmi_channel_mapping[ca][1] == 0) {
546 for (i = 0; i < channel_allocations[ca].channels; i++)
547 hdmi_channel_mapping[ca][i] = i | (i << 4);
548 for (; i < 8; i++)
549 hdmi_channel_mapping[ca][i] = 0xf | (i << 4);
550 }
551
552 for (i = 0; i < 8; i++) {
553 err = snd_hda_codec_write(codec, pin_nid, 0,
554 AC_VERB_SET_HDMI_CHAN_SLOT,
555 hdmi_channel_mapping[ca][i]);
556 if (err) {
Wu Fengguang2abbf432010-03-08 10:45:38 +0800557 snd_printdd(KERN_NOTICE
558 "HDMI: channel mapping failed\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +0800559 break;
560 }
561 }
562
563 hdmi_debug_channel_mapping(codec, pin_nid);
564}
565
566
567/*
568 * Audio InfoFrame routines
569 */
570
571/*
572 * Enable Audio InfoFrame Transmission
573 */
574static void hdmi_start_infoframe_trans(struct hda_codec *codec,
575 hda_nid_t pin_nid)
576{
577 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
578 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
579 AC_DIPXMIT_BEST);
580}
581
582/*
583 * Disable Audio InfoFrame Transmission
584 */
585static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
586 hda_nid_t pin_nid)
587{
588 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
589 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
590 AC_DIPXMIT_DISABLE);
591}
592
593static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
594{
595#ifdef CONFIG_SND_DEBUG_VERBOSE
596 int i;
597 int size;
598
599 size = snd_hdmi_get_eld_size(codec, pin_nid);
600 printk(KERN_DEBUG "HDMI: ELD buf size is %d\n", size);
601
602 for (i = 0; i < 8; i++) {
603 size = snd_hda_codec_read(codec, pin_nid, 0,
604 AC_VERB_GET_HDMI_DIP_SIZE, i);
605 printk(KERN_DEBUG "HDMI: DIP GP[%d] buf size is %d\n", i, size);
606 }
607#endif
608}
609
610static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
611{
612#ifdef BE_PARANOID
613 int i, j;
614 int size;
615 int pi, bi;
616 for (i = 0; i < 8; i++) {
617 size = snd_hda_codec_read(codec, pin_nid, 0,
618 AC_VERB_GET_HDMI_DIP_SIZE, i);
619 if (size == 0)
620 continue;
621
622 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
623 for (j = 1; j < 1000; j++) {
624 hdmi_write_dip_byte(codec, pin_nid, 0x0);
625 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
626 if (pi != i)
627 snd_printd(KERN_INFO "dip index %d: %d != %d\n",
628 bi, pi, i);
629 if (bi == 0) /* byte index wrapped around */
630 break;
631 }
632 snd_printd(KERN_INFO
633 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
634 i, size, j);
635 }
636#endif
637}
638
Wu Fengguang53d7d692010-09-21 14:25:49 +0800639static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800640{
Wu Fengguang53d7d692010-09-21 14:25:49 +0800641 u8 *bytes = (u8 *)hdmi_ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800642 u8 sum = 0;
643 int i;
644
Wu Fengguang53d7d692010-09-21 14:25:49 +0800645 hdmi_ai->checksum = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800646
Wu Fengguang53d7d692010-09-21 14:25:49 +0800647 for (i = 0; i < sizeof(*hdmi_ai); i++)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800648 sum += bytes[i];
649
Wu Fengguang53d7d692010-09-21 14:25:49 +0800650 hdmi_ai->checksum = -sum;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800651}
652
653static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
654 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800655 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800656{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800657 int i;
658
659 hdmi_debug_dip_size(codec, pin_nid);
660 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
661
Wu Fengguang079d88c2010-03-08 10:44:23 +0800662 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800663 for (i = 0; i < size; i++)
664 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800665}
666
667static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800668 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800669{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800670 u8 val;
671 int i;
672
673 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
674 != AC_DIPXMIT_BEST)
675 return false;
676
677 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800678 for (i = 0; i < size; i++) {
Wu Fengguang079d88c2010-03-08 10:44:23 +0800679 val = snd_hda_codec_read(codec, pin_nid, 0,
680 AC_VERB_GET_HDMI_DIP_DATA, 0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800681 if (val != dip[i])
Wu Fengguang079d88c2010-03-08 10:44:23 +0800682 return false;
683 }
684
685 return true;
686}
687
Stephen Warren384a48d2011-06-01 11:14:21 -0600688static void hdmi_setup_audio_infoframe(struct hda_codec *codec, int pin_idx,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800689 struct snd_pcm_substream *substream)
690{
691 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600692 struct hdmi_spec_per_pin *per_pin = &spec->pins[pin_idx];
693 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800694 int channels = substream->runtime->channels;
Stephen Warren384a48d2011-06-01 11:14:21 -0600695 struct hdmi_eld *eld;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800696 int ca;
Takashi Iwai2b203dbb2011-02-11 12:17:30 +0100697 union audio_infoframe ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800698
Stephen Warren384a48d2011-06-01 11:14:21 -0600699 eld = &spec->pins[pin_idx].sink_eld;
700 if (!eld->monitor_present)
701 return;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800702
Stephen Warren384a48d2011-06-01 11:14:21 -0600703 ca = hdmi_channel_allocation(eld, channels);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800704
Stephen Warren384a48d2011-06-01 11:14:21 -0600705 memset(&ai, 0, sizeof(ai));
706 if (eld->conn_type == 0) { /* HDMI */
707 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800708
Stephen Warren384a48d2011-06-01 11:14:21 -0600709 hdmi_ai->type = 0x84;
710 hdmi_ai->ver = 0x01;
711 hdmi_ai->len = 0x0a;
712 hdmi_ai->CC02_CT47 = channels - 1;
713 hdmi_ai->CA = ca;
714 hdmi_checksum_audio_infoframe(hdmi_ai);
715 } else if (eld->conn_type == 1) { /* DisplayPort */
716 struct dp_audio_infoframe *dp_ai = &ai.dp;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800717
Stephen Warren384a48d2011-06-01 11:14:21 -0600718 dp_ai->type = 0x84;
719 dp_ai->len = 0x1b;
720 dp_ai->ver = 0x11 << 2;
721 dp_ai->CC02_CT47 = channels - 1;
722 dp_ai->CA = ca;
723 } else {
724 snd_printd("HDMI: unknown connection type at pin %d\n",
725 pin_nid);
726 return;
727 }
Wu Fengguang53d7d692010-09-21 14:25:49 +0800728
Stephen Warren384a48d2011-06-01 11:14:21 -0600729 /*
730 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
731 * sizeof(*dp_ai) to avoid partial match/update problems when
732 * the user switches between HDMI/DP monitors.
733 */
734 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
735 sizeof(ai))) {
736 snd_printdd("hdmi_setup_audio_infoframe: "
737 "pin=%d channels=%d\n",
738 pin_nid,
739 channels);
740 hdmi_setup_channel_mapping(codec, pin_nid, ca);
741 hdmi_stop_infoframe_trans(codec, pin_nid);
742 hdmi_fill_audio_infoframe(codec, pin_nid,
743 ai.bytes, sizeof(ai));
744 hdmi_start_infoframe_trans(codec, pin_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800745 }
746}
747
748
749/*
750 * Unsolicited events
751 */
752
Wu Fengguangc6e84532011-11-18 16:59:32 -0600753static void hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
Takashi Iwai38faddb2010-07-28 14:21:55 +0200754
Wu Fengguang079d88c2010-03-08 10:44:23 +0800755static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
756{
757 struct hdmi_spec *spec = codec->spec;
Takashi Iwai3a938972011-10-28 01:16:55 +0200758 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
759 int pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -0600760 int pin_idx;
Takashi Iwai3a938972011-10-28 01:16:55 +0200761 struct hda_jack_tbl *jack;
762
763 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
764 if (!jack)
765 return;
766 pin_nid = jack->nid;
767 jack->jack_dirty = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800768
Fengguang Wufae3d882012-04-10 17:00:35 +0800769 _snd_printd(SND_PR_VERBOSE,
Stephen Warren384a48d2011-06-01 11:14:21 -0600770 "HDMI hot plug event: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Fengguang Wufae3d882012-04-10 17:00:35 +0800771 codec->addr, pin_nid,
772 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
Wu Fengguang079d88c2010-03-08 10:44:23 +0800773
Stephen Warren384a48d2011-06-01 11:14:21 -0600774 pin_idx = pin_nid_to_pin_index(spec, pin_nid);
775 if (pin_idx < 0)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800776 return;
777
Wu Fengguangc6e84532011-11-18 16:59:32 -0600778 hdmi_present_sense(&spec->pins[pin_idx], 1);
Takashi Iwai01a61e12011-10-28 00:03:22 +0200779 snd_hda_jack_report_sync(codec);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800780}
781
782static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
783{
784 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
785 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
786 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
787 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
788
789 printk(KERN_INFO
Takashi Iwaie9ea8e82012-06-21 11:41:05 +0200790 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
Stephen Warren384a48d2011-06-01 11:14:21 -0600791 codec->addr,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800792 tag,
793 subtag,
794 cp_state,
795 cp_ready);
796
797 /* TODO */
798 if (cp_state)
799 ;
800 if (cp_ready)
801 ;
802}
803
804
805static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
806{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800807 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
808 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
809
Takashi Iwai3a938972011-10-28 01:16:55 +0200810 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
Wu Fengguang079d88c2010-03-08 10:44:23 +0800811 snd_printd(KERN_INFO "Unexpected HDMI event tag 0x%x\n", tag);
812 return;
813 }
814
815 if (subtag == 0)
816 hdmi_intrinsic_event(codec, res);
817 else
818 hdmi_non_intrinsic_event(codec, res);
819}
820
821/*
822 * Callbacks
823 */
824
Takashi Iwai92f10b32010-08-03 14:21:00 +0200825/* HBR should be Non-PCM, 8 channels */
826#define is_hbr_format(format) \
827 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
828
Stephen Warren384a48d2011-06-01 11:14:21 -0600829static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
830 hda_nid_t pin_nid, u32 stream_tag, int format)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800831{
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300832 int pinctl;
833 int new_pinctl = 0;
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300834
Stephen Warren384a48d2011-06-01 11:14:21 -0600835 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
836 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300837 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
838
839 new_pinctl = pinctl & ~AC_PINCTL_EPT;
Takashi Iwai92f10b32010-08-03 14:21:00 +0200840 if (is_hbr_format(format))
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300841 new_pinctl |= AC_PINCTL_EPT_HBR;
842 else
843 new_pinctl |= AC_PINCTL_EPT_NATIVE;
844
845 snd_printdd("hdmi_setup_stream: "
846 "NID=0x%x, %spinctl=0x%x\n",
Stephen Warren384a48d2011-06-01 11:14:21 -0600847 pin_nid,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300848 pinctl == new_pinctl ? "" : "new-",
849 new_pinctl);
850
851 if (pinctl != new_pinctl)
Stephen Warren384a48d2011-06-01 11:14:21 -0600852 snd_hda_codec_write(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300853 AC_VERB_SET_PIN_WIDGET_CONTROL,
854 new_pinctl);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300855
Stephen Warren384a48d2011-06-01 11:14:21 -0600856 }
Takashi Iwai92f10b32010-08-03 14:21:00 +0200857 if (is_hbr_format(format) && !new_pinctl) {
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300858 snd_printdd("hdmi_setup_stream: HBR is not supported\n");
859 return -EINVAL;
860 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800861
Stephen Warren384a48d2011-06-01 11:14:21 -0600862 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300863 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800864}
865
866/*
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200867 * HDA PCM callbacks
868 */
869static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
870 struct hda_codec *codec,
871 struct snd_pcm_substream *substream)
872{
873 struct hdmi_spec *spec = codec->spec;
Takashi Iwai639cef02011-01-14 10:30:46 +0100874 struct snd_pcm_runtime *runtime = substream->runtime;
Stephen Warren384a48d2011-06-01 11:14:21 -0600875 int pin_idx, cvt_idx, mux_idx = 0;
876 struct hdmi_spec_per_pin *per_pin;
877 struct hdmi_eld *eld;
878 struct hdmi_spec_per_cvt *per_cvt = NULL;
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200879
Stephen Warren384a48d2011-06-01 11:14:21 -0600880 /* Validate hinfo */
881 pin_idx = hinfo_to_pin_index(spec, hinfo);
882 if (snd_BUG_ON(pin_idx < 0))
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200883 return -EINVAL;
Stephen Warren384a48d2011-06-01 11:14:21 -0600884 per_pin = &spec->pins[pin_idx];
885 eld = &per_pin->sink_eld;
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200886
Stephen Warren384a48d2011-06-01 11:14:21 -0600887 /* Dynamically assign converter to stream */
888 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
889 per_cvt = &spec->cvts[cvt_idx];
890
891 /* Must not already be assigned */
892 if (per_cvt->assigned)
893 continue;
894 /* Must be in pin's mux's list of converters */
895 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
896 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
897 break;
898 /* Not in mux list */
899 if (mux_idx == per_pin->num_mux_nids)
900 continue;
901 break;
902 }
903 /* No free converters */
904 if (cvt_idx == spec->num_cvts)
905 return -ENODEV;
906
907 /* Claim converter */
908 per_cvt->assigned = 1;
909 hinfo->nid = per_cvt->cvt_nid;
910
911 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
912 AC_VERB_SET_CONNECT_SEL,
913 mux_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -0600914 snd_hda_spdif_ctls_assign(codec, pin_idx, per_cvt->cvt_nid);
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200915
Stephen Warren2def8172011-06-01 11:14:20 -0600916 /* Initially set the converter's capabilities */
Stephen Warren384a48d2011-06-01 11:14:21 -0600917 hinfo->channels_min = per_cvt->channels_min;
918 hinfo->channels_max = per_cvt->channels_max;
919 hinfo->rates = per_cvt->rates;
920 hinfo->formats = per_cvt->formats;
921 hinfo->maxbps = per_cvt->maxbps;
Stephen Warren2def8172011-06-01 11:14:20 -0600922
Stephen Warren384a48d2011-06-01 11:14:21 -0600923 /* Restrict capabilities by ELD if this isn't disabled */
Stephen Warrenc3d52102011-06-01 11:14:16 -0600924 if (!static_hdmi_pcm && eld->eld_valid) {
Stephen Warren2def8172011-06-01 11:14:20 -0600925 snd_hdmi_eld_update_pcm_info(eld, hinfo);
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200926 if (hinfo->channels_min > hinfo->channels_max ||
927 !hinfo->rates || !hinfo->formats)
928 return -ENODEV;
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200929 }
Stephen Warren2def8172011-06-01 11:14:20 -0600930
931 /* Store the updated parameters */
Takashi Iwai639cef02011-01-14 10:30:46 +0100932 runtime->hw.channels_min = hinfo->channels_min;
933 runtime->hw.channels_max = hinfo->channels_max;
934 runtime->hw.formats = hinfo->formats;
935 runtime->hw.rates = hinfo->rates;
Takashi Iwai4fe2ca12011-01-14 10:33:26 +0100936
937 snd_pcm_hw_constraint_step(substream->runtime, 0,
938 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200939 return 0;
940}
941
942/*
Wu Fengguang079d88c2010-03-08 10:44:23 +0800943 * HDA/HDMI auto parsing
944 */
Stephen Warren384a48d2011-06-01 11:14:21 -0600945static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800946{
947 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600948 struct hdmi_spec_per_pin *per_pin = &spec->pins[pin_idx];
949 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800950
951 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
952 snd_printk(KERN_WARNING
953 "HDMI: pin %d wcaps %#x "
954 "does not support connection list\n",
955 pin_nid, get_wcaps(codec, pin_nid));
956 return -EINVAL;
957 }
958
Stephen Warren384a48d2011-06-01 11:14:21 -0600959 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
960 per_pin->mux_nids,
961 HDA_MAX_CONNECTIONS);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800962
963 return 0;
964}
965
Wu Fengguangc6e84532011-11-18 16:59:32 -0600966static void hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800967{
Wu Fengguang744626d2011-11-16 16:29:47 +0800968 struct hda_codec *codec = per_pin->codec;
969 struct hdmi_eld *eld = &per_pin->sink_eld;
970 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren5d44f922011-05-24 17:11:17 -0600971 /*
972 * Always execute a GetPinSense verb here, even when called from
973 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
974 * response's PD bit is not the real PD value, but indicates that
975 * the real PD value changed. An older version of the HD-audio
976 * specification worked this way. Hence, we just ignore the data in
977 * the unsolicited response to avoid custom WARs.
978 */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800979 int present = snd_hda_pin_sense(codec, pin_nid);
Wu Fengguangb95d68b2011-11-16 16:29:46 +0800980 bool eld_valid = false;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800981
Wu Fengguangb95d68b2011-11-16 16:29:46 +0800982 memset(eld, 0, offsetof(struct hdmi_eld, eld_buffer));
Wu Fengguang079d88c2010-03-08 10:44:23 +0800983
Stephen Warren5d44f922011-05-24 17:11:17 -0600984 eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
985 if (eld->monitor_present)
Wu Fengguangb95d68b2011-11-16 16:29:46 +0800986 eld_valid = !!(present & AC_PINSENSE_ELDV);
Stephen Warren5d44f922011-05-24 17:11:17 -0600987
Fengguang Wufae3d882012-04-10 17:00:35 +0800988 _snd_printd(SND_PR_VERBOSE,
Stephen Warren384a48d2011-06-01 11:14:21 -0600989 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Wu Fengguangb95d68b2011-11-16 16:29:46 +0800990 codec->addr, pin_nid, eld->monitor_present, eld_valid);
Stephen Warren5d44f922011-05-24 17:11:17 -0600991
Wu Fengguang744626d2011-11-16 16:29:47 +0800992 if (eld_valid) {
Stephen Warren5d44f922011-05-24 17:11:17 -0600993 if (!snd_hdmi_get_eld(eld, codec, pin_nid))
994 snd_hdmi_show_eld(eld);
Wu Fengguangc6e84532011-11-18 16:59:32 -0600995 else if (repoll) {
Wu Fengguang744626d2011-11-16 16:29:47 +0800996 queue_delayed_work(codec->bus->workq,
997 &per_pin->work,
998 msecs_to_jiffies(300));
999 }
1000 }
Wu Fengguang079d88c2010-03-08 10:44:23 +08001001}
1002
Wu Fengguang744626d2011-11-16 16:29:47 +08001003static void hdmi_repoll_eld(struct work_struct *work)
1004{
1005 struct hdmi_spec_per_pin *per_pin =
1006 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1007
Wu Fengguangc6e84532011-11-18 16:59:32 -06001008 if (per_pin->repoll_count++ > 6)
1009 per_pin->repoll_count = 0;
1010
1011 hdmi_present_sense(per_pin, per_pin->repoll_count);
Wu Fengguang744626d2011-11-16 16:29:47 +08001012}
1013
Wu Fengguang079d88c2010-03-08 10:44:23 +08001014static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1015{
1016 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001017 unsigned int caps, config;
1018 int pin_idx;
1019 struct hdmi_spec_per_pin *per_pin;
David Henningsson07acecc2011-05-19 11:46:03 +02001020 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001021
Stephen Warren384a48d2011-06-01 11:14:21 -06001022 caps = snd_hda_param_read(codec, pin_nid, AC_PAR_PIN_CAP);
1023 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1024 return 0;
1025
1026 config = snd_hda_codec_read(codec, pin_nid, 0,
1027 AC_VERB_GET_CONFIG_DEFAULT, 0);
1028 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1029 return 0;
1030
1031 if (snd_BUG_ON(spec->num_pins >= MAX_HDMI_PINS))
Wu Fengguang3eaead52010-05-14 16:36:15 +08001032 return -E2BIG;
Stephen Warren384a48d2011-06-01 11:14:21 -06001033
1034 pin_idx = spec->num_pins;
1035 per_pin = &spec->pins[pin_idx];
Stephen Warren384a48d2011-06-01 11:14:21 -06001036
1037 per_pin->pin_nid = pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001038
Stephen Warren384a48d2011-06-01 11:14:21 -06001039 err = hdmi_read_pin_conn(codec, pin_idx);
1040 if (err < 0)
1041 return err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001042
Wu Fengguang079d88c2010-03-08 10:44:23 +08001043 spec->num_pins++;
1044
Stephen Warren384a48d2011-06-01 11:14:21 -06001045 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001046}
1047
Stephen Warren384a48d2011-06-01 11:14:21 -06001048static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001049{
1050 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001051 int cvt_idx;
1052 struct hdmi_spec_per_cvt *per_cvt;
1053 unsigned int chans;
1054 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001055
David Henningsson116dcde2010-11-23 10:23:40 +01001056 if (snd_BUG_ON(spec->num_cvts >= MAX_HDMI_CVTS))
1057 return -E2BIG;
1058
Stephen Warren384a48d2011-06-01 11:14:21 -06001059 chans = get_wcaps(codec, cvt_nid);
1060 chans = get_wcaps_channels(chans);
1061
1062 cvt_idx = spec->num_cvts;
1063 per_cvt = &spec->cvts[cvt_idx];
1064
1065 per_cvt->cvt_nid = cvt_nid;
1066 per_cvt->channels_min = 2;
1067 if (chans <= 16)
1068 per_cvt->channels_max = chans;
1069
1070 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1071 &per_cvt->rates,
1072 &per_cvt->formats,
1073 &per_cvt->maxbps);
1074 if (err < 0)
1075 return err;
1076
Wu Fengguang079d88c2010-03-08 10:44:23 +08001077 spec->num_cvts++;
1078
1079 return 0;
1080}
1081
1082static int hdmi_parse_codec(struct hda_codec *codec)
1083{
1084 hda_nid_t nid;
1085 int i, nodes;
1086
1087 nodes = snd_hda_get_sub_nodes(codec, codec->afg, &nid);
1088 if (!nid || nodes < 0) {
1089 snd_printk(KERN_WARNING "HDMI: failed to get afg sub nodes\n");
1090 return -EINVAL;
1091 }
1092
1093 for (i = 0; i < nodes; i++, nid++) {
1094 unsigned int caps;
1095 unsigned int type;
1096
1097 caps = snd_hda_param_read(codec, nid, AC_PAR_AUDIO_WIDGET_CAP);
1098 type = get_wcaps_type(caps);
1099
1100 if (!(caps & AC_WCAP_DIGITAL))
1101 continue;
1102
1103 switch (type) {
1104 case AC_WID_AUD_OUT:
Stephen Warren384a48d2011-06-01 11:14:21 -06001105 hdmi_add_cvt(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001106 break;
1107 case AC_WID_PIN:
Wu Fengguang3eaead52010-05-14 16:36:15 +08001108 hdmi_add_pin(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001109 break;
1110 }
1111 }
1112
1113 /*
1114 * G45/IbexPeak don't support EPSS: the unsolicited pin hot plug event
1115 * can be lost and presence sense verb will become inaccurate if the
1116 * HDA link is powered off at hot plug or hw initialization time.
1117 */
1118#ifdef CONFIG_SND_HDA_POWER_SAVE
1119 if (!(snd_hda_param_read(codec, codec->afg, AC_PAR_POWER_STATE) &
1120 AC_PWRST_EPSS))
1121 codec->bus->power_keep_link_on = 1;
1122#endif
1123
1124 return 0;
1125}
1126
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001127/*
1128 */
Takashi Iwaia4567cb2011-11-24 14:44:19 +01001129static char *get_hdmi_pcm_name(int idx)
1130{
1131 static char names[MAX_HDMI_PINS][8];
1132 sprintf(&names[idx][0], "HDMI %d", idx);
1133 return &names[idx][0];
1134}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001135
1136/*
1137 * HDMI callbacks
1138 */
1139
1140static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1141 struct hda_codec *codec,
1142 unsigned int stream_tag,
1143 unsigned int format,
1144 struct snd_pcm_substream *substream)
1145{
Stephen Warren384a48d2011-06-01 11:14:21 -06001146 hda_nid_t cvt_nid = hinfo->nid;
1147 struct hdmi_spec *spec = codec->spec;
1148 int pin_idx = hinfo_to_pin_index(spec, hinfo);
1149 hda_nid_t pin_nid = spec->pins[pin_idx].pin_nid;
Dylan Reid9e76e6d2012-07-19 17:52:58 -07001150 int pinctl;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001151
Stephen Warren384a48d2011-06-01 11:14:21 -06001152 hdmi_set_channel_count(codec, cvt_nid, substream->runtime->channels);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001153
Stephen Warren384a48d2011-06-01 11:14:21 -06001154 hdmi_setup_audio_infoframe(codec, pin_idx, substream);
1155
Dylan Reid9e76e6d2012-07-19 17:52:58 -07001156 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
1157 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1158 snd_hda_codec_write(codec, pin_nid, 0,
1159 AC_VERB_SET_PIN_WIDGET_CONTROL, pinctl | PIN_OUT);
1160
Stephen Warren384a48d2011-06-01 11:14:21 -06001161 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001162}
1163
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001164static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
1165 struct hda_codec *codec,
1166 struct snd_pcm_substream *substream)
Stephen Warren384a48d2011-06-01 11:14:21 -06001167{
1168 struct hdmi_spec *spec = codec->spec;
1169 int cvt_idx, pin_idx;
1170 struct hdmi_spec_per_cvt *per_cvt;
1171 struct hdmi_spec_per_pin *per_pin;
1172 int pinctl;
1173
Stephen Warren384a48d2011-06-01 11:14:21 -06001174 if (hinfo->nid) {
1175 cvt_idx = cvt_nid_to_cvt_index(spec, hinfo->nid);
1176 if (snd_BUG_ON(cvt_idx < 0))
1177 return -EINVAL;
1178 per_cvt = &spec->cvts[cvt_idx];
1179
1180 snd_BUG_ON(!per_cvt->assigned);
1181 per_cvt->assigned = 0;
1182 hinfo->nid = 0;
1183
1184 pin_idx = hinfo_to_pin_index(spec, hinfo);
1185 if (snd_BUG_ON(pin_idx < 0))
1186 return -EINVAL;
1187 per_pin = &spec->pins[pin_idx];
1188
1189 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
1190 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1191 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
1192 AC_VERB_SET_PIN_WIDGET_CONTROL,
1193 pinctl & ~PIN_OUT);
1194 snd_hda_spdif_ctls_unassign(codec, pin_idx);
1195 }
Stephen Warren384a48d2011-06-01 11:14:21 -06001196 return 0;
1197}
1198
1199static const struct hda_pcm_ops generic_ops = {
1200 .open = hdmi_pcm_open,
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001201 .close = hdmi_pcm_close,
Stephen Warren384a48d2011-06-01 11:14:21 -06001202 .prepare = generic_hdmi_playback_pcm_prepare,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001203};
1204
1205static int generic_hdmi_build_pcms(struct hda_codec *codec)
1206{
1207 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001208 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001209
Stephen Warren384a48d2011-06-01 11:14:21 -06001210 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1211 struct hda_pcm *info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001212 struct hda_pcm_stream *pstr;
1213
Stephen Warren384a48d2011-06-01 11:14:21 -06001214 info = &spec->pcm_rec[pin_idx];
Takashi Iwaia4567cb2011-11-24 14:44:19 +01001215 info->name = get_hdmi_pcm_name(pin_idx);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001216 info->pcm_type = HDA_PCM_TYPE_HDMI;
Stephen Warren384a48d2011-06-01 11:14:21 -06001217
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001218 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
Stephen Warren384a48d2011-06-01 11:14:21 -06001219 pstr->substreams = 1;
1220 pstr->ops = generic_ops;
1221 /* other pstr fields are set in open */
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001222 }
1223
Stephen Warren384a48d2011-06-01 11:14:21 -06001224 codec->num_pcms = spec->num_pins;
1225 codec->pcm_info = spec->pcm_rec;
1226
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001227 return 0;
1228}
1229
David Henningsson0b6c49b2011-08-23 16:56:03 +02001230static int generic_hdmi_build_jack(struct hda_codec *codec, int pin_idx)
1231{
Takashi Iwai31ef2252011-12-01 17:41:36 +01001232 char hdmi_str[32] = "HDMI/DP";
David Henningsson0b6c49b2011-08-23 16:56:03 +02001233 struct hdmi_spec *spec = codec->spec;
1234 struct hdmi_spec_per_pin *per_pin = &spec->pins[pin_idx];
1235 int pcmdev = spec->pcm_rec[pin_idx].device;
1236
Takashi Iwai31ef2252011-12-01 17:41:36 +01001237 if (pcmdev > 0)
1238 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
David Henningsson0b6c49b2011-08-23 16:56:03 +02001239
Takashi Iwai31ef2252011-12-01 17:41:36 +01001240 return snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str, 0);
David Henningsson0b6c49b2011-08-23 16:56:03 +02001241}
1242
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001243static int generic_hdmi_build_controls(struct hda_codec *codec)
1244{
1245 struct hdmi_spec *spec = codec->spec;
1246 int err;
Stephen Warren384a48d2011-06-01 11:14:21 -06001247 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001248
Stephen Warren384a48d2011-06-01 11:14:21 -06001249 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1250 struct hdmi_spec_per_pin *per_pin = &spec->pins[pin_idx];
David Henningsson0b6c49b2011-08-23 16:56:03 +02001251
1252 err = generic_hdmi_build_jack(codec, pin_idx);
1253 if (err < 0)
1254 return err;
1255
Stephen Warren384a48d2011-06-01 11:14:21 -06001256 err = snd_hda_create_spdif_out_ctls(codec,
1257 per_pin->pin_nid,
1258 per_pin->mux_nids[0]);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001259 if (err < 0)
1260 return err;
Stephen Warren384a48d2011-06-01 11:14:21 -06001261 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05001262
1263 /* add control for ELD Bytes */
1264 err = hdmi_create_eld_ctl(codec,
1265 pin_idx,
1266 spec->pcm_rec[pin_idx].device);
1267
1268 if (err < 0)
1269 return err;
Takashi Iwai31ef2252011-12-01 17:41:36 +01001270
Takashi Iwai82b1d732011-12-20 15:53:07 +01001271 hdmi_present_sense(per_pin, 0);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001272 }
1273
1274 return 0;
1275}
1276
Takashi Iwai8b8d6542012-06-20 16:32:22 +02001277static int generic_hdmi_init_per_pins(struct hda_codec *codec)
1278{
1279 struct hdmi_spec *spec = codec->spec;
1280 int pin_idx;
1281
1282 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1283 struct hdmi_spec_per_pin *per_pin = &spec->pins[pin_idx];
1284 struct hdmi_eld *eld = &per_pin->sink_eld;
1285
1286 per_pin->codec = codec;
1287 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
1288 snd_hda_eld_proc_new(codec, eld, pin_idx);
1289 }
1290 return 0;
1291}
1292
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001293static int generic_hdmi_init(struct hda_codec *codec)
1294{
1295 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001296 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001297
Stephen Warren384a48d2011-06-01 11:14:21 -06001298 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1299 struct hdmi_spec_per_pin *per_pin = &spec->pins[pin_idx];
1300 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001301
1302 hdmi_init_pin(codec, pin_nid);
Takashi Iwai1835a0f2011-10-27 22:12:46 +02001303 snd_hda_jack_detect_enable(codec, pin_nid, pin_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001304 }
Takashi Iwai01a61e12011-10-28 00:03:22 +02001305 snd_hda_jack_report_sync(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001306 return 0;
1307}
1308
1309static void generic_hdmi_free(struct hda_codec *codec)
1310{
1311 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001312 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001313
Stephen Warren384a48d2011-06-01 11:14:21 -06001314 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1315 struct hdmi_spec_per_pin *per_pin = &spec->pins[pin_idx];
1316 struct hdmi_eld *eld = &per_pin->sink_eld;
1317
Wu Fengguang744626d2011-11-16 16:29:47 +08001318 cancel_delayed_work(&per_pin->work);
Stephen Warren384a48d2011-06-01 11:14:21 -06001319 snd_hda_eld_proc_free(codec, eld);
1320 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001321
Wu Fengguang744626d2011-11-16 16:29:47 +08001322 flush_workqueue(codec->bus->workq);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001323 kfree(spec);
1324}
1325
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001326static const struct hda_codec_ops generic_hdmi_patch_ops = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001327 .init = generic_hdmi_init,
1328 .free = generic_hdmi_free,
1329 .build_pcms = generic_hdmi_build_pcms,
1330 .build_controls = generic_hdmi_build_controls,
1331 .unsol_event = hdmi_unsol_event,
1332};
1333
1334static int patch_generic_hdmi(struct hda_codec *codec)
1335{
1336 struct hdmi_spec *spec;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001337
1338 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
1339 if (spec == NULL)
1340 return -ENOMEM;
1341
1342 codec->spec = spec;
1343 if (hdmi_parse_codec(codec) < 0) {
1344 codec->spec = NULL;
1345 kfree(spec);
1346 return -EINVAL;
1347 }
1348 codec->patch_ops = generic_hdmi_patch_ops;
Takashi Iwai8b8d6542012-06-20 16:32:22 +02001349 generic_hdmi_init_per_pins(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001350
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001351 init_channel_allocations();
1352
1353 return 0;
1354}
1355
1356/*
Stephen Warren3aaf8982011-06-01 11:14:19 -06001357 * Shared non-generic implementations
1358 */
1359
1360static int simple_playback_build_pcms(struct hda_codec *codec)
1361{
1362 struct hdmi_spec *spec = codec->spec;
1363 struct hda_pcm *info = spec->pcm_rec;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02001364 unsigned int chans;
1365 struct hda_pcm_stream *pstr;
Stephen Warren3aaf8982011-06-01 11:14:19 -06001366
Takashi Iwai8ceb3322012-06-21 08:23:27 +02001367 codec->num_pcms = 1;
Stephen Warren3aaf8982011-06-01 11:14:19 -06001368 codec->pcm_info = info;
1369
Takashi Iwai8ceb3322012-06-21 08:23:27 +02001370 chans = get_wcaps(codec, spec->cvts[0].cvt_nid);
1371 chans = get_wcaps_channels(chans);
Stephen Warren3aaf8982011-06-01 11:14:19 -06001372
Takashi Iwai8ceb3322012-06-21 08:23:27 +02001373 info->name = get_hdmi_pcm_name(0);
1374 info->pcm_type = HDA_PCM_TYPE_HDMI;
1375 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
1376 *pstr = spec->pcm_playback;
1377 pstr->nid = spec->cvts[0].cvt_nid;
1378 if (pstr->channels_max <= 2 && chans && chans <= 16)
1379 pstr->channels_max = chans;
Stephen Warren3aaf8982011-06-01 11:14:19 -06001380
1381 return 0;
1382}
1383
Takashi Iwai4b6ace92012-06-15 11:53:32 +02001384/* unsolicited event for jack sensing */
1385static void simple_hdmi_unsol_event(struct hda_codec *codec,
1386 unsigned int res)
1387{
Takashi Iwai9dd8cf12012-06-21 10:43:15 +02001388 snd_hda_jack_set_dirty_all(codec);
Takashi Iwai4b6ace92012-06-15 11:53:32 +02001389 snd_hda_jack_report_sync(codec);
1390}
1391
1392/* generic_hdmi_build_jack can be used for simple_hdmi, too,
1393 * as long as spec->pins[] is set correctly
1394 */
1395#define simple_hdmi_build_jack generic_hdmi_build_jack
1396
Stephen Warren3aaf8982011-06-01 11:14:19 -06001397static int simple_playback_build_controls(struct hda_codec *codec)
1398{
1399 struct hdmi_spec *spec = codec->spec;
1400 int err;
Stephen Warren3aaf8982011-06-01 11:14:19 -06001401
Takashi Iwai8ceb3322012-06-21 08:23:27 +02001402 err = snd_hda_create_spdif_out_ctls(codec,
1403 spec->cvts[0].cvt_nid,
1404 spec->cvts[0].cvt_nid);
1405 if (err < 0)
1406 return err;
1407 return simple_hdmi_build_jack(codec, 0);
Stephen Warren3aaf8982011-06-01 11:14:19 -06001408}
1409
Takashi Iwai4f0110c2012-06-15 12:45:43 +02001410static int simple_playback_init(struct hda_codec *codec)
1411{
1412 struct hdmi_spec *spec = codec->spec;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02001413 hda_nid_t pin = spec->pins[0].pin_nid;
Takashi Iwai4f0110c2012-06-15 12:45:43 +02001414
Takashi Iwai8ceb3322012-06-21 08:23:27 +02001415 snd_hda_codec_write(codec, pin, 0,
1416 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
1417 /* some codecs require to unmute the pin */
1418 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
1419 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
1420 AMP_OUT_UNMUTE);
1421 snd_hda_jack_detect_enable(codec, pin, pin);
Takashi Iwai4f0110c2012-06-15 12:45:43 +02001422 snd_hda_jack_report_sync(codec);
1423 return 0;
1424}
1425
Stephen Warren3aaf8982011-06-01 11:14:19 -06001426static void simple_playback_free(struct hda_codec *codec)
1427{
1428 struct hdmi_spec *spec = codec->spec;
1429
1430 kfree(spec);
1431}
1432
1433/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001434 * Nvidia specific implementations
1435 */
1436
1437#define Nv_VERB_SET_Channel_Allocation 0xF79
1438#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
1439#define Nv_VERB_SET_Audio_Protection_On 0xF98
1440#define Nv_VERB_SET_Audio_Protection_Off 0xF99
1441
1442#define nvhdmi_master_con_nid_7x 0x04
1443#define nvhdmi_master_pin_nid_7x 0x05
1444
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001445static const hda_nid_t nvhdmi_con_nids_7x[4] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001446 /*front, rear, clfe, rear_surr */
1447 0x6, 0x8, 0xa, 0xc,
1448};
1449
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02001450static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
1451 /* set audio protect on */
1452 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
1453 /* enable digital output on pin widget */
1454 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
1455 {} /* terminator */
1456};
1457
1458static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001459 /* set audio protect on */
1460 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
1461 /* enable digital output on pin widget */
1462 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
1463 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
1464 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
1465 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
1466 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
1467 {} /* terminator */
1468};
1469
1470#ifdef LIMITED_RATE_FMT_SUPPORT
1471/* support only the safe format and rate */
1472#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
1473#define SUPPORTED_MAXBPS 16
1474#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
1475#else
1476/* support all rates and formats */
1477#define SUPPORTED_RATES \
1478 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
1479 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
1480 SNDRV_PCM_RATE_192000)
1481#define SUPPORTED_MAXBPS 24
1482#define SUPPORTED_FORMATS \
1483 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
1484#endif
1485
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02001486static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001487{
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02001488 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
1489 return 0;
1490}
1491
1492static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
1493{
1494 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001495 return 0;
1496}
1497
Nitin Daga393004b2011-01-10 21:49:31 +05301498static unsigned int channels_2_6_8[] = {
1499 2, 6, 8
1500};
1501
1502static unsigned int channels_2_8[] = {
1503 2, 8
1504};
1505
1506static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
1507 .count = ARRAY_SIZE(channels_2_6_8),
1508 .list = channels_2_6_8,
1509 .mask = 0,
1510};
1511
1512static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
1513 .count = ARRAY_SIZE(channels_2_8),
1514 .list = channels_2_8,
1515 .mask = 0,
1516};
1517
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001518static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
1519 struct hda_codec *codec,
1520 struct snd_pcm_substream *substream)
1521{
1522 struct hdmi_spec *spec = codec->spec;
Nitin Daga393004b2011-01-10 21:49:31 +05301523 struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
1524
1525 switch (codec->preset->id) {
1526 case 0x10de0002:
1527 case 0x10de0003:
1528 case 0x10de0005:
1529 case 0x10de0006:
1530 hw_constraints_channels = &hw_constraints_2_8_channels;
1531 break;
1532 case 0x10de0007:
1533 hw_constraints_channels = &hw_constraints_2_6_8_channels;
1534 break;
1535 default:
1536 break;
1537 }
1538
1539 if (hw_constraints_channels != NULL) {
1540 snd_pcm_hw_constraint_list(substream->runtime, 0,
1541 SNDRV_PCM_HW_PARAM_CHANNELS,
1542 hw_constraints_channels);
Takashi Iwaiad09fc92011-01-14 09:42:27 +01001543 } else {
1544 snd_pcm_hw_constraint_step(substream->runtime, 0,
1545 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Nitin Daga393004b2011-01-10 21:49:31 +05301546 }
1547
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001548 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
1549}
1550
1551static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
1552 struct hda_codec *codec,
1553 struct snd_pcm_substream *substream)
1554{
1555 struct hdmi_spec *spec = codec->spec;
1556 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
1557}
1558
1559static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1560 struct hda_codec *codec,
1561 unsigned int stream_tag,
1562 unsigned int format,
1563 struct snd_pcm_substream *substream)
1564{
1565 struct hdmi_spec *spec = codec->spec;
1566 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
1567 stream_tag, format, substream);
1568}
1569
Takashi Iwaid0b12522012-06-15 14:34:42 +02001570static const struct hda_pcm_stream simple_pcm_playback = {
1571 .substreams = 1,
1572 .channels_min = 2,
1573 .channels_max = 2,
1574 .ops = {
1575 .open = simple_playback_pcm_open,
1576 .close = simple_playback_pcm_close,
1577 .prepare = simple_playback_pcm_prepare
1578 },
1579};
1580
1581static const struct hda_codec_ops simple_hdmi_patch_ops = {
1582 .build_controls = simple_playback_build_controls,
1583 .build_pcms = simple_playback_build_pcms,
1584 .init = simple_playback_init,
1585 .free = simple_playback_free,
Takashi Iwai250e41a2012-06-15 14:40:21 +02001586 .unsol_event = simple_hdmi_unsol_event,
Takashi Iwaid0b12522012-06-15 14:34:42 +02001587};
1588
1589static int patch_simple_hdmi(struct hda_codec *codec,
1590 hda_nid_t cvt_nid, hda_nid_t pin_nid)
1591{
1592 struct hdmi_spec *spec;
1593
1594 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
1595 if (!spec)
1596 return -ENOMEM;
1597
1598 codec->spec = spec;
1599
1600 spec->multiout.num_dacs = 0; /* no analog */
1601 spec->multiout.max_channels = 2;
1602 spec->multiout.dig_out_nid = cvt_nid;
1603 spec->num_cvts = 1;
1604 spec->num_pins = 1;
1605 spec->cvts[0].cvt_nid = cvt_nid;
Takashi Iwai21cd6832012-06-20 09:19:32 +02001606 spec->pins[0].pin_nid = pin_nid;
Takashi Iwaid0b12522012-06-15 14:34:42 +02001607 spec->pcm_playback = simple_pcm_playback;
1608
1609 codec->patch_ops = simple_hdmi_patch_ops;
1610
1611 return 0;
1612}
1613
Aaron Plattner1f348522011-04-06 17:19:04 -07001614static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
1615 int channels)
1616{
1617 unsigned int chanmask;
1618 int chan = channels ? (channels - 1) : 1;
1619
1620 switch (channels) {
1621 default:
1622 case 0:
1623 case 2:
1624 chanmask = 0x00;
1625 break;
1626 case 4:
1627 chanmask = 0x08;
1628 break;
1629 case 6:
1630 chanmask = 0x0b;
1631 break;
1632 case 8:
1633 chanmask = 0x13;
1634 break;
1635 }
1636
1637 /* Set the audio infoframe channel allocation and checksum fields. The
1638 * channel count is computed implicitly by the hardware. */
1639 snd_hda_codec_write(codec, 0x1, 0,
1640 Nv_VERB_SET_Channel_Allocation, chanmask);
1641
1642 snd_hda_codec_write(codec, 0x1, 0,
1643 Nv_VERB_SET_Info_Frame_Checksum,
1644 (0x71 - chan - chanmask));
1645}
1646
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001647static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
1648 struct hda_codec *codec,
1649 struct snd_pcm_substream *substream)
1650{
1651 struct hdmi_spec *spec = codec->spec;
1652 int i;
1653
1654 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
1655 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
1656 for (i = 0; i < 4; i++) {
1657 /* set the stream id */
1658 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
1659 AC_VERB_SET_CHANNEL_STREAMID, 0);
1660 /* set the stream format */
1661 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
1662 AC_VERB_SET_STREAM_FORMAT, 0);
1663 }
1664
Aaron Plattner1f348522011-04-06 17:19:04 -07001665 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
1666 * streams are disabled. */
1667 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
1668
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001669 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
1670}
1671
1672static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
1673 struct hda_codec *codec,
1674 unsigned int stream_tag,
1675 unsigned int format,
1676 struct snd_pcm_substream *substream)
1677{
1678 int chs;
Takashi Iwai112daa72011-11-02 21:40:06 +01001679 unsigned int dataDCC2, channel_id;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001680 int i;
Stephen Warren7c935972011-06-01 11:14:17 -06001681 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie3245cd2012-05-10 10:21:29 +02001682 struct hda_spdif_out *spdif;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001683
1684 mutex_lock(&codec->spdif_mutex);
Takashi Iwaie3245cd2012-05-10 10:21:29 +02001685 spdif = snd_hda_spdif_out_of_nid(codec, spec->cvts[0].cvt_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001686
1687 chs = substream->runtime->channels;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001688
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001689 dataDCC2 = 0x2;
1690
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001691 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
Stephen Warren7c935972011-06-01 11:14:17 -06001692 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001693 snd_hda_codec_write(codec,
1694 nvhdmi_master_con_nid_7x,
1695 0,
1696 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06001697 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001698
1699 /* set the stream id */
1700 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
1701 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
1702
1703 /* set the stream format */
1704 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
1705 AC_VERB_SET_STREAM_FORMAT, format);
1706
1707 /* turn on again (if needed) */
1708 /* enable and set the channel status audio/data flag */
Stephen Warren7c935972011-06-01 11:14:17 -06001709 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001710 snd_hda_codec_write(codec,
1711 nvhdmi_master_con_nid_7x,
1712 0,
1713 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06001714 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001715 snd_hda_codec_write(codec,
1716 nvhdmi_master_con_nid_7x,
1717 0,
1718 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
1719 }
1720
1721 for (i = 0; i < 4; i++) {
1722 if (chs == 2)
1723 channel_id = 0;
1724 else
1725 channel_id = i * 2;
1726
1727 /* turn off SPDIF once;
1728 *otherwise the IEC958 bits won't be updated
1729 */
1730 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06001731 (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001732 snd_hda_codec_write(codec,
1733 nvhdmi_con_nids_7x[i],
1734 0,
1735 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06001736 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001737 /* set the stream id */
1738 snd_hda_codec_write(codec,
1739 nvhdmi_con_nids_7x[i],
1740 0,
1741 AC_VERB_SET_CHANNEL_STREAMID,
1742 (stream_tag << 4) | channel_id);
1743 /* set the stream format */
1744 snd_hda_codec_write(codec,
1745 nvhdmi_con_nids_7x[i],
1746 0,
1747 AC_VERB_SET_STREAM_FORMAT,
1748 format);
1749 /* turn on again (if needed) */
1750 /* enable and set the channel status audio/data flag */
1751 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06001752 (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001753 snd_hda_codec_write(codec,
1754 nvhdmi_con_nids_7x[i],
1755 0,
1756 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06001757 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001758 snd_hda_codec_write(codec,
1759 nvhdmi_con_nids_7x[i],
1760 0,
1761 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
1762 }
1763 }
1764
Aaron Plattner1f348522011-04-06 17:19:04 -07001765 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001766
1767 mutex_unlock(&codec->spdif_mutex);
1768 return 0;
1769}
1770
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001771static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001772 .substreams = 1,
1773 .channels_min = 2,
1774 .channels_max = 8,
1775 .nid = nvhdmi_master_con_nid_7x,
1776 .rates = SUPPORTED_RATES,
1777 .maxbps = SUPPORTED_MAXBPS,
1778 .formats = SUPPORTED_FORMATS,
1779 .ops = {
1780 .open = simple_playback_pcm_open,
1781 .close = nvhdmi_8ch_7x_pcm_close,
1782 .prepare = nvhdmi_8ch_7x_pcm_prepare
1783 },
1784};
1785
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001786static int patch_nvhdmi_2ch(struct hda_codec *codec)
1787{
1788 struct hdmi_spec *spec;
Takashi Iwaid0b12522012-06-15 14:34:42 +02001789 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
1790 nvhdmi_master_pin_nid_7x);
1791 if (err < 0)
1792 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001793
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02001794 codec->patch_ops.init = nvhdmi_7x_init_2ch;
Takashi Iwaid0b12522012-06-15 14:34:42 +02001795 /* override the PCM rates, etc, as the codec doesn't give full list */
1796 spec = codec->spec;
1797 spec->pcm_playback.rates = SUPPORTED_RATES;
1798 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
1799 spec->pcm_playback.formats = SUPPORTED_FORMATS;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001800 return 0;
1801}
1802
1803static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
1804{
1805 struct hdmi_spec *spec;
1806 int err = patch_nvhdmi_2ch(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001807 if (err < 0)
1808 return err;
1809 spec = codec->spec;
1810 spec->multiout.max_channels = 8;
Takashi Iwaid0b12522012-06-15 14:34:42 +02001811 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02001812 codec->patch_ops.init = nvhdmi_7x_init_8ch;
Aaron Plattner1f348522011-04-06 17:19:04 -07001813
1814 /* Initialize the audio infoframe channel mask and checksum to something
1815 * valid */
1816 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
1817
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001818 return 0;
1819}
1820
1821/*
1822 * ATI-specific implementations
1823 *
1824 * FIXME: we may omit the whole this and use the generic code once after
1825 * it's confirmed to work.
1826 */
1827
1828#define ATIHDMI_CVT_NID 0x02 /* audio converter */
1829#define ATIHDMI_PIN_NID 0x03 /* HDMI output pin */
1830
1831static int atihdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1832 struct hda_codec *codec,
1833 unsigned int stream_tag,
1834 unsigned int format,
1835 struct snd_pcm_substream *substream)
1836{
1837 struct hdmi_spec *spec = codec->spec;
1838 int chans = substream->runtime->channels;
1839 int i, err;
1840
1841 err = simple_playback_pcm_prepare(hinfo, codec, stream_tag, format,
1842 substream);
1843 if (err < 0)
1844 return err;
Stephen Warren384a48d2011-06-01 11:14:21 -06001845 snd_hda_codec_write(codec, spec->cvts[0].cvt_nid, 0,
1846 AC_VERB_SET_CVT_CHAN_COUNT, chans - 1);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001847 /* FIXME: XXX */
1848 for (i = 0; i < chans; i++) {
Stephen Warren384a48d2011-06-01 11:14:21 -06001849 snd_hda_codec_write(codec, spec->cvts[0].cvt_nid, 0,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001850 AC_VERB_SET_HDMI_CHAN_SLOT,
1851 (i << 4) | i);
1852 }
1853 return 0;
1854}
1855
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001856static int patch_atihdmi(struct hda_codec *codec)
1857{
1858 struct hdmi_spec *spec;
Takashi Iwaid0b12522012-06-15 14:34:42 +02001859 int err = patch_simple_hdmi(codec, ATIHDMI_CVT_NID, ATIHDMI_PIN_NID);
1860 if (err < 0)
1861 return err;
1862 spec = codec->spec;
1863 spec->pcm_playback.ops.prepare = atihdmi_playback_pcm_prepare;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001864 return 0;
1865}
1866
Annie Liu3de5ff82012-06-08 19:18:42 +08001867/* VIA HDMI Implementation */
1868#define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
1869#define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
1870
Annie Liu3de5ff82012-06-08 19:18:42 +08001871static int patch_via_hdmi(struct hda_codec *codec)
1872{
Takashi Iwai250e41a2012-06-15 14:40:21 +02001873 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
Annie Liu3de5ff82012-06-08 19:18:42 +08001874}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001875
1876/*
1877 * patch entries
1878 */
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02001879static const struct hda_codec_preset snd_hda_preset_hdmi[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001880{ .id = 0x1002793c, .name = "RS600 HDMI", .patch = patch_atihdmi },
1881{ .id = 0x10027919, .name = "RS600 HDMI", .patch = patch_atihdmi },
1882{ .id = 0x1002791a, .name = "RS690/780 HDMI", .patch = patch_atihdmi },
Anssi Hannula36e9c132010-12-05 02:34:15 +02001883{ .id = 0x1002aa01, .name = "R6xx HDMI", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001884{ .id = 0x10951390, .name = "SiI1390 HDMI", .patch = patch_generic_hdmi },
1885{ .id = 0x10951392, .name = "SiI1392 HDMI", .patch = patch_generic_hdmi },
1886{ .id = 0x17e80047, .name = "Chrontel HDMI", .patch = patch_generic_hdmi },
1887{ .id = 0x10de0002, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
1888{ .id = 0x10de0003, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
1889{ .id = 0x10de0005, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
1890{ .id = 0x10de0006, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
1891{ .id = 0x10de0007, .name = "MCP79/7A HDMI", .patch = patch_nvhdmi_8ch_7x },
Stephen Warren5d44f922011-05-24 17:11:17 -06001892{ .id = 0x10de000a, .name = "GPU 0a HDMI/DP", .patch = patch_generic_hdmi },
1893{ .id = 0x10de000b, .name = "GPU 0b HDMI/DP", .patch = patch_generic_hdmi },
1894{ .id = 0x10de000c, .name = "MCP89 HDMI", .patch = patch_generic_hdmi },
1895{ .id = 0x10de000d, .name = "GPU 0d HDMI/DP", .patch = patch_generic_hdmi },
1896{ .id = 0x10de0010, .name = "GPU 10 HDMI/DP", .patch = patch_generic_hdmi },
1897{ .id = 0x10de0011, .name = "GPU 11 HDMI/DP", .patch = patch_generic_hdmi },
1898{ .id = 0x10de0012, .name = "GPU 12 HDMI/DP", .patch = patch_generic_hdmi },
1899{ .id = 0x10de0013, .name = "GPU 13 HDMI/DP", .patch = patch_generic_hdmi },
1900{ .id = 0x10de0014, .name = "GPU 14 HDMI/DP", .patch = patch_generic_hdmi },
1901{ .id = 0x10de0015, .name = "GPU 15 HDMI/DP", .patch = patch_generic_hdmi },
1902{ .id = 0x10de0016, .name = "GPU 16 HDMI/DP", .patch = patch_generic_hdmi },
Richard Samsonc8900a02011-03-03 12:46:13 +01001903/* 17 is known to be absent */
Stephen Warren5d44f922011-05-24 17:11:17 -06001904{ .id = 0x10de0018, .name = "GPU 18 HDMI/DP", .patch = patch_generic_hdmi },
1905{ .id = 0x10de0019, .name = "GPU 19 HDMI/DP", .patch = patch_generic_hdmi },
1906{ .id = 0x10de001a, .name = "GPU 1a HDMI/DP", .patch = patch_generic_hdmi },
1907{ .id = 0x10de001b, .name = "GPU 1b HDMI/DP", .patch = patch_generic_hdmi },
1908{ .id = 0x10de001c, .name = "GPU 1c HDMI/DP", .patch = patch_generic_hdmi },
1909{ .id = 0x10de0040, .name = "GPU 40 HDMI/DP", .patch = patch_generic_hdmi },
1910{ .id = 0x10de0041, .name = "GPU 41 HDMI/DP", .patch = patch_generic_hdmi },
1911{ .id = 0x10de0042, .name = "GPU 42 HDMI/DP", .patch = patch_generic_hdmi },
1912{ .id = 0x10de0043, .name = "GPU 43 HDMI/DP", .patch = patch_generic_hdmi },
1913{ .id = 0x10de0044, .name = "GPU 44 HDMI/DP", .patch = patch_generic_hdmi },
Aaron Plattner7ae48b52012-07-16 17:10:04 -07001914{ .id = 0x10de0051, .name = "GPU 51 HDMI/DP", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001915{ .id = 0x10de0067, .name = "MCP67 HDMI", .patch = patch_nvhdmi_2ch },
1916{ .id = 0x10de8001, .name = "MCP73 HDMI", .patch = patch_nvhdmi_2ch },
Annie Liu3de5ff82012-06-08 19:18:42 +08001917{ .id = 0x11069f80, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
1918{ .id = 0x11069f81, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
1919{ .id = 0x11069f84, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
1920{ .id = 0x11069f85, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001921{ .id = 0x80860054, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
1922{ .id = 0x80862801, .name = "Bearlake HDMI", .patch = patch_generic_hdmi },
1923{ .id = 0x80862802, .name = "Cantiga HDMI", .patch = patch_generic_hdmi },
1924{ .id = 0x80862803, .name = "Eaglelake HDMI", .patch = patch_generic_hdmi },
1925{ .id = 0x80862804, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
1926{ .id = 0x80862805, .name = "CougarPoint HDMI", .patch = patch_generic_hdmi },
Wu Fengguang591e6102011-05-20 15:35:43 +08001927{ .id = 0x80862806, .name = "PantherPoint HDMI", .patch = patch_generic_hdmi },
Wang Xingchao1c766842012-06-13 10:23:52 +08001928{ .id = 0x80862807, .name = "Haswell HDMI", .patch = patch_generic_hdmi },
Wu Fengguang6edc59e2012-02-23 15:07:44 +08001929{ .id = 0x80862880, .name = "CedarTrail HDMI", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001930{ .id = 0x808629fb, .name = "Crestline HDMI", .patch = patch_generic_hdmi },
1931{} /* terminator */
1932};
1933
1934MODULE_ALIAS("snd-hda-codec-id:1002793c");
1935MODULE_ALIAS("snd-hda-codec-id:10027919");
1936MODULE_ALIAS("snd-hda-codec-id:1002791a");
1937MODULE_ALIAS("snd-hda-codec-id:1002aa01");
1938MODULE_ALIAS("snd-hda-codec-id:10951390");
1939MODULE_ALIAS("snd-hda-codec-id:10951392");
1940MODULE_ALIAS("snd-hda-codec-id:10de0002");
1941MODULE_ALIAS("snd-hda-codec-id:10de0003");
1942MODULE_ALIAS("snd-hda-codec-id:10de0005");
1943MODULE_ALIAS("snd-hda-codec-id:10de0006");
1944MODULE_ALIAS("snd-hda-codec-id:10de0007");
1945MODULE_ALIAS("snd-hda-codec-id:10de000a");
1946MODULE_ALIAS("snd-hda-codec-id:10de000b");
1947MODULE_ALIAS("snd-hda-codec-id:10de000c");
1948MODULE_ALIAS("snd-hda-codec-id:10de000d");
1949MODULE_ALIAS("snd-hda-codec-id:10de0010");
1950MODULE_ALIAS("snd-hda-codec-id:10de0011");
1951MODULE_ALIAS("snd-hda-codec-id:10de0012");
1952MODULE_ALIAS("snd-hda-codec-id:10de0013");
1953MODULE_ALIAS("snd-hda-codec-id:10de0014");
Richard Samsonc8900a02011-03-03 12:46:13 +01001954MODULE_ALIAS("snd-hda-codec-id:10de0015");
1955MODULE_ALIAS("snd-hda-codec-id:10de0016");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001956MODULE_ALIAS("snd-hda-codec-id:10de0018");
1957MODULE_ALIAS("snd-hda-codec-id:10de0019");
1958MODULE_ALIAS("snd-hda-codec-id:10de001a");
1959MODULE_ALIAS("snd-hda-codec-id:10de001b");
1960MODULE_ALIAS("snd-hda-codec-id:10de001c");
1961MODULE_ALIAS("snd-hda-codec-id:10de0040");
1962MODULE_ALIAS("snd-hda-codec-id:10de0041");
1963MODULE_ALIAS("snd-hda-codec-id:10de0042");
1964MODULE_ALIAS("snd-hda-codec-id:10de0043");
1965MODULE_ALIAS("snd-hda-codec-id:10de0044");
Aaron Plattner7ae48b52012-07-16 17:10:04 -07001966MODULE_ALIAS("snd-hda-codec-id:10de0051");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001967MODULE_ALIAS("snd-hda-codec-id:10de0067");
1968MODULE_ALIAS("snd-hda-codec-id:10de8001");
Annie Liu3de5ff82012-06-08 19:18:42 +08001969MODULE_ALIAS("snd-hda-codec-id:11069f80");
1970MODULE_ALIAS("snd-hda-codec-id:11069f81");
1971MODULE_ALIAS("snd-hda-codec-id:11069f84");
1972MODULE_ALIAS("snd-hda-codec-id:11069f85");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001973MODULE_ALIAS("snd-hda-codec-id:17e80047");
1974MODULE_ALIAS("snd-hda-codec-id:80860054");
1975MODULE_ALIAS("snd-hda-codec-id:80862801");
1976MODULE_ALIAS("snd-hda-codec-id:80862802");
1977MODULE_ALIAS("snd-hda-codec-id:80862803");
1978MODULE_ALIAS("snd-hda-codec-id:80862804");
1979MODULE_ALIAS("snd-hda-codec-id:80862805");
Wu Fengguang591e6102011-05-20 15:35:43 +08001980MODULE_ALIAS("snd-hda-codec-id:80862806");
Wang Xingchao1c766842012-06-13 10:23:52 +08001981MODULE_ALIAS("snd-hda-codec-id:80862807");
Wu Fengguang6edc59e2012-02-23 15:07:44 +08001982MODULE_ALIAS("snd-hda-codec-id:80862880");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001983MODULE_ALIAS("snd-hda-codec-id:808629fb");
1984
1985MODULE_LICENSE("GPL");
1986MODULE_DESCRIPTION("HDMI HD-audio codec");
1987MODULE_ALIAS("snd-hda-codec-intelhdmi");
1988MODULE_ALIAS("snd-hda-codec-nvhdmi");
1989MODULE_ALIAS("snd-hda-codec-atihdmi");
1990
1991static struct hda_codec_preset_list intel_list = {
1992 .preset = snd_hda_preset_hdmi,
1993 .owner = THIS_MODULE,
1994};
1995
1996static int __init patch_hdmi_init(void)
1997{
1998 return snd_hda_add_codec_preset(&intel_list);
1999}
2000
2001static void __exit patch_hdmi_exit(void)
2002{
2003 snd_hda_delete_codec_preset(&intel_list);
2004}
2005
2006module_init(patch_hdmi_init)
2007module_exit(patch_hdmi_exit)