blob: 031f95e259fb0f560af7ed09dff3c33d3615c58c [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "i915_drv.h"
39
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030040static bool
41format_is_yuv(uint32_t format)
42{
43 switch (format) {
44 case DRM_FORMAT_YUYV:
45 case DRM_FORMAT_UYVY:
46 case DRM_FORMAT_VYUY:
47 case DRM_FORMAT_YVYU:
48 return true;
49 default:
50 return false;
51 }
52}
53
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030054static int usecs_to_scanlines(const struct drm_display_mode *mode, int usecs)
55{
56 /* paranoia */
57 if (!mode->crtc_htotal)
58 return 1;
59
60 return DIV_ROUND_UP(usecs * mode->crtc_clock, 1000 * mode->crtc_htotal);
61}
62
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020063/**
64 * intel_pipe_update_start() - start update of a set of display registers
65 * @crtc: the crtc of which the registers are going to be updated
66 * @start_vbl_count: vblank counter return pointer used for error checking
67 *
68 * Mark the start of an update to pipe registers that should be updated
69 * atomically regarding vblank. If the next vblank will happens within
70 * the next 100 us, this function waits until the vblank passes.
71 *
72 * After a successful call to this function, interrupts will be disabled
73 * until a subsequent call to intel_pipe_update_end(). That is done to
74 * avoid random delays. The value written to @start_vbl_count should be
75 * supplied to intel_pipe_update_end() for error checking.
76 *
77 * Return: true if the call was successful
78 */
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020079bool intel_pipe_update_start(struct intel_crtc *crtc, uint32_t *start_vbl_count)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030080{
81 struct drm_device *dev = crtc->base.dev;
82 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
83 enum pipe pipe = crtc->pipe;
84 long timeout = msecs_to_jiffies_timeout(1);
85 int scanline, min, max, vblank_start;
Ville Syrjälä210871b2014-05-22 19:00:50 +030086 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030087 DEFINE_WAIT(wait);
88
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030089 vblank_start = mode->crtc_vblank_start;
90 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
91 vblank_start = DIV_ROUND_UP(vblank_start, 2);
92
93 /* FIXME needs to be calibrated sensibly */
94 min = vblank_start - usecs_to_scanlines(mode, 100);
95 max = vblank_start - 1;
96
97 if (min <= 0 || max <= 0)
98 return false;
99
100 if (WARN_ON(drm_vblank_get(dev, pipe)))
101 return false;
102
103 local_irq_disable();
104
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300105 trace_i915_pipe_update_start(crtc, min, max);
106
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300107 for (;;) {
108 /*
109 * prepare_to_wait() has a memory barrier, which guarantees
110 * other CPUs can see the task state update by the time we
111 * read the scanline.
112 */
Ville Syrjälä210871b2014-05-22 19:00:50 +0300113 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300114
115 scanline = intel_get_crtc_scanline(crtc);
116 if (scanline < min || scanline > max)
117 break;
118
119 if (timeout <= 0) {
120 DRM_ERROR("Potential atomic update failure on pipe %c\n",
121 pipe_name(crtc->pipe));
122 break;
123 }
124
125 local_irq_enable();
126
127 timeout = schedule_timeout(timeout);
128
129 local_irq_disable();
130 }
131
Ville Syrjälä210871b2014-05-22 19:00:50 +0300132 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300133
134 drm_vblank_put(dev, pipe);
135
136 *start_vbl_count = dev->driver->get_vblank_counter(dev, pipe);
137
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300138 trace_i915_pipe_update_vblank_evaded(crtc, min, max, *start_vbl_count);
139
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300140 return true;
141}
142
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200143/**
144 * intel_pipe_update_end() - end update of a set of display registers
145 * @crtc: the crtc of which the registers were updated
146 * @start_vbl_count: start vblank counter (used for error checking)
147 *
148 * Mark the end of an update started with intel_pipe_update_start(). This
149 * re-enables interrupts and verifies the update was actually completed
150 * before a vblank using the value of @start_vbl_count.
151 */
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +0200152void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300153{
154 struct drm_device *dev = crtc->base.dev;
155 enum pipe pipe = crtc->pipe;
156 u32 end_vbl_count = dev->driver->get_vblank_counter(dev, pipe);
157
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300158 trace_i915_pipe_update_end(crtc, end_vbl_count);
159
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300160 local_irq_enable();
161
162 if (start_vbl_count != end_vbl_count)
163 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u)\n",
164 pipe_name(pipe), start_vbl_count, end_vbl_count);
165}
166
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300167static void intel_update_primary_plane(struct intel_crtc *crtc)
168{
169 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
170 int reg = DSPCNTR(crtc->plane);
171
172 if (crtc->primary_enabled)
173 I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
174 else
175 I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
176}
177
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800178static void
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000179skl_update_plane(struct drm_plane *drm_plane, struct drm_crtc *crtc,
180 struct drm_framebuffer *fb,
181 struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
182 unsigned int crtc_w, unsigned int crtc_h,
183 uint32_t x, uint32_t y,
184 uint32_t src_w, uint32_t src_h)
185{
186 struct drm_device *dev = drm_plane->dev;
187 struct drm_i915_private *dev_priv = dev->dev_private;
188 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
189 const int pipe = intel_plane->pipe;
190 const int plane = intel_plane->plane + 1;
191 u32 plane_ctl, stride;
192 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
193
194 plane_ctl = I915_READ(PLANE_CTL(pipe, plane));
195
196 /* Mask out pixel format bits in case we change it */
197 plane_ctl &= ~PLANE_CTL_FORMAT_MASK;
198 plane_ctl &= ~PLANE_CTL_ORDER_RGBX;
199 plane_ctl &= ~PLANE_CTL_YUV422_ORDER_MASK;
200 plane_ctl &= ~PLANE_CTL_TILED_MASK;
201 plane_ctl &= ~PLANE_CTL_ALPHA_MASK;
Sonika Jindal1447dde2014-10-04 10:53:31 +0100202 plane_ctl &= ~PLANE_CTL_ROTATE_MASK;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000203
204 /* Trickle feed has to be enabled */
205 plane_ctl &= ~PLANE_CTL_TRICKLE_FEED_DISABLE;
206
207 switch (fb->pixel_format) {
208 case DRM_FORMAT_RGB565:
209 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
210 break;
211 case DRM_FORMAT_XBGR8888:
212 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
213 break;
214 case DRM_FORMAT_XRGB8888:
215 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
216 break;
217 /*
218 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
219 * to be already pre-multiplied. We need to add a knob (or a different
220 * DRM_FORMAT) for user-space to configure that.
221 */
222 case DRM_FORMAT_ABGR8888:
223 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888 |
224 PLANE_CTL_ORDER_RGBX |
225 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
226 break;
227 case DRM_FORMAT_ARGB8888:
228 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888 |
229 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
230 break;
231 case DRM_FORMAT_YUYV:
232 plane_ctl |= PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
233 break;
234 case DRM_FORMAT_YVYU:
235 plane_ctl |= PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
236 break;
237 case DRM_FORMAT_UYVY:
238 plane_ctl |= PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
239 break;
240 case DRM_FORMAT_VYUY:
241 plane_ctl |= PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
242 break;
243 default:
244 BUG();
245 }
246
247 switch (obj->tiling_mode) {
248 case I915_TILING_NONE:
249 stride = fb->pitches[0] >> 6;
250 break;
251 case I915_TILING_X:
252 plane_ctl |= PLANE_CTL_TILED_X;
253 stride = fb->pitches[0] >> 9;
254 break;
255 default:
256 BUG();
257 }
Sonika Jindal1447dde2014-10-04 10:53:31 +0100258 if (intel_plane->rotation == BIT(DRM_ROTATE_180))
259 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000260
261 plane_ctl |= PLANE_CTL_ENABLE;
262 plane_ctl |= PLANE_CTL_PIPE_CSC_ENABLE;
263
264 intel_update_sprite_watermarks(drm_plane, crtc, src_w, src_h,
265 pixel_size, true,
266 src_w != crtc_w || src_h != crtc_h);
267
268 /* Sizes are 0 based */
269 src_w--;
270 src_h--;
271 crtc_w--;
272 crtc_h--;
273
274 I915_WRITE(PLANE_OFFSET(pipe, plane), (y << 16) | x);
275 I915_WRITE(PLANE_STRIDE(pipe, plane), stride);
276 I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x);
277 I915_WRITE(PLANE_SIZE(pipe, plane), (crtc_h << 16) | crtc_w);
278 I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
279 I915_WRITE(PLANE_SURF(pipe, plane), i915_gem_obj_ggtt_offset(obj));
280 POSTING_READ(PLANE_SURF(pipe, plane));
281}
282
283static void
284skl_disable_plane(struct drm_plane *drm_plane, struct drm_crtc *crtc)
285{
286 struct drm_device *dev = drm_plane->dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
288 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
289 const int pipe = intel_plane->pipe;
290 const int plane = intel_plane->plane + 1;
291
292 I915_WRITE(PLANE_CTL(pipe, plane),
293 I915_READ(PLANE_CTL(pipe, plane)) & ~PLANE_CTL_ENABLE);
294
295 /* Activate double buffered register update */
296 I915_WRITE(PLANE_CTL(pipe, plane), 0);
297 POSTING_READ(PLANE_CTL(pipe, plane));
298
299 intel_update_sprite_watermarks(drm_plane, crtc, 0, 0, 0, false, false);
300}
301
302static int
303skl_update_colorkey(struct drm_plane *drm_plane,
304 struct drm_intel_sprite_colorkey *key)
305{
306 struct drm_device *dev = drm_plane->dev;
307 struct drm_i915_private *dev_priv = dev->dev_private;
308 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
309 const int pipe = intel_plane->pipe;
310 const int plane = intel_plane->plane;
311 u32 plane_ctl;
312
313 I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value);
314 I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value);
315 I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask);
316
317 plane_ctl = I915_READ(PLANE_CTL(pipe, plane));
318 plane_ctl &= ~PLANE_CTL_KEY_ENABLE_MASK;
319 if (key->flags & I915_SET_COLORKEY_DESTINATION)
320 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
321 else if (key->flags & I915_SET_COLORKEY_SOURCE)
322 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
323 I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
324
325 POSTING_READ(PLANE_CTL(pipe, plane));
326
327 return 0;
328}
329
330static void
331skl_get_colorkey(struct drm_plane *drm_plane,
332 struct drm_intel_sprite_colorkey *key)
333{
334 struct drm_device *dev = drm_plane->dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
336 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
337 const int pipe = intel_plane->pipe;
338 const int plane = intel_plane->plane;
339 u32 plane_ctl;
340
341 key->min_value = I915_READ(PLANE_KEYVAL(pipe, plane));
342 key->max_value = I915_READ(PLANE_KEYMAX(pipe, plane));
343 key->channel_mask = I915_READ(PLANE_KEYMSK(pipe, plane));
344
345 plane_ctl = I915_READ(PLANE_CTL(pipe, plane));
346
347 switch (plane_ctl & PLANE_CTL_KEY_ENABLE_MASK) {
348 case PLANE_CTL_KEY_ENABLE_DESTINATION:
349 key->flags = I915_SET_COLORKEY_DESTINATION;
350 break;
351 case PLANE_CTL_KEY_ENABLE_SOURCE:
352 key->flags = I915_SET_COLORKEY_SOURCE;
353 break;
354 default:
355 key->flags = I915_SET_COLORKEY_NONE;
356 }
357}
358
359static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300360chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
361{
362 struct drm_i915_private *dev_priv = intel_plane->base.dev->dev_private;
363 int plane = intel_plane->plane;
364
365 /* Seems RGB data bypasses the CSC always */
366 if (!format_is_yuv(format))
367 return;
368
369 /*
370 * BT.601 limited range YCbCr -> full range RGB
371 *
372 * |r| | 6537 4769 0| |cr |
373 * |g| = |-3330 4769 -1605| x |y-64|
374 * |b| | 0 4769 8263| |cb |
375 *
376 * Cb and Cr apparently come in as signed already, so no
377 * need for any offset. For Y we need to remove the offset.
378 */
379 I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
380 I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
381 I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
382
383 I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
384 I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
385 I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
386 I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
387 I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));
388
389 I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
390 I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
391 I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
392
393 I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
394 I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
395 I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
396}
397
398static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300399vlv_update_plane(struct drm_plane *dplane, struct drm_crtc *crtc,
400 struct drm_framebuffer *fb,
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700401 struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
402 unsigned int crtc_w, unsigned int crtc_h,
403 uint32_t x, uint32_t y,
404 uint32_t src_w, uint32_t src_h)
405{
406 struct drm_device *dev = dplane->dev;
407 struct drm_i915_private *dev_priv = dev->dev_private;
408 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700410 int pipe = intel_plane->pipe;
411 int plane = intel_plane->plane;
412 u32 sprctl;
413 unsigned long sprsurf_offset, linear_offset;
414 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300415 u32 start_vbl_count;
416 bool atomic_update;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700417
418 sprctl = I915_READ(SPCNTR(pipe, plane));
419
420 /* Mask out pixel format bits in case we change it */
421 sprctl &= ~SP_PIXFORMAT_MASK;
422 sprctl &= ~SP_YUV_BYTE_ORDER_MASK;
423 sprctl &= ~SP_TILED;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530424 sprctl &= ~SP_ROTATE_180;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700425
426 switch (fb->pixel_format) {
427 case DRM_FORMAT_YUYV:
428 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
429 break;
430 case DRM_FORMAT_YVYU:
431 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
432 break;
433 case DRM_FORMAT_UYVY:
434 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
435 break;
436 case DRM_FORMAT_VYUY:
437 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
438 break;
439 case DRM_FORMAT_RGB565:
440 sprctl |= SP_FORMAT_BGR565;
441 break;
442 case DRM_FORMAT_XRGB8888:
443 sprctl |= SP_FORMAT_BGRX8888;
444 break;
445 case DRM_FORMAT_ARGB8888:
446 sprctl |= SP_FORMAT_BGRA8888;
447 break;
448 case DRM_FORMAT_XBGR2101010:
449 sprctl |= SP_FORMAT_RGBX1010102;
450 break;
451 case DRM_FORMAT_ABGR2101010:
452 sprctl |= SP_FORMAT_RGBA1010102;
453 break;
454 case DRM_FORMAT_XBGR8888:
455 sprctl |= SP_FORMAT_RGBX8888;
456 break;
457 case DRM_FORMAT_ABGR8888:
458 sprctl |= SP_FORMAT_RGBA8888;
459 break;
460 default:
461 /*
462 * If we get here one of the upper layers failed to filter
463 * out the unsupported plane formats
464 */
465 BUG();
466 break;
467 }
468
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800469 /*
470 * Enable gamma to match primary/cursor plane behaviour.
471 * FIXME should be user controllable via propertiesa.
472 */
473 sprctl |= SP_GAMMA_ENABLE;
474
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700475 if (obj->tiling_mode != I915_TILING_NONE)
476 sprctl |= SP_TILED;
477
478 sprctl |= SP_ENABLE;
479
Damien Lespiaued57cb82014-07-15 09:21:24 +0200480 intel_update_sprite_watermarks(dplane, crtc, src_w, src_h,
481 pixel_size, true,
Ville Syrjälä67ca28f2013-07-05 11:57:14 +0300482 src_w != crtc_w || src_h != crtc_h);
483
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700484 /* Sizes are 0 based */
485 src_w--;
486 src_h--;
487 crtc_w--;
488 crtc_h--;
489
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700490 linear_offset = y * fb->pitches[0] + x * pixel_size;
491 sprsurf_offset = intel_gen4_compute_page_offset(&x, &y,
492 obj->tiling_mode,
493 pixel_size,
494 fb->pitches[0]);
495 linear_offset -= sprsurf_offset;
496
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530497 if (intel_plane->rotation == BIT(DRM_ROTATE_180)) {
498 sprctl |= SP_ROTATE_180;
499
500 x += src_w;
501 y += src_h;
502 linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
503 }
504
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300505 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
506
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300507 intel_update_primary_plane(intel_crtc);
508
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300509 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B)
510 chv_update_csc(intel_plane, fb->pixel_format);
511
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200512 I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
513 I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
514
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700515 if (obj->tiling_mode != I915_TILING_NONE)
516 I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
517 else
518 I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
519
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300520 I915_WRITE(SPCONSTALPHA(pipe, plane), 0);
521
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700522 I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
523 I915_WRITE(SPCNTR(pipe, plane), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100524 I915_WRITE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
525 sprsurf_offset);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300526
527 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300528
529 if (atomic_update)
530 intel_pipe_update_end(intel_crtc, start_vbl_count);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700531}
532
533static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300534vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700535{
536 struct drm_device *dev = dplane->dev;
537 struct drm_i915_private *dev_priv = dev->dev_private;
538 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700540 int pipe = intel_plane->pipe;
541 int plane = intel_plane->plane;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300542 u32 start_vbl_count;
543 bool atomic_update;
544
545 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700546
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300547 intel_update_primary_plane(intel_crtc);
548
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700549 I915_WRITE(SPCNTR(pipe, plane), I915_READ(SPCNTR(pipe, plane)) &
550 ~SP_ENABLE);
551 /* Activate double buffered register update */
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100552 I915_WRITE(SPSURF(pipe, plane), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300553
554 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
Ville Syrjäläa95fd8c2013-08-06 22:24:12 +0300555
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300556 if (atomic_update)
557 intel_pipe_update_end(intel_crtc, start_vbl_count);
558
Damien Lespiaued57cb82014-07-15 09:21:24 +0200559 intel_update_sprite_watermarks(dplane, crtc, 0, 0, 0, false, false);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700560}
561
562static int
563vlv_update_colorkey(struct drm_plane *dplane,
564 struct drm_intel_sprite_colorkey *key)
565{
566 struct drm_device *dev = dplane->dev;
567 struct drm_i915_private *dev_priv = dev->dev_private;
568 struct intel_plane *intel_plane = to_intel_plane(dplane);
569 int pipe = intel_plane->pipe;
570 int plane = intel_plane->plane;
571 u32 sprctl;
572
573 if (key->flags & I915_SET_COLORKEY_DESTINATION)
574 return -EINVAL;
575
576 I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
577 I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
578 I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
579
580 sprctl = I915_READ(SPCNTR(pipe, plane));
581 sprctl &= ~SP_SOURCE_KEY;
582 if (key->flags & I915_SET_COLORKEY_SOURCE)
583 sprctl |= SP_SOURCE_KEY;
584 I915_WRITE(SPCNTR(pipe, plane), sprctl);
585
586 POSTING_READ(SPKEYMSK(pipe, plane));
587
588 return 0;
589}
590
591static void
592vlv_get_colorkey(struct drm_plane *dplane,
593 struct drm_intel_sprite_colorkey *key)
594{
595 struct drm_device *dev = dplane->dev;
596 struct drm_i915_private *dev_priv = dev->dev_private;
597 struct intel_plane *intel_plane = to_intel_plane(dplane);
598 int pipe = intel_plane->pipe;
599 int plane = intel_plane->plane;
600 u32 sprctl;
601
602 key->min_value = I915_READ(SPKEYMINVAL(pipe, plane));
603 key->max_value = I915_READ(SPKEYMAXVAL(pipe, plane));
604 key->channel_mask = I915_READ(SPKEYMSK(pipe, plane));
605
606 sprctl = I915_READ(SPCNTR(pipe, plane));
607 if (sprctl & SP_SOURCE_KEY)
608 key->flags = I915_SET_COLORKEY_SOURCE;
609 else
610 key->flags = I915_SET_COLORKEY_NONE;
611}
612
613static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300614ivb_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
615 struct drm_framebuffer *fb,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800616 struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
617 unsigned int crtc_w, unsigned int crtc_h,
618 uint32_t x, uint32_t y,
619 uint32_t src_w, uint32_t src_h)
620{
621 struct drm_device *dev = plane->dev;
622 struct drm_i915_private *dev_priv = dev->dev_private;
623 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800625 int pipe = intel_plane->pipe;
626 u32 sprctl, sprscale = 0;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100627 unsigned long sprsurf_offset, linear_offset;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200628 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300629 u32 start_vbl_count;
630 bool atomic_update;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800631
632 sprctl = I915_READ(SPRCTL(pipe));
633
634 /* Mask out pixel format bits in case we change it */
635 sprctl &= ~SPRITE_PIXFORMAT_MASK;
636 sprctl &= ~SPRITE_RGB_ORDER_RGBX;
637 sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
Jesse Barnese86fe0d2012-06-26 13:10:11 -0700638 sprctl &= ~SPRITE_TILED;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530639 sprctl &= ~SPRITE_ROTATE_180;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800640
641 switch (fb->pixel_format) {
642 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530643 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800644 break;
645 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530646 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800647 break;
648 case DRM_FORMAT_YUYV:
649 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800650 break;
651 case DRM_FORMAT_YVYU:
652 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800653 break;
654 case DRM_FORMAT_UYVY:
655 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800656 break;
657 case DRM_FORMAT_VYUY:
658 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800659 break;
660 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200661 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800662 }
663
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800664 /*
665 * Enable gamma to match primary/cursor plane behaviour.
666 * FIXME should be user controllable via propertiesa.
667 */
668 sprctl |= SPRITE_GAMMA_ENABLE;
669
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800670 if (obj->tiling_mode != I915_TILING_NONE)
671 sprctl |= SPRITE_TILED;
672
Ville Syrjäläb42c6002013-11-03 13:47:27 +0200673 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300674 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
675 else
676 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
677
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800678 sprctl |= SPRITE_ENABLE;
679
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -0700680 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200681 sprctl |= SPRITE_PIPE_CSC_ENABLE;
682
Damien Lespiaued57cb82014-07-15 09:21:24 +0200683 intel_update_sprite_watermarks(plane, crtc, src_w, src_h, pixel_size,
684 true,
Ville Syrjälä67ca28f2013-07-05 11:57:14 +0300685 src_w != crtc_w || src_h != crtc_h);
686
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800687 /* Sizes are 0 based */
688 src_w--;
689 src_h--;
690 crtc_w--;
691 crtc_h--;
692
Ville Syrjälä8553c182013-12-05 15:51:39 +0200693 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800694 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800695
Chris Wilsonca320ac2012-12-19 12:14:22 +0000696 linear_offset = y * fb->pitches[0] + x * pixel_size;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100697 sprsurf_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +0000698 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
699 pixel_size, fb->pitches[0]);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100700 linear_offset -= sprsurf_offset;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800701
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530702 if (intel_plane->rotation == BIT(DRM_ROTATE_180)) {
703 sprctl |= SPRITE_ROTATE_180;
704
705 /* HSW and BDW does this automagically in hardware */
706 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
707 x += src_w;
708 y += src_h;
709 linear_offset += src_h * fb->pitches[0] +
710 src_w * pixel_size;
711 }
712 }
713
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300714 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
715
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300716 intel_update_primary_plane(intel_crtc);
717
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200718 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
719 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
720
Damien Lespiau5a35e992012-10-26 18:20:12 +0100721 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
722 * register */
Paulo Zanonib3dc6852013-11-02 21:07:33 -0700723 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100724 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
725 else if (obj->tiling_mode != I915_TILING_NONE)
726 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
727 else
728 I915_WRITE(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100729
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800730 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100731 if (intel_plane->can_scale)
732 I915_WRITE(SPRSCALE(pipe), sprscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800733 I915_WRITE(SPRCTL(pipe), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100734 I915_WRITE(SPRSURF(pipe),
735 i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300736
737 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300738
739 if (atomic_update)
740 intel_pipe_update_end(intel_crtc, start_vbl_count);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800741}
742
743static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300744ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800745{
746 struct drm_device *dev = plane->dev;
747 struct drm_i915_private *dev_priv = dev->dev_private;
748 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800750 int pipe = intel_plane->pipe;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300751 u32 start_vbl_count;
752 bool atomic_update;
753
754 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800755
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300756 intel_update_primary_plane(intel_crtc);
757
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800758 I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
759 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100760 if (intel_plane->can_scale)
761 I915_WRITE(SPRSCALE(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800762 /* Activate double buffered register update */
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100763 I915_WRITE(SPRSURF(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300764
765 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
Chris Wilson828ed3e2012-04-18 17:12:26 +0100766
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300767 if (atomic_update)
768 intel_pipe_update_end(intel_crtc, start_vbl_count);
769
Ville Syrjälä1bd09ec2013-12-05 15:51:41 +0200770 /*
771 * Avoid underruns when disabling the sprite.
772 * FIXME remove once watermark updates are done properly.
773 */
774 intel_wait_for_vblank(dev, pipe);
775
Damien Lespiaued57cb82014-07-15 09:21:24 +0200776 intel_update_sprite_watermarks(plane, crtc, 0, 0, 0, false, false);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800777}
778
Jesse Barnes8ea30862012-01-03 08:05:39 -0800779static int
780ivb_update_colorkey(struct drm_plane *plane,
781 struct drm_intel_sprite_colorkey *key)
782{
783 struct drm_device *dev = plane->dev;
784 struct drm_i915_private *dev_priv = dev->dev_private;
785 struct intel_plane *intel_plane;
786 u32 sprctl;
787 int ret = 0;
788
789 intel_plane = to_intel_plane(plane);
790
791 I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
792 I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
793 I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
794
795 sprctl = I915_READ(SPRCTL(intel_plane->pipe));
796 sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
797 if (key->flags & I915_SET_COLORKEY_DESTINATION)
798 sprctl |= SPRITE_DEST_KEY;
799 else if (key->flags & I915_SET_COLORKEY_SOURCE)
800 sprctl |= SPRITE_SOURCE_KEY;
801 I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
802
803 POSTING_READ(SPRKEYMSK(intel_plane->pipe));
804
805 return ret;
806}
807
808static void
809ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
810{
811 struct drm_device *dev = plane->dev;
812 struct drm_i915_private *dev_priv = dev->dev_private;
813 struct intel_plane *intel_plane;
814 u32 sprctl;
815
816 intel_plane = to_intel_plane(plane);
817
818 key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
819 key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
820 key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
821 key->flags = 0;
822
823 sprctl = I915_READ(SPRCTL(intel_plane->pipe));
824
825 if (sprctl & SPRITE_DEST_KEY)
826 key->flags = I915_SET_COLORKEY_DESTINATION;
827 else if (sprctl & SPRITE_SOURCE_KEY)
828 key->flags = I915_SET_COLORKEY_SOURCE;
829 else
830 key->flags = I915_SET_COLORKEY_NONE;
831}
832
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800833static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300834ilk_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
835 struct drm_framebuffer *fb,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800836 struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
837 unsigned int crtc_w, unsigned int crtc_h,
838 uint32_t x, uint32_t y,
839 uint32_t src_w, uint32_t src_h)
840{
841 struct drm_device *dev = plane->dev;
842 struct drm_i915_private *dev_priv = dev->dev_private;
843 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200845 int pipe = intel_plane->pipe;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100846 unsigned long dvssurf_offset, linear_offset;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100847 u32 dvscntr, dvsscale;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200848 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300849 u32 start_vbl_count;
850 bool atomic_update;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800851
852 dvscntr = I915_READ(DVSCNTR(pipe));
853
854 /* Mask out pixel format bits in case we change it */
855 dvscntr &= ~DVS_PIXFORMAT_MASK;
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800856 dvscntr &= ~DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800857 dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
Ander Conselvan de Oliveira79626522012-07-13 15:50:33 +0300858 dvscntr &= ~DVS_TILED;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530859 dvscntr &= ~DVS_ROTATE_180;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800860
861 switch (fb->pixel_format) {
862 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800863 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800864 break;
865 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800866 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800867 break;
868 case DRM_FORMAT_YUYV:
869 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800870 break;
871 case DRM_FORMAT_YVYU:
872 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800873 break;
874 case DRM_FORMAT_UYVY:
875 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800876 break;
877 case DRM_FORMAT_VYUY:
878 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800879 break;
880 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200881 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800882 }
883
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800884 /*
885 * Enable gamma to match primary/cursor plane behaviour.
886 * FIXME should be user controllable via propertiesa.
887 */
888 dvscntr |= DVS_GAMMA_ENABLE;
889
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800890 if (obj->tiling_mode != I915_TILING_NONE)
891 dvscntr |= DVS_TILED;
892
Chris Wilsond1686ae2012-04-10 11:41:49 +0100893 if (IS_GEN6(dev))
894 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800895 dvscntr |= DVS_ENABLE;
896
Damien Lespiaued57cb82014-07-15 09:21:24 +0200897 intel_update_sprite_watermarks(plane, crtc, src_w, src_h,
898 pixel_size, true,
Ville Syrjälä67ca28f2013-07-05 11:57:14 +0300899 src_w != crtc_w || src_h != crtc_h);
900
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800901 /* Sizes are 0 based */
902 src_w--;
903 src_h--;
904 crtc_w--;
905 crtc_h--;
906
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100907 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200908 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800909 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
910
Chris Wilsonca320ac2012-12-19 12:14:22 +0000911 linear_offset = y * fb->pitches[0] + x * pixel_size;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100912 dvssurf_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +0000913 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
914 pixel_size, fb->pitches[0]);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100915 linear_offset -= dvssurf_offset;
916
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530917 if (intel_plane->rotation == BIT(DRM_ROTATE_180)) {
918 dvscntr |= DVS_ROTATE_180;
919
920 x += src_w;
921 y += src_h;
922 linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
923 }
924
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300925 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
926
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300927 intel_update_primary_plane(intel_crtc);
928
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200929 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
930 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
931
Damien Lespiau5a35e992012-10-26 18:20:12 +0100932 if (obj->tiling_mode != I915_TILING_NONE)
933 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
934 else
935 I915_WRITE(DVSLINOFF(pipe), linear_offset);
936
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800937 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
938 I915_WRITE(DVSSCALE(pipe), dvsscale);
939 I915_WRITE(DVSCNTR(pipe), dvscntr);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100940 I915_WRITE(DVSSURF(pipe),
941 i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300942
943 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300944
945 if (atomic_update)
946 intel_pipe_update_end(intel_crtc, start_vbl_count);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800947}
948
949static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300950ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800951{
952 struct drm_device *dev = plane->dev;
953 struct drm_i915_private *dev_priv = dev->dev_private;
954 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800956 int pipe = intel_plane->pipe;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300957 u32 start_vbl_count;
958 bool atomic_update;
959
960 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800961
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300962 intel_update_primary_plane(intel_crtc);
963
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800964 I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
965 /* Disable the scaler */
966 I915_WRITE(DVSSCALE(pipe), 0);
967 /* Flush double buffered register updates */
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100968 I915_WRITE(DVSSURF(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300969
970 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
Ville Syrjäläa95fd8c2013-08-06 22:24:12 +0300971
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300972 if (atomic_update)
973 intel_pipe_update_end(intel_crtc, start_vbl_count);
974
Ville Syrjälä1bd09ec2013-12-05 15:51:41 +0200975 /*
976 * Avoid underruns when disabling the sprite.
977 * FIXME remove once watermark updates are done properly.
978 */
979 intel_wait_for_vblank(dev, pipe);
980
Damien Lespiaued57cb82014-07-15 09:21:24 +0200981 intel_update_sprite_watermarks(plane, crtc, 0, 0, 0, false, false);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800982}
983
Jesse Barnes175bd422011-12-13 13:19:39 -0800984static void
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300985intel_post_enable_primary(struct drm_crtc *crtc)
Jesse Barnes175bd422011-12-13 13:19:39 -0800986{
987 struct drm_device *dev = crtc->dev;
Jesse Barnes175bd422011-12-13 13:19:39 -0800988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläabae50e2013-10-01 18:02:16 +0300989
Ville Syrjälä20bc86732013-10-01 18:02:17 +0300990 /*
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +0300991 * BDW signals flip done immediately if the plane
992 * is disabled, even if the plane enable is already
993 * armed to occur at the next vblank :(
994 */
995 if (IS_BROADWELL(dev))
996 intel_wait_for_vblank(dev, intel_crtc->pipe);
997
998 /*
Ville Syrjälä20bc86732013-10-01 18:02:17 +0300999 * FIXME IPS should be fine as long as one plane is
1000 * enabled, but in practice it seems to have problems
1001 * when going from primary only to sprite only and vice
1002 * versa.
1003 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03001004 hsw_enable_ips(intel_crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001005
Ville Syrjälä82284b62013-10-01 18:02:12 +03001006 mutex_lock(&dev->struct_mutex);
Chris Wilson93314b52012-06-13 17:36:55 +01001007 intel_update_fbc(dev);
Ville Syrjälä82284b62013-10-01 18:02:12 +03001008 mutex_unlock(&dev->struct_mutex);
Jesse Barnes175bd422011-12-13 13:19:39 -08001009}
1010
1011static void
Ville Syrjälä5b633d62014-04-29 13:35:47 +03001012intel_pre_disable_primary(struct drm_crtc *crtc)
Jesse Barnes175bd422011-12-13 13:19:39 -08001013{
1014 struct drm_device *dev = crtc->dev;
1015 struct drm_i915_private *dev_priv = dev->dev_private;
1016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä82284b62013-10-01 18:02:12 +03001017
1018 mutex_lock(&dev->struct_mutex);
Ville Syrjäläabae50e2013-10-01 18:02:16 +03001019 if (dev_priv->fbc.plane == intel_crtc->plane)
1020 intel_disable_fbc(dev);
Ville Syrjälä82284b62013-10-01 18:02:12 +03001021 mutex_unlock(&dev->struct_mutex);
Ville Syrjäläabae50e2013-10-01 18:02:16 +03001022
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001023 /*
1024 * FIXME IPS should be fine as long as one plane is
1025 * enabled, but in practice it seems to have problems
1026 * when going from primary only to sprite only and vice
1027 * versa.
1028 */
1029 hsw_disable_ips(intel_crtc);
Jesse Barnes175bd422011-12-13 13:19:39 -08001030}
1031
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001032static int
Chris Wilsond1686ae2012-04-10 11:41:49 +01001033ilk_update_colorkey(struct drm_plane *plane,
Jesse Barnes8ea30862012-01-03 08:05:39 -08001034 struct drm_intel_sprite_colorkey *key)
1035{
1036 struct drm_device *dev = plane->dev;
1037 struct drm_i915_private *dev_priv = dev->dev_private;
1038 struct intel_plane *intel_plane;
1039 u32 dvscntr;
1040 int ret = 0;
1041
1042 intel_plane = to_intel_plane(plane);
1043
1044 I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
1045 I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
1046 I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
1047
1048 dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
1049 dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
1050 if (key->flags & I915_SET_COLORKEY_DESTINATION)
1051 dvscntr |= DVS_DEST_KEY;
1052 else if (key->flags & I915_SET_COLORKEY_SOURCE)
1053 dvscntr |= DVS_SOURCE_KEY;
1054 I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
1055
1056 POSTING_READ(DVSKEYMSK(intel_plane->pipe));
1057
1058 return ret;
1059}
1060
1061static void
Chris Wilsond1686ae2012-04-10 11:41:49 +01001062ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
Jesse Barnes8ea30862012-01-03 08:05:39 -08001063{
1064 struct drm_device *dev = plane->dev;
1065 struct drm_i915_private *dev_priv = dev->dev_private;
1066 struct intel_plane *intel_plane;
1067 u32 dvscntr;
1068
1069 intel_plane = to_intel_plane(plane);
1070
1071 key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
1072 key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
1073 key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
1074 key->flags = 0;
1075
1076 dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
1077
1078 if (dvscntr & DVS_DEST_KEY)
1079 key->flags = I915_SET_COLORKEY_DESTINATION;
1080 else if (dvscntr & DVS_SOURCE_KEY)
1081 key->flags = I915_SET_COLORKEY_SOURCE;
1082 else
1083 key->flags = I915_SET_COLORKEY_NONE;
1084}
1085
Ville Syrjäläefb31d12013-12-05 15:51:40 +02001086static bool colorkey_enabled(struct intel_plane *intel_plane)
1087{
1088 struct drm_intel_sprite_colorkey key;
1089
1090 intel_plane->get_colorkey(&intel_plane->base, &key);
1091
1092 return key.flags != I915_SET_COLORKEY_NONE;
1093}
1094
Jesse Barnes8ea30862012-01-03 08:05:39 -08001095static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001096intel_check_sprite_plane(struct drm_plane *plane,
1097 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001098{
Matt Roper2b875c22014-12-01 15:40:13 -08001099 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001100 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -08001101 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan77cde952014-10-24 14:51:33 +01001102 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001103 int crtc_x, crtc_y;
1104 unsigned int crtc_w, crtc_h;
1105 uint32_t src_x, src_y, src_w, src_h;
1106 struct drm_rect *src = &state->src;
1107 struct drm_rect *dst = &state->dst;
1108 struct drm_rect *orig_src = &state->orig_src;
1109 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +03001110 int hscale, vscale;
1111 int max_scale, min_scale;
1112 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Jesse Barnes5e1bac22013-03-26 09:25:43 -07001113
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001114 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +03001115 if (intel_plane->pipe != intel_crtc->pipe) {
1116 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001117 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +03001118 }
1119
1120 /* FIXME check all gen limits */
1121 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
1122 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
1123 return -EINVAL;
1124 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001125
Damien Lespiau94c64192012-10-29 15:14:51 +00001126 /* Sprite planes can be linear or x-tiled surfaces */
1127 switch (obj->tiling_mode) {
1128 case I915_TILING_NONE:
1129 case I915_TILING_X:
1130 break;
1131 default:
Ville Syrjälä17316932013-04-24 18:52:38 +03001132 DRM_DEBUG_KMS("Unsupported tiling mode\n");
Damien Lespiau94c64192012-10-29 15:14:51 +00001133 return -EINVAL;
1134 }
1135
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001136 /*
1137 * FIXME the following code does a bunch of fuzzy adjustments to the
1138 * coordinates and sizes. We probably need some way to decide whether
1139 * more strict checking should be done instead.
1140 */
Ville Syrjälä17316932013-04-24 18:52:38 +03001141 max_scale = intel_plane->max_downscale << 16;
1142 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
1143
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001144 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Ville Syrjälä76eebda2014-08-05 11:26:52 +05301145 intel_plane->rotation);
1146
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001147 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001148 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +03001149
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001150 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001151 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001152
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001153 state->visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001154
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001155 crtc_x = dst->x1;
1156 crtc_y = dst->y1;
1157 crtc_w = drm_rect_width(dst);
1158 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +01001159
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001160 if (state->visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001161 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001162 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001163 if (hscale < 0) {
1164 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001165 drm_rect_debug_print(src, true);
1166 drm_rect_debug_print(dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001167
1168 return hscale;
1169 }
1170
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001171 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001172 if (vscale < 0) {
1173 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001174 drm_rect_debug_print(src, true);
1175 drm_rect_debug_print(dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +03001176
1177 return vscale;
1178 }
1179
Ville Syrjälä17316932013-04-24 18:52:38 +03001180 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001181 drm_rect_adjust_size(src,
1182 drm_rect_width(dst) * hscale - drm_rect_width(src),
1183 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +03001184
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001185 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Ville Syrjälä76eebda2014-08-05 11:26:52 +05301186 intel_plane->rotation);
1187
Ville Syrjälä17316932013-04-24 18:52:38 +03001188 /* sanity check to make sure the src viewport wasn't enlarged */
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001189 WARN_ON(src->x1 < (int) orig_src->x1 ||
1190 src->y1 < (int) orig_src->y1 ||
1191 src->x2 > (int) orig_src->x2 ||
1192 src->y2 > (int) orig_src->y2);
Ville Syrjälä17316932013-04-24 18:52:38 +03001193
1194 /*
1195 * Hardware doesn't handle subpixel coordinates.
1196 * Adjust to (macro)pixel boundary, but be careful not to
1197 * increase the source viewport size, because that could
1198 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +03001199 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001200 src_x = src->x1 >> 16;
1201 src_w = drm_rect_width(src) >> 16;
1202 src_y = src->y1 >> 16;
1203 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +03001204
1205 if (format_is_yuv(fb->pixel_format)) {
1206 src_x &= ~1;
1207 src_w &= ~1;
1208
1209 /*
1210 * Must keep src and dst the
1211 * same if we can't scale.
1212 */
1213 if (!intel_plane->can_scale)
1214 crtc_w &= ~1;
1215
1216 if (crtc_w == 0)
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001217 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +03001218 }
1219 }
1220
1221 /* Check size restrictions when scaling */
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001222 if (state->visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +03001223 unsigned int width_bytes;
1224
1225 WARN_ON(!intel_plane->can_scale);
1226
1227 /* FIXME interlacing min height is 6 */
1228
1229 if (crtc_w < 3 || crtc_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001230 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +03001231
1232 if (src_w < 3 || src_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001233 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +03001234
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001235 width_bytes = ((src_x * pixel_size) & 63) +
1236 src_w * pixel_size;
Ville Syrjälä17316932013-04-24 18:52:38 +03001237
1238 if (src_w > 2048 || src_h > 2048 ||
1239 width_bytes > 4096 || fb->pitches[0] > 4096) {
1240 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
1241 return -EINVAL;
1242 }
1243 }
1244
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001245 if (state->visible) {
1246 src->x1 = src_x;
1247 src->x2 = src_x + src_w;
1248 src->y1 = src_y;
1249 src->y2 = src_y + src_h;
1250 }
1251
1252 dst->x1 = crtc_x;
1253 dst->x2 = crtc_x + crtc_w;
1254 dst->y1 = crtc_y;
1255 dst->y2 = crtc_y + crtc_h;
1256
1257 return 0;
1258}
1259
Gustavo Padovan34aa50a2014-10-24 14:51:32 +01001260static void
1261intel_commit_sprite_plane(struct drm_plane *plane,
1262 struct intel_plane_state *state)
1263{
1264 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -08001265 struct drm_crtc *crtc = state->base.crtc;
Gustavo Padovan34aa50a2014-10-24 14:51:32 +01001266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1267 struct intel_plane *intel_plane = to_intel_plane(plane);
1268 enum pipe pipe = intel_crtc->pipe;
Matt Roper2b875c22014-12-01 15:40:13 -08001269 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan77cde952014-10-24 14:51:33 +01001270 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan34aa50a2014-10-24 14:51:32 +01001271 int crtc_x, crtc_y;
1272 unsigned int crtc_w, crtc_h;
1273 uint32_t src_x, src_y, src_w, src_h;
1274 struct drm_rect *dst = &state->dst;
1275 const struct drm_rect *clip = &state->clip;
1276 bool primary_enabled;
1277
1278 /*
1279 * If the sprite is completely covering the primary plane,
1280 * we can disable the primary and save power.
1281 */
1282 primary_enabled = !drm_rect_equals(dst, clip) || colorkey_enabled(intel_plane);
1283 WARN_ON(!primary_enabled && !state->visible && intel_crtc->active);
1284
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001285 intel_plane->crtc_x = state->orig_dst.x1;
1286 intel_plane->crtc_y = state->orig_dst.y1;
1287 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
1288 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
1289 intel_plane->src_x = state->orig_src.x1;
1290 intel_plane->src_y = state->orig_src.y1;
1291 intel_plane->src_w = drm_rect_width(&state->orig_src);
1292 intel_plane->src_h = drm_rect_height(&state->orig_src);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001293 intel_plane->obj = obj;
1294
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001295 if (intel_crtc->active) {
Ville Syrjälä5b633d62014-04-29 13:35:47 +03001296 bool primary_was_enabled = intel_crtc->primary_enabled;
1297
1298 intel_crtc->primary_enabled = primary_enabled;
1299
Ville Syrjälä46a55d32014-05-21 14:04:46 +03001300 if (primary_was_enabled != primary_enabled)
1301 intel_crtc_wait_for_pending_flips(crtc);
1302
Ville Syrjälä5b633d62014-04-29 13:35:47 +03001303 if (primary_was_enabled && !primary_enabled)
1304 intel_pre_disable_primary(crtc);
Jesse Barnes175bd422011-12-13 13:19:39 -08001305
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001306 if (state->visible) {
1307 crtc_x = state->dst.x1;
Gustavo Padovane259f172014-09-11 17:42:15 -03001308 crtc_y = state->dst.y1;
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001309 crtc_w = drm_rect_width(&state->dst);
1310 crtc_h = drm_rect_height(&state->dst);
1311 src_x = state->src.x1;
1312 src_y = state->src.y1;
1313 src_w = drm_rect_width(&state->src);
1314 src_h = drm_rect_height(&state->src);
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001315 intel_plane->update_plane(plane, crtc, fb, obj,
1316 crtc_x, crtc_y, crtc_w, crtc_h,
1317 src_x, src_y, src_w, src_h);
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001318 } else {
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001319 intel_plane->disable_plane(plane, crtc);
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001320 }
1321
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001322
Daniel Vetterf99d7062014-06-19 16:01:59 +02001323 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_SPRITE(pipe));
1324
Ville Syrjälä5b633d62014-04-29 13:35:47 +03001325 if (!primary_was_enabled && primary_enabled)
1326 intel_post_enable_primary(crtc);
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001327 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001328}
1329
1330static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001331intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
1332 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
1333 unsigned int crtc_w, unsigned int crtc_h,
1334 uint32_t src_x, uint32_t src_y,
1335 uint32_t src_w, uint32_t src_h)
1336{
Matt Roper38f3ce32014-12-02 07:45:25 -08001337 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -08001338 struct drm_framebuffer *old_fb = plane->fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001339 struct intel_plane_state state;
1340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1341 int ret;
1342
Matt Roper2b875c22014-12-01 15:40:13 -08001343 state.base.crtc = crtc;
1344 state.base.fb = fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001345
1346 /* sample coordinates in 16.16 fixed point */
1347 state.src.x1 = src_x;
1348 state.src.x2 = src_x + src_w;
1349 state.src.y1 = src_y;
1350 state.src.y2 = src_y + src_h;
1351
1352 /* integer pixels */
1353 state.dst.x1 = crtc_x;
1354 state.dst.x2 = crtc_x + crtc_w;
1355 state.dst.y1 = crtc_y;
1356 state.dst.y2 = crtc_y + crtc_h;
1357
1358 state.clip.x1 = 0;
1359 state.clip.y1 = 0;
1360 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
1361 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
1362 state.orig_src = state.src;
1363 state.orig_dst = state.dst;
1364
1365 ret = intel_check_sprite_plane(plane, &state);
1366 if (ret)
1367 return ret;
1368
Matt Roper6beb8c232014-12-01 15:40:14 -08001369 if (fb != old_fb && fb) {
1370 ret = intel_prepare_plane_fb(plane, fb);
1371 if (ret)
1372 return ret;
1373 }
Gustavo Padovan34aa50a2014-10-24 14:51:32 +01001374
1375 intel_commit_sprite_plane(plane, &state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001376
1377 if (fb != old_fb && old_fb) {
1378 if (intel_crtc->active)
1379 intel_wait_for_vblank(dev, intel_crtc->pipe);
1380 intel_cleanup_plane_fb(plane, old_fb);
1381 }
1382
Gustavo Padovan34aa50a2014-10-24 14:51:32 +01001383 return 0;
Gustavo Padovan96d61a72014-09-05 17:04:47 -03001384}
1385
1386static int
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001387intel_disable_plane(struct drm_plane *plane)
1388{
1389 struct drm_device *dev = plane->dev;
1390 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001391 struct intel_crtc *intel_crtc;
Daniel Vettera071fa02014-06-18 23:28:09 +02001392 enum pipe pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001393
Ville Syrjälä88a94a52013-08-07 13:30:23 +03001394 if (!plane->fb)
1395 return 0;
1396
1397 if (WARN_ON(!plane->crtc))
1398 return -EINVAL;
1399
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001400 intel_crtc = to_intel_crtc(plane->crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02001401 pipe = intel_crtc->pipe;
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001402
1403 if (intel_crtc->active) {
Ville Syrjälä5b633d62014-04-29 13:35:47 +03001404 bool primary_was_enabled = intel_crtc->primary_enabled;
1405
1406 intel_crtc->primary_enabled = true;
1407
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001408 intel_plane->disable_plane(plane, plane->crtc);
Ville Syrjälä5b633d62014-04-29 13:35:47 +03001409
1410 if (!primary_was_enabled && intel_crtc->primary_enabled)
1411 intel_post_enable_primary(plane->crtc);
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001412 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001413
Ville Syrjälä5f3fb462013-10-01 18:02:13 +03001414 if (intel_plane->obj) {
1415 if (intel_crtc->active)
1416 intel_wait_for_vblank(dev, intel_plane->pipe);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001417
Ville Syrjälä5f3fb462013-10-01 18:02:13 +03001418 mutex_lock(&dev->struct_mutex);
1419 intel_unpin_fb_obj(intel_plane->obj);
Daniel Vettera071fa02014-06-18 23:28:09 +02001420 i915_gem_track_fb(intel_plane->obj, NULL,
1421 INTEL_FRONTBUFFER_SPRITE(pipe));
Ville Syrjälä5f3fb462013-10-01 18:02:13 +03001422 mutex_unlock(&dev->struct_mutex);
Ville Syrjäläc626d312013-03-27 17:49:13 +02001423
Ville Syrjälä5f3fb462013-10-01 18:02:13 +03001424 intel_plane->obj = NULL;
1425 }
Ville Syrjälä82284b62013-10-01 18:02:12 +03001426
Ville Syrjälä5f3fb462013-10-01 18:02:13 +03001427 return 0;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001428}
1429
1430static void intel_destroy_plane(struct drm_plane *plane)
1431{
1432 struct intel_plane *intel_plane = to_intel_plane(plane);
1433 intel_disable_plane(plane);
1434 drm_plane_cleanup(plane);
1435 kfree(intel_plane);
1436}
1437
Jesse Barnes8ea30862012-01-03 08:05:39 -08001438int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1439 struct drm_file *file_priv)
1440{
1441 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001442 struct drm_plane *plane;
1443 struct intel_plane *intel_plane;
1444 int ret = 0;
1445
Daniel Vetter1cff8f62012-04-24 09:55:08 +02001446 if (!drm_core_check_feature(dev, DRIVER_MODESET))
1447 return -ENODEV;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001448
1449 /* Make sure we don't try to enable both src & dest simultaneously */
1450 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
1451 return -EINVAL;
1452
Daniel Vettera0e99e62012-12-02 01:05:46 +01001453 drm_modeset_lock_all(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001454
Rob Clark7707e652014-07-17 23:30:04 -04001455 plane = drm_plane_find(dev, set->plane_id);
1456 if (!plane) {
Ville Syrjälä3f2c2052013-10-17 13:35:03 +03001457 ret = -ENOENT;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001458 goto out_unlock;
1459 }
1460
Jesse Barnes8ea30862012-01-03 08:05:39 -08001461 intel_plane = to_intel_plane(plane);
1462 ret = intel_plane->update_colorkey(plane, set);
1463
1464out_unlock:
Daniel Vettera0e99e62012-12-02 01:05:46 +01001465 drm_modeset_unlock_all(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001466 return ret;
1467}
1468
1469int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1470 struct drm_file *file_priv)
1471{
1472 struct drm_intel_sprite_colorkey *get = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001473 struct drm_plane *plane;
1474 struct intel_plane *intel_plane;
1475 int ret = 0;
1476
Daniel Vetter1cff8f62012-04-24 09:55:08 +02001477 if (!drm_core_check_feature(dev, DRIVER_MODESET))
1478 return -ENODEV;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001479
Daniel Vettera0e99e62012-12-02 01:05:46 +01001480 drm_modeset_lock_all(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001481
Rob Clark7707e652014-07-17 23:30:04 -04001482 plane = drm_plane_find(dev, get->plane_id);
1483 if (!plane) {
Ville Syrjälä3f2c2052013-10-17 13:35:03 +03001484 ret = -ENOENT;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001485 goto out_unlock;
1486 }
1487
Jesse Barnes8ea30862012-01-03 08:05:39 -08001488 intel_plane = to_intel_plane(plane);
1489 intel_plane->get_colorkey(plane, get);
1490
1491out_unlock:
Daniel Vettera0e99e62012-12-02 01:05:46 +01001492 drm_modeset_unlock_all(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001493 return ret;
1494}
1495
Sonika Jindal48404c12014-08-22 14:06:04 +05301496int intel_plane_set_property(struct drm_plane *plane,
1497 struct drm_property *prop,
1498 uint64_t val)
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301499{
1500 struct drm_device *dev = plane->dev;
1501 struct intel_plane *intel_plane = to_intel_plane(plane);
1502 uint64_t old_val;
1503 int ret = -ENOENT;
1504
1505 if (prop == dev->mode_config.rotation_property) {
1506 /* exactly one rotation angle please */
1507 if (hweight32(val & 0xf) != 1)
1508 return -EINVAL;
1509
Ville Syrjälä09dba002014-09-01 18:08:25 +03001510 if (intel_plane->rotation == val)
1511 return 0;
1512
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301513 old_val = intel_plane->rotation;
1514 intel_plane->rotation = val;
1515 ret = intel_plane_restore(plane);
1516 if (ret)
1517 intel_plane->rotation = old_val;
1518 }
1519
1520 return ret;
1521}
1522
Ville Syrjäläe57465f2014-08-05 11:26:53 +05301523int intel_plane_restore(struct drm_plane *plane)
Jesse Barnes5e1bac22013-03-26 09:25:43 -07001524{
1525 struct intel_plane *intel_plane = to_intel_plane(plane);
1526
1527 if (!plane->crtc || !plane->fb)
Ville Syrjäläe57465f2014-08-05 11:26:53 +05301528 return 0;
Jesse Barnes5e1bac22013-03-26 09:25:43 -07001529
Sonika Jindal48404c12014-08-22 14:06:04 +05301530 return plane->funcs->update_plane(plane, plane->crtc, plane->fb,
Ville Syrjäläe57465f2014-08-05 11:26:53 +05301531 intel_plane->crtc_x, intel_plane->crtc_y,
1532 intel_plane->crtc_w, intel_plane->crtc_h,
1533 intel_plane->src_x, intel_plane->src_y,
1534 intel_plane->src_w, intel_plane->src_h);
Jesse Barnes5e1bac22013-03-26 09:25:43 -07001535}
1536
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03001537void intel_plane_disable(struct drm_plane *plane)
1538{
1539 if (!plane->crtc || !plane->fb)
1540 return;
1541
1542 intel_disable_plane(plane);
1543}
1544
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001545static const struct drm_plane_funcs intel_plane_funcs = {
1546 .update_plane = intel_update_plane,
1547 .disable_plane = intel_disable_plane,
1548 .destroy = intel_destroy_plane,
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301549 .set_property = intel_plane_set_property,
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001550};
1551
Chris Wilsond1686ae2012-04-10 11:41:49 +01001552static uint32_t ilk_plane_formats[] = {
1553 DRM_FORMAT_XRGB8888,
1554 DRM_FORMAT_YUYV,
1555 DRM_FORMAT_YVYU,
1556 DRM_FORMAT_UYVY,
1557 DRM_FORMAT_VYUY,
1558};
1559
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001560static uint32_t snb_plane_formats[] = {
1561 DRM_FORMAT_XBGR8888,
1562 DRM_FORMAT_XRGB8888,
1563 DRM_FORMAT_YUYV,
1564 DRM_FORMAT_YVYU,
1565 DRM_FORMAT_UYVY,
1566 DRM_FORMAT_VYUY,
1567};
1568
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001569static uint32_t vlv_plane_formats[] = {
1570 DRM_FORMAT_RGB565,
1571 DRM_FORMAT_ABGR8888,
1572 DRM_FORMAT_ARGB8888,
1573 DRM_FORMAT_XBGR8888,
1574 DRM_FORMAT_XRGB8888,
1575 DRM_FORMAT_XBGR2101010,
1576 DRM_FORMAT_ABGR2101010,
1577 DRM_FORMAT_YUYV,
1578 DRM_FORMAT_YVYU,
1579 DRM_FORMAT_UYVY,
1580 DRM_FORMAT_VYUY,
1581};
1582
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001583static uint32_t skl_plane_formats[] = {
1584 DRM_FORMAT_RGB565,
1585 DRM_FORMAT_ABGR8888,
1586 DRM_FORMAT_ARGB8888,
1587 DRM_FORMAT_XBGR8888,
1588 DRM_FORMAT_XRGB8888,
1589 DRM_FORMAT_YUYV,
1590 DRM_FORMAT_YVYU,
1591 DRM_FORMAT_UYVY,
1592 DRM_FORMAT_VYUY,
1593};
1594
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001595int
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001596intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001597{
1598 struct intel_plane *intel_plane;
1599 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001600 const uint32_t *plane_formats;
1601 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001602 int ret;
1603
Chris Wilsond1686ae2012-04-10 11:41:49 +01001604 if (INTEL_INFO(dev)->gen < 5)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001605 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001606
Daniel Vetterb14c5672013-09-19 12:18:32 +02001607 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001608 if (!intel_plane)
1609 return -ENOMEM;
1610
Chris Wilsond1686ae2012-04-10 11:41:49 +01001611 switch (INTEL_INFO(dev)->gen) {
1612 case 5:
1613 case 6:
Damien Lespiau2d354c32012-10-22 18:19:27 +01001614 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001615 intel_plane->max_downscale = 16;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001616 intel_plane->update_plane = ilk_update_plane;
1617 intel_plane->disable_plane = ilk_disable_plane;
1618 intel_plane->update_colorkey = ilk_update_colorkey;
1619 intel_plane->get_colorkey = ilk_get_colorkey;
1620
1621 if (IS_GEN6(dev)) {
1622 plane_formats = snb_plane_formats;
1623 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1624 } else {
1625 plane_formats = ilk_plane_formats;
1626 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1627 }
1628 break;
1629
1630 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001631 case 8:
Damien Lespiaud49f7092013-04-25 15:15:00 +01001632 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001633 intel_plane->can_scale = true;
Damien Lespiaud49f7092013-04-25 15:15:00 +01001634 intel_plane->max_downscale = 2;
1635 } else {
1636 intel_plane->can_scale = false;
1637 intel_plane->max_downscale = 1;
1638 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001639
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001640 if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001641 intel_plane->update_plane = vlv_update_plane;
1642 intel_plane->disable_plane = vlv_disable_plane;
1643 intel_plane->update_colorkey = vlv_update_colorkey;
1644 intel_plane->get_colorkey = vlv_get_colorkey;
1645
1646 plane_formats = vlv_plane_formats;
1647 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1648 } else {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001649 intel_plane->update_plane = ivb_update_plane;
1650 intel_plane->disable_plane = ivb_disable_plane;
1651 intel_plane->update_colorkey = ivb_update_colorkey;
1652 intel_plane->get_colorkey = ivb_get_colorkey;
1653
1654 plane_formats = snb_plane_formats;
1655 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1656 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001657 break;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001658 case 9:
1659 /*
1660 * FIXME: Skylake planes can be scaled (with some restrictions),
1661 * but this is for another time.
1662 */
1663 intel_plane->can_scale = false;
1664 intel_plane->max_downscale = 1;
1665 intel_plane->update_plane = skl_update_plane;
1666 intel_plane->disable_plane = skl_disable_plane;
1667 intel_plane->update_colorkey = skl_update_colorkey;
1668 intel_plane->get_colorkey = skl_get_colorkey;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001669
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001670 plane_formats = skl_plane_formats;
1671 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1672 break;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001673 default:
Jesper Juhla8b0bba2012-06-27 00:55:37 +02001674 kfree(intel_plane);
Chris Wilsond1686ae2012-04-10 11:41:49 +01001675 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001676 }
1677
1678 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001679 intel_plane->plane = plane;
Ville Syrjälä76eebda2014-08-05 11:26:52 +05301680 intel_plane->rotation = BIT(DRM_ROTATE_0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001681 possible_crtcs = (1 << pipe);
Derek Foreman8fe8a3f2014-09-03 10:38:20 -03001682 ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
1683 &intel_plane_funcs,
1684 plane_formats, num_plane_formats,
1685 DRM_PLANE_TYPE_OVERLAY);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301686 if (ret) {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001687 kfree(intel_plane);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301688 goto out;
1689 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001690
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301691 if (!dev->mode_config.rotation_property)
1692 dev->mode_config.rotation_property =
1693 drm_mode_create_rotation_property(dev,
1694 BIT(DRM_ROTATE_0) |
1695 BIT(DRM_ROTATE_180));
1696
1697 if (dev->mode_config.rotation_property)
1698 drm_object_attach_property(&intel_plane->base.base,
1699 dev->mode_config.rotation_property,
1700 intel_plane->rotation);
1701
1702 out:
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001703 return ret;
1704}