Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1 | /* |
Pierre Ossman | 70f1048 | 2007-07-11 20:04:50 +0200 | [diff] [blame] | 2 | * linux/drivers/mmc/host/at91_mci.c - ATMEL AT91 MCI Driver |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2005 Cougar Creek Computing Devices Ltd, All Rights Reserved |
| 5 | * |
| 6 | * Copyright (C) 2006 Malcolm Noyes |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
| 13 | /* |
Andrew Victor | 99eeb8d | 2006-12-11 12:40:23 +0100 | [diff] [blame] | 14 | This is the AT91 MCI driver that has been tested with both MMC cards |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 15 | and SD-cards. Boards that support write protect are now supported. |
| 16 | The CCAT91SBC001 board does not support SD cards. |
| 17 | |
| 18 | The three entry points are at91_mci_request, at91_mci_set_ios |
| 19 | and at91_mci_get_ro. |
| 20 | |
| 21 | SET IOS |
| 22 | This configures the device to put it into the correct mode and clock speed |
| 23 | required. |
| 24 | |
| 25 | MCI REQUEST |
| 26 | MCI request processes the commands sent in the mmc_request structure. This |
| 27 | can consist of a processing command and a stop command in the case of |
| 28 | multiple block transfers. |
| 29 | |
| 30 | There are three main types of request, commands, reads and writes. |
| 31 | |
| 32 | Commands are straight forward. The command is submitted to the controller and |
| 33 | the request function returns. When the controller generates an interrupt to indicate |
| 34 | the command is finished, the response to the command are read and the mmc_request_done |
| 35 | function called to end the request. |
| 36 | |
| 37 | Reads and writes work in a similar manner to normal commands but involve the PDC (DMA) |
| 38 | controller to manage the transfers. |
| 39 | |
| 40 | A read is done from the controller directly to the scatterlist passed in from the request. |
Andrew Victor | 99eeb8d | 2006-12-11 12:40:23 +0100 | [diff] [blame] | 41 | Due to a bug in the AT91RM9200 controller, when a read is completed, all the words are byte |
| 42 | swapped in the scatterlist buffers. AT91SAM926x are not affected by this bug. |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 43 | |
| 44 | The sequence of read interrupts is: ENDRX, RXBUFF, CMDRDY |
| 45 | |
| 46 | A write is slightly different in that the bytes to write are read from the scatterlist |
| 47 | into a dma memory buffer (this is in case the source buffer should be read only). The |
| 48 | entire write buffer is then done from this single dma memory buffer. |
| 49 | |
| 50 | The sequence of write interrupts is: ENDTX, TXBUFE, NOTBUSY, CMDRDY |
| 51 | |
| 52 | GET RO |
| 53 | Gets the status of the write protect pin, if available. |
| 54 | */ |
| 55 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 56 | #include <linux/module.h> |
| 57 | #include <linux/moduleparam.h> |
| 58 | #include <linux/init.h> |
| 59 | #include <linux/ioport.h> |
| 60 | #include <linux/platform_device.h> |
| 61 | #include <linux/interrupt.h> |
| 62 | #include <linux/blkdev.h> |
| 63 | #include <linux/delay.h> |
| 64 | #include <linux/err.h> |
| 65 | #include <linux/dma-mapping.h> |
| 66 | #include <linux/clk.h> |
Andrew Victor | 93a3ddc | 2007-02-08 11:31:22 +0100 | [diff] [blame] | 67 | #include <linux/atmel_pdc.h> |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 68 | |
| 69 | #include <linux/mmc/host.h> |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 70 | |
| 71 | #include <asm/io.h> |
| 72 | #include <asm/irq.h> |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 73 | #include <asm/gpio.h> |
| 74 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 75 | #include <asm/mach/mmc.h> |
| 76 | #include <asm/arch/board.h> |
Andrew Victor | 99eeb8d | 2006-12-11 12:40:23 +0100 | [diff] [blame] | 77 | #include <asm/arch/cpu.h> |
Andrew Victor | 55d8bae | 2006-11-30 17:16:43 +0100 | [diff] [blame] | 78 | #include <asm/arch/at91_mci.h> |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 79 | |
| 80 | #define DRIVER_NAME "at91_mci" |
| 81 | |
Andrew Victor | df05a30 | 2006-10-23 14:50:09 +0200 | [diff] [blame] | 82 | #define FL_SENT_COMMAND (1 << 0) |
| 83 | #define FL_SENT_STOP (1 << 1) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 84 | |
Andrew Victor | df05a30 | 2006-10-23 14:50:09 +0200 | [diff] [blame] | 85 | #define AT91_MCI_ERRORS (AT91_MCI_RINDE | AT91_MCI_RDIRE | AT91_MCI_RCRCE \ |
| 86 | | AT91_MCI_RENDE | AT91_MCI_RTOE | AT91_MCI_DCRCE \ |
Nicolas Ferre | 37b758e | 2007-08-08 12:01:44 +0200 | [diff] [blame] | 87 | | AT91_MCI_DTOE | AT91_MCI_OVRE | AT91_MCI_UNRE) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 88 | |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 89 | #define at91_mci_read(host, reg) __raw_readl((host)->baseaddr + (reg)) |
| 90 | #define at91_mci_write(host, reg, val) __raw_writel((val), (host)->baseaddr + (reg)) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 91 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 92 | |
| 93 | /* |
| 94 | * Low level type for this driver |
| 95 | */ |
| 96 | struct at91mci_host |
| 97 | { |
| 98 | struct mmc_host *mmc; |
| 99 | struct mmc_command *cmd; |
| 100 | struct mmc_request *request; |
| 101 | |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 102 | void __iomem *baseaddr; |
Andrew Victor | 17ea059 | 2006-10-23 14:44:40 +0200 | [diff] [blame] | 103 | int irq; |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 104 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 105 | struct at91_mmc_data *board; |
| 106 | int present; |
| 107 | |
Andrew Victor | 3dd3b03 | 2006-10-23 14:46:54 +0200 | [diff] [blame] | 108 | struct clk *mci_clk; |
| 109 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 110 | /* |
| 111 | * Flag indicating when the command has been sent. This is used to |
| 112 | * work out whether or not to send the stop |
| 113 | */ |
| 114 | unsigned int flags; |
| 115 | /* flag for current bus settings */ |
| 116 | u32 bus_mode; |
| 117 | |
| 118 | /* DMA buffer used for transmitting */ |
| 119 | unsigned int* buffer; |
| 120 | dma_addr_t physical_address; |
| 121 | unsigned int total_length; |
| 122 | |
| 123 | /* Latest in the scatterlist that has been enabled for transfer, but not freed */ |
| 124 | int in_use_index; |
| 125 | |
| 126 | /* Latest in the scatterlist that has been enabled for transfer */ |
| 127 | int transfer_index; |
Marc Pignat | e181dce | 2008-05-30 14:06:32 +0200 | [diff] [blame] | 128 | |
| 129 | /* Timer for timeouts */ |
| 130 | struct timer_list timer; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 131 | }; |
| 132 | |
Marc Pignat | c5a89c6 | 2008-05-30 14:07:47 +0200 | [diff] [blame^] | 133 | /* |
| 134 | * Reset the controller and restore most of the state |
| 135 | */ |
| 136 | static void at91_reset_host(struct at91mci_host *host) |
| 137 | { |
| 138 | unsigned long flags; |
| 139 | u32 mr; |
| 140 | u32 sdcr; |
| 141 | u32 dtor; |
| 142 | u32 imr; |
| 143 | |
| 144 | local_irq_save(flags); |
| 145 | imr = at91_mci_read(host, AT91_MCI_IMR); |
| 146 | |
| 147 | at91_mci_write(host, AT91_MCI_IDR, 0xffffffff); |
| 148 | |
| 149 | /* save current state */ |
| 150 | mr = at91_mci_read(host, AT91_MCI_MR) & 0x7fff; |
| 151 | sdcr = at91_mci_read(host, AT91_MCI_SDCR); |
| 152 | dtor = at91_mci_read(host, AT91_MCI_DTOR); |
| 153 | |
| 154 | /* reset the controller */ |
| 155 | at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIDIS | AT91_MCI_SWRST); |
| 156 | |
| 157 | /* restore state */ |
| 158 | at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIEN); |
| 159 | at91_mci_write(host, AT91_MCI_MR, mr); |
| 160 | at91_mci_write(host, AT91_MCI_SDCR, sdcr); |
| 161 | at91_mci_write(host, AT91_MCI_DTOR, dtor); |
| 162 | at91_mci_write(host, AT91_MCI_IER, imr); |
| 163 | |
| 164 | /* make sure sdio interrupts will fire */ |
| 165 | at91_mci_read(host, AT91_MCI_SR); |
| 166 | |
| 167 | local_irq_restore(flags); |
| 168 | } |
| 169 | |
Marc Pignat | e181dce | 2008-05-30 14:06:32 +0200 | [diff] [blame] | 170 | static void at91_timeout_timer(unsigned long data) |
| 171 | { |
| 172 | struct at91mci_host *host; |
| 173 | |
| 174 | host = (struct at91mci_host *)data; |
| 175 | |
| 176 | if (host->request) { |
| 177 | dev_err(host->mmc->parent, "Timeout waiting end of packet\n"); |
| 178 | |
| 179 | if (host->cmd && host->cmd->data) { |
| 180 | host->cmd->data->error = -ETIMEDOUT; |
| 181 | } else { |
| 182 | if (host->cmd) |
| 183 | host->cmd->error = -ETIMEDOUT; |
| 184 | else |
| 185 | host->request->cmd->error = -ETIMEDOUT; |
| 186 | } |
| 187 | |
Marc Pignat | c5a89c6 | 2008-05-30 14:07:47 +0200 | [diff] [blame^] | 188 | at91_reset_host(host); |
Marc Pignat | e181dce | 2008-05-30 14:06:32 +0200 | [diff] [blame] | 189 | mmc_request_done(host->mmc, host->request); |
| 190 | } |
| 191 | } |
| 192 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 193 | /* |
| 194 | * Copy from sg to a dma block - used for transfers |
| 195 | */ |
Nicolas Ferre | e8d04d3 | 2007-06-19 18:32:34 +0200 | [diff] [blame] | 196 | static inline void at91_mci_sg_to_dma(struct at91mci_host *host, struct mmc_data *data) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 197 | { |
| 198 | unsigned int len, i, size; |
| 199 | unsigned *dmabuf = host->buffer; |
| 200 | |
| 201 | size = host->total_length; |
| 202 | len = data->sg_len; |
| 203 | |
| 204 | /* |
| 205 | * Just loop through all entries. Size might not |
| 206 | * be the entire list though so make sure that |
| 207 | * we do not transfer too much. |
| 208 | */ |
| 209 | for (i = 0; i < len; i++) { |
| 210 | struct scatterlist *sg; |
| 211 | int amount; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 212 | unsigned int *sgbuffer; |
| 213 | |
| 214 | sg = &data->sg[i]; |
| 215 | |
Jens Axboe | 45711f1 | 2007-10-22 21:19:53 +0200 | [diff] [blame] | 216 | sgbuffer = kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 217 | amount = min(size, sg->length); |
| 218 | size -= amount; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 219 | |
Andrew Victor | 99eeb8d | 2006-12-11 12:40:23 +0100 | [diff] [blame] | 220 | if (cpu_is_at91rm9200()) { /* AT91RM9200 errata */ |
| 221 | int index; |
| 222 | |
| 223 | for (index = 0; index < (amount / 4); index++) |
| 224 | *dmabuf++ = swab32(sgbuffer[index]); |
| 225 | } |
| 226 | else |
| 227 | memcpy(dmabuf, sgbuffer, amount); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 228 | |
| 229 | kunmap_atomic(sgbuffer, KM_BIO_SRC_IRQ); |
| 230 | |
| 231 | if (size == 0) |
| 232 | break; |
| 233 | } |
| 234 | |
| 235 | /* |
| 236 | * Check that we didn't get a request to transfer |
| 237 | * more data than can fit into the SG list. |
| 238 | */ |
| 239 | BUG_ON(size != 0); |
| 240 | } |
| 241 | |
| 242 | /* |
| 243 | * Prepare a dma read |
| 244 | */ |
Nicolas Ferre | e8d04d3 | 2007-06-19 18:32:34 +0200 | [diff] [blame] | 245 | static void at91_mci_pre_dma_read(struct at91mci_host *host) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 246 | { |
| 247 | int i; |
| 248 | struct scatterlist *sg; |
| 249 | struct mmc_command *cmd; |
| 250 | struct mmc_data *data; |
| 251 | |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 252 | pr_debug("pre dma read\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 253 | |
| 254 | cmd = host->cmd; |
| 255 | if (!cmd) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 256 | pr_debug("no command\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 257 | return; |
| 258 | } |
| 259 | |
| 260 | data = cmd->data; |
| 261 | if (!data) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 262 | pr_debug("no data\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 263 | return; |
| 264 | } |
| 265 | |
| 266 | for (i = 0; i < 2; i++) { |
| 267 | /* nothing left to transfer */ |
| 268 | if (host->transfer_index >= data->sg_len) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 269 | pr_debug("Nothing left to transfer (index = %d)\n", host->transfer_index); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 270 | break; |
| 271 | } |
| 272 | |
| 273 | /* Check to see if this needs filling */ |
| 274 | if (i == 0) { |
Andrew Victor | 93a3ddc | 2007-02-08 11:31:22 +0100 | [diff] [blame] | 275 | if (at91_mci_read(host, ATMEL_PDC_RCR) != 0) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 276 | pr_debug("Transfer active in current\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 277 | continue; |
| 278 | } |
| 279 | } |
| 280 | else { |
Andrew Victor | 93a3ddc | 2007-02-08 11:31:22 +0100 | [diff] [blame] | 281 | if (at91_mci_read(host, ATMEL_PDC_RNCR) != 0) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 282 | pr_debug("Transfer active in next\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 283 | continue; |
| 284 | } |
| 285 | } |
| 286 | |
| 287 | /* Setup the next transfer */ |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 288 | pr_debug("Using transfer index %d\n", host->transfer_index); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 289 | |
| 290 | sg = &data->sg[host->transfer_index++]; |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 291 | pr_debug("sg = %p\n", sg); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 292 | |
Jens Axboe | 45711f1 | 2007-10-22 21:19:53 +0200 | [diff] [blame] | 293 | sg->dma_address = dma_map_page(NULL, sg_page(sg), sg->offset, sg->length, DMA_FROM_DEVICE); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 294 | |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 295 | pr_debug("dma address = %08X, length = %d\n", sg->dma_address, sg->length); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 296 | |
| 297 | if (i == 0) { |
Andrew Victor | 93a3ddc | 2007-02-08 11:31:22 +0100 | [diff] [blame] | 298 | at91_mci_write(host, ATMEL_PDC_RPR, sg->dma_address); |
Marc Pignat | 80f9254 | 2008-05-30 14:05:24 +0200 | [diff] [blame] | 299 | at91_mci_write(host, ATMEL_PDC_RCR, (data->blksz & 0x3) ? sg->length : sg->length / 4); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 300 | } |
| 301 | else { |
Andrew Victor | 93a3ddc | 2007-02-08 11:31:22 +0100 | [diff] [blame] | 302 | at91_mci_write(host, ATMEL_PDC_RNPR, sg->dma_address); |
Marc Pignat | 80f9254 | 2008-05-30 14:05:24 +0200 | [diff] [blame] | 303 | at91_mci_write(host, ATMEL_PDC_RNCR, (data->blksz & 0x3) ? sg->length : sg->length / 4); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 304 | } |
| 305 | } |
| 306 | |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 307 | pr_debug("pre dma read done\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 308 | } |
| 309 | |
| 310 | /* |
| 311 | * Handle after a dma read |
| 312 | */ |
Nicolas Ferre | e8d04d3 | 2007-06-19 18:32:34 +0200 | [diff] [blame] | 313 | static void at91_mci_post_dma_read(struct at91mci_host *host) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 314 | { |
| 315 | struct mmc_command *cmd; |
| 316 | struct mmc_data *data; |
| 317 | |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 318 | pr_debug("post dma read\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 319 | |
| 320 | cmd = host->cmd; |
| 321 | if (!cmd) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 322 | pr_debug("no command\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 323 | return; |
| 324 | } |
| 325 | |
| 326 | data = cmd->data; |
| 327 | if (!data) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 328 | pr_debug("no data\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 329 | return; |
| 330 | } |
| 331 | |
| 332 | while (host->in_use_index < host->transfer_index) { |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 333 | struct scatterlist *sg; |
| 334 | |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 335 | pr_debug("finishing index %d\n", host->in_use_index); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 336 | |
| 337 | sg = &data->sg[host->in_use_index++]; |
| 338 | |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 339 | pr_debug("Unmapping page %08X\n", sg->dma_address); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 340 | |
| 341 | dma_unmap_page(NULL, sg->dma_address, sg->length, DMA_FROM_DEVICE); |
| 342 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 343 | data->bytes_xfered += sg->length; |
| 344 | |
Andrew Victor | 99eeb8d | 2006-12-11 12:40:23 +0100 | [diff] [blame] | 345 | if (cpu_is_at91rm9200()) { /* AT91RM9200 errata */ |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 346 | unsigned int *buffer; |
Andrew Victor | 99eeb8d | 2006-12-11 12:40:23 +0100 | [diff] [blame] | 347 | int index; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 348 | |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 349 | /* Swap the contents of the buffer */ |
Jens Axboe | 45711f1 | 2007-10-22 21:19:53 +0200 | [diff] [blame] | 350 | buffer = kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset; |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 351 | pr_debug("buffer = %p, length = %d\n", buffer, sg->length); |
| 352 | |
Andrew Victor | 99eeb8d | 2006-12-11 12:40:23 +0100 | [diff] [blame] | 353 | for (index = 0; index < (sg->length / 4); index++) |
| 354 | buffer[index] = swab32(buffer[index]); |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 355 | |
| 356 | kunmap_atomic(buffer, KM_BIO_SRC_IRQ); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 357 | } |
Andrew Victor | 99eeb8d | 2006-12-11 12:40:23 +0100 | [diff] [blame] | 358 | |
Jens Axboe | 45711f1 | 2007-10-22 21:19:53 +0200 | [diff] [blame] | 359 | flush_dcache_page(sg_page(sg)); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 360 | } |
| 361 | |
| 362 | /* Is there another transfer to trigger? */ |
| 363 | if (host->transfer_index < data->sg_len) |
Nicolas Ferre | e8d04d3 | 2007-06-19 18:32:34 +0200 | [diff] [blame] | 364 | at91_mci_pre_dma_read(host); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 365 | else { |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 366 | at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_ENDRX); |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 367 | at91_mci_write(host, AT91_MCI_IER, AT91_MCI_RXBUFF); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 368 | } |
| 369 | |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 370 | pr_debug("post dma read done\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 371 | } |
| 372 | |
| 373 | /* |
| 374 | * Handle transmitted data |
| 375 | */ |
| 376 | static void at91_mci_handle_transmitted(struct at91mci_host *host) |
| 377 | { |
| 378 | struct mmc_command *cmd; |
| 379 | struct mmc_data *data; |
| 380 | |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 381 | pr_debug("Handling the transmit\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 382 | |
| 383 | /* Disable the transfer */ |
Andrew Victor | 93a3ddc | 2007-02-08 11:31:22 +0100 | [diff] [blame] | 384 | at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 385 | |
| 386 | /* Now wait for cmd ready */ |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 387 | at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_TXBUFE); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 388 | |
| 389 | cmd = host->cmd; |
| 390 | if (!cmd) return; |
| 391 | |
| 392 | data = cmd->data; |
| 393 | if (!data) return; |
| 394 | |
Pierre Ossman | be0192a | 2007-07-24 21:11:47 +0200 | [diff] [blame] | 395 | if (cmd->data->blocks > 1) { |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 396 | pr_debug("multiple write : wait for BLKE...\n"); |
| 397 | at91_mci_write(host, AT91_MCI_IER, AT91_MCI_BLKE); |
| 398 | } else |
| 399 | at91_mci_write(host, AT91_MCI_IER, AT91_MCI_NOTBUSY); |
| 400 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 401 | data->bytes_xfered = host->total_length; |
| 402 | } |
| 403 | |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 404 | /*Handle after command sent ready*/ |
| 405 | static int at91_mci_handle_cmdrdy(struct at91mci_host *host) |
| 406 | { |
| 407 | if (!host->cmd) |
| 408 | return 1; |
| 409 | else if (!host->cmd->data) { |
| 410 | if (host->flags & FL_SENT_STOP) { |
| 411 | /*After multi block write, we must wait for NOTBUSY*/ |
| 412 | at91_mci_write(host, AT91_MCI_IER, AT91_MCI_NOTBUSY); |
| 413 | } else return 1; |
| 414 | } else if (host->cmd->data->flags & MMC_DATA_WRITE) { |
| 415 | /*After sendding multi-block-write command, start DMA transfer*/ |
| 416 | at91_mci_write(host, AT91_MCI_IER, AT91_MCI_TXBUFE); |
| 417 | at91_mci_write(host, AT91_MCI_IER, AT91_MCI_BLKE); |
| 418 | at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN); |
| 419 | } |
| 420 | |
| 421 | /* command not completed, have to wait */ |
| 422 | return 0; |
| 423 | } |
| 424 | |
| 425 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 426 | /* |
| 427 | * Enable the controller |
| 428 | */ |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 429 | static void at91_mci_enable(struct at91mci_host *host) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 430 | { |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 431 | unsigned int mr; |
| 432 | |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 433 | at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIEN); |
Andrew Victor | f3a8efa | 2006-10-23 14:53:20 +0200 | [diff] [blame] | 434 | at91_mci_write(host, AT91_MCI_IDR, 0xffffffff); |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 435 | at91_mci_write(host, AT91_MCI_DTOR, AT91_MCI_DTOMUL_1M | AT91_MCI_DTOCYC); |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 436 | mr = AT91_MCI_PDCMODE | 0x34a; |
| 437 | |
| 438 | if (cpu_is_at91sam9260() || cpu_is_at91sam9263()) |
| 439 | mr |= AT91_MCI_RDPROOF | AT91_MCI_WRPROOF; |
| 440 | |
| 441 | at91_mci_write(host, AT91_MCI_MR, mr); |
Andrew Victor | 99eeb8d | 2006-12-11 12:40:23 +0100 | [diff] [blame] | 442 | |
| 443 | /* use Slot A or B (only one at same time) */ |
| 444 | at91_mci_write(host, AT91_MCI_SDCR, host->board->slot_b); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 445 | } |
| 446 | |
| 447 | /* |
| 448 | * Disable the controller |
| 449 | */ |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 450 | static void at91_mci_disable(struct at91mci_host *host) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 451 | { |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 452 | at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIDIS | AT91_MCI_SWRST); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 453 | } |
| 454 | |
| 455 | /* |
| 456 | * Send a command |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 457 | */ |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 458 | static void at91_mci_send_command(struct at91mci_host *host, struct mmc_command *cmd) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 459 | { |
| 460 | unsigned int cmdr, mr; |
| 461 | unsigned int block_length; |
| 462 | struct mmc_data *data = cmd->data; |
| 463 | |
| 464 | unsigned int blocks; |
| 465 | unsigned int ier = 0; |
| 466 | |
| 467 | host->cmd = cmd; |
| 468 | |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 469 | /* Needed for leaving busy state before CMD1 */ |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 470 | if ((at91_mci_read(host, AT91_MCI_SR) & AT91_MCI_RTOE) && (cmd->opcode == 1)) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 471 | pr_debug("Clearing timeout\n"); |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 472 | at91_mci_write(host, AT91_MCI_ARGR, 0); |
| 473 | at91_mci_write(host, AT91_MCI_CMDR, AT91_MCI_OPDCMD); |
| 474 | while (!(at91_mci_read(host, AT91_MCI_SR) & AT91_MCI_CMDRDY)) { |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 475 | /* spin */ |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 476 | pr_debug("Clearing: SR = %08X\n", at91_mci_read(host, AT91_MCI_SR)); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 477 | } |
| 478 | } |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 479 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 480 | cmdr = cmd->opcode; |
| 481 | |
| 482 | if (mmc_resp_type(cmd) == MMC_RSP_NONE) |
| 483 | cmdr |= AT91_MCI_RSPTYP_NONE; |
| 484 | else { |
| 485 | /* if a response is expected then allow maximum response latancy */ |
| 486 | cmdr |= AT91_MCI_MAXLAT; |
| 487 | /* set 136 bit response for R2, 48 bit response otherwise */ |
| 488 | if (mmc_resp_type(cmd) == MMC_RSP_R2) |
| 489 | cmdr |= AT91_MCI_RSPTYP_136; |
| 490 | else |
| 491 | cmdr |= AT91_MCI_RSPTYP_48; |
| 492 | } |
| 493 | |
| 494 | if (data) { |
Marc Pignat | 1d4de9e | 2007-08-09 13:56:29 +0200 | [diff] [blame] | 495 | |
Marc Pignat | 80f9254 | 2008-05-30 14:05:24 +0200 | [diff] [blame] | 496 | if ( cpu_is_at91rm9200() && (data->blksz & 0x3) ) { |
Marc Pignat | 1d4de9e | 2007-08-09 13:56:29 +0200 | [diff] [blame] | 497 | pr_debug("Unsupported block size\n"); |
| 498 | cmd->error = -EINVAL; |
| 499 | mmc_request_done(host->mmc, host->request); |
| 500 | return; |
| 501 | } |
| 502 | |
Russell King | a3fd4a1 | 2006-06-04 17:51:15 +0100 | [diff] [blame] | 503 | block_length = data->blksz; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 504 | blocks = data->blocks; |
| 505 | |
| 506 | /* always set data start - also set direction flag for read */ |
| 507 | if (data->flags & MMC_DATA_READ) |
| 508 | cmdr |= (AT91_MCI_TRDIR | AT91_MCI_TRCMD_START); |
| 509 | else if (data->flags & MMC_DATA_WRITE) |
| 510 | cmdr |= AT91_MCI_TRCMD_START; |
| 511 | |
| 512 | if (data->flags & MMC_DATA_STREAM) |
| 513 | cmdr |= AT91_MCI_TRTYP_STREAM; |
Pierre Ossman | be0192a | 2007-07-24 21:11:47 +0200 | [diff] [blame] | 514 | if (data->blocks > 1) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 515 | cmdr |= AT91_MCI_TRTYP_MULTIPLE; |
| 516 | } |
| 517 | else { |
| 518 | block_length = 0; |
| 519 | blocks = 0; |
| 520 | } |
| 521 | |
Marc Pignat | b6cedb3 | 2007-06-06 20:27:59 +0200 | [diff] [blame] | 522 | if (host->flags & FL_SENT_STOP) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 523 | cmdr |= AT91_MCI_TRCMD_STOP; |
| 524 | |
| 525 | if (host->bus_mode == MMC_BUSMODE_OPENDRAIN) |
| 526 | cmdr |= AT91_MCI_OPDCMD; |
| 527 | |
| 528 | /* |
| 529 | * Set the arguments and send the command |
| 530 | */ |
Andrew Victor | f3a8efa | 2006-10-23 14:53:20 +0200 | [diff] [blame] | 531 | pr_debug("Sending command %d as %08X, arg = %08X, blocks = %d, length = %d (MR = %08X)\n", |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 532 | cmd->opcode, cmdr, cmd->arg, blocks, block_length, at91_mci_read(host, AT91_MCI_MR)); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 533 | |
| 534 | if (!data) { |
Andrew Victor | 93a3ddc | 2007-02-08 11:31:22 +0100 | [diff] [blame] | 535 | at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTDIS | ATMEL_PDC_RXTDIS); |
| 536 | at91_mci_write(host, ATMEL_PDC_RPR, 0); |
| 537 | at91_mci_write(host, ATMEL_PDC_RCR, 0); |
| 538 | at91_mci_write(host, ATMEL_PDC_RNPR, 0); |
| 539 | at91_mci_write(host, ATMEL_PDC_RNCR, 0); |
| 540 | at91_mci_write(host, ATMEL_PDC_TPR, 0); |
| 541 | at91_mci_write(host, ATMEL_PDC_TCR, 0); |
| 542 | at91_mci_write(host, ATMEL_PDC_TNPR, 0); |
| 543 | at91_mci_write(host, ATMEL_PDC_TNCR, 0); |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 544 | ier = AT91_MCI_CMDRDY; |
| 545 | } else { |
| 546 | /* zero block length and PDC mode */ |
| 547 | mr = at91_mci_read(host, AT91_MCI_MR) & 0x7fff; |
Marc Pignat | 80f9254 | 2008-05-30 14:05:24 +0200 | [diff] [blame] | 548 | mr |= (data->blksz & 0x3) ? AT91_MCI_PDCFBYTE : 0; |
| 549 | mr |= (block_length << 16); |
| 550 | mr |= AT91_MCI_PDCMODE; |
| 551 | at91_mci_write(host, AT91_MCI_MR, mr); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 552 | |
Marc Pignat | c5a89c6 | 2008-05-30 14:07:47 +0200 | [diff] [blame^] | 553 | if (!cpu_is_at91rm9200()) |
| 554 | at91_mci_write(host, AT91_MCI_BLKR, |
| 555 | AT91_MCI_BLKR_BCNT(blocks) | |
| 556 | AT91_MCI_BLKR_BLKLEN(block_length)); |
| 557 | |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 558 | /* |
| 559 | * Disable the PDC controller |
| 560 | */ |
| 561 | at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 562 | |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 563 | if (cmdr & AT91_MCI_TRCMD_START) { |
| 564 | data->bytes_xfered = 0; |
| 565 | host->transfer_index = 0; |
| 566 | host->in_use_index = 0; |
| 567 | if (cmdr & AT91_MCI_TRDIR) { |
| 568 | /* |
| 569 | * Handle a read |
| 570 | */ |
| 571 | host->buffer = NULL; |
| 572 | host->total_length = 0; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 573 | |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 574 | at91_mci_pre_dma_read(host); |
| 575 | ier = AT91_MCI_ENDRX /* | AT91_MCI_RXBUFF */; |
| 576 | } |
| 577 | else { |
| 578 | /* |
| 579 | * Handle a write |
| 580 | */ |
| 581 | host->total_length = block_length * blocks; |
| 582 | host->buffer = dma_alloc_coherent(NULL, |
| 583 | host->total_length, |
| 584 | &host->physical_address, GFP_KERNEL); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 585 | |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 586 | at91_mci_sg_to_dma(host, data); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 587 | |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 588 | pr_debug("Transmitting %d bytes\n", host->total_length); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 589 | |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 590 | at91_mci_write(host, ATMEL_PDC_TPR, host->physical_address); |
Marc Pignat | 80f9254 | 2008-05-30 14:05:24 +0200 | [diff] [blame] | 591 | at91_mci_write(host, ATMEL_PDC_TCR, (data->blksz & 0x3) ? |
| 592 | host->total_length : host->total_length / 4); |
| 593 | |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 594 | ier = AT91_MCI_CMDRDY; |
| 595 | } |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 596 | } |
| 597 | } |
| 598 | |
| 599 | /* |
| 600 | * Send the command and then enable the PDC - not the other way round as |
| 601 | * the data sheet says |
| 602 | */ |
| 603 | |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 604 | at91_mci_write(host, AT91_MCI_ARGR, cmd->arg); |
| 605 | at91_mci_write(host, AT91_MCI_CMDR, cmdr); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 606 | |
| 607 | if (cmdr & AT91_MCI_TRCMD_START) { |
| 608 | if (cmdr & AT91_MCI_TRDIR) |
Andrew Victor | 93a3ddc | 2007-02-08 11:31:22 +0100 | [diff] [blame] | 609 | at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 610 | } |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 611 | |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 612 | /* Enable selected interrupts */ |
Andrew Victor | df05a30 | 2006-10-23 14:50:09 +0200 | [diff] [blame] | 613 | at91_mci_write(host, AT91_MCI_IER, AT91_MCI_ERRORS | ier); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 614 | } |
| 615 | |
| 616 | /* |
| 617 | * Process the next step in the request |
| 618 | */ |
Nicolas Ferre | e8d04d3 | 2007-06-19 18:32:34 +0200 | [diff] [blame] | 619 | static void at91_mci_process_next(struct at91mci_host *host) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 620 | { |
| 621 | if (!(host->flags & FL_SENT_COMMAND)) { |
| 622 | host->flags |= FL_SENT_COMMAND; |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 623 | at91_mci_send_command(host, host->request->cmd); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 624 | } |
| 625 | else if ((!(host->flags & FL_SENT_STOP)) && host->request->stop) { |
| 626 | host->flags |= FL_SENT_STOP; |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 627 | at91_mci_send_command(host, host->request->stop); |
Marc Pignat | e181dce | 2008-05-30 14:06:32 +0200 | [diff] [blame] | 628 | } else { |
| 629 | del_timer(&host->timer); |
Marc Pignat | c5a89c6 | 2008-05-30 14:07:47 +0200 | [diff] [blame^] | 630 | /* the at91rm9200 mci controller hangs after some transfers, |
| 631 | * and the workaround is to reset it after each transfer. |
| 632 | */ |
| 633 | if (cpu_is_at91rm9200()) |
| 634 | at91_reset_host(host); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 635 | mmc_request_done(host->mmc, host->request); |
Marc Pignat | e181dce | 2008-05-30 14:06:32 +0200 | [diff] [blame] | 636 | } |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 637 | } |
| 638 | |
| 639 | /* |
| 640 | * Handle a command that has been completed |
| 641 | */ |
Nicolas Ferre | e8d04d3 | 2007-06-19 18:32:34 +0200 | [diff] [blame] | 642 | static void at91_mci_completed_command(struct at91mci_host *host) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 643 | { |
| 644 | struct mmc_command *cmd = host->cmd; |
| 645 | unsigned int status; |
| 646 | |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 647 | at91_mci_write(host, AT91_MCI_IDR, 0xffffffff); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 648 | |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 649 | cmd->resp[0] = at91_mci_read(host, AT91_MCI_RSPR(0)); |
| 650 | cmd->resp[1] = at91_mci_read(host, AT91_MCI_RSPR(1)); |
| 651 | cmd->resp[2] = at91_mci_read(host, AT91_MCI_RSPR(2)); |
| 652 | cmd->resp[3] = at91_mci_read(host, AT91_MCI_RSPR(3)); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 653 | |
| 654 | if (host->buffer) { |
| 655 | dma_free_coherent(NULL, host->total_length, host->buffer, host->physical_address); |
| 656 | host->buffer = NULL; |
| 657 | } |
| 658 | |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 659 | status = at91_mci_read(host, AT91_MCI_SR); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 660 | |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 661 | pr_debug("Status = %08X [%08X %08X %08X %08X]\n", |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 662 | status, cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3]); |
| 663 | |
Andrew Victor | 9e3866b | 2007-10-17 11:53:40 +0200 | [diff] [blame] | 664 | if (status & AT91_MCI_ERRORS) { |
Marc Pignat | b6cedb3 | 2007-06-06 20:27:59 +0200 | [diff] [blame] | 665 | if ((status & AT91_MCI_RCRCE) && !(mmc_resp_type(cmd) & MMC_RSP_CRC)) { |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 666 | cmd->error = 0; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 667 | } |
| 668 | else { |
| 669 | if (status & (AT91_MCI_RTOE | AT91_MCI_DTOE)) |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 670 | cmd->error = -ETIMEDOUT; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 671 | else if (status & (AT91_MCI_RCRCE | AT91_MCI_DCRCE)) |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 672 | cmd->error = -EILSEQ; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 673 | else |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 674 | cmd->error = -EIO; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 675 | |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 676 | pr_debug("Error detected and set to %d (cmd = %d, retries = %d)\n", |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 677 | cmd->error, cmd->opcode, cmd->retries); |
| 678 | } |
| 679 | } |
| 680 | else |
Pierre Ossman | 17b0429 | 2007-07-22 22:18:46 +0200 | [diff] [blame] | 681 | cmd->error = 0; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 682 | |
Nicolas Ferre | e8d04d3 | 2007-06-19 18:32:34 +0200 | [diff] [blame] | 683 | at91_mci_process_next(host); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 684 | } |
| 685 | |
| 686 | /* |
| 687 | * Handle an MMC request |
| 688 | */ |
| 689 | static void at91_mci_request(struct mmc_host *mmc, struct mmc_request *mrq) |
| 690 | { |
| 691 | struct at91mci_host *host = mmc_priv(mmc); |
| 692 | host->request = mrq; |
| 693 | host->flags = 0; |
| 694 | |
Marc Pignat | e181dce | 2008-05-30 14:06:32 +0200 | [diff] [blame] | 695 | mod_timer(&host->timer, jiffies + HZ); |
| 696 | |
Nicolas Ferre | e8d04d3 | 2007-06-19 18:32:34 +0200 | [diff] [blame] | 697 | at91_mci_process_next(host); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 698 | } |
| 699 | |
| 700 | /* |
| 701 | * Set the IOS |
| 702 | */ |
| 703 | static void at91_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios) |
| 704 | { |
| 705 | int clkdiv; |
| 706 | struct at91mci_host *host = mmc_priv(mmc); |
Andrew Victor | 3dd3b03 | 2006-10-23 14:46:54 +0200 | [diff] [blame] | 707 | unsigned long at91_master_clock = clk_get_rate(host->mci_clk); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 708 | |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 709 | host->bus_mode = ios->bus_mode; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 710 | |
| 711 | if (ios->clock == 0) { |
| 712 | /* Disable the MCI controller */ |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 713 | at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIDIS); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 714 | clkdiv = 0; |
| 715 | } |
| 716 | else { |
| 717 | /* Enable the MCI controller */ |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 718 | at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIEN); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 719 | |
| 720 | if ((at91_master_clock % (ios->clock * 2)) == 0) |
| 721 | clkdiv = ((at91_master_clock / ios->clock) / 2) - 1; |
| 722 | else |
| 723 | clkdiv = (at91_master_clock / ios->clock) / 2; |
| 724 | |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 725 | pr_debug("clkdiv = %d. mcck = %ld\n", clkdiv, |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 726 | at91_master_clock / (2 * (clkdiv + 1))); |
| 727 | } |
| 728 | if (ios->bus_width == MMC_BUS_WIDTH_4 && host->board->wire4) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 729 | pr_debug("MMC: Setting controller bus width to 4\n"); |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 730 | at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) | AT91_MCI_SDCBUS); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 731 | } |
| 732 | else { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 733 | pr_debug("MMC: Setting controller bus width to 1\n"); |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 734 | at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) & ~AT91_MCI_SDCBUS); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 735 | } |
| 736 | |
| 737 | /* Set the clock divider */ |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 738 | at91_mci_write(host, AT91_MCI_MR, (at91_mci_read(host, AT91_MCI_MR) & ~AT91_MCI_CLKDIV) | clkdiv); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 739 | |
| 740 | /* maybe switch power to the card */ |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 741 | if (host->board->vcc_pin) { |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 742 | switch (ios->power_mode) { |
| 743 | case MMC_POWER_OFF: |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 744 | gpio_set_value(host->board->vcc_pin, 0); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 745 | break; |
| 746 | case MMC_POWER_UP: |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 747 | gpio_set_value(host->board->vcc_pin, 1); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 748 | break; |
Marc Pignat | e5c0ef9 | 2008-05-09 11:07:07 +0200 | [diff] [blame] | 749 | case MMC_POWER_ON: |
| 750 | break; |
| 751 | default: |
| 752 | WARN_ON(1); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 753 | } |
| 754 | } |
| 755 | } |
| 756 | |
| 757 | /* |
| 758 | * Handle an interrupt |
| 759 | */ |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 760 | static irqreturn_t at91_mci_irq(int irq, void *devid) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 761 | { |
| 762 | struct at91mci_host *host = devid; |
| 763 | int completed = 0; |
Andrew Victor | df05a30 | 2006-10-23 14:50:09 +0200 | [diff] [blame] | 764 | unsigned int int_status, int_mask; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 765 | |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 766 | int_status = at91_mci_read(host, AT91_MCI_SR); |
Andrew Victor | df05a30 | 2006-10-23 14:50:09 +0200 | [diff] [blame] | 767 | int_mask = at91_mci_read(host, AT91_MCI_IMR); |
Nicolas Ferre | 37b758e | 2007-08-08 12:01:44 +0200 | [diff] [blame] | 768 | |
Andrew Victor | f3a8efa | 2006-10-23 14:53:20 +0200 | [diff] [blame] | 769 | pr_debug("MCI irq: status = %08X, %08X, %08X\n", int_status, int_mask, |
Andrew Victor | df05a30 | 2006-10-23 14:50:09 +0200 | [diff] [blame] | 770 | int_status & int_mask); |
Nicolas Ferre | 37b758e | 2007-08-08 12:01:44 +0200 | [diff] [blame] | 771 | |
Andrew Victor | df05a30 | 2006-10-23 14:50:09 +0200 | [diff] [blame] | 772 | int_status = int_status & int_mask; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 773 | |
Andrew Victor | df05a30 | 2006-10-23 14:50:09 +0200 | [diff] [blame] | 774 | if (int_status & AT91_MCI_ERRORS) { |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 775 | completed = 1; |
Nicolas Ferre | 37b758e | 2007-08-08 12:01:44 +0200 | [diff] [blame] | 776 | |
Andrew Victor | df05a30 | 2006-10-23 14:50:09 +0200 | [diff] [blame] | 777 | if (int_status & AT91_MCI_UNRE) |
| 778 | pr_debug("MMC: Underrun error\n"); |
| 779 | if (int_status & AT91_MCI_OVRE) |
| 780 | pr_debug("MMC: Overrun error\n"); |
| 781 | if (int_status & AT91_MCI_DTOE) |
| 782 | pr_debug("MMC: Data timeout\n"); |
| 783 | if (int_status & AT91_MCI_DCRCE) |
| 784 | pr_debug("MMC: CRC error in data\n"); |
| 785 | if (int_status & AT91_MCI_RTOE) |
| 786 | pr_debug("MMC: Response timeout\n"); |
| 787 | if (int_status & AT91_MCI_RENDE) |
| 788 | pr_debug("MMC: Response end bit error\n"); |
| 789 | if (int_status & AT91_MCI_RCRCE) |
| 790 | pr_debug("MMC: Response CRC error\n"); |
| 791 | if (int_status & AT91_MCI_RDIRE) |
| 792 | pr_debug("MMC: Response direction error\n"); |
| 793 | if (int_status & AT91_MCI_RINDE) |
| 794 | pr_debug("MMC: Response index error\n"); |
| 795 | } else { |
| 796 | /* Only continue processing if no errors */ |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 797 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 798 | if (int_status & AT91_MCI_TXBUFE) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 799 | pr_debug("TX buffer empty\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 800 | at91_mci_handle_transmitted(host); |
| 801 | } |
| 802 | |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 803 | if (int_status & AT91_MCI_ENDRX) { |
| 804 | pr_debug("ENDRX\n"); |
| 805 | at91_mci_post_dma_read(host); |
| 806 | } |
| 807 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 808 | if (int_status & AT91_MCI_RXBUFF) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 809 | pr_debug("RX buffer full\n"); |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 810 | at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS); |
| 811 | at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_RXBUFF | AT91_MCI_ENDRX); |
| 812 | completed = 1; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 813 | } |
| 814 | |
Andrew Victor | df05a30 | 2006-10-23 14:50:09 +0200 | [diff] [blame] | 815 | if (int_status & AT91_MCI_ENDTX) |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 816 | pr_debug("Transmit has ended\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 817 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 818 | if (int_status & AT91_MCI_NOTBUSY) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 819 | pr_debug("Card is ready\n"); |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 820 | completed = 1; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 821 | } |
| 822 | |
Andrew Victor | df05a30 | 2006-10-23 14:50:09 +0200 | [diff] [blame] | 823 | if (int_status & AT91_MCI_DTIP) |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 824 | pr_debug("Data transfer in progress\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 825 | |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 826 | if (int_status & AT91_MCI_BLKE) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 827 | pr_debug("Block transfer has ended\n"); |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 828 | completed = 1; |
| 829 | } |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 830 | |
Andrew Victor | df05a30 | 2006-10-23 14:50:09 +0200 | [diff] [blame] | 831 | if (int_status & AT91_MCI_TXRDY) |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 832 | pr_debug("Ready to transmit\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 833 | |
Andrew Victor | df05a30 | 2006-10-23 14:50:09 +0200 | [diff] [blame] | 834 | if (int_status & AT91_MCI_RXRDY) |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 835 | pr_debug("Ready to receive\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 836 | |
| 837 | if (int_status & AT91_MCI_CMDRDY) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 838 | pr_debug("Command ready\n"); |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 839 | completed = at91_mci_handle_cmdrdy(host); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 840 | } |
| 841 | } |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 842 | |
| 843 | if (completed) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 844 | pr_debug("Completed command\n"); |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 845 | at91_mci_write(host, AT91_MCI_IDR, 0xffffffff); |
Nicolas Ferre | e8d04d3 | 2007-06-19 18:32:34 +0200 | [diff] [blame] | 846 | at91_mci_completed_command(host); |
Andrew Victor | df05a30 | 2006-10-23 14:50:09 +0200 | [diff] [blame] | 847 | } else |
| 848 | at91_mci_write(host, AT91_MCI_IDR, int_status); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 849 | |
| 850 | return IRQ_HANDLED; |
| 851 | } |
| 852 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 853 | static irqreturn_t at91_mmc_det_irq(int irq, void *_host) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 854 | { |
| 855 | struct at91mci_host *host = _host; |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 856 | int present = !gpio_get_value(irq_to_gpio(irq)); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 857 | |
| 858 | /* |
| 859 | * we expect this irq on both insert and remove, |
| 860 | * and use a short delay to debounce. |
| 861 | */ |
| 862 | if (present != host->present) { |
| 863 | host->present = present; |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 864 | pr_debug("%s: card %s\n", mmc_hostname(host->mmc), |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 865 | present ? "insert" : "remove"); |
| 866 | if (!present) { |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 867 | pr_debug("****** Resetting SD-card bus width ******\n"); |
Andrew Victor | 99eeb8d | 2006-12-11 12:40:23 +0100 | [diff] [blame] | 868 | at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) & ~AT91_MCI_SDCBUS); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 869 | } |
| 870 | mmc_detect_change(host->mmc, msecs_to_jiffies(100)); |
| 871 | } |
| 872 | return IRQ_HANDLED; |
| 873 | } |
| 874 | |
David Brownell | a26b498 | 2006-12-26 14:45:26 -0800 | [diff] [blame] | 875 | static int at91_mci_get_ro(struct mmc_host *mmc) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 876 | { |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 877 | struct at91mci_host *host = mmc_priv(mmc); |
| 878 | |
Anton Vorontsov | 08f80bb | 2008-06-17 18:17:39 +0400 | [diff] [blame] | 879 | if (host->board->wp_pin) |
| 880 | return !!gpio_get_value(host->board->wp_pin); |
| 881 | /* |
| 882 | * Board doesn't support read only detection; let the mmc core |
| 883 | * decide what to do. |
| 884 | */ |
| 885 | return -ENOSYS; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 886 | } |
| 887 | |
David Brownell | ab7aefd | 2006-11-12 17:55:30 -0800 | [diff] [blame] | 888 | static const struct mmc_host_ops at91_mci_ops = { |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 889 | .request = at91_mci_request, |
| 890 | .set_ios = at91_mci_set_ios, |
| 891 | .get_ro = at91_mci_get_ro, |
| 892 | }; |
| 893 | |
| 894 | /* |
| 895 | * Probe for the device |
| 896 | */ |
David Brownell | a26b498 | 2006-12-26 14:45:26 -0800 | [diff] [blame] | 897 | static int __init at91_mci_probe(struct platform_device *pdev) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 898 | { |
| 899 | struct mmc_host *mmc; |
| 900 | struct at91mci_host *host; |
Andrew Victor | 17ea059 | 2006-10-23 14:44:40 +0200 | [diff] [blame] | 901 | struct resource *res; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 902 | int ret; |
| 903 | |
Andrew Victor | 17ea059 | 2006-10-23 14:44:40 +0200 | [diff] [blame] | 904 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 905 | if (!res) |
| 906 | return -ENXIO; |
| 907 | |
| 908 | if (!request_mem_region(res->start, res->end - res->start + 1, DRIVER_NAME)) |
| 909 | return -EBUSY; |
| 910 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 911 | mmc = mmc_alloc_host(sizeof(struct at91mci_host), &pdev->dev); |
| 912 | if (!mmc) { |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 913 | ret = -ENOMEM; |
| 914 | dev_dbg(&pdev->dev, "couldn't allocate mmc host\n"); |
| 915 | goto fail6; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 916 | } |
| 917 | |
| 918 | mmc->ops = &at91_mci_ops; |
| 919 | mmc->f_min = 375000; |
| 920 | mmc->f_max = 25000000; |
| 921 | mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34; |
| 922 | |
Pierre Ossman | fe4a3c7 | 2006-11-21 17:54:23 +0100 | [diff] [blame] | 923 | mmc->max_blk_size = 4095; |
Pierre Ossman | 55db890 | 2006-11-21 17:55:45 +0100 | [diff] [blame] | 924 | mmc->max_blk_count = mmc->max_req_size; |
Pierre Ossman | fe4a3c7 | 2006-11-21 17:54:23 +0100 | [diff] [blame] | 925 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 926 | host = mmc_priv(mmc); |
| 927 | host->mmc = mmc; |
| 928 | host->buffer = NULL; |
| 929 | host->bus_mode = 0; |
| 930 | host->board = pdev->dev.platform_data; |
| 931 | if (host->board->wire4) { |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 932 | if (cpu_is_at91sam9260() || cpu_is_at91sam9263()) |
| 933 | mmc->caps |= MMC_CAP_4_BIT_DATA; |
| 934 | else |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 935 | dev_warn(&pdev->dev, "4 wire bus mode not supported" |
Nicolas Ferre | ed99c54 | 2007-07-09 14:58:16 +0200 | [diff] [blame] | 936 | " - using 1 wire\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 937 | } |
| 938 | |
| 939 | /* |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 940 | * Reserve GPIOs ... board init code makes sure these pins are set |
| 941 | * up as GPIOs with the right direction (input, except for vcc) |
| 942 | */ |
| 943 | if (host->board->det_pin) { |
| 944 | ret = gpio_request(host->board->det_pin, "mmc_detect"); |
| 945 | if (ret < 0) { |
| 946 | dev_dbg(&pdev->dev, "couldn't claim card detect pin\n"); |
| 947 | goto fail5; |
| 948 | } |
| 949 | } |
| 950 | if (host->board->wp_pin) { |
| 951 | ret = gpio_request(host->board->wp_pin, "mmc_wp"); |
| 952 | if (ret < 0) { |
| 953 | dev_dbg(&pdev->dev, "couldn't claim wp sense pin\n"); |
| 954 | goto fail4; |
| 955 | } |
| 956 | } |
| 957 | if (host->board->vcc_pin) { |
| 958 | ret = gpio_request(host->board->vcc_pin, "mmc_vcc"); |
| 959 | if (ret < 0) { |
| 960 | dev_dbg(&pdev->dev, "couldn't claim vcc switch pin\n"); |
| 961 | goto fail3; |
| 962 | } |
| 963 | } |
| 964 | |
| 965 | /* |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 966 | * Get Clock |
| 967 | */ |
Andrew Victor | 3dd3b03 | 2006-10-23 14:46:54 +0200 | [diff] [blame] | 968 | host->mci_clk = clk_get(&pdev->dev, "mci_clk"); |
| 969 | if (IS_ERR(host->mci_clk)) { |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 970 | ret = -ENODEV; |
| 971 | dev_dbg(&pdev->dev, "no mci_clk?\n"); |
| 972 | goto fail2; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 973 | } |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 974 | |
Andrew Victor | 17ea059 | 2006-10-23 14:44:40 +0200 | [diff] [blame] | 975 | /* |
| 976 | * Map I/O region |
| 977 | */ |
| 978 | host->baseaddr = ioremap(res->start, res->end - res->start + 1); |
| 979 | if (!host->baseaddr) { |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 980 | ret = -ENOMEM; |
| 981 | goto fail1; |
Andrew Victor | 17ea059 | 2006-10-23 14:44:40 +0200 | [diff] [blame] | 982 | } |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 983 | |
| 984 | /* |
| 985 | * Reset hardware |
| 986 | */ |
Andrew Victor | 3dd3b03 | 2006-10-23 14:46:54 +0200 | [diff] [blame] | 987 | clk_enable(host->mci_clk); /* Enable the peripheral clock */ |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 988 | at91_mci_disable(host); |
| 989 | at91_mci_enable(host); |
| 990 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 991 | /* |
| 992 | * Allocate the MCI interrupt |
| 993 | */ |
Andrew Victor | 17ea059 | 2006-10-23 14:44:40 +0200 | [diff] [blame] | 994 | host->irq = platform_get_irq(pdev, 0); |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 995 | ret = request_irq(host->irq, at91_mci_irq, IRQF_SHARED, |
| 996 | mmc_hostname(mmc), host); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 997 | if (ret) { |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 998 | dev_dbg(&pdev->dev, "request MCI interrupt failed\n"); |
| 999 | goto fail0; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1000 | } |
| 1001 | |
| 1002 | platform_set_drvdata(pdev, mmc); |
| 1003 | |
| 1004 | /* |
| 1005 | * Add host to MMC layer |
| 1006 | */ |
Marc Pignat | 63b6643 | 2007-07-16 11:07:02 +0200 | [diff] [blame] | 1007 | if (host->board->det_pin) { |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 1008 | host->present = !gpio_get_value(host->board->det_pin); |
Marc Pignat | 63b6643 | 2007-07-16 11:07:02 +0200 | [diff] [blame] | 1009 | } |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1010 | else |
| 1011 | host->present = -1; |
| 1012 | |
| 1013 | mmc_add_host(mmc); |
| 1014 | |
Marc Pignat | e181dce | 2008-05-30 14:06:32 +0200 | [diff] [blame] | 1015 | setup_timer(&host->timer, at91_timeout_timer, (unsigned long)host); |
| 1016 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1017 | /* |
| 1018 | * monitor card insertion/removal if we can |
| 1019 | */ |
| 1020 | if (host->board->det_pin) { |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 1021 | ret = request_irq(gpio_to_irq(host->board->det_pin), |
| 1022 | at91_mmc_det_irq, 0, mmc_hostname(mmc), host); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1023 | if (ret) |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 1024 | dev_warn(&pdev->dev, "request MMC detect irq failed\n"); |
| 1025 | else |
| 1026 | device_init_wakeup(&pdev->dev, 1); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1027 | } |
| 1028 | |
Andrew Victor | f3a8efa | 2006-10-23 14:53:20 +0200 | [diff] [blame] | 1029 | pr_debug("Added MCI driver\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1030 | |
| 1031 | return 0; |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 1032 | |
| 1033 | fail0: |
| 1034 | clk_disable(host->mci_clk); |
| 1035 | iounmap(host->baseaddr); |
| 1036 | fail1: |
| 1037 | clk_put(host->mci_clk); |
| 1038 | fail2: |
| 1039 | if (host->board->vcc_pin) |
| 1040 | gpio_free(host->board->vcc_pin); |
| 1041 | fail3: |
| 1042 | if (host->board->wp_pin) |
| 1043 | gpio_free(host->board->wp_pin); |
| 1044 | fail4: |
| 1045 | if (host->board->det_pin) |
| 1046 | gpio_free(host->board->det_pin); |
| 1047 | fail5: |
| 1048 | mmc_free_host(mmc); |
| 1049 | fail6: |
| 1050 | release_mem_region(res->start, res->end - res->start + 1); |
| 1051 | dev_err(&pdev->dev, "probe failed, err %d\n", ret); |
| 1052 | return ret; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1053 | } |
| 1054 | |
| 1055 | /* |
| 1056 | * Remove a device |
| 1057 | */ |
David Brownell | a26b498 | 2006-12-26 14:45:26 -0800 | [diff] [blame] | 1058 | static int __exit at91_mci_remove(struct platform_device *pdev) |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1059 | { |
| 1060 | struct mmc_host *mmc = platform_get_drvdata(pdev); |
| 1061 | struct at91mci_host *host; |
Andrew Victor | 17ea059 | 2006-10-23 14:44:40 +0200 | [diff] [blame] | 1062 | struct resource *res; |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1063 | |
| 1064 | if (!mmc) |
| 1065 | return -1; |
| 1066 | |
| 1067 | host = mmc_priv(mmc); |
| 1068 | |
Anti Sullin | e0cda54 | 2007-08-30 16:15:16 +0200 | [diff] [blame] | 1069 | if (host->board->det_pin) { |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 1070 | if (device_can_wakeup(&pdev->dev)) |
| 1071 | free_irq(gpio_to_irq(host->board->det_pin), host); |
Marc Pignat | 63b6643 | 2007-07-16 11:07:02 +0200 | [diff] [blame] | 1072 | device_init_wakeup(&pdev->dev, 0); |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 1073 | gpio_free(host->board->det_pin); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1074 | } |
| 1075 | |
Andrew Victor | e0b19b8 | 2006-10-25 19:42:38 +0200 | [diff] [blame] | 1076 | at91_mci_disable(host); |
Marc Pignat | e181dce | 2008-05-30 14:06:32 +0200 | [diff] [blame] | 1077 | del_timer_sync(&host->timer); |
Andrew Victor | 17ea059 | 2006-10-23 14:44:40 +0200 | [diff] [blame] | 1078 | mmc_remove_host(mmc); |
| 1079 | free_irq(host->irq, host); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1080 | |
Andrew Victor | 3dd3b03 | 2006-10-23 14:46:54 +0200 | [diff] [blame] | 1081 | clk_disable(host->mci_clk); /* Disable the peripheral clock */ |
| 1082 | clk_put(host->mci_clk); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1083 | |
David Brownell | 6e996ee | 2008-02-04 18:12:48 +0100 | [diff] [blame] | 1084 | if (host->board->vcc_pin) |
| 1085 | gpio_free(host->board->vcc_pin); |
| 1086 | if (host->board->wp_pin) |
| 1087 | gpio_free(host->board->wp_pin); |
| 1088 | |
Andrew Victor | 17ea059 | 2006-10-23 14:44:40 +0200 | [diff] [blame] | 1089 | iounmap(host->baseaddr); |
| 1090 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1091 | release_mem_region(res->start, res->end - res->start + 1); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1092 | |
Andrew Victor | 17ea059 | 2006-10-23 14:44:40 +0200 | [diff] [blame] | 1093 | mmc_free_host(mmc); |
| 1094 | platform_set_drvdata(pdev, NULL); |
Andrew Victor | b44fb7a | 2006-06-19 13:06:05 +0100 | [diff] [blame] | 1095 | pr_debug("MCI Removed\n"); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1096 | |
| 1097 | return 0; |
| 1098 | } |
| 1099 | |
| 1100 | #ifdef CONFIG_PM |
| 1101 | static int at91_mci_suspend(struct platform_device *pdev, pm_message_t state) |
| 1102 | { |
| 1103 | struct mmc_host *mmc = platform_get_drvdata(pdev); |
Marc Pignat | 63b6643 | 2007-07-16 11:07:02 +0200 | [diff] [blame] | 1104 | struct at91mci_host *host = mmc_priv(mmc); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1105 | int ret = 0; |
| 1106 | |
Anti Sullin | e0cda54 | 2007-08-30 16:15:16 +0200 | [diff] [blame] | 1107 | if (host->board->det_pin && device_may_wakeup(&pdev->dev)) |
Marc Pignat | 63b6643 | 2007-07-16 11:07:02 +0200 | [diff] [blame] | 1108 | enable_irq_wake(host->board->det_pin); |
| 1109 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1110 | if (mmc) |
| 1111 | ret = mmc_suspend_host(mmc, state); |
| 1112 | |
| 1113 | return ret; |
| 1114 | } |
| 1115 | |
| 1116 | static int at91_mci_resume(struct platform_device *pdev) |
| 1117 | { |
| 1118 | struct mmc_host *mmc = platform_get_drvdata(pdev); |
Marc Pignat | 63b6643 | 2007-07-16 11:07:02 +0200 | [diff] [blame] | 1119 | struct at91mci_host *host = mmc_priv(mmc); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1120 | int ret = 0; |
| 1121 | |
Anti Sullin | e0cda54 | 2007-08-30 16:15:16 +0200 | [diff] [blame] | 1122 | if (host->board->det_pin && device_may_wakeup(&pdev->dev)) |
Marc Pignat | 63b6643 | 2007-07-16 11:07:02 +0200 | [diff] [blame] | 1123 | disable_irq_wake(host->board->det_pin); |
| 1124 | |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1125 | if (mmc) |
| 1126 | ret = mmc_resume_host(mmc); |
| 1127 | |
| 1128 | return ret; |
| 1129 | } |
| 1130 | #else |
| 1131 | #define at91_mci_suspend NULL |
| 1132 | #define at91_mci_resume NULL |
| 1133 | #endif |
| 1134 | |
| 1135 | static struct platform_driver at91_mci_driver = { |
David Brownell | a26b498 | 2006-12-26 14:45:26 -0800 | [diff] [blame] | 1136 | .remove = __exit_p(at91_mci_remove), |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1137 | .suspend = at91_mci_suspend, |
| 1138 | .resume = at91_mci_resume, |
| 1139 | .driver = { |
| 1140 | .name = DRIVER_NAME, |
| 1141 | .owner = THIS_MODULE, |
| 1142 | }, |
| 1143 | }; |
| 1144 | |
| 1145 | static int __init at91_mci_init(void) |
| 1146 | { |
David Brownell | a26b498 | 2006-12-26 14:45:26 -0800 | [diff] [blame] | 1147 | return platform_driver_probe(&at91_mci_driver, at91_mci_probe); |
Andrew Victor | 65dbf34 | 2006-04-02 19:18:51 +0100 | [diff] [blame] | 1148 | } |
| 1149 | |
| 1150 | static void __exit at91_mci_exit(void) |
| 1151 | { |
| 1152 | platform_driver_unregister(&at91_mci_driver); |
| 1153 | } |
| 1154 | |
| 1155 | module_init(at91_mci_init); |
| 1156 | module_exit(at91_mci_exit); |
| 1157 | |
| 1158 | MODULE_DESCRIPTION("AT91 Multimedia Card Interface driver"); |
| 1159 | MODULE_AUTHOR("Nick Randell"); |
| 1160 | MODULE_LICENSE("GPL"); |
Kay Sievers | bc65c72 | 2008-04-15 14:34:28 -0700 | [diff] [blame] | 1161 | MODULE_ALIAS("platform:at91_mci"); |