blob: 501633be8ea2db97966509558581444e8ab199d5 [file] [log] [blame]
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050027#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000028#include "radeon_asic.h"
Slava Grigorevbfc1f972014-12-22 17:26:51 -050029#include "radeon_audio.h"
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/radeon_drm.h>
Alex Deucher0fcdb612010-03-24 13:20:41 -040031#include "evergreend.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050032#include "atom.h"
33#include "avivod.h"
34#include "evergreen_reg.h"
Alex Deucher2281a372010-10-21 13:31:38 -040035#include "evergreen_blit_shaders.h"
Alex Deucher138e4e12013-01-11 15:33:13 -050036#include "radeon_ucode.h"
Alex Deucherfe251e22010-03-24 13:36:43 -040037
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +020038/*
39 * Indirect registers accessor
40 */
41u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
42{
43 unsigned long flags;
44 u32 r;
45
46 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
47 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
48 r = RREG32(EVERGREEN_CG_IND_DATA);
49 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
50 return r;
51}
52
53void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
54{
55 unsigned long flags;
56
57 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
58 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
59 WREG32(EVERGREEN_CG_IND_DATA, (v));
60 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
61}
62
63u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
64{
65 unsigned long flags;
66 u32 r;
67
68 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
69 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
70 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
71 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
72 return r;
73}
74
75void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
76{
77 unsigned long flags;
78
79 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
80 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
81 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
82 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
83}
84
85u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
86{
87 unsigned long flags;
88 u32 r;
89
90 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
91 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
92 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
93 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
94 return r;
95}
96
97void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
98{
99 unsigned long flags;
100
101 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
102 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
103 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
104 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
105}
106
Alex Deucher4a159032012-08-15 17:13:53 -0400107static const u32 crtc_offsets[6] =
108{
109 EVERGREEN_CRTC0_REGISTER_OFFSET,
110 EVERGREEN_CRTC1_REGISTER_OFFSET,
111 EVERGREEN_CRTC2_REGISTER_OFFSET,
112 EVERGREEN_CRTC3_REGISTER_OFFSET,
113 EVERGREEN_CRTC4_REGISTER_OFFSET,
114 EVERGREEN_CRTC5_REGISTER_OFFSET
115};
116
Alex Deucher2948f5e2013-04-12 13:52:52 -0400117#include "clearstate_evergreen.h"
118
Alex Deucher1fd11772013-04-17 17:53:50 -0400119static const u32 sumo_rlc_save_restore_register_list[] =
Alex Deucher2948f5e2013-04-12 13:52:52 -0400120{
121 0x98fc,
122 0x9830,
123 0x9834,
124 0x9838,
125 0x9870,
126 0x9874,
127 0x8a14,
128 0x8b24,
129 0x8bcc,
130 0x8b10,
131 0x8d00,
132 0x8d04,
133 0x8c00,
134 0x8c04,
135 0x8c08,
136 0x8c0c,
137 0x8d8c,
138 0x8c20,
139 0x8c24,
140 0x8c28,
141 0x8c18,
142 0x8c1c,
143 0x8cf0,
144 0x8e2c,
145 0x8e38,
146 0x8c30,
147 0x9508,
148 0x9688,
149 0x9608,
150 0x960c,
151 0x9610,
152 0x9614,
153 0x88c4,
154 0x88d4,
155 0xa008,
156 0x900c,
157 0x9100,
158 0x913c,
159 0x98f8,
160 0x98f4,
161 0x9b7c,
162 0x3f8c,
163 0x8950,
164 0x8954,
165 0x8a18,
166 0x8b28,
167 0x9144,
168 0x9148,
169 0x914c,
170 0x3f90,
171 0x3f94,
172 0x915c,
173 0x9160,
174 0x9178,
175 0x917c,
176 0x9180,
177 0x918c,
178 0x9190,
179 0x9194,
180 0x9198,
181 0x919c,
182 0x91a8,
183 0x91ac,
184 0x91b0,
185 0x91b4,
186 0x91b8,
187 0x91c4,
188 0x91c8,
189 0x91cc,
190 0x91d0,
191 0x91d4,
192 0x91e0,
193 0x91e4,
194 0x91ec,
195 0x91f0,
196 0x91f4,
197 0x9200,
198 0x9204,
199 0x929c,
200 0x9150,
201 0x802c,
202};
Alex Deucher2948f5e2013-04-12 13:52:52 -0400203
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500204static void evergreen_gpu_init(struct radeon_device *rdev);
205void evergreen_fini(struct radeon_device *rdev);
Ilija Hadzicb07759b2011-09-20 10:22:58 -0400206void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucherf52382d2013-02-15 11:02:50 -0500207void evergreen_program_aspm(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500208extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
209 int ring, u32 cp_int_cntl);
Alex Deucher54e2e492013-06-13 18:26:25 -0400210extern void cayman_vm_decode_fault(struct radeon_device *rdev,
211 u32 status, u32 addr);
Alex Deucher22c775c2013-07-23 09:41:05 -0400212void cik_init_cp_pg_table(struct radeon_device *rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500213
Alex Deucher59a82d02013-08-13 12:48:06 -0400214extern u32 si_get_csb_size(struct radeon_device *rdev);
215extern void si_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer);
Alex Deuchera0f38602013-08-22 11:57:46 -0400216extern u32 cik_get_csb_size(struct radeon_device *rdev);
217extern void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer);
Alex Deucherb5470b02013-11-01 16:25:10 -0400218extern void rv770_set_clk_bypass_mode(struct radeon_device *rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500219
Alex Deucherd4788db2013-02-28 14:40:09 -0500220static const u32 evergreen_golden_registers[] =
221{
222 0x3f90, 0xffff0000, 0xff000000,
223 0x9148, 0xffff0000, 0xff000000,
224 0x3f94, 0xffff0000, 0xff000000,
225 0x914c, 0xffff0000, 0xff000000,
226 0x9b7c, 0xffffffff, 0x00000000,
227 0x8a14, 0xffffffff, 0x00000007,
228 0x8b10, 0xffffffff, 0x00000000,
229 0x960c, 0xffffffff, 0x54763210,
230 0x88c4, 0xffffffff, 0x000000c2,
231 0x88d4, 0xffffffff, 0x00000010,
232 0x8974, 0xffffffff, 0x00000000,
233 0xc78, 0x00000080, 0x00000080,
234 0x5eb4, 0xffffffff, 0x00000002,
235 0x5e78, 0xffffffff, 0x001000f0,
236 0x6104, 0x01000300, 0x00000000,
237 0x5bc0, 0x00300000, 0x00000000,
238 0x7030, 0xffffffff, 0x00000011,
239 0x7c30, 0xffffffff, 0x00000011,
240 0x10830, 0xffffffff, 0x00000011,
241 0x11430, 0xffffffff, 0x00000011,
242 0x12030, 0xffffffff, 0x00000011,
243 0x12c30, 0xffffffff, 0x00000011,
244 0xd02c, 0xffffffff, 0x08421000,
245 0x240c, 0xffffffff, 0x00000380,
246 0x8b24, 0xffffffff, 0x00ff0fff,
247 0x28a4c, 0x06000000, 0x06000000,
248 0x10c, 0x00000001, 0x00000001,
249 0x8d00, 0xffffffff, 0x100e4848,
250 0x8d04, 0xffffffff, 0x00164745,
251 0x8c00, 0xffffffff, 0xe4000003,
252 0x8c04, 0xffffffff, 0x40600060,
253 0x8c08, 0xffffffff, 0x001c001c,
254 0x8cf0, 0xffffffff, 0x08e00620,
255 0x8c20, 0xffffffff, 0x00800080,
256 0x8c24, 0xffffffff, 0x00800080,
257 0x8c18, 0xffffffff, 0x20202078,
258 0x8c1c, 0xffffffff, 0x00001010,
259 0x28350, 0xffffffff, 0x00000000,
260 0xa008, 0xffffffff, 0x00010000,
Alex Deucher6abafb72014-07-07 17:59:37 -0400261 0x5c4, 0xffffffff, 0x00000001,
Alex Deucherd4788db2013-02-28 14:40:09 -0500262 0x9508, 0xffffffff, 0x00000002,
263 0x913c, 0x0000000f, 0x0000000a
264};
265
266static const u32 evergreen_golden_registers2[] =
267{
268 0x2f4c, 0xffffffff, 0x00000000,
269 0x54f4, 0xffffffff, 0x00000000,
270 0x54f0, 0xffffffff, 0x00000000,
271 0x5498, 0xffffffff, 0x00000000,
272 0x549c, 0xffffffff, 0x00000000,
273 0x5494, 0xffffffff, 0x00000000,
274 0x53cc, 0xffffffff, 0x00000000,
275 0x53c8, 0xffffffff, 0x00000000,
276 0x53c4, 0xffffffff, 0x00000000,
277 0x53c0, 0xffffffff, 0x00000000,
278 0x53bc, 0xffffffff, 0x00000000,
279 0x53b8, 0xffffffff, 0x00000000,
280 0x53b4, 0xffffffff, 0x00000000,
281 0x53b0, 0xffffffff, 0x00000000
282};
283
284static const u32 cypress_mgcg_init[] =
285{
286 0x802c, 0xffffffff, 0xc0000000,
287 0x5448, 0xffffffff, 0x00000100,
288 0x55e4, 0xffffffff, 0x00000100,
289 0x160c, 0xffffffff, 0x00000100,
290 0x5644, 0xffffffff, 0x00000100,
291 0xc164, 0xffffffff, 0x00000100,
292 0x8a18, 0xffffffff, 0x00000100,
293 0x897c, 0xffffffff, 0x06000100,
294 0x8b28, 0xffffffff, 0x00000100,
295 0x9144, 0xffffffff, 0x00000100,
296 0x9a60, 0xffffffff, 0x00000100,
297 0x9868, 0xffffffff, 0x00000100,
298 0x8d58, 0xffffffff, 0x00000100,
299 0x9510, 0xffffffff, 0x00000100,
300 0x949c, 0xffffffff, 0x00000100,
301 0x9654, 0xffffffff, 0x00000100,
302 0x9030, 0xffffffff, 0x00000100,
303 0x9034, 0xffffffff, 0x00000100,
304 0x9038, 0xffffffff, 0x00000100,
305 0x903c, 0xffffffff, 0x00000100,
306 0x9040, 0xffffffff, 0x00000100,
307 0xa200, 0xffffffff, 0x00000100,
308 0xa204, 0xffffffff, 0x00000100,
309 0xa208, 0xffffffff, 0x00000100,
310 0xa20c, 0xffffffff, 0x00000100,
311 0x971c, 0xffffffff, 0x00000100,
312 0x977c, 0xffffffff, 0x00000100,
313 0x3f80, 0xffffffff, 0x00000100,
314 0xa210, 0xffffffff, 0x00000100,
315 0xa214, 0xffffffff, 0x00000100,
316 0x4d8, 0xffffffff, 0x00000100,
317 0x9784, 0xffffffff, 0x00000100,
318 0x9698, 0xffffffff, 0x00000100,
319 0x4d4, 0xffffffff, 0x00000200,
320 0x30cc, 0xffffffff, 0x00000100,
321 0xd0c0, 0xffffffff, 0xff000100,
322 0x802c, 0xffffffff, 0x40000000,
323 0x915c, 0xffffffff, 0x00010000,
324 0x9160, 0xffffffff, 0x00030002,
325 0x9178, 0xffffffff, 0x00070000,
326 0x917c, 0xffffffff, 0x00030002,
327 0x9180, 0xffffffff, 0x00050004,
328 0x918c, 0xffffffff, 0x00010006,
329 0x9190, 0xffffffff, 0x00090008,
330 0x9194, 0xffffffff, 0x00070000,
331 0x9198, 0xffffffff, 0x00030002,
332 0x919c, 0xffffffff, 0x00050004,
333 0x91a8, 0xffffffff, 0x00010006,
334 0x91ac, 0xffffffff, 0x00090008,
335 0x91b0, 0xffffffff, 0x00070000,
336 0x91b4, 0xffffffff, 0x00030002,
337 0x91b8, 0xffffffff, 0x00050004,
338 0x91c4, 0xffffffff, 0x00010006,
339 0x91c8, 0xffffffff, 0x00090008,
340 0x91cc, 0xffffffff, 0x00070000,
341 0x91d0, 0xffffffff, 0x00030002,
342 0x91d4, 0xffffffff, 0x00050004,
343 0x91e0, 0xffffffff, 0x00010006,
344 0x91e4, 0xffffffff, 0x00090008,
345 0x91e8, 0xffffffff, 0x00000000,
346 0x91ec, 0xffffffff, 0x00070000,
347 0x91f0, 0xffffffff, 0x00030002,
348 0x91f4, 0xffffffff, 0x00050004,
349 0x9200, 0xffffffff, 0x00010006,
350 0x9204, 0xffffffff, 0x00090008,
351 0x9208, 0xffffffff, 0x00070000,
352 0x920c, 0xffffffff, 0x00030002,
353 0x9210, 0xffffffff, 0x00050004,
354 0x921c, 0xffffffff, 0x00010006,
355 0x9220, 0xffffffff, 0x00090008,
356 0x9224, 0xffffffff, 0x00070000,
357 0x9228, 0xffffffff, 0x00030002,
358 0x922c, 0xffffffff, 0x00050004,
359 0x9238, 0xffffffff, 0x00010006,
360 0x923c, 0xffffffff, 0x00090008,
361 0x9240, 0xffffffff, 0x00070000,
362 0x9244, 0xffffffff, 0x00030002,
363 0x9248, 0xffffffff, 0x00050004,
364 0x9254, 0xffffffff, 0x00010006,
365 0x9258, 0xffffffff, 0x00090008,
366 0x925c, 0xffffffff, 0x00070000,
367 0x9260, 0xffffffff, 0x00030002,
368 0x9264, 0xffffffff, 0x00050004,
369 0x9270, 0xffffffff, 0x00010006,
370 0x9274, 0xffffffff, 0x00090008,
371 0x9278, 0xffffffff, 0x00070000,
372 0x927c, 0xffffffff, 0x00030002,
373 0x9280, 0xffffffff, 0x00050004,
374 0x928c, 0xffffffff, 0x00010006,
375 0x9290, 0xffffffff, 0x00090008,
376 0x9294, 0xffffffff, 0x00000000,
377 0x929c, 0xffffffff, 0x00000001,
378 0x802c, 0xffffffff, 0x40010000,
379 0x915c, 0xffffffff, 0x00010000,
380 0x9160, 0xffffffff, 0x00030002,
381 0x9178, 0xffffffff, 0x00070000,
382 0x917c, 0xffffffff, 0x00030002,
383 0x9180, 0xffffffff, 0x00050004,
384 0x918c, 0xffffffff, 0x00010006,
385 0x9190, 0xffffffff, 0x00090008,
386 0x9194, 0xffffffff, 0x00070000,
387 0x9198, 0xffffffff, 0x00030002,
388 0x919c, 0xffffffff, 0x00050004,
389 0x91a8, 0xffffffff, 0x00010006,
390 0x91ac, 0xffffffff, 0x00090008,
391 0x91b0, 0xffffffff, 0x00070000,
392 0x91b4, 0xffffffff, 0x00030002,
393 0x91b8, 0xffffffff, 0x00050004,
394 0x91c4, 0xffffffff, 0x00010006,
395 0x91c8, 0xffffffff, 0x00090008,
396 0x91cc, 0xffffffff, 0x00070000,
397 0x91d0, 0xffffffff, 0x00030002,
398 0x91d4, 0xffffffff, 0x00050004,
399 0x91e0, 0xffffffff, 0x00010006,
400 0x91e4, 0xffffffff, 0x00090008,
401 0x91e8, 0xffffffff, 0x00000000,
402 0x91ec, 0xffffffff, 0x00070000,
403 0x91f0, 0xffffffff, 0x00030002,
404 0x91f4, 0xffffffff, 0x00050004,
405 0x9200, 0xffffffff, 0x00010006,
406 0x9204, 0xffffffff, 0x00090008,
407 0x9208, 0xffffffff, 0x00070000,
408 0x920c, 0xffffffff, 0x00030002,
409 0x9210, 0xffffffff, 0x00050004,
410 0x921c, 0xffffffff, 0x00010006,
411 0x9220, 0xffffffff, 0x00090008,
412 0x9224, 0xffffffff, 0x00070000,
413 0x9228, 0xffffffff, 0x00030002,
414 0x922c, 0xffffffff, 0x00050004,
415 0x9238, 0xffffffff, 0x00010006,
416 0x923c, 0xffffffff, 0x00090008,
417 0x9240, 0xffffffff, 0x00070000,
418 0x9244, 0xffffffff, 0x00030002,
419 0x9248, 0xffffffff, 0x00050004,
420 0x9254, 0xffffffff, 0x00010006,
421 0x9258, 0xffffffff, 0x00090008,
422 0x925c, 0xffffffff, 0x00070000,
423 0x9260, 0xffffffff, 0x00030002,
424 0x9264, 0xffffffff, 0x00050004,
425 0x9270, 0xffffffff, 0x00010006,
426 0x9274, 0xffffffff, 0x00090008,
427 0x9278, 0xffffffff, 0x00070000,
428 0x927c, 0xffffffff, 0x00030002,
429 0x9280, 0xffffffff, 0x00050004,
430 0x928c, 0xffffffff, 0x00010006,
431 0x9290, 0xffffffff, 0x00090008,
432 0x9294, 0xffffffff, 0x00000000,
433 0x929c, 0xffffffff, 0x00000001,
434 0x802c, 0xffffffff, 0xc0000000
435};
436
437static const u32 redwood_mgcg_init[] =
438{
439 0x802c, 0xffffffff, 0xc0000000,
440 0x5448, 0xffffffff, 0x00000100,
441 0x55e4, 0xffffffff, 0x00000100,
442 0x160c, 0xffffffff, 0x00000100,
443 0x5644, 0xffffffff, 0x00000100,
444 0xc164, 0xffffffff, 0x00000100,
445 0x8a18, 0xffffffff, 0x00000100,
446 0x897c, 0xffffffff, 0x06000100,
447 0x8b28, 0xffffffff, 0x00000100,
448 0x9144, 0xffffffff, 0x00000100,
449 0x9a60, 0xffffffff, 0x00000100,
450 0x9868, 0xffffffff, 0x00000100,
451 0x8d58, 0xffffffff, 0x00000100,
452 0x9510, 0xffffffff, 0x00000100,
453 0x949c, 0xffffffff, 0x00000100,
454 0x9654, 0xffffffff, 0x00000100,
455 0x9030, 0xffffffff, 0x00000100,
456 0x9034, 0xffffffff, 0x00000100,
457 0x9038, 0xffffffff, 0x00000100,
458 0x903c, 0xffffffff, 0x00000100,
459 0x9040, 0xffffffff, 0x00000100,
460 0xa200, 0xffffffff, 0x00000100,
461 0xa204, 0xffffffff, 0x00000100,
462 0xa208, 0xffffffff, 0x00000100,
463 0xa20c, 0xffffffff, 0x00000100,
464 0x971c, 0xffffffff, 0x00000100,
465 0x977c, 0xffffffff, 0x00000100,
466 0x3f80, 0xffffffff, 0x00000100,
467 0xa210, 0xffffffff, 0x00000100,
468 0xa214, 0xffffffff, 0x00000100,
469 0x4d8, 0xffffffff, 0x00000100,
470 0x9784, 0xffffffff, 0x00000100,
471 0x9698, 0xffffffff, 0x00000100,
472 0x4d4, 0xffffffff, 0x00000200,
473 0x30cc, 0xffffffff, 0x00000100,
474 0xd0c0, 0xffffffff, 0xff000100,
475 0x802c, 0xffffffff, 0x40000000,
476 0x915c, 0xffffffff, 0x00010000,
477 0x9160, 0xffffffff, 0x00030002,
478 0x9178, 0xffffffff, 0x00070000,
479 0x917c, 0xffffffff, 0x00030002,
480 0x9180, 0xffffffff, 0x00050004,
481 0x918c, 0xffffffff, 0x00010006,
482 0x9190, 0xffffffff, 0x00090008,
483 0x9194, 0xffffffff, 0x00070000,
484 0x9198, 0xffffffff, 0x00030002,
485 0x919c, 0xffffffff, 0x00050004,
486 0x91a8, 0xffffffff, 0x00010006,
487 0x91ac, 0xffffffff, 0x00090008,
488 0x91b0, 0xffffffff, 0x00070000,
489 0x91b4, 0xffffffff, 0x00030002,
490 0x91b8, 0xffffffff, 0x00050004,
491 0x91c4, 0xffffffff, 0x00010006,
492 0x91c8, 0xffffffff, 0x00090008,
493 0x91cc, 0xffffffff, 0x00070000,
494 0x91d0, 0xffffffff, 0x00030002,
495 0x91d4, 0xffffffff, 0x00050004,
496 0x91e0, 0xffffffff, 0x00010006,
497 0x91e4, 0xffffffff, 0x00090008,
498 0x91e8, 0xffffffff, 0x00000000,
499 0x91ec, 0xffffffff, 0x00070000,
500 0x91f0, 0xffffffff, 0x00030002,
501 0x91f4, 0xffffffff, 0x00050004,
502 0x9200, 0xffffffff, 0x00010006,
503 0x9204, 0xffffffff, 0x00090008,
504 0x9294, 0xffffffff, 0x00000000,
505 0x929c, 0xffffffff, 0x00000001,
506 0x802c, 0xffffffff, 0xc0000000
507};
508
509static const u32 cedar_golden_registers[] =
510{
511 0x3f90, 0xffff0000, 0xff000000,
512 0x9148, 0xffff0000, 0xff000000,
513 0x3f94, 0xffff0000, 0xff000000,
514 0x914c, 0xffff0000, 0xff000000,
515 0x9b7c, 0xffffffff, 0x00000000,
516 0x8a14, 0xffffffff, 0x00000007,
517 0x8b10, 0xffffffff, 0x00000000,
518 0x960c, 0xffffffff, 0x54763210,
519 0x88c4, 0xffffffff, 0x000000c2,
520 0x88d4, 0xffffffff, 0x00000000,
521 0x8974, 0xffffffff, 0x00000000,
522 0xc78, 0x00000080, 0x00000080,
523 0x5eb4, 0xffffffff, 0x00000002,
524 0x5e78, 0xffffffff, 0x001000f0,
525 0x6104, 0x01000300, 0x00000000,
526 0x5bc0, 0x00300000, 0x00000000,
527 0x7030, 0xffffffff, 0x00000011,
528 0x7c30, 0xffffffff, 0x00000011,
529 0x10830, 0xffffffff, 0x00000011,
530 0x11430, 0xffffffff, 0x00000011,
531 0xd02c, 0xffffffff, 0x08421000,
532 0x240c, 0xffffffff, 0x00000380,
533 0x8b24, 0xffffffff, 0x00ff0fff,
534 0x28a4c, 0x06000000, 0x06000000,
535 0x10c, 0x00000001, 0x00000001,
536 0x8d00, 0xffffffff, 0x100e4848,
537 0x8d04, 0xffffffff, 0x00164745,
538 0x8c00, 0xffffffff, 0xe4000003,
539 0x8c04, 0xffffffff, 0x40600060,
540 0x8c08, 0xffffffff, 0x001c001c,
541 0x8cf0, 0xffffffff, 0x08e00410,
542 0x8c20, 0xffffffff, 0x00800080,
543 0x8c24, 0xffffffff, 0x00800080,
544 0x8c18, 0xffffffff, 0x20202078,
545 0x8c1c, 0xffffffff, 0x00001010,
546 0x28350, 0xffffffff, 0x00000000,
547 0xa008, 0xffffffff, 0x00010000,
Alex Deucher6abafb72014-07-07 17:59:37 -0400548 0x5c4, 0xffffffff, 0x00000001,
Alex Deucherd4788db2013-02-28 14:40:09 -0500549 0x9508, 0xffffffff, 0x00000002
550};
551
552static const u32 cedar_mgcg_init[] =
553{
554 0x802c, 0xffffffff, 0xc0000000,
555 0x5448, 0xffffffff, 0x00000100,
556 0x55e4, 0xffffffff, 0x00000100,
557 0x160c, 0xffffffff, 0x00000100,
558 0x5644, 0xffffffff, 0x00000100,
559 0xc164, 0xffffffff, 0x00000100,
560 0x8a18, 0xffffffff, 0x00000100,
561 0x897c, 0xffffffff, 0x06000100,
562 0x8b28, 0xffffffff, 0x00000100,
563 0x9144, 0xffffffff, 0x00000100,
564 0x9a60, 0xffffffff, 0x00000100,
565 0x9868, 0xffffffff, 0x00000100,
566 0x8d58, 0xffffffff, 0x00000100,
567 0x9510, 0xffffffff, 0x00000100,
568 0x949c, 0xffffffff, 0x00000100,
569 0x9654, 0xffffffff, 0x00000100,
570 0x9030, 0xffffffff, 0x00000100,
571 0x9034, 0xffffffff, 0x00000100,
572 0x9038, 0xffffffff, 0x00000100,
573 0x903c, 0xffffffff, 0x00000100,
574 0x9040, 0xffffffff, 0x00000100,
575 0xa200, 0xffffffff, 0x00000100,
576 0xa204, 0xffffffff, 0x00000100,
577 0xa208, 0xffffffff, 0x00000100,
578 0xa20c, 0xffffffff, 0x00000100,
579 0x971c, 0xffffffff, 0x00000100,
580 0x977c, 0xffffffff, 0x00000100,
581 0x3f80, 0xffffffff, 0x00000100,
582 0xa210, 0xffffffff, 0x00000100,
583 0xa214, 0xffffffff, 0x00000100,
584 0x4d8, 0xffffffff, 0x00000100,
585 0x9784, 0xffffffff, 0x00000100,
586 0x9698, 0xffffffff, 0x00000100,
587 0x4d4, 0xffffffff, 0x00000200,
588 0x30cc, 0xffffffff, 0x00000100,
589 0xd0c0, 0xffffffff, 0xff000100,
590 0x802c, 0xffffffff, 0x40000000,
591 0x915c, 0xffffffff, 0x00010000,
592 0x9178, 0xffffffff, 0x00050000,
593 0x917c, 0xffffffff, 0x00030002,
594 0x918c, 0xffffffff, 0x00010004,
595 0x9190, 0xffffffff, 0x00070006,
596 0x9194, 0xffffffff, 0x00050000,
597 0x9198, 0xffffffff, 0x00030002,
598 0x91a8, 0xffffffff, 0x00010004,
599 0x91ac, 0xffffffff, 0x00070006,
600 0x91e8, 0xffffffff, 0x00000000,
601 0x9294, 0xffffffff, 0x00000000,
602 0x929c, 0xffffffff, 0x00000001,
603 0x802c, 0xffffffff, 0xc0000000
604};
605
606static const u32 juniper_mgcg_init[] =
607{
608 0x802c, 0xffffffff, 0xc0000000,
609 0x5448, 0xffffffff, 0x00000100,
610 0x55e4, 0xffffffff, 0x00000100,
611 0x160c, 0xffffffff, 0x00000100,
612 0x5644, 0xffffffff, 0x00000100,
613 0xc164, 0xffffffff, 0x00000100,
614 0x8a18, 0xffffffff, 0x00000100,
615 0x897c, 0xffffffff, 0x06000100,
616 0x8b28, 0xffffffff, 0x00000100,
617 0x9144, 0xffffffff, 0x00000100,
618 0x9a60, 0xffffffff, 0x00000100,
619 0x9868, 0xffffffff, 0x00000100,
620 0x8d58, 0xffffffff, 0x00000100,
621 0x9510, 0xffffffff, 0x00000100,
622 0x949c, 0xffffffff, 0x00000100,
623 0x9654, 0xffffffff, 0x00000100,
624 0x9030, 0xffffffff, 0x00000100,
625 0x9034, 0xffffffff, 0x00000100,
626 0x9038, 0xffffffff, 0x00000100,
627 0x903c, 0xffffffff, 0x00000100,
628 0x9040, 0xffffffff, 0x00000100,
629 0xa200, 0xffffffff, 0x00000100,
630 0xa204, 0xffffffff, 0x00000100,
631 0xa208, 0xffffffff, 0x00000100,
632 0xa20c, 0xffffffff, 0x00000100,
633 0x971c, 0xffffffff, 0x00000100,
634 0xd0c0, 0xffffffff, 0xff000100,
635 0x802c, 0xffffffff, 0x40000000,
636 0x915c, 0xffffffff, 0x00010000,
637 0x9160, 0xffffffff, 0x00030002,
638 0x9178, 0xffffffff, 0x00070000,
639 0x917c, 0xffffffff, 0x00030002,
640 0x9180, 0xffffffff, 0x00050004,
641 0x918c, 0xffffffff, 0x00010006,
642 0x9190, 0xffffffff, 0x00090008,
643 0x9194, 0xffffffff, 0x00070000,
644 0x9198, 0xffffffff, 0x00030002,
645 0x919c, 0xffffffff, 0x00050004,
646 0x91a8, 0xffffffff, 0x00010006,
647 0x91ac, 0xffffffff, 0x00090008,
648 0x91b0, 0xffffffff, 0x00070000,
649 0x91b4, 0xffffffff, 0x00030002,
650 0x91b8, 0xffffffff, 0x00050004,
651 0x91c4, 0xffffffff, 0x00010006,
652 0x91c8, 0xffffffff, 0x00090008,
653 0x91cc, 0xffffffff, 0x00070000,
654 0x91d0, 0xffffffff, 0x00030002,
655 0x91d4, 0xffffffff, 0x00050004,
656 0x91e0, 0xffffffff, 0x00010006,
657 0x91e4, 0xffffffff, 0x00090008,
658 0x91e8, 0xffffffff, 0x00000000,
659 0x91ec, 0xffffffff, 0x00070000,
660 0x91f0, 0xffffffff, 0x00030002,
661 0x91f4, 0xffffffff, 0x00050004,
662 0x9200, 0xffffffff, 0x00010006,
663 0x9204, 0xffffffff, 0x00090008,
664 0x9208, 0xffffffff, 0x00070000,
665 0x920c, 0xffffffff, 0x00030002,
666 0x9210, 0xffffffff, 0x00050004,
667 0x921c, 0xffffffff, 0x00010006,
668 0x9220, 0xffffffff, 0x00090008,
669 0x9224, 0xffffffff, 0x00070000,
670 0x9228, 0xffffffff, 0x00030002,
671 0x922c, 0xffffffff, 0x00050004,
672 0x9238, 0xffffffff, 0x00010006,
673 0x923c, 0xffffffff, 0x00090008,
674 0x9240, 0xffffffff, 0x00070000,
675 0x9244, 0xffffffff, 0x00030002,
676 0x9248, 0xffffffff, 0x00050004,
677 0x9254, 0xffffffff, 0x00010006,
678 0x9258, 0xffffffff, 0x00090008,
679 0x925c, 0xffffffff, 0x00070000,
680 0x9260, 0xffffffff, 0x00030002,
681 0x9264, 0xffffffff, 0x00050004,
682 0x9270, 0xffffffff, 0x00010006,
683 0x9274, 0xffffffff, 0x00090008,
684 0x9278, 0xffffffff, 0x00070000,
685 0x927c, 0xffffffff, 0x00030002,
686 0x9280, 0xffffffff, 0x00050004,
687 0x928c, 0xffffffff, 0x00010006,
688 0x9290, 0xffffffff, 0x00090008,
689 0x9294, 0xffffffff, 0x00000000,
690 0x929c, 0xffffffff, 0x00000001,
691 0x802c, 0xffffffff, 0xc0000000,
692 0x977c, 0xffffffff, 0x00000100,
693 0x3f80, 0xffffffff, 0x00000100,
694 0xa210, 0xffffffff, 0x00000100,
695 0xa214, 0xffffffff, 0x00000100,
696 0x4d8, 0xffffffff, 0x00000100,
697 0x9784, 0xffffffff, 0x00000100,
698 0x9698, 0xffffffff, 0x00000100,
699 0x4d4, 0xffffffff, 0x00000200,
700 0x30cc, 0xffffffff, 0x00000100,
701 0x802c, 0xffffffff, 0xc0000000
702};
703
704static const u32 supersumo_golden_registers[] =
705{
706 0x5eb4, 0xffffffff, 0x00000002,
Alex Deucher6abafb72014-07-07 17:59:37 -0400707 0x5c4, 0xffffffff, 0x00000001,
Alex Deucherd4788db2013-02-28 14:40:09 -0500708 0x7030, 0xffffffff, 0x00000011,
709 0x7c30, 0xffffffff, 0x00000011,
710 0x6104, 0x01000300, 0x00000000,
711 0x5bc0, 0x00300000, 0x00000000,
712 0x8c04, 0xffffffff, 0x40600060,
713 0x8c08, 0xffffffff, 0x001c001c,
714 0x8c20, 0xffffffff, 0x00800080,
715 0x8c24, 0xffffffff, 0x00800080,
716 0x8c18, 0xffffffff, 0x20202078,
717 0x8c1c, 0xffffffff, 0x00001010,
718 0x918c, 0xffffffff, 0x00010006,
719 0x91a8, 0xffffffff, 0x00010006,
720 0x91c4, 0xffffffff, 0x00010006,
721 0x91e0, 0xffffffff, 0x00010006,
722 0x9200, 0xffffffff, 0x00010006,
723 0x9150, 0xffffffff, 0x6e944040,
724 0x917c, 0xffffffff, 0x00030002,
725 0x9180, 0xffffffff, 0x00050004,
726 0x9198, 0xffffffff, 0x00030002,
727 0x919c, 0xffffffff, 0x00050004,
728 0x91b4, 0xffffffff, 0x00030002,
729 0x91b8, 0xffffffff, 0x00050004,
730 0x91d0, 0xffffffff, 0x00030002,
731 0x91d4, 0xffffffff, 0x00050004,
732 0x91f0, 0xffffffff, 0x00030002,
733 0x91f4, 0xffffffff, 0x00050004,
734 0x915c, 0xffffffff, 0x00010000,
735 0x9160, 0xffffffff, 0x00030002,
736 0x3f90, 0xffff0000, 0xff000000,
737 0x9178, 0xffffffff, 0x00070000,
738 0x9194, 0xffffffff, 0x00070000,
739 0x91b0, 0xffffffff, 0x00070000,
740 0x91cc, 0xffffffff, 0x00070000,
741 0x91ec, 0xffffffff, 0x00070000,
742 0x9148, 0xffff0000, 0xff000000,
743 0x9190, 0xffffffff, 0x00090008,
744 0x91ac, 0xffffffff, 0x00090008,
745 0x91c8, 0xffffffff, 0x00090008,
746 0x91e4, 0xffffffff, 0x00090008,
747 0x9204, 0xffffffff, 0x00090008,
748 0x3f94, 0xffff0000, 0xff000000,
749 0x914c, 0xffff0000, 0xff000000,
750 0x929c, 0xffffffff, 0x00000001,
751 0x8a18, 0xffffffff, 0x00000100,
752 0x8b28, 0xffffffff, 0x00000100,
753 0x9144, 0xffffffff, 0x00000100,
754 0x5644, 0xffffffff, 0x00000100,
755 0x9b7c, 0xffffffff, 0x00000000,
756 0x8030, 0xffffffff, 0x0000100a,
757 0x8a14, 0xffffffff, 0x00000007,
758 0x8b24, 0xffffffff, 0x00ff0fff,
759 0x8b10, 0xffffffff, 0x00000000,
760 0x28a4c, 0x06000000, 0x06000000,
761 0x4d8, 0xffffffff, 0x00000100,
762 0x913c, 0xffff000f, 0x0100000a,
763 0x960c, 0xffffffff, 0x54763210,
764 0x88c4, 0xffffffff, 0x000000c2,
765 0x88d4, 0xffffffff, 0x00000010,
766 0x8974, 0xffffffff, 0x00000000,
767 0xc78, 0x00000080, 0x00000080,
768 0x5e78, 0xffffffff, 0x001000f0,
769 0xd02c, 0xffffffff, 0x08421000,
770 0xa008, 0xffffffff, 0x00010000,
771 0x8d00, 0xffffffff, 0x100e4848,
772 0x8d04, 0xffffffff, 0x00164745,
773 0x8c00, 0xffffffff, 0xe4000003,
774 0x8cf0, 0x1fffffff, 0x08e00620,
775 0x28350, 0xffffffff, 0x00000000,
776 0x9508, 0xffffffff, 0x00000002
777};
778
779static const u32 sumo_golden_registers[] =
780{
781 0x900c, 0x00ffffff, 0x0017071f,
782 0x8c18, 0xffffffff, 0x10101060,
783 0x8c1c, 0xffffffff, 0x00001010,
784 0x8c30, 0x0000000f, 0x00000005,
785 0x9688, 0x0000000f, 0x00000007
786};
787
788static const u32 wrestler_golden_registers[] =
789{
790 0x5eb4, 0xffffffff, 0x00000002,
Alex Deucher6abafb72014-07-07 17:59:37 -0400791 0x5c4, 0xffffffff, 0x00000001,
Alex Deucherd4788db2013-02-28 14:40:09 -0500792 0x7030, 0xffffffff, 0x00000011,
793 0x7c30, 0xffffffff, 0x00000011,
794 0x6104, 0x01000300, 0x00000000,
795 0x5bc0, 0x00300000, 0x00000000,
796 0x918c, 0xffffffff, 0x00010006,
797 0x91a8, 0xffffffff, 0x00010006,
798 0x9150, 0xffffffff, 0x6e944040,
799 0x917c, 0xffffffff, 0x00030002,
800 0x9198, 0xffffffff, 0x00030002,
801 0x915c, 0xffffffff, 0x00010000,
802 0x3f90, 0xffff0000, 0xff000000,
803 0x9178, 0xffffffff, 0x00070000,
804 0x9194, 0xffffffff, 0x00070000,
805 0x9148, 0xffff0000, 0xff000000,
806 0x9190, 0xffffffff, 0x00090008,
807 0x91ac, 0xffffffff, 0x00090008,
808 0x3f94, 0xffff0000, 0xff000000,
809 0x914c, 0xffff0000, 0xff000000,
810 0x929c, 0xffffffff, 0x00000001,
811 0x8a18, 0xffffffff, 0x00000100,
812 0x8b28, 0xffffffff, 0x00000100,
813 0x9144, 0xffffffff, 0x00000100,
814 0x9b7c, 0xffffffff, 0x00000000,
815 0x8030, 0xffffffff, 0x0000100a,
816 0x8a14, 0xffffffff, 0x00000001,
817 0x8b24, 0xffffffff, 0x00ff0fff,
818 0x8b10, 0xffffffff, 0x00000000,
819 0x28a4c, 0x06000000, 0x06000000,
820 0x4d8, 0xffffffff, 0x00000100,
821 0x913c, 0xffff000f, 0x0100000a,
822 0x960c, 0xffffffff, 0x54763210,
823 0x88c4, 0xffffffff, 0x000000c2,
824 0x88d4, 0xffffffff, 0x00000010,
825 0x8974, 0xffffffff, 0x00000000,
826 0xc78, 0x00000080, 0x00000080,
827 0x5e78, 0xffffffff, 0x001000f0,
828 0xd02c, 0xffffffff, 0x08421000,
829 0xa008, 0xffffffff, 0x00010000,
830 0x8d00, 0xffffffff, 0x100e4848,
831 0x8d04, 0xffffffff, 0x00164745,
832 0x8c00, 0xffffffff, 0xe4000003,
833 0x8cf0, 0x1fffffff, 0x08e00410,
834 0x28350, 0xffffffff, 0x00000000,
835 0x9508, 0xffffffff, 0x00000002,
836 0x900c, 0xffffffff, 0x0017071f,
837 0x8c18, 0xffffffff, 0x10101060,
838 0x8c1c, 0xffffffff, 0x00001010
839};
840
841static const u32 barts_golden_registers[] =
842{
843 0x5eb4, 0xffffffff, 0x00000002,
844 0x5e78, 0x8f311ff1, 0x001000f0,
845 0x3f90, 0xffff0000, 0xff000000,
846 0x9148, 0xffff0000, 0xff000000,
847 0x3f94, 0xffff0000, 0xff000000,
848 0x914c, 0xffff0000, 0xff000000,
849 0xc78, 0x00000080, 0x00000080,
850 0xbd4, 0x70073777, 0x00010001,
851 0xd02c, 0xbfffff1f, 0x08421000,
852 0xd0b8, 0x03773777, 0x02011003,
853 0x5bc0, 0x00200000, 0x50100000,
854 0x98f8, 0x33773777, 0x02011003,
855 0x98fc, 0xffffffff, 0x76543210,
856 0x7030, 0x31000311, 0x00000011,
857 0x2f48, 0x00000007, 0x02011003,
858 0x6b28, 0x00000010, 0x00000012,
859 0x7728, 0x00000010, 0x00000012,
860 0x10328, 0x00000010, 0x00000012,
861 0x10f28, 0x00000010, 0x00000012,
862 0x11b28, 0x00000010, 0x00000012,
863 0x12728, 0x00000010, 0x00000012,
864 0x240c, 0x000007ff, 0x00000380,
865 0x8a14, 0xf000001f, 0x00000007,
866 0x8b24, 0x3fff3fff, 0x00ff0fff,
867 0x8b10, 0x0000ff0f, 0x00000000,
868 0x28a4c, 0x07ffffff, 0x06000000,
869 0x10c, 0x00000001, 0x00010003,
870 0xa02c, 0xffffffff, 0x0000009b,
871 0x913c, 0x0000000f, 0x0100000a,
872 0x8d00, 0xffff7f7f, 0x100e4848,
873 0x8d04, 0x00ffffff, 0x00164745,
874 0x8c00, 0xfffc0003, 0xe4000003,
875 0x8c04, 0xf8ff00ff, 0x40600060,
876 0x8c08, 0x00ff00ff, 0x001c001c,
877 0x8cf0, 0x1fff1fff, 0x08e00620,
878 0x8c20, 0x0fff0fff, 0x00800080,
879 0x8c24, 0x0fff0fff, 0x00800080,
880 0x8c18, 0xffffffff, 0x20202078,
881 0x8c1c, 0x0000ffff, 0x00001010,
882 0x28350, 0x00000f01, 0x00000000,
883 0x9508, 0x3700001f, 0x00000002,
884 0x960c, 0xffffffff, 0x54763210,
885 0x88c4, 0x001f3ae3, 0x000000c2,
886 0x88d4, 0x0000001f, 0x00000010,
887 0x8974, 0xffffffff, 0x00000000
888};
889
890static const u32 turks_golden_registers[] =
891{
892 0x5eb4, 0xffffffff, 0x00000002,
893 0x5e78, 0x8f311ff1, 0x001000f0,
894 0x8c8, 0x00003000, 0x00001070,
895 0x8cc, 0x000fffff, 0x00040035,
896 0x3f90, 0xffff0000, 0xfff00000,
897 0x9148, 0xffff0000, 0xfff00000,
898 0x3f94, 0xffff0000, 0xfff00000,
899 0x914c, 0xffff0000, 0xfff00000,
900 0xc78, 0x00000080, 0x00000080,
901 0xbd4, 0x00073007, 0x00010002,
902 0xd02c, 0xbfffff1f, 0x08421000,
903 0xd0b8, 0x03773777, 0x02010002,
904 0x5bc0, 0x00200000, 0x50100000,
905 0x98f8, 0x33773777, 0x00010002,
906 0x98fc, 0xffffffff, 0x33221100,
907 0x7030, 0x31000311, 0x00000011,
908 0x2f48, 0x33773777, 0x00010002,
909 0x6b28, 0x00000010, 0x00000012,
910 0x7728, 0x00000010, 0x00000012,
911 0x10328, 0x00000010, 0x00000012,
912 0x10f28, 0x00000010, 0x00000012,
913 0x11b28, 0x00000010, 0x00000012,
914 0x12728, 0x00000010, 0x00000012,
915 0x240c, 0x000007ff, 0x00000380,
916 0x8a14, 0xf000001f, 0x00000007,
917 0x8b24, 0x3fff3fff, 0x00ff0fff,
918 0x8b10, 0x0000ff0f, 0x00000000,
919 0x28a4c, 0x07ffffff, 0x06000000,
920 0x10c, 0x00000001, 0x00010003,
921 0xa02c, 0xffffffff, 0x0000009b,
922 0x913c, 0x0000000f, 0x0100000a,
923 0x8d00, 0xffff7f7f, 0x100e4848,
924 0x8d04, 0x00ffffff, 0x00164745,
925 0x8c00, 0xfffc0003, 0xe4000003,
926 0x8c04, 0xf8ff00ff, 0x40600060,
927 0x8c08, 0x00ff00ff, 0x001c001c,
928 0x8cf0, 0x1fff1fff, 0x08e00410,
929 0x8c20, 0x0fff0fff, 0x00800080,
930 0x8c24, 0x0fff0fff, 0x00800080,
931 0x8c18, 0xffffffff, 0x20202078,
932 0x8c1c, 0x0000ffff, 0x00001010,
933 0x28350, 0x00000f01, 0x00000000,
934 0x9508, 0x3700001f, 0x00000002,
935 0x960c, 0xffffffff, 0x54763210,
936 0x88c4, 0x001f3ae3, 0x000000c2,
937 0x88d4, 0x0000001f, 0x00000010,
938 0x8974, 0xffffffff, 0x00000000
939};
940
941static const u32 caicos_golden_registers[] =
942{
943 0x5eb4, 0xffffffff, 0x00000002,
944 0x5e78, 0x8f311ff1, 0x001000f0,
945 0x8c8, 0x00003420, 0x00001450,
946 0x8cc, 0x000fffff, 0x00040035,
947 0x3f90, 0xffff0000, 0xfffc0000,
948 0x9148, 0xffff0000, 0xfffc0000,
949 0x3f94, 0xffff0000, 0xfffc0000,
950 0x914c, 0xffff0000, 0xfffc0000,
951 0xc78, 0x00000080, 0x00000080,
952 0xbd4, 0x00073007, 0x00010001,
953 0xd02c, 0xbfffff1f, 0x08421000,
954 0xd0b8, 0x03773777, 0x02010001,
955 0x5bc0, 0x00200000, 0x50100000,
956 0x98f8, 0x33773777, 0x02010001,
957 0x98fc, 0xffffffff, 0x33221100,
958 0x7030, 0x31000311, 0x00000011,
959 0x2f48, 0x33773777, 0x02010001,
960 0x6b28, 0x00000010, 0x00000012,
961 0x7728, 0x00000010, 0x00000012,
962 0x10328, 0x00000010, 0x00000012,
963 0x10f28, 0x00000010, 0x00000012,
964 0x11b28, 0x00000010, 0x00000012,
965 0x12728, 0x00000010, 0x00000012,
966 0x240c, 0x000007ff, 0x00000380,
967 0x8a14, 0xf000001f, 0x00000001,
968 0x8b24, 0x3fff3fff, 0x00ff0fff,
969 0x8b10, 0x0000ff0f, 0x00000000,
970 0x28a4c, 0x07ffffff, 0x06000000,
971 0x10c, 0x00000001, 0x00010003,
972 0xa02c, 0xffffffff, 0x0000009b,
973 0x913c, 0x0000000f, 0x0100000a,
974 0x8d00, 0xffff7f7f, 0x100e4848,
975 0x8d04, 0x00ffffff, 0x00164745,
976 0x8c00, 0xfffc0003, 0xe4000003,
977 0x8c04, 0xf8ff00ff, 0x40600060,
978 0x8c08, 0x00ff00ff, 0x001c001c,
979 0x8cf0, 0x1fff1fff, 0x08e00410,
980 0x8c20, 0x0fff0fff, 0x00800080,
981 0x8c24, 0x0fff0fff, 0x00800080,
982 0x8c18, 0xffffffff, 0x20202078,
983 0x8c1c, 0x0000ffff, 0x00001010,
984 0x28350, 0x00000f01, 0x00000000,
985 0x9508, 0x3700001f, 0x00000002,
986 0x960c, 0xffffffff, 0x54763210,
987 0x88c4, 0x001f3ae3, 0x000000c2,
988 0x88d4, 0x0000001f, 0x00000010,
989 0x8974, 0xffffffff, 0x00000000
990};
991
992static void evergreen_init_golden_registers(struct radeon_device *rdev)
993{
994 switch (rdev->family) {
995 case CHIP_CYPRESS:
996 case CHIP_HEMLOCK:
997 radeon_program_register_sequence(rdev,
998 evergreen_golden_registers,
999 (const u32)ARRAY_SIZE(evergreen_golden_registers));
1000 radeon_program_register_sequence(rdev,
1001 evergreen_golden_registers2,
1002 (const u32)ARRAY_SIZE(evergreen_golden_registers2));
1003 radeon_program_register_sequence(rdev,
1004 cypress_mgcg_init,
1005 (const u32)ARRAY_SIZE(cypress_mgcg_init));
1006 break;
1007 case CHIP_JUNIPER:
1008 radeon_program_register_sequence(rdev,
1009 evergreen_golden_registers,
1010 (const u32)ARRAY_SIZE(evergreen_golden_registers));
1011 radeon_program_register_sequence(rdev,
1012 evergreen_golden_registers2,
1013 (const u32)ARRAY_SIZE(evergreen_golden_registers2));
1014 radeon_program_register_sequence(rdev,
1015 juniper_mgcg_init,
1016 (const u32)ARRAY_SIZE(juniper_mgcg_init));
1017 break;
1018 case CHIP_REDWOOD:
1019 radeon_program_register_sequence(rdev,
1020 evergreen_golden_registers,
1021 (const u32)ARRAY_SIZE(evergreen_golden_registers));
1022 radeon_program_register_sequence(rdev,
1023 evergreen_golden_registers2,
1024 (const u32)ARRAY_SIZE(evergreen_golden_registers2));
1025 radeon_program_register_sequence(rdev,
1026 redwood_mgcg_init,
1027 (const u32)ARRAY_SIZE(redwood_mgcg_init));
1028 break;
1029 case CHIP_CEDAR:
1030 radeon_program_register_sequence(rdev,
1031 cedar_golden_registers,
1032 (const u32)ARRAY_SIZE(cedar_golden_registers));
1033 radeon_program_register_sequence(rdev,
1034 evergreen_golden_registers2,
1035 (const u32)ARRAY_SIZE(evergreen_golden_registers2));
1036 radeon_program_register_sequence(rdev,
1037 cedar_mgcg_init,
1038 (const u32)ARRAY_SIZE(cedar_mgcg_init));
1039 break;
1040 case CHIP_PALM:
1041 radeon_program_register_sequence(rdev,
1042 wrestler_golden_registers,
1043 (const u32)ARRAY_SIZE(wrestler_golden_registers));
1044 break;
1045 case CHIP_SUMO:
1046 radeon_program_register_sequence(rdev,
1047 supersumo_golden_registers,
1048 (const u32)ARRAY_SIZE(supersumo_golden_registers));
1049 break;
1050 case CHIP_SUMO2:
1051 radeon_program_register_sequence(rdev,
1052 supersumo_golden_registers,
1053 (const u32)ARRAY_SIZE(supersumo_golden_registers));
1054 radeon_program_register_sequence(rdev,
1055 sumo_golden_registers,
1056 (const u32)ARRAY_SIZE(sumo_golden_registers));
1057 break;
1058 case CHIP_BARTS:
1059 radeon_program_register_sequence(rdev,
1060 barts_golden_registers,
1061 (const u32)ARRAY_SIZE(barts_golden_registers));
1062 break;
1063 case CHIP_TURKS:
1064 radeon_program_register_sequence(rdev,
1065 turks_golden_registers,
1066 (const u32)ARRAY_SIZE(turks_golden_registers));
1067 break;
1068 case CHIP_CAICOS:
1069 radeon_program_register_sequence(rdev,
1070 caicos_golden_registers,
1071 (const u32)ARRAY_SIZE(caicos_golden_registers));
1072 break;
1073 default:
1074 break;
1075 }
1076}
1077
Alex Deucherff609972014-10-01 09:43:38 -04001078/**
1079 * evergreen_get_allowed_info_register - fetch the register for the info ioctl
1080 *
1081 * @rdev: radeon_device pointer
1082 * @reg: register offset in bytes
1083 * @val: register value
1084 *
1085 * Returns 0 for success or -EINVAL for an invalid register
1086 *
1087 */
1088int evergreen_get_allowed_info_register(struct radeon_device *rdev,
1089 u32 reg, u32 *val)
1090{
1091 switch (reg) {
1092 case GRBM_STATUS:
1093 case GRBM_STATUS_SE0:
1094 case GRBM_STATUS_SE1:
1095 case SRBM_STATUS:
1096 case SRBM_STATUS2:
1097 case DMA_STATUS_REG:
1098 case UVD_STATUS:
1099 *val = RREG32(reg);
1100 return 0;
1101 default:
1102 return -EINVAL;
1103 }
1104}
1105
Jerome Glisse285484e2011-12-16 17:03:42 -05001106void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
1107 unsigned *bankh, unsigned *mtaspect,
1108 unsigned *tile_split)
1109{
1110 *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
1111 *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
1112 *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
1113 *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
1114 switch (*bankw) {
1115 default:
1116 case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
1117 case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
1118 case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
1119 case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
1120 }
1121 switch (*bankh) {
1122 default:
1123 case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
1124 case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
1125 case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
1126 case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
1127 }
1128 switch (*mtaspect) {
1129 default:
1130 case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
1131 case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
1132 case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
1133 case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
1134 }
1135}
1136
Alex Deucher23d33ba2013-04-08 12:41:32 +02001137static int sumo_set_uvd_clock(struct radeon_device *rdev, u32 clock,
1138 u32 cntl_reg, u32 status_reg)
1139{
1140 int r, i;
1141 struct atom_clock_dividers dividers;
1142
Jérome Glisse3cf8bb12016-03-16 12:56:45 +01001143 r = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
Alex Deucher23d33ba2013-04-08 12:41:32 +02001144 clock, false, &dividers);
1145 if (r)
1146 return r;
1147
1148 WREG32_P(cntl_reg, dividers.post_div, ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK));
1149
1150 for (i = 0; i < 100; i++) {
1151 if (RREG32(status_reg) & DCLK_STATUS)
1152 break;
1153 mdelay(10);
1154 }
1155 if (i == 100)
1156 return -ETIMEDOUT;
1157
1158 return 0;
1159}
1160
1161int sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
1162{
1163 int r = 0;
1164 u32 cg_scratch = RREG32(CG_SCRATCH1);
1165
1166 r = sumo_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
1167 if (r)
1168 goto done;
1169 cg_scratch &= 0xffff0000;
1170 cg_scratch |= vclk / 100; /* Mhz */
1171
1172 r = sumo_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
1173 if (r)
1174 goto done;
1175 cg_scratch &= 0x0000ffff;
1176 cg_scratch |= (dclk / 100) << 16; /* Mhz */
1177
1178done:
1179 WREG32(CG_SCRATCH1, cg_scratch);
1180
1181 return r;
1182}
1183
Alex Deuchera8b49252013-04-08 12:41:33 +02001184int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
1185{
1186 /* start off with something large */
Christian Königfacd1122013-04-29 11:55:02 +02001187 unsigned fb_div = 0, vclk_div = 0, dclk_div = 0;
Alex Deuchera8b49252013-04-08 12:41:33 +02001188 int r;
1189
Christian König4ed10832013-04-18 15:25:58 +02001190 /* bypass vclk and dclk with bclk */
1191 WREG32_P(CG_UPLL_FUNC_CNTL_2,
1192 VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
1193 ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
1194
1195 /* put PLL in bypass mode */
1196 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~UPLL_BYPASS_EN_MASK);
1197
1198 if (!vclk || !dclk) {
1199 /* keep the Bypass mode, put PLL to sleep */
1200 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
1201 return 0;
1202 }
1203
Christian Königfacd1122013-04-29 11:55:02 +02001204 r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 125000, 250000,
1205 16384, 0x03FFFFFF, 0, 128, 5,
1206 &fb_div, &vclk_div, &dclk_div);
1207 if (r)
1208 return r;
Alex Deuchera8b49252013-04-08 12:41:33 +02001209
1210 /* set VCO_MODE to 1 */
1211 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_VCO_MODE_MASK, ~UPLL_VCO_MODE_MASK);
1212
1213 /* toggle UPLL_SLEEP to 1 then back to 0 */
1214 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
1215 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_SLEEP_MASK);
1216
1217 /* deassert UPLL_RESET */
1218 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
1219
1220 mdelay(1);
1221
Christian Königfacd1122013-04-29 11:55:02 +02001222 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
Alex Deuchera8b49252013-04-08 12:41:33 +02001223 if (r)
1224 return r;
1225
1226 /* assert UPLL_RESET again */
1227 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
1228
1229 /* disable spread spectrum. */
1230 WREG32_P(CG_UPLL_SPREAD_SPECTRUM, 0, ~SSEN_MASK);
1231
1232 /* set feedback divider */
Christian Königfacd1122013-04-29 11:55:02 +02001233 WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(fb_div), ~UPLL_FB_DIV_MASK);
Alex Deuchera8b49252013-04-08 12:41:33 +02001234
1235 /* set ref divider to 0 */
1236 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_REF_DIV_MASK);
1237
Christian Königfacd1122013-04-29 11:55:02 +02001238 if (fb_div < 307200)
Alex Deuchera8b49252013-04-08 12:41:33 +02001239 WREG32_P(CG_UPLL_FUNC_CNTL_4, 0, ~UPLL_SPARE_ISPARE9);
1240 else
1241 WREG32_P(CG_UPLL_FUNC_CNTL_4, UPLL_SPARE_ISPARE9, ~UPLL_SPARE_ISPARE9);
1242
1243 /* set PDIV_A and PDIV_B */
1244 WREG32_P(CG_UPLL_FUNC_CNTL_2,
Christian Königfacd1122013-04-29 11:55:02 +02001245 UPLL_PDIV_A(vclk_div) | UPLL_PDIV_B(dclk_div),
Alex Deuchera8b49252013-04-08 12:41:33 +02001246 ~(UPLL_PDIV_A_MASK | UPLL_PDIV_B_MASK));
1247
1248 /* give the PLL some time to settle */
1249 mdelay(15);
1250
1251 /* deassert PLL_RESET */
1252 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
1253
1254 mdelay(15);
1255
1256 /* switch from bypass mode to normal mode */
1257 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
1258
Christian Königfacd1122013-04-29 11:55:02 +02001259 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
Alex Deuchera8b49252013-04-08 12:41:33 +02001260 if (r)
1261 return r;
1262
1263 /* switch VCLK and DCLK selection */
1264 WREG32_P(CG_UPLL_FUNC_CNTL_2,
1265 VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
1266 ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
1267
1268 mdelay(100);
1269
1270 return 0;
1271}
1272
Alex Deucherd054ac12011-09-01 17:46:15 +00001273void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
1274{
Yijing Wangc11592f2013-09-09 21:13:08 +08001275 int readrq;
1276 u16 v;
Alex Deucherd054ac12011-09-01 17:46:15 +00001277
Yijing Wangc11592f2013-09-09 21:13:08 +08001278 readrq = pcie_get_readrq(rdev->pdev);
1279 v = ffs(readrq) - 8;
Alex Deucherd054ac12011-09-01 17:46:15 +00001280 /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
1281 * to avoid hangs or perfomance issues
1282 */
Yijing Wangc11592f2013-09-09 21:13:08 +08001283 if ((v == 0) || (v == 6) || (v == 7))
1284 pcie_set_readrq(rdev->pdev, 512);
Alex Deucherd054ac12011-09-01 17:46:15 +00001285}
1286
Alex Deucher134b4802013-09-23 12:22:11 -04001287void dce4_program_fmt(struct drm_encoder *encoder)
1288{
1289 struct drm_device *dev = encoder->dev;
1290 struct radeon_device *rdev = dev->dev_private;
1291 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1292 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1293 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1294 int bpc = 0;
1295 u32 tmp = 0;
Alex Deucher6214bb72013-09-24 17:26:26 -04001296 enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
Alex Deucher134b4802013-09-23 12:22:11 -04001297
Alex Deucher6214bb72013-09-24 17:26:26 -04001298 if (connector) {
1299 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher134b4802013-09-23 12:22:11 -04001300 bpc = radeon_get_monitor_bpc(connector);
Alex Deucher6214bb72013-09-24 17:26:26 -04001301 dither = radeon_connector->dither;
1302 }
Alex Deucher134b4802013-09-23 12:22:11 -04001303
1304 /* LVDS/eDP FMT is set up by atom */
1305 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
1306 return;
1307
1308 /* not needed for analog */
1309 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
1310 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
1311 return;
1312
1313 if (bpc == 0)
1314 return;
1315
1316 switch (bpc) {
1317 case 6:
Alex Deucher6214bb72013-09-24 17:26:26 -04001318 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -04001319 /* XXX sort out optimal dither settings */
1320 tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
1321 FMT_SPATIAL_DITHER_EN);
1322 else
1323 tmp |= FMT_TRUNCATE_EN;
1324 break;
1325 case 8:
Alex Deucher6214bb72013-09-24 17:26:26 -04001326 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -04001327 /* XXX sort out optimal dither settings */
1328 tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
1329 FMT_RGB_RANDOM_ENABLE |
1330 FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
1331 else
1332 tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
1333 break;
1334 case 10:
1335 default:
1336 /* not needed */
1337 break;
1338 }
1339
1340 WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
1341}
1342
Alex Deucher10257a62013-04-09 18:49:59 -04001343static bool dce4_is_in_vblank(struct radeon_device *rdev, int crtc)
1344{
1345 if (RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK)
1346 return true;
1347 else
1348 return false;
1349}
1350
1351static bool dce4_is_counter_moving(struct radeon_device *rdev, int crtc)
1352{
1353 u32 pos1, pos2;
1354
1355 pos1 = RREG32(EVERGREEN_CRTC_STATUS_POSITION + crtc_offsets[crtc]);
1356 pos2 = RREG32(EVERGREEN_CRTC_STATUS_POSITION + crtc_offsets[crtc]);
1357
1358 if (pos1 != pos2)
1359 return true;
1360 else
1361 return false;
1362}
1363
Alex Deucher377edc82012-07-17 14:02:42 -04001364/**
1365 * dce4_wait_for_vblank - vblank wait asic callback.
1366 *
1367 * @rdev: radeon_device pointer
1368 * @crtc: crtc to wait for vblank on
1369 *
1370 * Wait for vblank on the requested crtc (evergreen+).
1371 */
Alex Deucher3ae19b72012-02-23 17:53:37 -05001372void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
1373{
Alex Deucher10257a62013-04-09 18:49:59 -04001374 unsigned i = 0;
Alex Deucher3ae19b72012-02-23 17:53:37 -05001375
Alex Deucher4a159032012-08-15 17:13:53 -04001376 if (crtc >= rdev->num_crtc)
1377 return;
1378
Alex Deucher10257a62013-04-09 18:49:59 -04001379 if (!(RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[crtc]) & EVERGREEN_CRTC_MASTER_EN))
1380 return;
1381
1382 /* depending on when we hit vblank, we may be close to active; if so,
1383 * wait for another frame.
1384 */
1385 while (dce4_is_in_vblank(rdev, crtc)) {
1386 if (i++ % 100 == 0) {
1387 if (!dce4_is_counter_moving(rdev, crtc))
Alex Deucher3ae19b72012-02-23 17:53:37 -05001388 break;
Alex Deucher3ae19b72012-02-23 17:53:37 -05001389 }
Alex Deucher10257a62013-04-09 18:49:59 -04001390 }
1391
1392 while (!dce4_is_in_vblank(rdev, crtc)) {
1393 if (i++ % 100 == 0) {
1394 if (!dce4_is_counter_moving(rdev, crtc))
Alex Deucher3ae19b72012-02-23 17:53:37 -05001395 break;
Alex Deucher3ae19b72012-02-23 17:53:37 -05001396 }
1397 }
1398}
1399
Alex Deucher377edc82012-07-17 14:02:42 -04001400/**
Alex Deucher377edc82012-07-17 14:02:42 -04001401 * evergreen_page_flip - pageflip callback.
1402 *
1403 * @rdev: radeon_device pointer
1404 * @crtc_id: crtc to cleanup pageflip on
1405 * @crtc_base: new address of the crtc (GPU MC address)
1406 *
Alex Deuchercbd3e242015-10-23 12:56:51 -04001407 * Triggers the actual pageflip by updating the primary
1408 * surface base address (evergreen+).
Alex Deucher377edc82012-07-17 14:02:42 -04001409 */
Christian König157fa142014-05-27 16:49:20 +02001410void evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
Alex Deucher6f34be52010-11-21 10:59:01 -05001411{
1412 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
Alex Deucher6f34be52010-11-21 10:59:01 -05001413
1414 /* update the scanout addresses */
Alex Deucher6f34be52010-11-21 10:59:01 -05001415 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1416 upper_32_bits(crtc_base));
1417 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1418 (u32)crtc_base);
Alex Deuchercbd3e242015-10-23 12:56:51 -04001419 /* post the write */
1420 RREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset);
Christian König157fa142014-05-27 16:49:20 +02001421}
1422
1423/**
1424 * evergreen_page_flip_pending - check if page flip is still pending
1425 *
1426 * @rdev: radeon_device pointer
1427 * @crtc_id: crtc to check
1428 *
1429 * Returns the current update pending status.
1430 */
1431bool evergreen_page_flip_pending(struct radeon_device *rdev, int crtc_id)
1432{
1433 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
Alex Deucher6f34be52010-11-21 10:59:01 -05001434
1435 /* Return current update_pending status: */
Christian König157fa142014-05-27 16:49:20 +02001436 return !!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) &
1437 EVERGREEN_GRPH_SURFACE_UPDATE_PENDING);
Alex Deucher6f34be52010-11-21 10:59:01 -05001438}
1439
Alex Deucher21a81222010-07-02 12:58:16 -04001440/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -05001441int evergreen_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -04001442{
Alex Deucher1c88d742011-06-14 19:15:53 +00001443 u32 temp, toffset;
1444 int actual_temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -04001445
Alex Deucher67b3f822011-05-25 18:45:37 -04001446 if (rdev->family == CHIP_JUNIPER) {
1447 toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
1448 TOFFSET_SHIFT;
1449 temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
1450 TS0_ADC_DOUT_SHIFT;
Alex Deucher21a81222010-07-02 12:58:16 -04001451
Alex Deucher67b3f822011-05-25 18:45:37 -04001452 if (toffset & 0x100)
1453 actual_temp = temp / 2 - (0x200 - toffset);
1454 else
1455 actual_temp = temp / 2 + toffset;
1456
1457 actual_temp = actual_temp * 1000;
1458
1459 } else {
1460 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
1461 ASIC_T_SHIFT;
1462
1463 if (temp & 0x400)
1464 actual_temp = -256;
1465 else if (temp & 0x200)
1466 actual_temp = 255;
1467 else if (temp & 0x100) {
1468 actual_temp = temp & 0x1ff;
1469 actual_temp |= ~0x1ff;
1470 } else
1471 actual_temp = temp & 0xff;
1472
1473 actual_temp = (actual_temp * 1000) / 2;
1474 }
1475
1476 return actual_temp;
Alex Deucher21a81222010-07-02 12:58:16 -04001477}
1478
Alex Deucher20d391d2011-02-01 16:12:34 -05001479int sumo_get_temp(struct radeon_device *rdev)
Alex Deuchere33df252010-11-22 17:56:32 -05001480{
1481 u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
Alex Deucher20d391d2011-02-01 16:12:34 -05001482 int actual_temp = temp - 49;
Alex Deuchere33df252010-11-22 17:56:32 -05001483
1484 return actual_temp * 1000;
1485}
1486
Alex Deucher377edc82012-07-17 14:02:42 -04001487/**
1488 * sumo_pm_init_profile - Initialize power profiles callback.
1489 *
1490 * @rdev: radeon_device pointer
1491 *
1492 * Initialize the power states used in profile mode
1493 * (sumo, trinity, SI).
1494 * Used for profile mode only.
1495 */
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001496void sumo_pm_init_profile(struct radeon_device *rdev)
1497{
1498 int idx;
1499
1500 /* default */
1501 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
1502 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
1503 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
1504 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
1505
1506 /* low,mid sh/mh */
1507 if (rdev->flags & RADEON_IS_MOBILITY)
1508 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
1509 else
1510 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
1511
1512 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
1513 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
1514 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
1515 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
1516
1517 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
1518 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
1519 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
1520 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
1521
1522 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
1523 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
1524 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
1525 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
1526
1527 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
1528 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
1529 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
1530 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
1531
1532 /* high sh/mh */
1533 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
1534 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
1535 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
1536 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
1537 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
1538 rdev->pm.power_state[idx].num_clock_modes - 1;
1539
1540 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
1541 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
1542 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
1543 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
1544 rdev->pm.power_state[idx].num_clock_modes - 1;
1545}
1546
Alex Deucher377edc82012-07-17 14:02:42 -04001547/**
Alex Deucher27810fb2012-10-01 19:25:11 -04001548 * btc_pm_init_profile - Initialize power profiles callback.
1549 *
1550 * @rdev: radeon_device pointer
1551 *
1552 * Initialize the power states used in profile mode
1553 * (BTC, cayman).
1554 * Used for profile mode only.
1555 */
1556void btc_pm_init_profile(struct radeon_device *rdev)
1557{
1558 int idx;
1559
1560 /* default */
1561 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
1562 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
1563 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
1564 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
1565 /* starting with BTC, there is one state that is used for both
1566 * MH and SH. Difference is that we always use the high clock index for
1567 * mclk.
1568 */
1569 if (rdev->flags & RADEON_IS_MOBILITY)
1570 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
1571 else
1572 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
1573 /* low sh */
1574 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
1575 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
1576 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
1577 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
1578 /* mid sh */
1579 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
1580 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
1581 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
1582 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
1583 /* high sh */
1584 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
1585 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
1586 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
1587 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
1588 /* low mh */
1589 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
1590 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
1591 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
1592 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
1593 /* mid mh */
1594 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
1595 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
1596 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
1597 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
1598 /* high mh */
1599 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
1600 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
1601 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
1602 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
1603}
1604
1605/**
Alex Deucher377edc82012-07-17 14:02:42 -04001606 * evergreen_pm_misc - set additional pm hw parameters callback.
1607 *
1608 * @rdev: radeon_device pointer
1609 *
1610 * Set non-clock parameters associated with a power state
1611 * (voltage, etc.) (evergreen+).
1612 */
Alex Deucher49e02b72010-04-23 17:57:27 -04001613void evergreen_pm_misc(struct radeon_device *rdev)
1614{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -04001615 int req_ps_idx = rdev->pm.requested_power_state_index;
1616 int req_cm_idx = rdev->pm.requested_clock_mode_index;
1617 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
1618 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher49e02b72010-04-23 17:57:27 -04001619
Alex Deucher2feea492011-04-12 14:49:24 -04001620 if (voltage->type == VOLTAGE_SW) {
Alex Deucherc6cf7772013-07-05 13:14:30 -04001621 /* 0xff0x are flags rather then an actual voltage */
1622 if ((voltage->voltage & 0xff00) == 0xff00)
Alex Deuchera377e182011-06-20 13:00:31 -04001623 return;
Alex Deucher2feea492011-04-12 14:49:24 -04001624 if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
Alex Deucher8a83ec52011-04-12 14:49:23 -04001625 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -04001626 rdev->pm.current_vddc = voltage->voltage;
Alex Deucher2feea492011-04-12 14:49:24 -04001627 DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
1628 }
Alex Deucher7ae764b2013-02-11 08:44:48 -05001629
1630 /* starting with BTC, there is one state that is used for both
1631 * MH and SH. Difference is that we always use the high clock index for
1632 * mclk and vddci.
1633 */
1634 if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
1635 (rdev->family >= CHIP_BARTS) &&
1636 rdev->pm.active_crtc_count &&
1637 ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
1638 (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
1639 voltage = &rdev->pm.power_state[req_ps_idx].
1640 clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].voltage;
1641
Alex Deucherc6cf7772013-07-05 13:14:30 -04001642 /* 0xff0x are flags rather then an actual voltage */
1643 if ((voltage->vddci & 0xff00) == 0xff00)
Alex Deuchera377e182011-06-20 13:00:31 -04001644 return;
Alex Deucher2feea492011-04-12 14:49:24 -04001645 if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
1646 radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
1647 rdev->pm.current_vddci = voltage->vddci;
1648 DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
Alex Deucher4d601732010-06-07 18:15:18 -04001649 }
1650 }
Alex Deucher49e02b72010-04-23 17:57:27 -04001651}
1652
Alex Deucher377edc82012-07-17 14:02:42 -04001653/**
1654 * evergreen_pm_prepare - pre-power state change callback.
1655 *
1656 * @rdev: radeon_device pointer
1657 *
1658 * Prepare for a power state change (evergreen+).
1659 */
Alex Deucher49e02b72010-04-23 17:57:27 -04001660void evergreen_pm_prepare(struct radeon_device *rdev)
1661{
1662 struct drm_device *ddev = rdev->ddev;
1663 struct drm_crtc *crtc;
1664 struct radeon_crtc *radeon_crtc;
1665 u32 tmp;
1666
1667 /* disable any active CRTCs */
1668 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
1669 radeon_crtc = to_radeon_crtc(crtc);
1670 if (radeon_crtc->enabled) {
1671 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
1672 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
1673 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
1674 }
1675 }
1676}
1677
Alex Deucher377edc82012-07-17 14:02:42 -04001678/**
1679 * evergreen_pm_finish - post-power state change callback.
1680 *
1681 * @rdev: radeon_device pointer
1682 *
1683 * Clean up after a power state change (evergreen+).
1684 */
Alex Deucher49e02b72010-04-23 17:57:27 -04001685void evergreen_pm_finish(struct radeon_device *rdev)
1686{
1687 struct drm_device *ddev = rdev->ddev;
1688 struct drm_crtc *crtc;
1689 struct radeon_crtc *radeon_crtc;
1690 u32 tmp;
1691
1692 /* enable any active CRTCs */
1693 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
1694 radeon_crtc = to_radeon_crtc(crtc);
1695 if (radeon_crtc->enabled) {
1696 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
1697 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
1698 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
1699 }
1700 }
1701}
1702
Alex Deucher377edc82012-07-17 14:02:42 -04001703/**
1704 * evergreen_hpd_sense - hpd sense callback.
1705 *
1706 * @rdev: radeon_device pointer
1707 * @hpd: hpd (hotplug detect) pin
1708 *
1709 * Checks if a digital monitor is connected (evergreen+).
1710 * Returns true if connected, false if not connected.
1711 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001712bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
1713{
1714 bool connected = false;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001715
1716 switch (hpd) {
1717 case RADEON_HPD_1:
1718 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
1719 connected = true;
1720 break;
1721 case RADEON_HPD_2:
1722 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
1723 connected = true;
1724 break;
1725 case RADEON_HPD_3:
1726 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
1727 connected = true;
1728 break;
1729 case RADEON_HPD_4:
1730 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
1731 connected = true;
1732 break;
1733 case RADEON_HPD_5:
1734 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
1735 connected = true;
1736 break;
1737 case RADEON_HPD_6:
1738 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
1739 connected = true;
Dan Carpenterebc54ff2014-02-17 23:01:30 +03001740 break;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001741 default:
1742 break;
1743 }
1744
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001745 return connected;
1746}
1747
Alex Deucher377edc82012-07-17 14:02:42 -04001748/**
1749 * evergreen_hpd_set_polarity - hpd set polarity callback.
1750 *
1751 * @rdev: radeon_device pointer
1752 * @hpd: hpd (hotplug detect) pin
1753 *
1754 * Set the polarity of the hpd pin (evergreen+).
1755 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001756void evergreen_hpd_set_polarity(struct radeon_device *rdev,
1757 enum radeon_hpd_id hpd)
1758{
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001759 u32 tmp;
1760 bool connected = evergreen_hpd_sense(rdev, hpd);
1761
1762 switch (hpd) {
1763 case RADEON_HPD_1:
1764 tmp = RREG32(DC_HPD1_INT_CONTROL);
1765 if (connected)
1766 tmp &= ~DC_HPDx_INT_POLARITY;
1767 else
1768 tmp |= DC_HPDx_INT_POLARITY;
1769 WREG32(DC_HPD1_INT_CONTROL, tmp);
1770 break;
1771 case RADEON_HPD_2:
1772 tmp = RREG32(DC_HPD2_INT_CONTROL);
1773 if (connected)
1774 tmp &= ~DC_HPDx_INT_POLARITY;
1775 else
1776 tmp |= DC_HPDx_INT_POLARITY;
1777 WREG32(DC_HPD2_INT_CONTROL, tmp);
1778 break;
1779 case RADEON_HPD_3:
1780 tmp = RREG32(DC_HPD3_INT_CONTROL);
1781 if (connected)
1782 tmp &= ~DC_HPDx_INT_POLARITY;
1783 else
1784 tmp |= DC_HPDx_INT_POLARITY;
1785 WREG32(DC_HPD3_INT_CONTROL, tmp);
1786 break;
1787 case RADEON_HPD_4:
1788 tmp = RREG32(DC_HPD4_INT_CONTROL);
1789 if (connected)
1790 tmp &= ~DC_HPDx_INT_POLARITY;
1791 else
1792 tmp |= DC_HPDx_INT_POLARITY;
1793 WREG32(DC_HPD4_INT_CONTROL, tmp);
1794 break;
1795 case RADEON_HPD_5:
1796 tmp = RREG32(DC_HPD5_INT_CONTROL);
1797 if (connected)
1798 tmp &= ~DC_HPDx_INT_POLARITY;
1799 else
1800 tmp |= DC_HPDx_INT_POLARITY;
1801 WREG32(DC_HPD5_INT_CONTROL, tmp);
1802 break;
1803 case RADEON_HPD_6:
1804 tmp = RREG32(DC_HPD6_INT_CONTROL);
1805 if (connected)
1806 tmp &= ~DC_HPDx_INT_POLARITY;
1807 else
1808 tmp |= DC_HPDx_INT_POLARITY;
1809 WREG32(DC_HPD6_INT_CONTROL, tmp);
1810 break;
1811 default:
1812 break;
1813 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001814}
1815
Alex Deucher377edc82012-07-17 14:02:42 -04001816/**
1817 * evergreen_hpd_init - hpd setup callback.
1818 *
1819 * @rdev: radeon_device pointer
1820 *
1821 * Setup the hpd pins used by the card (evergreen+).
1822 * Enable the pin, set the polarity, and enable the hpd interrupts.
1823 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001824void evergreen_hpd_init(struct radeon_device *rdev)
1825{
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001826 struct drm_device *dev = rdev->ddev;
1827 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +02001828 unsigned enabled = 0;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001829 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
1830 DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001831
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001832 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1833 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher2e97be72013-04-11 12:45:34 -04001834
1835 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
1836 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
1837 /* don't try to enable hpd on eDP or LVDS avoid breaking the
1838 * aux dp channel on imac and help (but not completely fix)
1839 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
1840 * also avoid interrupt storms during dpms.
1841 */
1842 continue;
1843 }
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001844 switch (radeon_connector->hpd.hpd) {
1845 case RADEON_HPD_1:
1846 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001847 break;
1848 case RADEON_HPD_2:
1849 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001850 break;
1851 case RADEON_HPD_3:
1852 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001853 break;
1854 case RADEON_HPD_4:
1855 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001856 break;
1857 case RADEON_HPD_5:
1858 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001859 break;
1860 case RADEON_HPD_6:
1861 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001862 break;
1863 default:
1864 break;
1865 }
Alex Deucher64912e92011-11-03 11:21:39 -04001866 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Nicolai Stangeb2c0cbd2016-03-22 22:05:27 +01001867 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
1868 enabled |= 1 << radeon_connector->hpd.hpd;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001869 }
Christian Koenigfb982572012-05-17 01:33:30 +02001870 radeon_irq_kms_enable_hpd(rdev, enabled);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001871}
1872
Alex Deucher377edc82012-07-17 14:02:42 -04001873/**
1874 * evergreen_hpd_fini - hpd tear down callback.
1875 *
1876 * @rdev: radeon_device pointer
1877 *
1878 * Tear down the hpd pins used by the card (evergreen+).
1879 * Disable the hpd interrupts.
1880 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001881void evergreen_hpd_fini(struct radeon_device *rdev)
1882{
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001883 struct drm_device *dev = rdev->ddev;
1884 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +02001885 unsigned disabled = 0;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001886
1887 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1888 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1889 switch (radeon_connector->hpd.hpd) {
1890 case RADEON_HPD_1:
1891 WREG32(DC_HPD1_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001892 break;
1893 case RADEON_HPD_2:
1894 WREG32(DC_HPD2_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001895 break;
1896 case RADEON_HPD_3:
1897 WREG32(DC_HPD3_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001898 break;
1899 case RADEON_HPD_4:
1900 WREG32(DC_HPD4_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001901 break;
1902 case RADEON_HPD_5:
1903 WREG32(DC_HPD5_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001904 break;
1905 case RADEON_HPD_6:
1906 WREG32(DC_HPD6_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001907 break;
1908 default:
1909 break;
1910 }
Nicolai Stangeb2c0cbd2016-03-22 22:05:27 +01001911 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
1912 disabled |= 1 << radeon_connector->hpd.hpd;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001913 }
Christian Koenigfb982572012-05-17 01:33:30 +02001914 radeon_irq_kms_disable_hpd(rdev, disabled);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001915}
1916
Alex Deucherf9d9c362010-10-22 02:51:05 -04001917/* watermark setup */
1918
1919static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
1920 struct radeon_crtc *radeon_crtc,
1921 struct drm_display_mode *mode,
1922 struct drm_display_mode *other_mode)
1923{
Alex Deucher0b31e022013-08-19 11:06:50 -04001924 u32 tmp, buffer_alloc, i;
1925 u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
Alex Deucherf9d9c362010-10-22 02:51:05 -04001926 /*
1927 * Line Buffer Setup
1928 * There are 3 line buffers, each one shared by 2 display controllers.
1929 * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
1930 * the display controllers. The paritioning is done via one of four
1931 * preset allocations specified in bits 2:0:
1932 * first display controller
1933 * 0 - first half of lb (3840 * 2)
1934 * 1 - first 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -04001935 * 2 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -04001936 * 3 - first 1/4 of lb (1920 * 2)
1937 * second display controller
1938 * 4 - second half of lb (3840 * 2)
1939 * 5 - second 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -04001940 * 6 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -04001941 * 7 - last 1/4 of lb (1920 * 2)
1942 */
Alex Deucher12dfc842011-04-14 19:07:34 -04001943 /* this can get tricky if we have two large displays on a paired group
1944 * of crtcs. Ideally for multiple large displays we'd assign them to
1945 * non-linked crtcs for maximum line buffer allocation.
1946 */
1947 if (radeon_crtc->base.enabled && mode) {
Alex Deucher0b31e022013-08-19 11:06:50 -04001948 if (other_mode) {
Alex Deucherf9d9c362010-10-22 02:51:05 -04001949 tmp = 0; /* 1/2 */
Alex Deucher0b31e022013-08-19 11:06:50 -04001950 buffer_alloc = 1;
1951 } else {
Alex Deucher12dfc842011-04-14 19:07:34 -04001952 tmp = 2; /* whole */
Alex Deucher0b31e022013-08-19 11:06:50 -04001953 buffer_alloc = 2;
1954 }
1955 } else {
Alex Deucher12dfc842011-04-14 19:07:34 -04001956 tmp = 0;
Alex Deucher0b31e022013-08-19 11:06:50 -04001957 buffer_alloc = 0;
1958 }
Alex Deucherf9d9c362010-10-22 02:51:05 -04001959
1960 /* second controller of the pair uses second half of the lb */
1961 if (radeon_crtc->crtc_id % 2)
1962 tmp += 4;
1963 WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
1964
Alex Deucher0b31e022013-08-19 11:06:50 -04001965 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
1966 WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
1967 DMIF_BUFFERS_ALLOCATED(buffer_alloc));
1968 for (i = 0; i < rdev->usec_timeout; i++) {
1969 if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
1970 DMIF_BUFFERS_ALLOCATED_COMPLETED)
1971 break;
1972 udelay(1);
1973 }
1974 }
1975
Alex Deucher12dfc842011-04-14 19:07:34 -04001976 if (radeon_crtc->base.enabled && mode) {
1977 switch (tmp) {
1978 case 0:
1979 case 4:
1980 default:
1981 if (ASIC_IS_DCE5(rdev))
1982 return 4096 * 2;
1983 else
1984 return 3840 * 2;
1985 case 1:
1986 case 5:
1987 if (ASIC_IS_DCE5(rdev))
1988 return 6144 * 2;
1989 else
1990 return 5760 * 2;
1991 case 2:
1992 case 6:
1993 if (ASIC_IS_DCE5(rdev))
1994 return 8192 * 2;
1995 else
1996 return 7680 * 2;
1997 case 3:
1998 case 7:
1999 if (ASIC_IS_DCE5(rdev))
2000 return 2048 * 2;
2001 else
2002 return 1920 * 2;
2003 }
Alex Deucherf9d9c362010-10-22 02:51:05 -04002004 }
Alex Deucher12dfc842011-04-14 19:07:34 -04002005
2006 /* controller not enabled, so no lb used */
2007 return 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002008}
2009
Alex Deucherca7db222012-03-20 17:18:30 -04002010u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
Alex Deucherf9d9c362010-10-22 02:51:05 -04002011{
2012 u32 tmp = RREG32(MC_SHARED_CHMAP);
2013
2014 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
2015 case 0:
2016 default:
2017 return 1;
2018 case 1:
2019 return 2;
2020 case 2:
2021 return 4;
2022 case 3:
2023 return 8;
2024 }
2025}
2026
2027struct evergreen_wm_params {
2028 u32 dram_channels; /* number of dram channels */
2029 u32 yclk; /* bandwidth per dram data pin in kHz */
2030 u32 sclk; /* engine clock in kHz */
2031 u32 disp_clk; /* display clock in kHz */
2032 u32 src_width; /* viewport width */
2033 u32 active_time; /* active display time in ns */
2034 u32 blank_time; /* blank time in ns */
2035 bool interlaced; /* mode is interlaced */
2036 fixed20_12 vsc; /* vertical scale ratio */
2037 u32 num_heads; /* number of active crtcs */
2038 u32 bytes_per_pixel; /* bytes per pixel display + overlay */
2039 u32 lb_size; /* line buffer allocated to pipe */
2040 u32 vtaps; /* vertical scaler taps */
2041};
2042
2043static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
2044{
2045 /* Calculate DRAM Bandwidth and the part allocated to display. */
2046 fixed20_12 dram_efficiency; /* 0.7 */
2047 fixed20_12 yclk, dram_channels, bandwidth;
2048 fixed20_12 a;
2049
2050 a.full = dfixed_const(1000);
2051 yclk.full = dfixed_const(wm->yclk);
2052 yclk.full = dfixed_div(yclk, a);
2053 dram_channels.full = dfixed_const(wm->dram_channels * 4);
2054 a.full = dfixed_const(10);
2055 dram_efficiency.full = dfixed_const(7);
2056 dram_efficiency.full = dfixed_div(dram_efficiency, a);
2057 bandwidth.full = dfixed_mul(dram_channels, yclk);
2058 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
2059
2060 return dfixed_trunc(bandwidth);
2061}
2062
2063static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
2064{
2065 /* Calculate DRAM Bandwidth and the part allocated to display. */
2066 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
2067 fixed20_12 yclk, dram_channels, bandwidth;
2068 fixed20_12 a;
2069
2070 a.full = dfixed_const(1000);
2071 yclk.full = dfixed_const(wm->yclk);
2072 yclk.full = dfixed_div(yclk, a);
2073 dram_channels.full = dfixed_const(wm->dram_channels * 4);
2074 a.full = dfixed_const(10);
2075 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
2076 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
2077 bandwidth.full = dfixed_mul(dram_channels, yclk);
2078 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
2079
2080 return dfixed_trunc(bandwidth);
2081}
2082
2083static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
2084{
2085 /* Calculate the display Data return Bandwidth */
2086 fixed20_12 return_efficiency; /* 0.8 */
2087 fixed20_12 sclk, bandwidth;
2088 fixed20_12 a;
2089
2090 a.full = dfixed_const(1000);
2091 sclk.full = dfixed_const(wm->sclk);
2092 sclk.full = dfixed_div(sclk, a);
2093 a.full = dfixed_const(10);
2094 return_efficiency.full = dfixed_const(8);
2095 return_efficiency.full = dfixed_div(return_efficiency, a);
2096 a.full = dfixed_const(32);
2097 bandwidth.full = dfixed_mul(a, sclk);
2098 bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
2099
2100 return dfixed_trunc(bandwidth);
2101}
2102
2103static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
2104{
2105 /* Calculate the DMIF Request Bandwidth */
2106 fixed20_12 disp_clk_request_efficiency; /* 0.8 */
2107 fixed20_12 disp_clk, bandwidth;
2108 fixed20_12 a;
2109
2110 a.full = dfixed_const(1000);
2111 disp_clk.full = dfixed_const(wm->disp_clk);
2112 disp_clk.full = dfixed_div(disp_clk, a);
2113 a.full = dfixed_const(10);
2114 disp_clk_request_efficiency.full = dfixed_const(8);
2115 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
2116 a.full = dfixed_const(32);
2117 bandwidth.full = dfixed_mul(a, disp_clk);
2118 bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
2119
2120 return dfixed_trunc(bandwidth);
2121}
2122
2123static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
2124{
2125 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
2126 u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
2127 u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
2128 u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
2129
2130 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
2131}
2132
2133static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
2134{
2135 /* Calculate the display mode Average Bandwidth
2136 * DisplayMode should contain the source and destination dimensions,
2137 * timing, etc.
2138 */
2139 fixed20_12 bpp;
2140 fixed20_12 line_time;
2141 fixed20_12 src_width;
2142 fixed20_12 bandwidth;
2143 fixed20_12 a;
2144
2145 a.full = dfixed_const(1000);
2146 line_time.full = dfixed_const(wm->active_time + wm->blank_time);
2147 line_time.full = dfixed_div(line_time, a);
2148 bpp.full = dfixed_const(wm->bytes_per_pixel);
2149 src_width.full = dfixed_const(wm->src_width);
2150 bandwidth.full = dfixed_mul(src_width, bpp);
2151 bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
2152 bandwidth.full = dfixed_div(bandwidth, line_time);
2153
2154 return dfixed_trunc(bandwidth);
2155}
2156
2157static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
2158{
2159 /* First calcualte the latency in ns */
2160 u32 mc_latency = 2000; /* 2000 ns. */
2161 u32 available_bandwidth = evergreen_available_bandwidth(wm);
2162 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
2163 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
2164 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
2165 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
2166 (wm->num_heads * cursor_line_pair_return_time);
2167 u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
2168 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
2169 fixed20_12 a, b, c;
2170
2171 if (wm->num_heads == 0)
2172 return 0;
2173
2174 a.full = dfixed_const(2);
2175 b.full = dfixed_const(1);
2176 if ((wm->vsc.full > a.full) ||
2177 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
2178 (wm->vtaps >= 5) ||
2179 ((wm->vsc.full >= a.full) && wm->interlaced))
2180 max_src_lines_per_dst_line = 4;
2181 else
2182 max_src_lines_per_dst_line = 2;
2183
2184 a.full = dfixed_const(available_bandwidth);
2185 b.full = dfixed_const(wm->num_heads);
2186 a.full = dfixed_div(a, b);
2187
2188 b.full = dfixed_const(1000);
2189 c.full = dfixed_const(wm->disp_clk);
2190 b.full = dfixed_div(c, b);
2191 c.full = dfixed_const(wm->bytes_per_pixel);
2192 b.full = dfixed_mul(b, c);
2193
2194 lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
2195
2196 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
2197 b.full = dfixed_const(1000);
2198 c.full = dfixed_const(lb_fill_bw);
2199 b.full = dfixed_div(c, b);
2200 a.full = dfixed_div(a, b);
2201 line_fill_time = dfixed_trunc(a);
2202
2203 if (line_fill_time < wm->active_time)
2204 return latency;
2205 else
2206 return latency + (line_fill_time - wm->active_time);
2207
2208}
2209
2210static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
2211{
2212 if (evergreen_average_bandwidth(wm) <=
2213 (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
2214 return true;
2215 else
2216 return false;
2217};
2218
2219static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
2220{
2221 if (evergreen_average_bandwidth(wm) <=
2222 (evergreen_available_bandwidth(wm) / wm->num_heads))
2223 return true;
2224 else
2225 return false;
2226};
2227
2228static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
2229{
2230 u32 lb_partitions = wm->lb_size / wm->src_width;
2231 u32 line_time = wm->active_time + wm->blank_time;
2232 u32 latency_tolerant_lines;
2233 u32 latency_hiding;
2234 fixed20_12 a;
2235
2236 a.full = dfixed_const(1);
2237 if (wm->vsc.full > a.full)
2238 latency_tolerant_lines = 1;
2239 else {
2240 if (lb_partitions <= (wm->vtaps + 1))
2241 latency_tolerant_lines = 1;
2242 else
2243 latency_tolerant_lines = 2;
2244 }
2245
2246 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
2247
2248 if (evergreen_latency_watermark(wm) <= latency_hiding)
2249 return true;
2250 else
2251 return false;
2252}
2253
2254static void evergreen_program_watermarks(struct radeon_device *rdev,
2255 struct radeon_crtc *radeon_crtc,
2256 u32 lb_size, u32 num_heads)
2257{
2258 struct drm_display_mode *mode = &radeon_crtc->base.mode;
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002259 struct evergreen_wm_params wm_low, wm_high;
2260 u32 dram_channels;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002261 u32 pixel_period;
2262 u32 line_time = 0;
2263 u32 latency_watermark_a = 0, latency_watermark_b = 0;
2264 u32 priority_a_mark = 0, priority_b_mark = 0;
2265 u32 priority_a_cnt = PRIORITY_OFF;
2266 u32 priority_b_cnt = PRIORITY_OFF;
2267 u32 pipe_offset = radeon_crtc->crtc_id * 16;
2268 u32 tmp, arb_control3;
2269 fixed20_12 a, b, c;
2270
2271 if (radeon_crtc->base.enabled && num_heads && mode) {
2272 pixel_period = 1000000 / (u32)mode->clock;
2273 line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
2274 priority_a_cnt = 0;
2275 priority_b_cnt = 0;
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002276 dram_channels = evergreen_get_number_of_dram_channels(rdev);
Alex Deucherf9d9c362010-10-22 02:51:05 -04002277
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002278 /* watermark for high clocks */
2279 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
2280 wm_high.yclk =
2281 radeon_dpm_get_mclk(rdev, false) * 10;
2282 wm_high.sclk =
2283 radeon_dpm_get_sclk(rdev, false) * 10;
2284 } else {
2285 wm_high.yclk = rdev->pm.current_mclk * 10;
2286 wm_high.sclk = rdev->pm.current_sclk * 10;
2287 }
2288
2289 wm_high.disp_clk = mode->clock;
2290 wm_high.src_width = mode->crtc_hdisplay;
2291 wm_high.active_time = mode->crtc_hdisplay * pixel_period;
2292 wm_high.blank_time = line_time - wm_high.active_time;
2293 wm_high.interlaced = false;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002294 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002295 wm_high.interlaced = true;
2296 wm_high.vsc = radeon_crtc->vsc;
2297 wm_high.vtaps = 1;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002298 if (radeon_crtc->rmx_type != RMX_OFF)
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002299 wm_high.vtaps = 2;
2300 wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
2301 wm_high.lb_size = lb_size;
2302 wm_high.dram_channels = dram_channels;
2303 wm_high.num_heads = num_heads;
2304
2305 /* watermark for low clocks */
2306 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
2307 wm_low.yclk =
2308 radeon_dpm_get_mclk(rdev, true) * 10;
2309 wm_low.sclk =
2310 radeon_dpm_get_sclk(rdev, true) * 10;
2311 } else {
2312 wm_low.yclk = rdev->pm.current_mclk * 10;
2313 wm_low.sclk = rdev->pm.current_sclk * 10;
2314 }
2315
2316 wm_low.disp_clk = mode->clock;
2317 wm_low.src_width = mode->crtc_hdisplay;
2318 wm_low.active_time = mode->crtc_hdisplay * pixel_period;
2319 wm_low.blank_time = line_time - wm_low.active_time;
2320 wm_low.interlaced = false;
2321 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2322 wm_low.interlaced = true;
2323 wm_low.vsc = radeon_crtc->vsc;
2324 wm_low.vtaps = 1;
2325 if (radeon_crtc->rmx_type != RMX_OFF)
2326 wm_low.vtaps = 2;
2327 wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
2328 wm_low.lb_size = lb_size;
2329 wm_low.dram_channels = dram_channels;
2330 wm_low.num_heads = num_heads;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002331
2332 /* set for high clocks */
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002333 latency_watermark_a = min(evergreen_latency_watermark(&wm_high), (u32)65535);
Alex Deucherf9d9c362010-10-22 02:51:05 -04002334 /* set for low clocks */
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002335 latency_watermark_b = min(evergreen_latency_watermark(&wm_low), (u32)65535);
Alex Deucherf9d9c362010-10-22 02:51:05 -04002336
2337 /* possibly force display priority to high */
2338 /* should really do this at mode validation time... */
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002339 if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
2340 !evergreen_average_bandwidth_vs_available_bandwidth(&wm_high) ||
2341 !evergreen_check_latency_hiding(&wm_high) ||
Alex Deucherf9d9c362010-10-22 02:51:05 -04002342 (rdev->disp_priority == 2)) {
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002343 DRM_DEBUG_KMS("force priority a to high\n");
Alex Deucherf9d9c362010-10-22 02:51:05 -04002344 priority_a_cnt |= PRIORITY_ALWAYS_ON;
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002345 }
2346 if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
2347 !evergreen_average_bandwidth_vs_available_bandwidth(&wm_low) ||
2348 !evergreen_check_latency_hiding(&wm_low) ||
2349 (rdev->disp_priority == 2)) {
2350 DRM_DEBUG_KMS("force priority b to high\n");
Alex Deucherf9d9c362010-10-22 02:51:05 -04002351 priority_b_cnt |= PRIORITY_ALWAYS_ON;
2352 }
2353
2354 a.full = dfixed_const(1000);
2355 b.full = dfixed_const(mode->clock);
2356 b.full = dfixed_div(b, a);
2357 c.full = dfixed_const(latency_watermark_a);
2358 c.full = dfixed_mul(c, b);
2359 c.full = dfixed_mul(c, radeon_crtc->hsc);
2360 c.full = dfixed_div(c, a);
2361 a.full = dfixed_const(16);
2362 c.full = dfixed_div(c, a);
2363 priority_a_mark = dfixed_trunc(c);
2364 priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
2365
2366 a.full = dfixed_const(1000);
2367 b.full = dfixed_const(mode->clock);
2368 b.full = dfixed_div(b, a);
2369 c.full = dfixed_const(latency_watermark_b);
2370 c.full = dfixed_mul(c, b);
2371 c.full = dfixed_mul(c, radeon_crtc->hsc);
2372 c.full = dfixed_div(c, a);
2373 a.full = dfixed_const(16);
2374 c.full = dfixed_div(c, a);
2375 priority_b_mark = dfixed_trunc(c);
2376 priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
Mario Kleiner5b5561b2015-11-25 20:14:31 +01002377
2378 /* Save number of lines the linebuffer leads before the scanout */
2379 radeon_crtc->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
Alex Deucherf9d9c362010-10-22 02:51:05 -04002380 }
2381
2382 /* select wm A */
2383 arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
2384 tmp = arb_control3;
2385 tmp &= ~LATENCY_WATERMARK_MASK(3);
2386 tmp |= LATENCY_WATERMARK_MASK(1);
2387 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
2388 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
2389 (LATENCY_LOW_WATERMARK(latency_watermark_a) |
2390 LATENCY_HIGH_WATERMARK(line_time)));
2391 /* select wm B */
2392 tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
2393 tmp &= ~LATENCY_WATERMARK_MASK(3);
2394 tmp |= LATENCY_WATERMARK_MASK(2);
2395 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
2396 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
2397 (LATENCY_LOW_WATERMARK(latency_watermark_b) |
2398 LATENCY_HIGH_WATERMARK(line_time)));
2399 /* restore original selection */
2400 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
2401
2402 /* write the priority marks */
2403 WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
2404 WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
2405
Alex Deucher7178d2a2013-03-21 10:38:49 -04002406 /* save values for DPM */
2407 radeon_crtc->line_time = line_time;
2408 radeon_crtc->wm_high = latency_watermark_a;
2409 radeon_crtc->wm_low = latency_watermark_b;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002410}
2411
Alex Deucher377edc82012-07-17 14:02:42 -04002412/**
2413 * evergreen_bandwidth_update - update display watermarks callback.
2414 *
2415 * @rdev: radeon_device pointer
2416 *
2417 * Update the display watermarks based on the requested mode(s)
2418 * (evergreen+).
2419 */
Alex Deucher0ca2ab52010-02-26 13:57:45 -05002420void evergreen_bandwidth_update(struct radeon_device *rdev)
2421{
Alex Deucherf9d9c362010-10-22 02:51:05 -04002422 struct drm_display_mode *mode0 = NULL;
2423 struct drm_display_mode *mode1 = NULL;
2424 u32 num_heads = 0, lb_size;
2425 int i;
2426
Alex Deucher8efe82c2014-11-03 09:57:46 -05002427 if (!rdev->mode_info.mode_config_initialized)
2428 return;
2429
Alex Deucherf9d9c362010-10-22 02:51:05 -04002430 radeon_update_display_priority(rdev);
2431
2432 for (i = 0; i < rdev->num_crtc; i++) {
2433 if (rdev->mode_info.crtcs[i]->base.enabled)
2434 num_heads++;
2435 }
2436 for (i = 0; i < rdev->num_crtc; i += 2) {
2437 mode0 = &rdev->mode_info.crtcs[i]->base.mode;
2438 mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
2439 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
2440 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
2441 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
2442 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
2443 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002444}
2445
Alex Deucher377edc82012-07-17 14:02:42 -04002446/**
2447 * evergreen_mc_wait_for_idle - wait for MC idle callback.
2448 *
2449 * @rdev: radeon_device pointer
2450 *
2451 * Wait for the MC (memory controller) to be idle.
2452 * (evergreen+).
2453 * Returns 0 if the MC is idle, -1 if not.
2454 */
Alex Deucherb9952a82011-03-02 20:07:33 -05002455int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002456{
2457 unsigned i;
2458 u32 tmp;
2459
2460 for (i = 0; i < rdev->usec_timeout; i++) {
2461 /* read MC_STATUS */
2462 tmp = RREG32(SRBM_STATUS) & 0x1F00;
2463 if (!tmp)
2464 return 0;
2465 udelay(1);
2466 }
2467 return -1;
2468}
2469
2470/*
2471 * GART
2472 */
Alex Deucher0fcdb612010-03-24 13:20:41 -04002473void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
2474{
2475 unsigned i;
2476 u32 tmp;
2477
Alex Deucher6f2f48a2010-12-15 11:01:56 -05002478 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
2479
Alex Deucher0fcdb612010-03-24 13:20:41 -04002480 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
2481 for (i = 0; i < rdev->usec_timeout; i++) {
2482 /* read MC_STATUS */
2483 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
2484 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
2485 if (tmp == 2) {
2486 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
2487 return;
2488 }
2489 if (tmp) {
2490 return;
2491 }
2492 udelay(1);
2493 }
2494}
2495
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002496static int evergreen_pcie_gart_enable(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002497{
2498 u32 tmp;
Alex Deucher0fcdb612010-03-24 13:20:41 -04002499 int r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002500
Jerome Glissec9a1be92011-11-03 11:16:49 -04002501 if (rdev->gart.robj == NULL) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002502 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
2503 return -EINVAL;
2504 }
2505 r = radeon_gart_table_vram_pin(rdev);
2506 if (r)
2507 return r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002508 /* Setup L2 cache */
2509 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
2510 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
2511 EFFECTIVE_L2_QUEUE_SIZE(7));
2512 WREG32(VM_L2_CNTL2, 0);
2513 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
2514 /* Setup TLB control */
2515 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
2516 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
2517 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
2518 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
Alex Deucher8aeb96f2011-05-03 19:28:02 -04002519 if (rdev->flags & RADEON_IS_IGP) {
2520 WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
2521 WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
2522 WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
2523 } else {
2524 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
2525 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
2526 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
Alex Deucher0b8c30b2012-05-31 18:54:43 -04002527 if ((rdev->family == CHIP_JUNIPER) ||
2528 (rdev->family == CHIP_CYPRESS) ||
2529 (rdev->family == CHIP_HEMLOCK) ||
2530 (rdev->family == CHIP_BARTS))
2531 WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
Alex Deucher8aeb96f2011-05-03 19:28:02 -04002532 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002533 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
2534 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
2535 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
2536 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
2537 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Christian König7c0411d2015-05-28 15:51:59 +02002538 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002539 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
2540 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
2541 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
2542 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
2543 (u32)(rdev->dummy_page.addr >> 12));
Alex Deucher0fcdb612010-03-24 13:20:41 -04002544 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002545
Alex Deucher0fcdb612010-03-24 13:20:41 -04002546 evergreen_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +00002547 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
2548 (unsigned)(rdev->mc.gtt_size >> 20),
2549 (unsigned long long)rdev->gart.table_addr);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002550 rdev->gart.ready = true;
2551 return 0;
2552}
2553
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002554static void evergreen_pcie_gart_disable(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002555{
2556 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002557
2558 /* Disable all tables */
Alex Deucher0fcdb612010-03-24 13:20:41 -04002559 WREG32(VM_CONTEXT0_CNTL, 0);
2560 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002561
2562 /* Setup L2 cache */
2563 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
2564 EFFECTIVE_L2_QUEUE_SIZE(7));
2565 WREG32(VM_L2_CNTL2, 0);
2566 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
2567 /* Setup TLB control */
2568 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
2569 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
2570 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
2571 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
2572 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
2573 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
2574 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
2575 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -04002576 radeon_gart_table_vram_unpin(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002577}
2578
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002579static void evergreen_pcie_gart_fini(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002580{
2581 evergreen_pcie_gart_disable(rdev);
2582 radeon_gart_table_vram_free(rdev);
2583 radeon_gart_fini(rdev);
2584}
2585
2586
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002587static void evergreen_agp_enable(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002588{
2589 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002590
2591 /* Setup L2 cache */
2592 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
2593 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
2594 EFFECTIVE_L2_QUEUE_SIZE(7));
2595 WREG32(VM_L2_CNTL2, 0);
2596 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
2597 /* Setup TLB control */
2598 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
2599 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
2600 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
2601 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
2602 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
2603 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
2604 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
2605 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
2606 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
2607 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
2608 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Alex Deucher0fcdb612010-03-24 13:20:41 -04002609 WREG32(VM_CONTEXT0_CNTL, 0);
2610 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002611}
2612
Alex Deucherb9952a82011-03-02 20:07:33 -05002613void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002614{
Alex Deucher62444b72012-08-15 17:18:42 -04002615 u32 crtc_enabled, tmp, frame_count, blackout;
2616 int i, j;
2617
Alex Deucher51535502012-08-30 14:34:30 -04002618 if (!ASIC_IS_NODCE(rdev)) {
2619 save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
2620 save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002621
Alex Deucher51535502012-08-30 14:34:30 -04002622 /* disable VGA render */
2623 WREG32(VGA_RENDER_CONTROL, 0);
2624 }
Alex Deucher62444b72012-08-15 17:18:42 -04002625 /* blank the display controllers */
2626 for (i = 0; i < rdev->num_crtc; i++) {
2627 crtc_enabled = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN;
2628 if (crtc_enabled) {
2629 save->crtc_enabled[i] = true;
2630 if (ASIC_IS_DCE6(rdev)) {
2631 tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
2632 if (!(tmp & EVERGREEN_CRTC_BLANK_DATA_EN)) {
2633 radeon_wait_for_vblank(rdev, i);
Alex Deucherabf14572013-04-10 19:08:14 -04002634 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
Alex Deucher62444b72012-08-15 17:18:42 -04002635 tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
2636 WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
Alex Deucherf0d7bfb2014-11-05 17:14:32 -05002637 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
Alex Deucher62444b72012-08-15 17:18:42 -04002638 }
2639 } else {
2640 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
2641 if (!(tmp & EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE)) {
2642 radeon_wait_for_vblank(rdev, i);
Alex Deucherabf14572013-04-10 19:08:14 -04002643 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
Alex Deucher62444b72012-08-15 17:18:42 -04002644 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
2645 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
Alex Deucherabf14572013-04-10 19:08:14 -04002646 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
Alex Deucher62444b72012-08-15 17:18:42 -04002647 }
2648 }
2649 /* wait for the next frame */
2650 frame_count = radeon_get_vblank_counter(rdev, i);
2651 for (j = 0; j < rdev->usec_timeout; j++) {
2652 if (radeon_get_vblank_counter(rdev, i) != frame_count)
2653 break;
2654 udelay(1);
2655 }
Alex Deucherabf14572013-04-10 19:08:14 -04002656
2657 /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
2658 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
2659 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
2660 tmp &= ~EVERGREEN_CRTC_MASTER_EN;
2661 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
2662 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
2663 save->crtc_enabled[i] = false;
2664 /* ***** */
Alex Deucher804cc4a02012-11-19 09:11:27 -05002665 } else {
2666 save->crtc_enabled[i] = false;
Alex Deucher62444b72012-08-15 17:18:42 -04002667 }
Alex Deucher18007402010-11-22 17:56:28 -05002668 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002669
Alex Deucher62444b72012-08-15 17:18:42 -04002670 radeon_mc_wait_for_idle(rdev);
2671
2672 blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
2673 if ((blackout & BLACKOUT_MODE_MASK) != 1) {
2674 /* Block CPU access */
2675 WREG32(BIF_FB_EN, 0);
2676 /* blackout the MC */
2677 blackout &= ~BLACKOUT_MODE_MASK;
2678 WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04002679 }
Alex Deuchered39fad2013-01-31 09:00:52 -05002680 /* wait for the MC to settle */
2681 udelay(100);
Alex Deucher968c0162013-04-10 09:58:42 -04002682
2683 /* lock double buffered regs */
2684 for (i = 0; i < rdev->num_crtc; i++) {
2685 if (save->crtc_enabled[i]) {
2686 tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
2687 if (!(tmp & EVERGREEN_GRPH_UPDATE_LOCK)) {
2688 tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
2689 WREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i], tmp);
2690 }
2691 tmp = RREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i]);
2692 if (!(tmp & 1)) {
2693 tmp |= 1;
2694 WREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
2695 }
2696 }
2697 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002698}
2699
Alex Deucherb9952a82011-03-02 20:07:33 -05002700void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002701{
Alex Deucher62444b72012-08-15 17:18:42 -04002702 u32 tmp, frame_count;
2703 int i, j;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002704
Alex Deucher62444b72012-08-15 17:18:42 -04002705 /* update crtc base addresses */
2706 for (i = 0; i < rdev->num_crtc; i++) {
2707 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05002708 upper_32_bits(rdev->mc.vram_start));
Alex Deucher62444b72012-08-15 17:18:42 -04002709 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05002710 upper_32_bits(rdev->mc.vram_start));
Alex Deucher62444b72012-08-15 17:18:42 -04002711 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05002712 (u32)rdev->mc.vram_start);
Alex Deucher62444b72012-08-15 17:18:42 -04002713 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05002714 (u32)rdev->mc.vram_start);
Alex Deucherb7eff392011-07-08 11:44:56 -04002715 }
Alex Deucher51535502012-08-30 14:34:30 -04002716
2717 if (!ASIC_IS_NODCE(rdev)) {
2718 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
2719 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
2720 }
Alex Deucher62444b72012-08-15 17:18:42 -04002721
Alex Deucher968c0162013-04-10 09:58:42 -04002722 /* unlock regs and wait for update */
2723 for (i = 0; i < rdev->num_crtc; i++) {
2724 if (save->crtc_enabled[i]) {
2725 tmp = RREG32(EVERGREEN_MASTER_UPDATE_MODE + crtc_offsets[i]);
Mario Kleinerf53f81b2014-07-03 03:45:02 +02002726 if ((tmp & 0x7) != 3) {
2727 tmp &= ~0x7;
2728 tmp |= 0x3;
Alex Deucher968c0162013-04-10 09:58:42 -04002729 WREG32(EVERGREEN_MASTER_UPDATE_MODE + crtc_offsets[i], tmp);
2730 }
2731 tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
2732 if (tmp & EVERGREEN_GRPH_UPDATE_LOCK) {
2733 tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
2734 WREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i], tmp);
2735 }
2736 tmp = RREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i]);
2737 if (tmp & 1) {
2738 tmp &= ~1;
2739 WREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
2740 }
2741 for (j = 0; j < rdev->usec_timeout; j++) {
2742 tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
2743 if ((tmp & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING) == 0)
2744 break;
2745 udelay(1);
2746 }
2747 }
2748 }
2749
Alex Deucher62444b72012-08-15 17:18:42 -04002750 /* unblackout the MC */
2751 tmp = RREG32(MC_SHARED_BLACKOUT_CNTL);
2752 tmp &= ~BLACKOUT_MODE_MASK;
2753 WREG32(MC_SHARED_BLACKOUT_CNTL, tmp);
2754 /* allow CPU access */
2755 WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
2756
2757 for (i = 0; i < rdev->num_crtc; i++) {
Alex Deucher695ddeb2012-11-05 16:34:58 +00002758 if (save->crtc_enabled[i]) {
Alex Deucher62444b72012-08-15 17:18:42 -04002759 if (ASIC_IS_DCE6(rdev)) {
2760 tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
Alex Deucher3157c582014-07-30 17:57:28 -04002761 tmp &= ~EVERGREEN_CRTC_BLANK_DATA_EN;
Christopher Staitebb5888202013-01-26 11:10:58 -05002762 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
Alex Deucher62444b72012-08-15 17:18:42 -04002763 WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
Christopher Staitebb5888202013-01-26 11:10:58 -05002764 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
Alex Deucher62444b72012-08-15 17:18:42 -04002765 } else {
2766 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
2767 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
Christopher Staitebb5888202013-01-26 11:10:58 -05002768 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
Alex Deucher62444b72012-08-15 17:18:42 -04002769 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
Christopher Staitebb5888202013-01-26 11:10:58 -05002770 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
Alex Deucher62444b72012-08-15 17:18:42 -04002771 }
2772 /* wait for the next frame */
2773 frame_count = radeon_get_vblank_counter(rdev, i);
2774 for (j = 0; j < rdev->usec_timeout; j++) {
2775 if (radeon_get_vblank_counter(rdev, i) != frame_count)
2776 break;
2777 udelay(1);
2778 }
2779 }
2780 }
Alex Deucher51535502012-08-30 14:34:30 -04002781 if (!ASIC_IS_NODCE(rdev)) {
2782 /* Unlock vga access */
2783 WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
2784 mdelay(1);
2785 WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
2786 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002787}
2788
Alex Deucher755d8192011-03-02 20:07:34 -05002789void evergreen_mc_program(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002790{
2791 struct evergreen_mc_save save;
2792 u32 tmp;
2793 int i, j;
2794
2795 /* Initialize HDP */
2796 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
2797 WREG32((0x2c14 + j), 0x00000000);
2798 WREG32((0x2c18 + j), 0x00000000);
2799 WREG32((0x2c1c + j), 0x00000000);
2800 WREG32((0x2c20 + j), 0x00000000);
2801 WREG32((0x2c24 + j), 0x00000000);
2802 }
2803 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
2804
2805 evergreen_mc_stop(rdev, &save);
2806 if (evergreen_mc_wait_for_idle(rdev)) {
2807 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
2808 }
2809 /* Lockout access through VGA aperture*/
2810 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
2811 /* Update configuration */
2812 if (rdev->flags & RADEON_IS_AGP) {
2813 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
2814 /* VRAM before AGP */
2815 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
2816 rdev->mc.vram_start >> 12);
2817 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
2818 rdev->mc.gtt_end >> 12);
2819 } else {
2820 /* VRAM after AGP */
2821 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
2822 rdev->mc.gtt_start >> 12);
2823 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
2824 rdev->mc.vram_end >> 12);
2825 }
2826 } else {
2827 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
2828 rdev->mc.vram_start >> 12);
2829 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
2830 rdev->mc.vram_end >> 12);
2831 }
Alex Deucher3b9832f2011-11-10 08:59:39 -05002832 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Alex Deucher05b3ef62012-03-20 17:18:37 -04002833 /* llano/ontario only */
2834 if ((rdev->family == CHIP_PALM) ||
2835 (rdev->family == CHIP_SUMO) ||
2836 (rdev->family == CHIP_SUMO2)) {
Alex Deucherb4183e32010-12-15 11:04:10 -05002837 tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
2838 tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
2839 tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
2840 WREG32(MC_FUS_VM_FB_OFFSET, tmp);
2841 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002842 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
2843 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
2844 WREG32(MC_VM_FB_LOCATION, tmp);
2845 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
Alex Deucherc46cb4d2011-01-06 19:12:37 -05002846 WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02002847 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002848 if (rdev->flags & RADEON_IS_AGP) {
2849 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
2850 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
2851 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
2852 } else {
2853 WREG32(MC_VM_AGP_BASE, 0);
2854 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
2855 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
2856 }
2857 if (evergreen_mc_wait_for_idle(rdev)) {
2858 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
2859 }
2860 evergreen_mc_resume(rdev, &save);
2861 /* we need to own VRAM, so turn off the VGA renderer here
2862 * to stop it overwriting our objects */
2863 rv515_vga_render_disable(rdev);
2864}
2865
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002866/*
2867 * CP.
2868 */
Alex Deucher12920592011-02-02 12:37:40 -05002869void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2870{
Christian König876dc9f2012-05-08 14:24:01 +02002871 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04002872 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02002873
Alex Deucher12920592011-02-02 12:37:40 -05002874 /* set to DX10/11 mode */
Christian Könige32eb502011-10-23 12:56:27 +02002875 radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
2876 radeon_ring_write(ring, 1);
Christian König45df6802012-07-06 16:22:55 +02002877
2878 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04002879 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02002880 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2881 radeon_ring_write(ring, ((ring->rptr_save_reg -
2882 PACKET3_SET_CONFIG_REG_START) >> 2));
2883 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04002884 } else if (rdev->wb.enabled) {
2885 next_rptr = ring->wptr + 5 + 4;
2886 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
2887 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
2888 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
2889 radeon_ring_write(ring, next_rptr);
2890 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02002891 }
2892
Christian Könige32eb502011-10-23 12:56:27 +02002893 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2894 radeon_ring_write(ring,
Alex Deucher0f234f5f2011-02-13 19:06:33 -05002895#ifdef __BIG_ENDIAN
2896 (2 << 0) |
2897#endif
2898 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02002899 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
2900 radeon_ring_write(ring, ib->length_dw);
Alex Deucher12920592011-02-02 12:37:40 -05002901}
2902
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002903
2904static int evergreen_cp_load_microcode(struct radeon_device *rdev)
2905{
Alex Deucherfe251e22010-03-24 13:36:43 -04002906 const __be32 *fw_data;
2907 int i;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002908
Alex Deucherfe251e22010-03-24 13:36:43 -04002909 if (!rdev->me_fw || !rdev->pfp_fw)
2910 return -EINVAL;
2911
2912 r700_cp_stop(rdev);
Alex Deucher0f234f5f2011-02-13 19:06:33 -05002913 WREG32(CP_RB_CNTL,
2914#ifdef __BIG_ENDIAN
2915 BUF_SWAP_32BIT |
2916#endif
2917 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Alex Deucherfe251e22010-03-24 13:36:43 -04002918
2919 fw_data = (const __be32 *)rdev->pfp_fw->data;
2920 WREG32(CP_PFP_UCODE_ADDR, 0);
2921 for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
2922 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
2923 WREG32(CP_PFP_UCODE_ADDR, 0);
2924
2925 fw_data = (const __be32 *)rdev->me_fw->data;
2926 WREG32(CP_ME_RAM_WADDR, 0);
2927 for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
2928 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
2929
2930 WREG32(CP_PFP_UCODE_ADDR, 0);
2931 WREG32(CP_ME_RAM_WADDR, 0);
2932 WREG32(CP_ME_RAM_RADDR, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002933 return 0;
2934}
2935
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002936static int evergreen_cp_start(struct radeon_device *rdev)
2937{
Christian Könige32eb502011-10-23 12:56:27 +02002938 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher2281a372010-10-21 13:31:38 -04002939 int r, i;
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002940 uint32_t cp_me;
2941
Christian Könige32eb502011-10-23 12:56:27 +02002942 r = radeon_ring_lock(rdev, ring, 7);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002943 if (r) {
2944 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2945 return r;
2946 }
Christian Könige32eb502011-10-23 12:56:27 +02002947 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2948 radeon_ring_write(ring, 0x1);
2949 radeon_ring_write(ring, 0x0);
2950 radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
2951 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2952 radeon_ring_write(ring, 0);
2953 radeon_ring_write(ring, 0);
Michel Dänzer1538a9e2014-08-18 17:34:55 +09002954 radeon_ring_unlock_commit(rdev, ring, false);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002955
2956 cp_me = 0xff;
2957 WREG32(CP_ME_CNTL, cp_me);
2958
Christian Könige32eb502011-10-23 12:56:27 +02002959 r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002960 if (r) {
2961 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2962 return r;
2963 }
Alex Deucher2281a372010-10-21 13:31:38 -04002964
2965 /* setup clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02002966 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2967 radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
Alex Deucher2281a372010-10-21 13:31:38 -04002968
2969 for (i = 0; i < evergreen_default_size; i++)
Christian Könige32eb502011-10-23 12:56:27 +02002970 radeon_ring_write(ring, evergreen_default_state[i]);
Alex Deucher2281a372010-10-21 13:31:38 -04002971
Christian Könige32eb502011-10-23 12:56:27 +02002972 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
2973 radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
Alex Deucher2281a372010-10-21 13:31:38 -04002974
2975 /* set clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02002976 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
2977 radeon_ring_write(ring, 0);
Alex Deucher2281a372010-10-21 13:31:38 -04002978
2979 /* SQ_VTX_BASE_VTX_LOC */
Christian Könige32eb502011-10-23 12:56:27 +02002980 radeon_ring_write(ring, 0xc0026f00);
2981 radeon_ring_write(ring, 0x00000000);
2982 radeon_ring_write(ring, 0x00000000);
2983 radeon_ring_write(ring, 0x00000000);
Alex Deucher2281a372010-10-21 13:31:38 -04002984
2985 /* Clear consts */
Christian Könige32eb502011-10-23 12:56:27 +02002986 radeon_ring_write(ring, 0xc0036f00);
2987 radeon_ring_write(ring, 0x00000bc4);
2988 radeon_ring_write(ring, 0xffffffff);
2989 radeon_ring_write(ring, 0xffffffff);
2990 radeon_ring_write(ring, 0xffffffff);
Alex Deucher2281a372010-10-21 13:31:38 -04002991
Christian Könige32eb502011-10-23 12:56:27 +02002992 radeon_ring_write(ring, 0xc0026900);
2993 radeon_ring_write(ring, 0x00000316);
2994 radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
2995 radeon_ring_write(ring, 0x00000010); /* */
Alex Deucher18ff84d2011-02-02 12:37:41 -05002996
Michel Dänzer1538a9e2014-08-18 17:34:55 +09002997 radeon_ring_unlock_commit(rdev, ring, false);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002998
2999 return 0;
3000}
3001
Lauri Kasanen1109ca02012-08-31 13:43:50 -04003002static int evergreen_cp_resume(struct radeon_device *rdev)
Alex Deucherfe251e22010-03-24 13:36:43 -04003003{
Christian Könige32eb502011-10-23 12:56:27 +02003004 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucherfe251e22010-03-24 13:36:43 -04003005 u32 tmp;
3006 u32 rb_bufsz;
3007 int r;
3008
3009 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
3010 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
3011 SOFT_RESET_PA |
3012 SOFT_RESET_SH |
3013 SOFT_RESET_VGT |
Jerome Glissea49a50d2011-08-24 20:00:17 +00003014 SOFT_RESET_SPI |
Alex Deucherfe251e22010-03-24 13:36:43 -04003015 SOFT_RESET_SX));
3016 RREG32(GRBM_SOFT_RESET);
3017 mdelay(15);
3018 WREG32(GRBM_SOFT_RESET, 0);
3019 RREG32(GRBM_SOFT_RESET);
3020
3021 /* Set ring buffer size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02003022 rb_bufsz = order_base_2(ring->ring_size / 8);
3023 tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Alex Deucherfe251e22010-03-24 13:36:43 -04003024#ifdef __BIG_ENDIAN
3025 tmp |= BUF_SWAP_32BIT;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003026#endif
Alex Deucherfe251e22010-03-24 13:36:43 -04003027 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02003028 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Alex Deucher11ef3f1f2012-01-20 14:47:43 -05003029 WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
Alex Deucherfe251e22010-03-24 13:36:43 -04003030
3031 /* Set the write pointer delay */
3032 WREG32(CP_RB_WPTR_DELAY, 0);
3033
3034 /* Initialize the ring buffer's read and write pointers */
3035 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
3036 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02003037 ring->wptr = 0;
3038 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04003039
Adam Buchbinder48fc7f72012-09-19 21:48:00 -04003040 /* set the wb address whether it's enabled or not */
Alex Deucher0f234f5f2011-02-13 19:06:33 -05003041 WREG32(CP_RB_RPTR_ADDR,
Alex Deucher0f234f5f2011-02-13 19:06:33 -05003042 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04003043 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
3044 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
3045
3046 if (rdev->wb.enabled)
3047 WREG32(SCRATCH_UMSK, 0xff);
3048 else {
3049 tmp |= RB_NO_UPDATE;
3050 WREG32(SCRATCH_UMSK, 0);
3051 }
3052
Alex Deucherfe251e22010-03-24 13:36:43 -04003053 mdelay(1);
3054 WREG32(CP_RB_CNTL, tmp);
3055
Christian Könige32eb502011-10-23 12:56:27 +02003056 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Alex Deucherfe251e22010-03-24 13:36:43 -04003057 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
3058
Alex Deucher7e7b41d2010-09-02 21:32:32 -04003059 evergreen_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02003060 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05003061 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Alex Deucherfe251e22010-03-24 13:36:43 -04003062 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02003063 ring->ready = false;
Alex Deucherfe251e22010-03-24 13:36:43 -04003064 return r;
3065 }
3066 return 0;
3067}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003068
3069/*
3070 * Core functions
3071 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003072static void evergreen_gpu_init(struct radeon_device *rdev)
3073{
Alex Deucher416a2bd2012-05-31 19:00:25 -04003074 u32 gb_addr_config;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003075 u32 mc_shared_chmap, mc_arb_ramcfg;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003076 u32 sx_debug_1;
3077 u32 smx_dc_ctl0;
3078 u32 sq_config;
3079 u32 sq_lds_resource_mgmt;
3080 u32 sq_gpr_resource_mgmt_1;
3081 u32 sq_gpr_resource_mgmt_2;
3082 u32 sq_gpr_resource_mgmt_3;
3083 u32 sq_thread_resource_mgmt;
3084 u32 sq_thread_resource_mgmt_2;
3085 u32 sq_stack_resource_mgmt_1;
3086 u32 sq_stack_resource_mgmt_2;
3087 u32 sq_stack_resource_mgmt_3;
3088 u32 vgt_cache_invalidation;
Alex Deucherf25a5c62011-05-19 11:07:57 -04003089 u32 hdp_host_path_cntl, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003090 u32 disabled_rb_mask;
Dan Carpenter072c44b2014-10-29 18:47:07 +03003091 int i, j, ps_thread_count;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003092
3093 switch (rdev->family) {
3094 case CHIP_CYPRESS:
3095 case CHIP_HEMLOCK:
3096 rdev->config.evergreen.num_ses = 2;
3097 rdev->config.evergreen.max_pipes = 4;
3098 rdev->config.evergreen.max_tile_pipes = 8;
3099 rdev->config.evergreen.max_simds = 10;
3100 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
3101 rdev->config.evergreen.max_gprs = 256;
3102 rdev->config.evergreen.max_threads = 248;
3103 rdev->config.evergreen.max_gs_threads = 32;
3104 rdev->config.evergreen.max_stack_entries = 512;
3105 rdev->config.evergreen.sx_num_of_sets = 4;
3106 rdev->config.evergreen.sx_max_export_size = 256;
3107 rdev->config.evergreen.sx_max_export_pos_size = 64;
3108 rdev->config.evergreen.sx_max_export_smx_size = 192;
3109 rdev->config.evergreen.max_hw_contexts = 8;
3110 rdev->config.evergreen.sq_num_cf_insts = 2;
3111
3112 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3113 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3114 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003115 gb_addr_config = CYPRESS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003116 break;
3117 case CHIP_JUNIPER:
3118 rdev->config.evergreen.num_ses = 1;
3119 rdev->config.evergreen.max_pipes = 4;
3120 rdev->config.evergreen.max_tile_pipes = 4;
3121 rdev->config.evergreen.max_simds = 10;
3122 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
3123 rdev->config.evergreen.max_gprs = 256;
3124 rdev->config.evergreen.max_threads = 248;
3125 rdev->config.evergreen.max_gs_threads = 32;
3126 rdev->config.evergreen.max_stack_entries = 512;
3127 rdev->config.evergreen.sx_num_of_sets = 4;
3128 rdev->config.evergreen.sx_max_export_size = 256;
3129 rdev->config.evergreen.sx_max_export_pos_size = 64;
3130 rdev->config.evergreen.sx_max_export_smx_size = 192;
3131 rdev->config.evergreen.max_hw_contexts = 8;
3132 rdev->config.evergreen.sq_num_cf_insts = 2;
3133
3134 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3135 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3136 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003137 gb_addr_config = JUNIPER_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003138 break;
3139 case CHIP_REDWOOD:
3140 rdev->config.evergreen.num_ses = 1;
3141 rdev->config.evergreen.max_pipes = 4;
3142 rdev->config.evergreen.max_tile_pipes = 4;
3143 rdev->config.evergreen.max_simds = 5;
3144 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
3145 rdev->config.evergreen.max_gprs = 256;
3146 rdev->config.evergreen.max_threads = 248;
3147 rdev->config.evergreen.max_gs_threads = 32;
3148 rdev->config.evergreen.max_stack_entries = 256;
3149 rdev->config.evergreen.sx_num_of_sets = 4;
3150 rdev->config.evergreen.sx_max_export_size = 256;
3151 rdev->config.evergreen.sx_max_export_pos_size = 64;
3152 rdev->config.evergreen.sx_max_export_smx_size = 192;
3153 rdev->config.evergreen.max_hw_contexts = 8;
3154 rdev->config.evergreen.sq_num_cf_insts = 2;
3155
3156 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3157 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3158 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003159 gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003160 break;
3161 case CHIP_CEDAR:
3162 default:
3163 rdev->config.evergreen.num_ses = 1;
3164 rdev->config.evergreen.max_pipes = 2;
3165 rdev->config.evergreen.max_tile_pipes = 2;
3166 rdev->config.evergreen.max_simds = 2;
3167 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
3168 rdev->config.evergreen.max_gprs = 256;
3169 rdev->config.evergreen.max_threads = 192;
3170 rdev->config.evergreen.max_gs_threads = 16;
3171 rdev->config.evergreen.max_stack_entries = 256;
3172 rdev->config.evergreen.sx_num_of_sets = 4;
3173 rdev->config.evergreen.sx_max_export_size = 128;
3174 rdev->config.evergreen.sx_max_export_pos_size = 32;
3175 rdev->config.evergreen.sx_max_export_smx_size = 96;
3176 rdev->config.evergreen.max_hw_contexts = 4;
3177 rdev->config.evergreen.sq_num_cf_insts = 1;
3178
3179 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3180 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3181 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003182 gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003183 break;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003184 case CHIP_PALM:
3185 rdev->config.evergreen.num_ses = 1;
3186 rdev->config.evergreen.max_pipes = 2;
3187 rdev->config.evergreen.max_tile_pipes = 2;
3188 rdev->config.evergreen.max_simds = 2;
3189 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
3190 rdev->config.evergreen.max_gprs = 256;
3191 rdev->config.evergreen.max_threads = 192;
3192 rdev->config.evergreen.max_gs_threads = 16;
3193 rdev->config.evergreen.max_stack_entries = 256;
3194 rdev->config.evergreen.sx_num_of_sets = 4;
3195 rdev->config.evergreen.sx_max_export_size = 128;
3196 rdev->config.evergreen.sx_max_export_pos_size = 32;
3197 rdev->config.evergreen.sx_max_export_smx_size = 96;
3198 rdev->config.evergreen.max_hw_contexts = 4;
3199 rdev->config.evergreen.sq_num_cf_insts = 1;
3200
3201 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3202 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3203 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003204 gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003205 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003206 case CHIP_SUMO:
3207 rdev->config.evergreen.num_ses = 1;
3208 rdev->config.evergreen.max_pipes = 4;
Jerome Glissebd25f072012-12-11 11:56:52 -05003209 rdev->config.evergreen.max_tile_pipes = 4;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003210 if (rdev->pdev->device == 0x9648)
3211 rdev->config.evergreen.max_simds = 3;
3212 else if ((rdev->pdev->device == 0x9647) ||
3213 (rdev->pdev->device == 0x964a))
3214 rdev->config.evergreen.max_simds = 4;
3215 else
3216 rdev->config.evergreen.max_simds = 5;
3217 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
3218 rdev->config.evergreen.max_gprs = 256;
3219 rdev->config.evergreen.max_threads = 248;
3220 rdev->config.evergreen.max_gs_threads = 32;
3221 rdev->config.evergreen.max_stack_entries = 256;
3222 rdev->config.evergreen.sx_num_of_sets = 4;
3223 rdev->config.evergreen.sx_max_export_size = 256;
3224 rdev->config.evergreen.sx_max_export_pos_size = 64;
3225 rdev->config.evergreen.sx_max_export_smx_size = 192;
3226 rdev->config.evergreen.max_hw_contexts = 8;
3227 rdev->config.evergreen.sq_num_cf_insts = 2;
3228
3229 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3230 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3231 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Jerome Glissebd25f072012-12-11 11:56:52 -05003232 gb_addr_config = SUMO_GB_ADDR_CONFIG_GOLDEN;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003233 break;
3234 case CHIP_SUMO2:
3235 rdev->config.evergreen.num_ses = 1;
3236 rdev->config.evergreen.max_pipes = 4;
3237 rdev->config.evergreen.max_tile_pipes = 4;
3238 rdev->config.evergreen.max_simds = 2;
3239 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
3240 rdev->config.evergreen.max_gprs = 256;
3241 rdev->config.evergreen.max_threads = 248;
3242 rdev->config.evergreen.max_gs_threads = 32;
3243 rdev->config.evergreen.max_stack_entries = 512;
3244 rdev->config.evergreen.sx_num_of_sets = 4;
3245 rdev->config.evergreen.sx_max_export_size = 256;
3246 rdev->config.evergreen.sx_max_export_pos_size = 64;
3247 rdev->config.evergreen.sx_max_export_smx_size = 192;
wojciech kapuscinski50b8f5a2013-10-01 19:54:33 -04003248 rdev->config.evergreen.max_hw_contexts = 4;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003249 rdev->config.evergreen.sq_num_cf_insts = 2;
3250
3251 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3252 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3253 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Jerome Glissebd25f072012-12-11 11:56:52 -05003254 gb_addr_config = SUMO2_GB_ADDR_CONFIG_GOLDEN;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003255 break;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003256 case CHIP_BARTS:
3257 rdev->config.evergreen.num_ses = 2;
3258 rdev->config.evergreen.max_pipes = 4;
3259 rdev->config.evergreen.max_tile_pipes = 8;
3260 rdev->config.evergreen.max_simds = 7;
3261 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
3262 rdev->config.evergreen.max_gprs = 256;
3263 rdev->config.evergreen.max_threads = 248;
3264 rdev->config.evergreen.max_gs_threads = 32;
3265 rdev->config.evergreen.max_stack_entries = 512;
3266 rdev->config.evergreen.sx_num_of_sets = 4;
3267 rdev->config.evergreen.sx_max_export_size = 256;
3268 rdev->config.evergreen.sx_max_export_pos_size = 64;
3269 rdev->config.evergreen.sx_max_export_smx_size = 192;
3270 rdev->config.evergreen.max_hw_contexts = 8;
3271 rdev->config.evergreen.sq_num_cf_insts = 2;
3272
3273 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3274 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3275 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003276 gb_addr_config = BARTS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003277 break;
3278 case CHIP_TURKS:
3279 rdev->config.evergreen.num_ses = 1;
3280 rdev->config.evergreen.max_pipes = 4;
3281 rdev->config.evergreen.max_tile_pipes = 4;
3282 rdev->config.evergreen.max_simds = 6;
3283 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
3284 rdev->config.evergreen.max_gprs = 256;
3285 rdev->config.evergreen.max_threads = 248;
3286 rdev->config.evergreen.max_gs_threads = 32;
3287 rdev->config.evergreen.max_stack_entries = 256;
3288 rdev->config.evergreen.sx_num_of_sets = 4;
3289 rdev->config.evergreen.sx_max_export_size = 256;
3290 rdev->config.evergreen.sx_max_export_pos_size = 64;
3291 rdev->config.evergreen.sx_max_export_smx_size = 192;
3292 rdev->config.evergreen.max_hw_contexts = 8;
3293 rdev->config.evergreen.sq_num_cf_insts = 2;
3294
3295 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3296 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3297 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003298 gb_addr_config = TURKS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003299 break;
3300 case CHIP_CAICOS:
3301 rdev->config.evergreen.num_ses = 1;
Jerome Glissebd25f072012-12-11 11:56:52 -05003302 rdev->config.evergreen.max_pipes = 2;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003303 rdev->config.evergreen.max_tile_pipes = 2;
3304 rdev->config.evergreen.max_simds = 2;
3305 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
3306 rdev->config.evergreen.max_gprs = 256;
3307 rdev->config.evergreen.max_threads = 192;
3308 rdev->config.evergreen.max_gs_threads = 16;
3309 rdev->config.evergreen.max_stack_entries = 256;
3310 rdev->config.evergreen.sx_num_of_sets = 4;
3311 rdev->config.evergreen.sx_max_export_size = 128;
3312 rdev->config.evergreen.sx_max_export_pos_size = 32;
3313 rdev->config.evergreen.sx_max_export_smx_size = 96;
3314 rdev->config.evergreen.max_hw_contexts = 4;
3315 rdev->config.evergreen.sq_num_cf_insts = 1;
3316
3317 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3318 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3319 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003320 gb_addr_config = CAICOS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003321 break;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003322 }
3323
3324 /* Initialize HDP */
3325 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
3326 WREG32((0x2c14 + j), 0x00000000);
3327 WREG32((0x2c18 + j), 0x00000000);
3328 WREG32((0x2c1c + j), 0x00000000);
3329 WREG32((0x2c20 + j), 0x00000000);
3330 WREG32((0x2c24 + j), 0x00000000);
3331 }
3332
3333 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
Christian Königacc15222015-02-18 13:19:28 +01003334 WREG32(SRBM_INT_CNTL, 0x1);
3335 WREG32(SRBM_INT_ACK, 0x1);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003336
Alex Deucherd054ac12011-09-01 17:46:15 +00003337 evergreen_fix_pci_max_read_req_size(rdev);
3338
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003339 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
Alex Deucher05b3ef62012-03-20 17:18:37 -04003340 if ((rdev->family == CHIP_PALM) ||
3341 (rdev->family == CHIP_SUMO) ||
3342 (rdev->family == CHIP_SUMO2))
Alex Deucherd9282fc2011-05-11 03:15:24 -04003343 mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
3344 else
3345 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003346
Alex Deucher1aa52bd2010-11-17 12:11:03 -05003347 /* setup tiling info dword. gb_addr_config is not adequate since it does
3348 * not have bank info, so create a custom tiling dword.
3349 * bits 3:0 num_pipes
3350 * bits 7:4 num_banks
3351 * bits 11:8 group_size
3352 * bits 15:12 row_size
3353 */
3354 rdev->config.evergreen.tile_config = 0;
3355 switch (rdev->config.evergreen.max_tile_pipes) {
3356 case 1:
3357 default:
3358 rdev->config.evergreen.tile_config |= (0 << 0);
3359 break;
3360 case 2:
3361 rdev->config.evergreen.tile_config |= (1 << 0);
3362 break;
3363 case 4:
3364 rdev->config.evergreen.tile_config |= (2 << 0);
3365 break;
3366 case 8:
3367 rdev->config.evergreen.tile_config |= (3 << 0);
3368 break;
3369 }
Alex Deucherd698a342011-06-23 00:49:29 -04003370 /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
Alex Deucher5bfa4872011-05-20 12:35:22 -04003371 if (rdev->flags & RADEON_IS_IGP)
Alex Deucherd698a342011-06-23 00:49:29 -04003372 rdev->config.evergreen.tile_config |= 1 << 4;
Alex Deucher29d65402012-05-31 18:53:36 -04003373 else {
Alex Deucherc8d15ed2012-07-31 11:01:10 -04003374 switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
3375 case 0: /* four banks */
Alex Deucher29d65402012-05-31 18:53:36 -04003376 rdev->config.evergreen.tile_config |= 0 << 4;
Alex Deucherc8d15ed2012-07-31 11:01:10 -04003377 break;
3378 case 1: /* eight banks */
3379 rdev->config.evergreen.tile_config |= 1 << 4;
3380 break;
3381 case 2: /* sixteen banks */
3382 default:
3383 rdev->config.evergreen.tile_config |= 2 << 4;
3384 break;
3385 }
Alex Deucher29d65402012-05-31 18:53:36 -04003386 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04003387 rdev->config.evergreen.tile_config |= 0 << 8;
Alex Deucher1aa52bd2010-11-17 12:11:03 -05003388 rdev->config.evergreen.tile_config |=
3389 ((gb_addr_config & 0x30000000) >> 28) << 12;
3390
Alex Deucher416a2bd2012-05-31 19:00:25 -04003391 if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) {
3392 u32 efuse_straps_4;
3393 u32 efuse_straps_3;
3394
Alex Deucherff82bbc2013-04-12 11:27:20 -04003395 efuse_straps_4 = RREG32_RCU(0x204);
3396 efuse_straps_3 = RREG32_RCU(0x203);
Alex Deucher416a2bd2012-05-31 19:00:25 -04003397 tmp = (((efuse_straps_4 & 0xf) << 4) |
3398 ((efuse_straps_3 & 0xf0000000) >> 28));
3399 } else {
3400 tmp = 0;
3401 for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) {
3402 u32 rb_disable_bitmap;
3403
3404 WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
3405 WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
3406 rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
3407 tmp <<= 4;
3408 tmp |= rb_disable_bitmap;
3409 }
3410 }
3411 /* enabled rb are just the one not disabled :) */
3412 disabled_rb_mask = tmp;
Alex Deuchercedb6552013-04-09 10:13:22 -04003413 tmp = 0;
3414 for (i = 0; i < rdev->config.evergreen.max_backends; i++)
3415 tmp |= (1 << i);
3416 /* if all the backends are disabled, fix it up here */
3417 if ((disabled_rb_mask & tmp) == tmp) {
3418 for (i = 0; i < rdev->config.evergreen.max_backends; i++)
3419 disabled_rb_mask &= ~(1 << i);
3420 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04003421
Alex Deucher65fcf662014-06-02 16:13:21 -04003422 for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
3423 u32 simd_disable_bitmap;
3424
3425 WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
3426 WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
3427 simd_disable_bitmap = (RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffff0000) >> 16;
3428 simd_disable_bitmap |= 0xffffffff << rdev->config.evergreen.max_simds;
3429 tmp <<= 16;
3430 tmp |= simd_disable_bitmap;
3431 }
3432 rdev->config.evergreen.active_simds = hweight32(~tmp);
3433
Alex Deucher416a2bd2012-05-31 19:00:25 -04003434 WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
3435 WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
3436
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003437 WREG32(GB_ADDR_CONFIG, gb_addr_config);
3438 WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
3439 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
Alex Deucher233d1ad2012-12-04 15:25:59 -05003440 WREG32(DMA_TILING_CONFIG, gb_addr_config);
Christian König9a210592013-04-08 12:41:37 +02003441 WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
3442 WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
3443 WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003444
Alex Deucherf7eb9732013-01-30 13:57:40 -05003445 if ((rdev->config.evergreen.max_backends == 1) &&
3446 (rdev->flags & RADEON_IS_IGP)) {
3447 if ((disabled_rb_mask & 3) == 1) {
3448 /* RB0 disabled, RB1 enabled */
3449 tmp = 0x11111111;
3450 } else {
3451 /* RB1 disabled, RB0 enabled */
3452 tmp = 0x00000000;
3453 }
3454 } else {
3455 tmp = gb_addr_config & NUM_PIPES_MASK;
3456 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends,
3457 EVERGREEN_MAX_BACKENDS, disabled_rb_mask);
3458 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04003459 WREG32(GB_BACKEND_MAP, tmp);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003460
3461 WREG32(CGTS_SYS_TCC_DISABLE, 0);
3462 WREG32(CGTS_TCC_DISABLE, 0);
3463 WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
3464 WREG32(CGTS_USER_TCC_DISABLE, 0);
3465
3466 /* set HW defaults for 3D engine */
3467 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
3468 ROQ_IB2_START(0x2b)));
3469
3470 WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
3471
3472 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
3473 SYNC_GRADIENT |
3474 SYNC_WALKER |
3475 SYNC_ALIGNER));
3476
3477 sx_debug_1 = RREG32(SX_DEBUG_1);
3478 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
3479 WREG32(SX_DEBUG_1, sx_debug_1);
3480
3481
3482 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
3483 smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
3484 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
3485 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
3486
Alex Deucherb866d132012-06-14 22:06:36 +02003487 if (rdev->family <= CHIP_SUMO2)
3488 WREG32(SMX_SAR_CTL0, 0x00010000);
3489
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003490 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
3491 POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
3492 SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
3493
3494 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
3495 SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
3496 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
3497
3498 WREG32(VGT_NUM_INSTANCES, 1);
3499 WREG32(SPI_CONFIG_CNTL, 0);
3500 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
3501 WREG32(CP_PERFMON_CNTL, 0);
3502
3503 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
3504 FETCH_FIFO_HIWATER(0x4) |
3505 DONE_FIFO_HIWATER(0xe0) |
3506 ALU_UPDATE_FIFO_HIWATER(0x8)));
3507
3508 sq_config = RREG32(SQ_CONFIG);
3509 sq_config &= ~(PS_PRIO(3) |
3510 VS_PRIO(3) |
3511 GS_PRIO(3) |
3512 ES_PRIO(3));
3513 sq_config |= (VC_ENABLE |
3514 EXPORT_SRC_C |
3515 PS_PRIO(0) |
3516 VS_PRIO(1) |
3517 GS_PRIO(2) |
3518 ES_PRIO(3));
3519
Alex Deucherd5e455e2010-11-22 17:56:29 -05003520 switch (rdev->family) {
3521 case CHIP_CEDAR:
3522 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04003523 case CHIP_SUMO:
3524 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05003525 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003526 /* no vertex cache */
3527 sq_config &= ~VC_ENABLE;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003528 break;
3529 default:
3530 break;
3531 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003532
3533 sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
3534
3535 sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
3536 sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
3537 sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
3538 sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
3539 sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
3540 sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
3541 sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
3542
Alex Deucherd5e455e2010-11-22 17:56:29 -05003543 switch (rdev->family) {
3544 case CHIP_CEDAR:
3545 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04003546 case CHIP_SUMO:
3547 case CHIP_SUMO2:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003548 ps_thread_count = 96;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003549 break;
3550 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003551 ps_thread_count = 128;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003552 break;
3553 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003554
3555 sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
Alex Deucherf96b35c2010-06-16 12:24:07 -04003556 sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
3557 sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
3558 sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
3559 sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
3560 sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003561
3562 sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3563 sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3564 sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3565 sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3566 sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3567 sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3568
3569 WREG32(SQ_CONFIG, sq_config);
3570 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
3571 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
3572 WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
3573 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
3574 WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
3575 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
3576 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
3577 WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
3578 WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
3579 WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
3580
3581 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
3582 FORCE_EOV_MAX_REZ_CNT(255)));
3583
Alex Deucherd5e455e2010-11-22 17:56:29 -05003584 switch (rdev->family) {
3585 case CHIP_CEDAR:
3586 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04003587 case CHIP_SUMO:
3588 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05003589 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003590 vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
Alex Deucherd5e455e2010-11-22 17:56:29 -05003591 break;
3592 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003593 vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
Alex Deucherd5e455e2010-11-22 17:56:29 -05003594 break;
3595 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003596 vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
3597 WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
3598
3599 WREG32(VGT_GS_VERTEX_REUSE, 16);
Alex Deucher12920592011-02-02 12:37:40 -05003600 WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003601 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
3602
Alex Deucher60a4a3e2010-06-29 17:03:35 -04003603 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
3604 WREG32(VGT_OUT_DEALLOC_CNTL, 16);
3605
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003606 WREG32(CB_PERF_CTR0_SEL_0, 0);
3607 WREG32(CB_PERF_CTR0_SEL_1, 0);
3608 WREG32(CB_PERF_CTR1_SEL_0, 0);
3609 WREG32(CB_PERF_CTR1_SEL_1, 0);
3610 WREG32(CB_PERF_CTR2_SEL_0, 0);
3611 WREG32(CB_PERF_CTR2_SEL_1, 0);
3612 WREG32(CB_PERF_CTR3_SEL_0, 0);
3613 WREG32(CB_PERF_CTR3_SEL_1, 0);
3614
Alex Deucher60a4a3e2010-06-29 17:03:35 -04003615 /* clear render buffer base addresses */
3616 WREG32(CB_COLOR0_BASE, 0);
3617 WREG32(CB_COLOR1_BASE, 0);
3618 WREG32(CB_COLOR2_BASE, 0);
3619 WREG32(CB_COLOR3_BASE, 0);
3620 WREG32(CB_COLOR4_BASE, 0);
3621 WREG32(CB_COLOR5_BASE, 0);
3622 WREG32(CB_COLOR6_BASE, 0);
3623 WREG32(CB_COLOR7_BASE, 0);
3624 WREG32(CB_COLOR8_BASE, 0);
3625 WREG32(CB_COLOR9_BASE, 0);
3626 WREG32(CB_COLOR10_BASE, 0);
3627 WREG32(CB_COLOR11_BASE, 0);
3628
3629 /* set the shader const cache sizes to 0 */
3630 for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
3631 WREG32(i, 0);
3632 for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
3633 WREG32(i, 0);
3634
Alex Deucherf25a5c62011-05-19 11:07:57 -04003635 tmp = RREG32(HDP_MISC_CNTL);
3636 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
3637 WREG32(HDP_MISC_CNTL, tmp);
3638
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003639 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
3640 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
3641
3642 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
3643
3644 udelay(50);
3645
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003646}
3647
3648int evergreen_mc_init(struct radeon_device *rdev)
3649{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003650 u32 tmp;
3651 int chansize, numchan;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003652
3653 /* Get VRAM informations */
3654 rdev->mc.vram_is_ddr = true;
Alex Deucher05b3ef62012-03-20 17:18:37 -04003655 if ((rdev->family == CHIP_PALM) ||
3656 (rdev->family == CHIP_SUMO) ||
3657 (rdev->family == CHIP_SUMO2))
Alex Deucher82084412011-07-01 13:18:28 -04003658 tmp = RREG32(FUS_MC_ARB_RAMCFG);
3659 else
3660 tmp = RREG32(MC_ARB_RAMCFG);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003661 if (tmp & CHANSIZE_OVERRIDE) {
3662 chansize = 16;
3663 } else if (tmp & CHANSIZE_MASK) {
3664 chansize = 64;
3665 } else {
3666 chansize = 32;
3667 }
3668 tmp = RREG32(MC_SHARED_CHMAP);
3669 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
3670 case 0:
3671 default:
3672 numchan = 1;
3673 break;
3674 case 1:
3675 numchan = 2;
3676 break;
3677 case 2:
3678 numchan = 4;
3679 break;
3680 case 3:
3681 numchan = 8;
3682 break;
3683 }
3684 rdev->mc.vram_width = numchan * chansize;
3685 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06003686 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
3687 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003688 /* Setup GPU memory space */
Alex Deucher05b3ef62012-03-20 17:18:37 -04003689 if ((rdev->family == CHIP_PALM) ||
3690 (rdev->family == CHIP_SUMO) ||
3691 (rdev->family == CHIP_SUMO2)) {
Alex Deucher6eb18f82010-11-22 17:56:27 -05003692 /* size in bytes on fusion */
3693 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
3694 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
3695 } else {
Alex Deucher05b3ef62012-03-20 17:18:37 -04003696 /* size in MB on evergreen/cayman/tn */
Niels Ole Salscheiderfc986032013-05-18 21:19:23 +02003697 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
3698 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
Alex Deucher6eb18f82010-11-22 17:56:27 -05003699 }
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00003700 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05003701 r700_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04003702 radeon_update_bandwidth_info(rdev);
3703
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003704 return 0;
3705}
Jerome Glissed594e462010-02-17 21:54:29 +00003706
Alex Deucher187e3592013-01-18 14:51:38 -05003707void evergreen_print_gpu_status_regs(struct radeon_device *rdev)
Alex Deucher747943e2010-03-24 13:26:36 -04003708{
Jerome Glisse64c56e82013-01-02 17:30:35 -05003709 dev_info(rdev->dev, " GRBM_STATUS = 0x%08X\n",
Alex Deucher747943e2010-03-24 13:26:36 -04003710 RREG32(GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05003711 dev_info(rdev->dev, " GRBM_STATUS_SE0 = 0x%08X\n",
Alex Deucher747943e2010-03-24 13:26:36 -04003712 RREG32(GRBM_STATUS_SE0));
Jerome Glisse64c56e82013-01-02 17:30:35 -05003713 dev_info(rdev->dev, " GRBM_STATUS_SE1 = 0x%08X\n",
Alex Deucher747943e2010-03-24 13:26:36 -04003714 RREG32(GRBM_STATUS_SE1));
Jerome Glisse64c56e82013-01-02 17:30:35 -05003715 dev_info(rdev->dev, " SRBM_STATUS = 0x%08X\n",
Alex Deucher747943e2010-03-24 13:26:36 -04003716 RREG32(SRBM_STATUS));
Alex Deuchera65a4362013-01-18 18:55:54 -05003717 dev_info(rdev->dev, " SRBM_STATUS2 = 0x%08X\n",
3718 RREG32(SRBM_STATUS2));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04003719 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
3720 RREG32(CP_STALLED_STAT1));
3721 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
3722 RREG32(CP_STALLED_STAT2));
3723 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
3724 RREG32(CP_BUSY_STAT));
3725 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
3726 RREG32(CP_STAT));
Alex Deucher0ecebb92013-01-03 12:40:13 -05003727 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
3728 RREG32(DMA_STATUS_REG));
Alex Deucher168757e2013-01-18 19:17:22 -05003729 if (rdev->family >= CHIP_CAYMAN) {
3730 dev_info(rdev->dev, " R_00D834_DMA_STATUS_REG = 0x%08X\n",
3731 RREG32(DMA_STATUS_REG + 0x800));
3732 }
Alex Deucher0ecebb92013-01-03 12:40:13 -05003733}
3734
Alex Deucher168757e2013-01-18 19:17:22 -05003735bool evergreen_is_display_hung(struct radeon_device *rdev)
Alex Deuchera65a4362013-01-18 18:55:54 -05003736{
3737 u32 crtc_hung = 0;
3738 u32 crtc_status[6];
3739 u32 i, j, tmp;
3740
3741 for (i = 0; i < rdev->num_crtc; i++) {
3742 if (RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN) {
3743 crtc_status[i] = RREG32(EVERGREEN_CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
3744 crtc_hung |= (1 << i);
3745 }
3746 }
3747
3748 for (j = 0; j < 10; j++) {
3749 for (i = 0; i < rdev->num_crtc; i++) {
3750 if (crtc_hung & (1 << i)) {
3751 tmp = RREG32(EVERGREEN_CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
3752 if (tmp != crtc_status[i])
3753 crtc_hung &= ~(1 << i);
3754 }
3755 }
3756 if (crtc_hung == 0)
3757 return false;
3758 udelay(100);
3759 }
3760
3761 return true;
3762}
3763
Christian König2483b4e2013-08-13 11:56:54 +02003764u32 evergreen_gpu_check_soft_reset(struct radeon_device *rdev)
Alex Deuchera65a4362013-01-18 18:55:54 -05003765{
3766 u32 reset_mask = 0;
3767 u32 tmp;
3768
3769 /* GRBM_STATUS */
3770 tmp = RREG32(GRBM_STATUS);
3771 if (tmp & (PA_BUSY | SC_BUSY |
3772 SH_BUSY | SX_BUSY |
3773 TA_BUSY | VGT_BUSY |
3774 DB_BUSY | CB_BUSY |
3775 SPI_BUSY | VGT_BUSY_NO_DMA))
3776 reset_mask |= RADEON_RESET_GFX;
3777
3778 if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
3779 CP_BUSY | CP_COHERENCY_BUSY))
3780 reset_mask |= RADEON_RESET_CP;
3781
3782 if (tmp & GRBM_EE_BUSY)
3783 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
3784
3785 /* DMA_STATUS_REG */
3786 tmp = RREG32(DMA_STATUS_REG);
3787 if (!(tmp & DMA_IDLE))
3788 reset_mask |= RADEON_RESET_DMA;
3789
3790 /* SRBM_STATUS2 */
3791 tmp = RREG32(SRBM_STATUS2);
3792 if (tmp & DMA_BUSY)
3793 reset_mask |= RADEON_RESET_DMA;
3794
3795 /* SRBM_STATUS */
3796 tmp = RREG32(SRBM_STATUS);
3797 if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
3798 reset_mask |= RADEON_RESET_RLC;
3799
3800 if (tmp & IH_BUSY)
3801 reset_mask |= RADEON_RESET_IH;
3802
3803 if (tmp & SEM_BUSY)
3804 reset_mask |= RADEON_RESET_SEM;
3805
3806 if (tmp & GRBM_RQ_PENDING)
3807 reset_mask |= RADEON_RESET_GRBM;
3808
3809 if (tmp & VMC_BUSY)
3810 reset_mask |= RADEON_RESET_VMC;
3811
3812 if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
3813 MCC_BUSY | MCD_BUSY))
3814 reset_mask |= RADEON_RESET_MC;
3815
3816 if (evergreen_is_display_hung(rdev))
3817 reset_mask |= RADEON_RESET_DISPLAY;
3818
3819 /* VM_L2_STATUS */
3820 tmp = RREG32(VM_L2_STATUS);
3821 if (tmp & L2_BUSY)
3822 reset_mask |= RADEON_RESET_VMC;
3823
Alex Deucherd808fc82013-02-28 10:03:08 -05003824 /* Skip MC reset as it's mostly likely not hung, just busy */
3825 if (reset_mask & RADEON_RESET_MC) {
3826 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
3827 reset_mask &= ~RADEON_RESET_MC;
3828 }
3829
Alex Deuchera65a4362013-01-18 18:55:54 -05003830 return reset_mask;
3831}
3832
3833static void evergreen_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
Alex Deucher0ecebb92013-01-03 12:40:13 -05003834{
3835 struct evergreen_mc_save save;
Alex Deucherb7630472013-01-18 14:28:41 -05003836 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
3837 u32 tmp;
Alex Deucher19fc42e2013-01-14 11:04:39 -05003838
Alex Deucher0ecebb92013-01-03 12:40:13 -05003839 if (reset_mask == 0)
Alex Deuchera65a4362013-01-18 18:55:54 -05003840 return;
Alex Deucher0ecebb92013-01-03 12:40:13 -05003841
3842 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
3843
Alex Deucherb7630472013-01-18 14:28:41 -05003844 evergreen_print_gpu_status_regs(rdev);
3845
Alex Deucherb7630472013-01-18 14:28:41 -05003846 /* Disable CP parsing/prefetching */
3847 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
3848
3849 if (reset_mask & RADEON_RESET_DMA) {
3850 /* Disable DMA */
3851 tmp = RREG32(DMA_RB_CNTL);
3852 tmp &= ~DMA_RB_ENABLE;
3853 WREG32(DMA_RB_CNTL, tmp);
3854 }
3855
Alex Deucherb21b6e72013-01-23 18:57:56 -05003856 udelay(50);
3857
3858 evergreen_mc_stop(rdev, &save);
3859 if (evergreen_mc_wait_for_idle(rdev)) {
3860 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
3861 }
3862
Alex Deucherb7630472013-01-18 14:28:41 -05003863 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
3864 grbm_soft_reset |= SOFT_RESET_DB |
3865 SOFT_RESET_CB |
3866 SOFT_RESET_PA |
3867 SOFT_RESET_SC |
3868 SOFT_RESET_SPI |
3869 SOFT_RESET_SX |
3870 SOFT_RESET_SH |
3871 SOFT_RESET_TC |
3872 SOFT_RESET_TA |
3873 SOFT_RESET_VC |
3874 SOFT_RESET_VGT;
3875 }
3876
3877 if (reset_mask & RADEON_RESET_CP) {
3878 grbm_soft_reset |= SOFT_RESET_CP |
3879 SOFT_RESET_VGT;
3880
3881 srbm_soft_reset |= SOFT_RESET_GRBM;
3882 }
Alex Deucher0ecebb92013-01-03 12:40:13 -05003883
3884 if (reset_mask & RADEON_RESET_DMA)
Alex Deucherb7630472013-01-18 14:28:41 -05003885 srbm_soft_reset |= SOFT_RESET_DMA;
3886
Alex Deuchera65a4362013-01-18 18:55:54 -05003887 if (reset_mask & RADEON_RESET_DISPLAY)
3888 srbm_soft_reset |= SOFT_RESET_DC;
3889
3890 if (reset_mask & RADEON_RESET_RLC)
3891 srbm_soft_reset |= SOFT_RESET_RLC;
3892
3893 if (reset_mask & RADEON_RESET_SEM)
3894 srbm_soft_reset |= SOFT_RESET_SEM;
3895
3896 if (reset_mask & RADEON_RESET_IH)
3897 srbm_soft_reset |= SOFT_RESET_IH;
3898
3899 if (reset_mask & RADEON_RESET_GRBM)
3900 srbm_soft_reset |= SOFT_RESET_GRBM;
3901
3902 if (reset_mask & RADEON_RESET_VMC)
3903 srbm_soft_reset |= SOFT_RESET_VMC;
3904
Alex Deucher24178ec2013-01-24 15:00:17 -05003905 if (!(rdev->flags & RADEON_IS_IGP)) {
3906 if (reset_mask & RADEON_RESET_MC)
3907 srbm_soft_reset |= SOFT_RESET_MC;
3908 }
Alex Deuchera65a4362013-01-18 18:55:54 -05003909
Alex Deucherb7630472013-01-18 14:28:41 -05003910 if (grbm_soft_reset) {
3911 tmp = RREG32(GRBM_SOFT_RESET);
3912 tmp |= grbm_soft_reset;
3913 dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
3914 WREG32(GRBM_SOFT_RESET, tmp);
3915 tmp = RREG32(GRBM_SOFT_RESET);
3916
3917 udelay(50);
3918
3919 tmp &= ~grbm_soft_reset;
3920 WREG32(GRBM_SOFT_RESET, tmp);
3921 tmp = RREG32(GRBM_SOFT_RESET);
3922 }
3923
3924 if (srbm_soft_reset) {
3925 tmp = RREG32(SRBM_SOFT_RESET);
3926 tmp |= srbm_soft_reset;
3927 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
3928 WREG32(SRBM_SOFT_RESET, tmp);
3929 tmp = RREG32(SRBM_SOFT_RESET);
3930
3931 udelay(50);
3932
3933 tmp &= ~srbm_soft_reset;
3934 WREG32(SRBM_SOFT_RESET, tmp);
3935 tmp = RREG32(SRBM_SOFT_RESET);
3936 }
Alex Deucher0ecebb92013-01-03 12:40:13 -05003937
3938 /* Wait a little for things to settle down */
3939 udelay(50);
3940
Alex Deucher747943e2010-03-24 13:26:36 -04003941 evergreen_mc_resume(rdev, &save);
Alex Deucherb7630472013-01-18 14:28:41 -05003942 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05003943
Alex Deucherb7630472013-01-18 14:28:41 -05003944 evergreen_print_gpu_status_regs(rdev);
Alex Deucher747943e2010-03-24 13:26:36 -04003945}
3946
Alex Deucherb5470b02013-11-01 16:25:10 -04003947void evergreen_gpu_pci_config_reset(struct radeon_device *rdev)
3948{
3949 struct evergreen_mc_save save;
3950 u32 tmp, i;
3951
3952 dev_info(rdev->dev, "GPU pci config reset\n");
3953
3954 /* disable dpm? */
3955
3956 /* Disable CP parsing/prefetching */
3957 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
3958 udelay(50);
3959 /* Disable DMA */
3960 tmp = RREG32(DMA_RB_CNTL);
3961 tmp &= ~DMA_RB_ENABLE;
3962 WREG32(DMA_RB_CNTL, tmp);
3963 /* XXX other engines? */
3964
3965 /* halt the rlc */
3966 r600_rlc_stop(rdev);
3967
3968 udelay(50);
3969
3970 /* set mclk/sclk to bypass */
3971 rv770_set_clk_bypass_mode(rdev);
3972 /* disable BM */
3973 pci_clear_master(rdev->pdev);
3974 /* disable mem access */
3975 evergreen_mc_stop(rdev, &save);
3976 if (evergreen_mc_wait_for_idle(rdev)) {
3977 dev_warn(rdev->dev, "Wait for MC idle timed out !\n");
3978 }
3979 /* reset */
3980 radeon_pci_config_reset(rdev);
3981 /* wait for asic to come out of reset */
3982 for (i = 0; i < rdev->usec_timeout; i++) {
3983 if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
3984 break;
3985 udelay(1);
3986 }
3987}
3988
Jérome Glisse71fe2892016-03-18 16:58:38 +01003989int evergreen_asic_reset(struct radeon_device *rdev, bool hard)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003990{
Alex Deuchera65a4362013-01-18 18:55:54 -05003991 u32 reset_mask;
3992
Jérome Glisse71fe2892016-03-18 16:58:38 +01003993 if (hard) {
3994 evergreen_gpu_pci_config_reset(rdev);
3995 return 0;
3996 }
3997
Alex Deuchera65a4362013-01-18 18:55:54 -05003998 reset_mask = evergreen_gpu_check_soft_reset(rdev);
3999
4000 if (reset_mask)
4001 r600_set_bios_scratch_engine_hung(rdev, true);
4002
Alex Deucherb5470b02013-11-01 16:25:10 -04004003 /* try soft reset */
Alex Deuchera65a4362013-01-18 18:55:54 -05004004 evergreen_gpu_soft_reset(rdev, reset_mask);
4005
4006 reset_mask = evergreen_gpu_check_soft_reset(rdev);
4007
Alex Deucherb5470b02013-11-01 16:25:10 -04004008 /* try pci config reset */
4009 if (reset_mask && radeon_hard_reset)
4010 evergreen_gpu_pci_config_reset(rdev);
4011
4012 reset_mask = evergreen_gpu_check_soft_reset(rdev);
4013
Alex Deuchera65a4362013-01-18 18:55:54 -05004014 if (!reset_mask)
4015 r600_set_bios_scratch_engine_hung(rdev, false);
4016
4017 return 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05004018}
4019
Alex Deucher123bc182013-01-24 11:37:19 -05004020/**
4021 * evergreen_gfx_is_lockup - Check if the GFX engine is locked up
4022 *
4023 * @rdev: radeon_device pointer
4024 * @ring: radeon_ring structure holding ring information
4025 *
4026 * Check if the GFX engine is locked up.
4027 * Returns true if the engine appears to be locked up, false if not.
4028 */
4029bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
4030{
4031 u32 reset_mask = evergreen_gpu_check_soft_reset(rdev);
4032
4033 if (!(reset_mask & (RADEON_RESET_GFX |
4034 RADEON_RESET_COMPUTE |
4035 RADEON_RESET_CP))) {
Christian Königff212f22014-02-18 14:52:33 +01004036 radeon_ring_lockup_update(rdev, ring);
Alex Deucher123bc182013-01-24 11:37:19 -05004037 return false;
4038 }
Alex Deucher123bc182013-01-24 11:37:19 -05004039 return radeon_ring_test_lockup(rdev, ring);
4040}
4041
Alex Deucher2948f5e2013-04-12 13:52:52 -04004042/*
4043 * RLC
4044 */
4045#define RLC_SAVE_RESTORE_LIST_END_MARKER 0x00000000
4046#define RLC_CLEAR_STATE_END_MARKER 0x00000001
4047
4048void sumo_rlc_fini(struct radeon_device *rdev)
4049{
4050 int r;
4051
4052 /* save restore block */
4053 if (rdev->rlc.save_restore_obj) {
4054 r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
4055 if (unlikely(r != 0))
4056 dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r);
4057 radeon_bo_unpin(rdev->rlc.save_restore_obj);
4058 radeon_bo_unreserve(rdev->rlc.save_restore_obj);
4059
4060 radeon_bo_unref(&rdev->rlc.save_restore_obj);
4061 rdev->rlc.save_restore_obj = NULL;
4062 }
4063
4064 /* clear state block */
4065 if (rdev->rlc.clear_state_obj) {
4066 r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
4067 if (unlikely(r != 0))
4068 dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r);
4069 radeon_bo_unpin(rdev->rlc.clear_state_obj);
4070 radeon_bo_unreserve(rdev->rlc.clear_state_obj);
4071
4072 radeon_bo_unref(&rdev->rlc.clear_state_obj);
4073 rdev->rlc.clear_state_obj = NULL;
4074 }
Alex Deucher22c775c2013-07-23 09:41:05 -04004075
4076 /* clear state block */
4077 if (rdev->rlc.cp_table_obj) {
4078 r = radeon_bo_reserve(rdev->rlc.cp_table_obj, false);
4079 if (unlikely(r != 0))
4080 dev_warn(rdev->dev, "(%d) reserve RLC cp table bo failed\n", r);
4081 radeon_bo_unpin(rdev->rlc.cp_table_obj);
4082 radeon_bo_unreserve(rdev->rlc.cp_table_obj);
4083
4084 radeon_bo_unref(&rdev->rlc.cp_table_obj);
4085 rdev->rlc.cp_table_obj = NULL;
4086 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004087}
4088
Alex Deucher22c775c2013-07-23 09:41:05 -04004089#define CP_ME_TABLE_SIZE 96
4090
Alex Deucher2948f5e2013-04-12 13:52:52 -04004091int sumo_rlc_init(struct radeon_device *rdev)
4092{
Alex Deucher1fd11772013-04-17 17:53:50 -04004093 const u32 *src_ptr;
Alex Deucher2948f5e2013-04-12 13:52:52 -04004094 volatile u32 *dst_ptr;
4095 u32 dws, data, i, j, k, reg_num;
Alex Deucher59a82d02013-08-13 12:48:06 -04004096 u32 reg_list_num, reg_list_hdr_blk_index, reg_list_blk_index = 0;
Alex Deucher2948f5e2013-04-12 13:52:52 -04004097 u64 reg_list_mc_addr;
Alex Deucher1fd11772013-04-17 17:53:50 -04004098 const struct cs_section_def *cs_data;
Alex Deucher2948f5e2013-04-12 13:52:52 -04004099 int r;
4100
4101 src_ptr = rdev->rlc.reg_list;
4102 dws = rdev->rlc.reg_list_size;
Alex Deuchera0f38602013-08-22 11:57:46 -04004103 if (rdev->family >= CHIP_BONAIRE) {
4104 dws += (5 * 16) + 48 + 48 + 64;
4105 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004106 cs_data = rdev->rlc.cs_data;
4107
Alex Deucher10b7ca72013-04-17 17:22:05 -04004108 if (src_ptr) {
4109 /* save restore block */
4110 if (rdev->rlc.save_restore_obj == NULL) {
4111 r = radeon_bo_create(rdev, dws * 4, PAGE_SIZE, true,
Michel Dänzer02376d82014-07-17 19:01:08 +09004112 RADEON_GEM_DOMAIN_VRAM, 0, NULL,
Maarten Lankhorst831b6962014-09-18 14:11:56 +02004113 NULL, &rdev->rlc.save_restore_obj);
Alex Deucher10b7ca72013-04-17 17:22:05 -04004114 if (r) {
4115 dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r);
4116 return r;
4117 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004118 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004119
Alex Deucher10b7ca72013-04-17 17:22:05 -04004120 r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
4121 if (unlikely(r != 0)) {
Alex Deucher2948f5e2013-04-12 13:52:52 -04004122 sumo_rlc_fini(rdev);
4123 return r;
4124 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004125 r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM,
4126 &rdev->rlc.save_restore_gpu_addr);
4127 if (r) {
4128 radeon_bo_unreserve(rdev->rlc.save_restore_obj);
4129 dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r);
4130 sumo_rlc_fini(rdev);
4131 return r;
Alex Deucher2948f5e2013-04-12 13:52:52 -04004132 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004133
Alex Deucher10b7ca72013-04-17 17:22:05 -04004134 r = radeon_bo_kmap(rdev->rlc.save_restore_obj, (void **)&rdev->rlc.sr_ptr);
4135 if (r) {
4136 dev_warn(rdev->dev, "(%d) map RLC sr bo failed\n", r);
4137 sumo_rlc_fini(rdev);
4138 return r;
4139 }
4140 /* write the sr buffer */
4141 dst_ptr = rdev->rlc.sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -04004142 if (rdev->family >= CHIP_TAHITI) {
4143 /* SI */
Alex Deucher59a82d02013-08-13 12:48:06 -04004144 for (i = 0; i < rdev->rlc.reg_list_size; i++)
Alex Deucher6ba81e52013-10-23 18:27:10 -04004145 dst_ptr[i] = cpu_to_le32(src_ptr[i]);
Alex Deucher1fd11772013-04-17 17:53:50 -04004146 } else {
4147 /* ON/LN/TN */
4148 /* format:
4149 * dw0: (reg2 << 16) | reg1
4150 * dw1: reg1 save space
4151 * dw2: reg2 save space
4152 */
4153 for (i = 0; i < dws; i++) {
4154 data = src_ptr[i] >> 2;
4155 i++;
4156 if (i < dws)
4157 data |= (src_ptr[i] >> 2) << 16;
4158 j = (((i - 1) * 3) / 2);
Alex Deucher6ba81e52013-10-23 18:27:10 -04004159 dst_ptr[j] = cpu_to_le32(data);
Alex Deucher1fd11772013-04-17 17:53:50 -04004160 }
4161 j = ((i * 3) / 2);
Alex Deucher6ba81e52013-10-23 18:27:10 -04004162 dst_ptr[j] = cpu_to_le32(RLC_SAVE_RESTORE_LIST_END_MARKER);
Alex Deucher10b7ca72013-04-17 17:22:05 -04004163 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004164 radeon_bo_kunmap(rdev->rlc.save_restore_obj);
4165 radeon_bo_unreserve(rdev->rlc.save_restore_obj);
4166 }
4167
4168 if (cs_data) {
4169 /* clear state block */
Alex Deuchera0f38602013-08-22 11:57:46 -04004170 if (rdev->family >= CHIP_BONAIRE) {
4171 rdev->rlc.clear_state_size = dws = cik_get_csb_size(rdev);
4172 } else if (rdev->family >= CHIP_TAHITI) {
Alex Deucher59a82d02013-08-13 12:48:06 -04004173 rdev->rlc.clear_state_size = si_get_csb_size(rdev);
4174 dws = rdev->rlc.clear_state_size + (256 / 4);
4175 } else {
4176 reg_list_num = 0;
4177 dws = 0;
4178 for (i = 0; cs_data[i].section != NULL; i++) {
4179 for (j = 0; cs_data[i].section[j].extent != NULL; j++) {
4180 reg_list_num++;
4181 dws += cs_data[i].section[j].reg_count;
4182 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004183 }
Alex Deucher59a82d02013-08-13 12:48:06 -04004184 reg_list_blk_index = (3 * reg_list_num + 2);
4185 dws += reg_list_blk_index;
4186 rdev->rlc.clear_state_size = dws;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004187 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004188
4189 if (rdev->rlc.clear_state_obj == NULL) {
Alex Deucher59a82d02013-08-13 12:48:06 -04004190 r = radeon_bo_create(rdev, dws * 4, PAGE_SIZE, true,
Michel Dänzer02376d82014-07-17 19:01:08 +09004191 RADEON_GEM_DOMAIN_VRAM, 0, NULL,
Maarten Lankhorst831b6962014-09-18 14:11:56 +02004192 NULL, &rdev->rlc.clear_state_obj);
Alex Deucher10b7ca72013-04-17 17:22:05 -04004193 if (r) {
4194 dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r);
4195 sumo_rlc_fini(rdev);
4196 return r;
4197 }
4198 }
4199 r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
4200 if (unlikely(r != 0)) {
4201 sumo_rlc_fini(rdev);
4202 return r;
4203 }
4204 r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM,
4205 &rdev->rlc.clear_state_gpu_addr);
4206 if (r) {
4207 radeon_bo_unreserve(rdev->rlc.clear_state_obj);
4208 dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r);
4209 sumo_rlc_fini(rdev);
4210 return r;
4211 }
4212
4213 r = radeon_bo_kmap(rdev->rlc.clear_state_obj, (void **)&rdev->rlc.cs_ptr);
4214 if (r) {
4215 dev_warn(rdev->dev, "(%d) map RLC c bo failed\n", r);
4216 sumo_rlc_fini(rdev);
4217 return r;
4218 }
4219 /* set up the cs buffer */
4220 dst_ptr = rdev->rlc.cs_ptr;
Alex Deuchera0f38602013-08-22 11:57:46 -04004221 if (rdev->family >= CHIP_BONAIRE) {
4222 cik_get_csb_buffer(rdev, dst_ptr);
4223 } else if (rdev->family >= CHIP_TAHITI) {
Alex Deucher59a82d02013-08-13 12:48:06 -04004224 reg_list_mc_addr = rdev->rlc.clear_state_gpu_addr + 256;
Alex Deucher6ba81e52013-10-23 18:27:10 -04004225 dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
4226 dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
4227 dst_ptr[2] = cpu_to_le32(rdev->rlc.clear_state_size);
Alex Deucher59a82d02013-08-13 12:48:06 -04004228 si_get_csb_buffer(rdev, &dst_ptr[(256/4)]);
4229 } else {
4230 reg_list_hdr_blk_index = 0;
4231 reg_list_mc_addr = rdev->rlc.clear_state_gpu_addr + (reg_list_blk_index * 4);
4232 data = upper_32_bits(reg_list_mc_addr);
Alex Deucher6ba81e52013-10-23 18:27:10 -04004233 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004234 reg_list_hdr_blk_index++;
4235 for (i = 0; cs_data[i].section != NULL; i++) {
4236 for (j = 0; cs_data[i].section[j].extent != NULL; j++) {
4237 reg_num = cs_data[i].section[j].reg_count;
4238 data = reg_list_mc_addr & 0xffffffff;
Alex Deucher6ba81e52013-10-23 18:27:10 -04004239 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004240 reg_list_hdr_blk_index++;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004241
Alex Deucher59a82d02013-08-13 12:48:06 -04004242 data = (cs_data[i].section[j].reg_index * 4) & 0xffffffff;
Alex Deucher6ba81e52013-10-23 18:27:10 -04004243 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004244 reg_list_hdr_blk_index++;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004245
Alex Deucher59a82d02013-08-13 12:48:06 -04004246 data = 0x08000000 | (reg_num * 4);
Alex Deucher6ba81e52013-10-23 18:27:10 -04004247 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004248 reg_list_hdr_blk_index++;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004249
Alex Deucher59a82d02013-08-13 12:48:06 -04004250 for (k = 0; k < reg_num; k++) {
4251 data = cs_data[i].section[j].extent[k];
Alex Deucher6ba81e52013-10-23 18:27:10 -04004252 dst_ptr[reg_list_blk_index + k] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004253 }
4254 reg_list_mc_addr += reg_num * 4;
4255 reg_list_blk_index += reg_num;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004256 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004257 }
Alex Deucher6ba81e52013-10-23 18:27:10 -04004258 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(RLC_CLEAR_STATE_END_MARKER);
Alex Deucher10b7ca72013-04-17 17:22:05 -04004259 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004260 radeon_bo_kunmap(rdev->rlc.clear_state_obj);
4261 radeon_bo_unreserve(rdev->rlc.clear_state_obj);
4262 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004263
Alex Deucher22c775c2013-07-23 09:41:05 -04004264 if (rdev->rlc.cp_table_size) {
4265 if (rdev->rlc.cp_table_obj == NULL) {
Michel Dänzer02376d82014-07-17 19:01:08 +09004266 r = radeon_bo_create(rdev, rdev->rlc.cp_table_size,
4267 PAGE_SIZE, true,
4268 RADEON_GEM_DOMAIN_VRAM, 0, NULL,
Maarten Lankhorst831b6962014-09-18 14:11:56 +02004269 NULL, &rdev->rlc.cp_table_obj);
Alex Deucher22c775c2013-07-23 09:41:05 -04004270 if (r) {
4271 dev_warn(rdev->dev, "(%d) create RLC cp table bo failed\n", r);
4272 sumo_rlc_fini(rdev);
4273 return r;
4274 }
4275 }
4276
4277 r = radeon_bo_reserve(rdev->rlc.cp_table_obj, false);
4278 if (unlikely(r != 0)) {
4279 dev_warn(rdev->dev, "(%d) reserve RLC cp table bo failed\n", r);
4280 sumo_rlc_fini(rdev);
4281 return r;
4282 }
4283 r = radeon_bo_pin(rdev->rlc.cp_table_obj, RADEON_GEM_DOMAIN_VRAM,
4284 &rdev->rlc.cp_table_gpu_addr);
4285 if (r) {
4286 radeon_bo_unreserve(rdev->rlc.cp_table_obj);
4287 dev_warn(rdev->dev, "(%d) pin RLC cp_table bo failed\n", r);
4288 sumo_rlc_fini(rdev);
4289 return r;
4290 }
4291 r = radeon_bo_kmap(rdev->rlc.cp_table_obj, (void **)&rdev->rlc.cp_table_ptr);
4292 if (r) {
4293 dev_warn(rdev->dev, "(%d) map RLC cp table bo failed\n", r);
4294 sumo_rlc_fini(rdev);
4295 return r;
4296 }
4297
4298 cik_init_cp_pg_table(rdev);
4299
4300 radeon_bo_kunmap(rdev->rlc.cp_table_obj);
4301 radeon_bo_unreserve(rdev->rlc.cp_table_obj);
4302
4303 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004304
4305 return 0;
4306}
4307
4308static void evergreen_rlc_start(struct radeon_device *rdev)
4309{
Alex Deucher8ba10462013-02-15 16:26:33 -05004310 u32 mask = RLC_ENABLE;
4311
4312 if (rdev->flags & RADEON_IS_IGP) {
4313 mask |= GFX_POWER_GATING_ENABLE | GFX_POWER_GATING_SRC;
Alex Deucher8ba10462013-02-15 16:26:33 -05004314 }
4315
4316 WREG32(RLC_CNTL, mask);
Alex Deucher2948f5e2013-04-12 13:52:52 -04004317}
4318
4319int evergreen_rlc_resume(struct radeon_device *rdev)
4320{
4321 u32 i;
4322 const __be32 *fw_data;
4323
4324 if (!rdev->rlc_fw)
4325 return -EINVAL;
4326
4327 r600_rlc_stop(rdev);
4328
4329 WREG32(RLC_HB_CNTL, 0);
4330
4331 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucher8ba10462013-02-15 16:26:33 -05004332 if (rdev->family == CHIP_ARUBA) {
4333 u32 always_on_bitmap =
4334 3 | (3 << (16 * rdev->config.cayman.max_shader_engines));
4335 /* find out the number of active simds */
4336 u32 tmp = (RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffff0000) >> 16;
4337 tmp |= 0xffffffff << rdev->config.cayman.max_simds_per_se;
4338 tmp = hweight32(~tmp);
4339 if (tmp == rdev->config.cayman.max_simds_per_se) {
4340 WREG32(TN_RLC_LB_ALWAYS_ACTIVE_SIMD_MASK, always_on_bitmap);
4341 WREG32(TN_RLC_LB_PARAMS, 0x00601004);
4342 WREG32(TN_RLC_LB_INIT_SIMD_MASK, 0xffffffff);
4343 WREG32(TN_RLC_LB_CNTR_INIT, 0x00000000);
4344 WREG32(TN_RLC_LB_CNTR_MAX, 0x00002000);
4345 }
4346 } else {
4347 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
4348 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
4349 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004350 WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
4351 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
4352 } else {
4353 WREG32(RLC_HB_BASE, 0);
4354 WREG32(RLC_HB_RPTR, 0);
4355 WREG32(RLC_HB_WPTR, 0);
Alex Deucher8ba10462013-02-15 16:26:33 -05004356 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
4357 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
Alex Deucher2948f5e2013-04-12 13:52:52 -04004358 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004359 WREG32(RLC_MC_CNTL, 0);
4360 WREG32(RLC_UCODE_CNTL, 0);
4361
4362 fw_data = (const __be32 *)rdev->rlc_fw->data;
4363 if (rdev->family >= CHIP_ARUBA) {
4364 for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
4365 WREG32(RLC_UCODE_ADDR, i);
4366 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
4367 }
4368 } else if (rdev->family >= CHIP_CAYMAN) {
4369 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
4370 WREG32(RLC_UCODE_ADDR, i);
4371 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
4372 }
4373 } else {
4374 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
4375 WREG32(RLC_UCODE_ADDR, i);
4376 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
4377 }
4378 }
4379 WREG32(RLC_UCODE_ADDR, 0);
4380
4381 evergreen_rlc_start(rdev);
4382
4383 return 0;
4384}
4385
Alex Deucher45f9a392010-03-24 13:55:51 -04004386/* Interrupts */
4387
4388u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
4389{
Alex Deucher46437052012-08-15 17:10:32 -04004390 if (crtc >= rdev->num_crtc)
Alex Deucher45f9a392010-03-24 13:55:51 -04004391 return 0;
Alex Deucher46437052012-08-15 17:10:32 -04004392 else
4393 return RREG32(CRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
Alex Deucher45f9a392010-03-24 13:55:51 -04004394}
4395
4396void evergreen_disable_interrupt_state(struct radeon_device *rdev)
4397{
4398 u32 tmp;
4399
Alex Deucher1b370782011-11-17 20:13:28 -05004400 if (rdev->family >= CHIP_CAYMAN) {
4401 cayman_cp_int_cntl_setup(rdev, 0,
4402 CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
4403 cayman_cp_int_cntl_setup(rdev, 1, 0);
4404 cayman_cp_int_cntl_setup(rdev, 2, 0);
Alex Deucherf60cbd12012-12-04 15:27:33 -05004405 tmp = RREG32(CAYMAN_DMA1_CNTL) & ~TRAP_ENABLE;
4406 WREG32(CAYMAN_DMA1_CNTL, tmp);
Alex Deucher1b370782011-11-17 20:13:28 -05004407 } else
4408 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher233d1ad2012-12-04 15:25:59 -05004409 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
4410 WREG32(DMA_CNTL, tmp);
Alex Deucher45f9a392010-03-24 13:55:51 -04004411 WREG32(GRBM_INT_CNTL, 0);
Christian Königacc15222015-02-18 13:19:28 +01004412 WREG32(SRBM_INT_CNTL, 0);
Alex Deucher45f9a392010-03-24 13:55:51 -04004413 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
4414 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04004415 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05004416 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
4417 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04004418 }
4419 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05004420 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
4421 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
4422 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004423
4424 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
4425 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04004426 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05004427 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
4428 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04004429 }
4430 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05004431 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
4432 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
4433 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004434
Alex Deuchere9a321c2014-01-27 11:54:44 -05004435 /* only one DAC on DCE5 */
4436 if (!ASIC_IS_DCE5(rdev))
Alex Deucher05b3ef62012-03-20 17:18:37 -04004437 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
Alex Deucher45f9a392010-03-24 13:55:51 -04004438 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
4439
4440 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4441 WREG32(DC_HPD1_INT_CONTROL, tmp);
4442 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4443 WREG32(DC_HPD2_INT_CONTROL, tmp);
4444 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4445 WREG32(DC_HPD3_INT_CONTROL, tmp);
4446 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4447 WREG32(DC_HPD4_INT_CONTROL, tmp);
4448 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4449 WREG32(DC_HPD5_INT_CONTROL, tmp);
4450 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4451 WREG32(DC_HPD6_INT_CONTROL, tmp);
4452
4453}
4454
4455int evergreen_irq_set(struct radeon_device *rdev)
4456{
4457 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
Alex Deucher1b370782011-11-17 20:13:28 -05004458 u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04004459 u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
4460 u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
Alex Deucher2031f772010-04-22 12:52:11 -04004461 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04004462 u32 afmt1 = 0, afmt2 = 0, afmt3 = 0, afmt4 = 0, afmt5 = 0, afmt6 = 0;
Alex Deucherf60cbd12012-12-04 15:27:33 -05004463 u32 dma_cntl, dma_cntl1 = 0;
Alex Deucherdc50ba72013-06-26 00:33:35 -04004464 u32 thermal_int = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04004465
4466 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00004467 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04004468 return -EINVAL;
4469 }
4470 /* don't enable anything if the ih is disabled */
4471 if (!rdev->ih.enabled) {
4472 r600_disable_interrupts(rdev);
4473 /* force the active interrupt state to all disabled */
4474 evergreen_disable_interrupt_state(rdev);
4475 return 0;
4476 }
4477
Dave Airlie2bc67b42015-02-24 09:23:57 +10004478 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
4479 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
4480 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
4481 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
4482 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
4483 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
Alex Deucherd70229f2013-04-12 16:40:41 -04004484 if (rdev->family == CHIP_ARUBA)
4485 thermal_int = RREG32(TN_CG_THERMAL_INT_CTRL) &
4486 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
4487 else
4488 thermal_int = RREG32(CG_THERMAL_INT) &
4489 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
Alex Deucher45f9a392010-03-24 13:55:51 -04004490
Alex Deucherf122c612012-03-30 08:59:57 -04004491 afmt1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4492 afmt2 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4493 afmt3 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4494 afmt4 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4495 afmt5 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4496 afmt6 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4497
Alex Deucher233d1ad2012-12-04 15:25:59 -05004498 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
4499
Alex Deucher1b370782011-11-17 20:13:28 -05004500 if (rdev->family >= CHIP_CAYMAN) {
4501 /* enable CP interrupts on all rings */
Christian Koenig736fc372012-05-17 19:52:00 +02004502 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05004503 DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
4504 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
4505 }
Christian Koenig736fc372012-05-17 19:52:00 +02004506 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05004507 DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
4508 cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
4509 }
Christian Koenig736fc372012-05-17 19:52:00 +02004510 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05004511 DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
4512 cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
4513 }
4514 } else {
Christian Koenig736fc372012-05-17 19:52:00 +02004515 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05004516 DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
4517 cp_int_cntl |= RB_INT_ENABLE;
4518 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
4519 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004520 }
Alex Deucher1b370782011-11-17 20:13:28 -05004521
Alex Deucher233d1ad2012-12-04 15:25:59 -05004522 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
4523 DRM_DEBUG("r600_irq_set: sw int dma\n");
4524 dma_cntl |= TRAP_ENABLE;
4525 }
4526
Alex Deucherf60cbd12012-12-04 15:27:33 -05004527 if (rdev->family >= CHIP_CAYMAN) {
4528 dma_cntl1 = RREG32(CAYMAN_DMA1_CNTL) & ~TRAP_ENABLE;
4529 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
4530 DRM_DEBUG("r600_irq_set: sw int dma1\n");
4531 dma_cntl1 |= TRAP_ENABLE;
4532 }
4533 }
4534
Alex Deucherdc50ba72013-06-26 00:33:35 -04004535 if (rdev->irq.dpm_thermal) {
4536 DRM_DEBUG("dpm thermal\n");
4537 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
4538 }
4539
Alex Deucher6f34be52010-11-21 10:59:01 -05004540 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004541 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004542 DRM_DEBUG("evergreen_irq_set: vblank 0\n");
4543 crtc1 |= VBLANK_INT_MASK;
4544 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004545 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004546 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004547 DRM_DEBUG("evergreen_irq_set: vblank 1\n");
4548 crtc2 |= VBLANK_INT_MASK;
4549 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004550 if (rdev->irq.crtc_vblank_int[2] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004551 atomic_read(&rdev->irq.pflip[2])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004552 DRM_DEBUG("evergreen_irq_set: vblank 2\n");
4553 crtc3 |= VBLANK_INT_MASK;
4554 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004555 if (rdev->irq.crtc_vblank_int[3] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004556 atomic_read(&rdev->irq.pflip[3])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004557 DRM_DEBUG("evergreen_irq_set: vblank 3\n");
4558 crtc4 |= VBLANK_INT_MASK;
4559 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004560 if (rdev->irq.crtc_vblank_int[4] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004561 atomic_read(&rdev->irq.pflip[4])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004562 DRM_DEBUG("evergreen_irq_set: vblank 4\n");
4563 crtc5 |= VBLANK_INT_MASK;
4564 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004565 if (rdev->irq.crtc_vblank_int[5] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004566 atomic_read(&rdev->irq.pflip[5])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004567 DRM_DEBUG("evergreen_irq_set: vblank 5\n");
4568 crtc6 |= VBLANK_INT_MASK;
4569 }
4570 if (rdev->irq.hpd[0]) {
4571 DRM_DEBUG("evergreen_irq_set: hpd 1\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10004572 hpd1 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
Alex Deucher45f9a392010-03-24 13:55:51 -04004573 }
4574 if (rdev->irq.hpd[1]) {
4575 DRM_DEBUG("evergreen_irq_set: hpd 2\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10004576 hpd2 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
Alex Deucher45f9a392010-03-24 13:55:51 -04004577 }
4578 if (rdev->irq.hpd[2]) {
4579 DRM_DEBUG("evergreen_irq_set: hpd 3\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10004580 hpd3 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
Alex Deucher45f9a392010-03-24 13:55:51 -04004581 }
4582 if (rdev->irq.hpd[3]) {
4583 DRM_DEBUG("evergreen_irq_set: hpd 4\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10004584 hpd4 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
Alex Deucher45f9a392010-03-24 13:55:51 -04004585 }
4586 if (rdev->irq.hpd[4]) {
4587 DRM_DEBUG("evergreen_irq_set: hpd 5\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10004588 hpd5 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
Alex Deucher45f9a392010-03-24 13:55:51 -04004589 }
4590 if (rdev->irq.hpd[5]) {
4591 DRM_DEBUG("evergreen_irq_set: hpd 6\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10004592 hpd6 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
Alex Deucher45f9a392010-03-24 13:55:51 -04004593 }
Alex Deucherf122c612012-03-30 08:59:57 -04004594 if (rdev->irq.afmt[0]) {
4595 DRM_DEBUG("evergreen_irq_set: hdmi 0\n");
4596 afmt1 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4597 }
4598 if (rdev->irq.afmt[1]) {
4599 DRM_DEBUG("evergreen_irq_set: hdmi 1\n");
4600 afmt2 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4601 }
4602 if (rdev->irq.afmt[2]) {
4603 DRM_DEBUG("evergreen_irq_set: hdmi 2\n");
4604 afmt3 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4605 }
4606 if (rdev->irq.afmt[3]) {
4607 DRM_DEBUG("evergreen_irq_set: hdmi 3\n");
4608 afmt4 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4609 }
4610 if (rdev->irq.afmt[4]) {
4611 DRM_DEBUG("evergreen_irq_set: hdmi 4\n");
4612 afmt5 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4613 }
4614 if (rdev->irq.afmt[5]) {
4615 DRM_DEBUG("evergreen_irq_set: hdmi 5\n");
4616 afmt6 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4617 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004618
Alex Deucher1b370782011-11-17 20:13:28 -05004619 if (rdev->family >= CHIP_CAYMAN) {
4620 cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
4621 cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
4622 cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
4623 } else
4624 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher233d1ad2012-12-04 15:25:59 -05004625
4626 WREG32(DMA_CNTL, dma_cntl);
4627
Alex Deucherf60cbd12012-12-04 15:27:33 -05004628 if (rdev->family >= CHIP_CAYMAN)
4629 WREG32(CAYMAN_DMA1_CNTL, dma_cntl1);
4630
Alex Deucher2031f772010-04-22 12:52:11 -04004631 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deucher45f9a392010-03-24 13:55:51 -04004632
4633 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
4634 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
Alex Deucherb7eff392011-07-08 11:44:56 -04004635 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05004636 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
4637 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
Alex Deucherb7eff392011-07-08 11:44:56 -04004638 }
4639 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05004640 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
4641 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
4642 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004643
Christian Königf5d636d2014-04-23 20:46:06 +02004644 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET,
4645 GRPH_PFLIP_INT_MASK);
4646 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET,
4647 GRPH_PFLIP_INT_MASK);
Alex Deucherb7eff392011-07-08 11:44:56 -04004648 if (rdev->num_crtc >= 4) {
Christian Königf5d636d2014-04-23 20:46:06 +02004649 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET,
4650 GRPH_PFLIP_INT_MASK);
4651 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET,
4652 GRPH_PFLIP_INT_MASK);
Alex Deucherb7eff392011-07-08 11:44:56 -04004653 }
4654 if (rdev->num_crtc >= 6) {
Christian Königf5d636d2014-04-23 20:46:06 +02004655 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET,
4656 GRPH_PFLIP_INT_MASK);
4657 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET,
4658 GRPH_PFLIP_INT_MASK);
Alex Deucherb7eff392011-07-08 11:44:56 -04004659 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004660
Alex Deucher45f9a392010-03-24 13:55:51 -04004661 WREG32(DC_HPD1_INT_CONTROL, hpd1);
4662 WREG32(DC_HPD2_INT_CONTROL, hpd2);
4663 WREG32(DC_HPD3_INT_CONTROL, hpd3);
4664 WREG32(DC_HPD4_INT_CONTROL, hpd4);
4665 WREG32(DC_HPD5_INT_CONTROL, hpd5);
4666 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Alex Deucherd70229f2013-04-12 16:40:41 -04004667 if (rdev->family == CHIP_ARUBA)
4668 WREG32(TN_CG_THERMAL_INT_CTRL, thermal_int);
4669 else
4670 WREG32(CG_THERMAL_INT, thermal_int);
Alex Deucher45f9a392010-03-24 13:55:51 -04004671
Alex Deucherf122c612012-03-30 08:59:57 -04004672 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, afmt1);
4673 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, afmt2);
4674 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, afmt3);
4675 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, afmt4);
4676 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, afmt5);
4677 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, afmt6);
4678
Alex Deucherc320bb52015-03-02 20:42:53 -05004679 /* posting read */
4680 RREG32(SRBM_STATUS);
4681
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05004682 return 0;
4683}
4684
Andi Kleencbdd4502011-10-13 16:08:46 -07004685static void evergreen_irq_ack(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04004686{
4687 u32 tmp;
4688
Alex Deucher6f34be52010-11-21 10:59:01 -05004689 rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
4690 rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
4691 rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
4692 rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
4693 rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
4694 rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
4695 rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
4696 rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04004697 if (rdev->num_crtc >= 4) {
4698 rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
4699 rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
4700 }
4701 if (rdev->num_crtc >= 6) {
4702 rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
4703 rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
4704 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004705
Alex Deucherf122c612012-03-30 08:59:57 -04004706 rdev->irq.stat_regs.evergreen.afmt_status1 = RREG32(AFMT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
4707 rdev->irq.stat_regs.evergreen.afmt_status2 = RREG32(AFMT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
4708 rdev->irq.stat_regs.evergreen.afmt_status3 = RREG32(AFMT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
4709 rdev->irq.stat_regs.evergreen.afmt_status4 = RREG32(AFMT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
4710 rdev->irq.stat_regs.evergreen.afmt_status5 = RREG32(AFMT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
4711 rdev->irq.stat_regs.evergreen.afmt_status6 = RREG32(AFMT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
4712
Alex Deucher6f34be52010-11-21 10:59:01 -05004713 if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
4714 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4715 if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
4716 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
Alex Deucher6f34be52010-11-21 10:59:01 -05004717 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04004718 WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004719 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04004720 WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004721 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04004722 WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004723 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04004724 WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
4725
Alex Deucherb7eff392011-07-08 11:44:56 -04004726 if (rdev->num_crtc >= 4) {
4727 if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
4728 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4729 if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
4730 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4731 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
4732 WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
4733 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
4734 WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
4735 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
4736 WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
4737 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
4738 WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
4739 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004740
Alex Deucherb7eff392011-07-08 11:44:56 -04004741 if (rdev->num_crtc >= 6) {
4742 if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
4743 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4744 if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
4745 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4746 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
4747 WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
4748 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
4749 WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
4750 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
4751 WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
4752 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
4753 WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
4754 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004755
Alex Deucher6f34be52010-11-21 10:59:01 -05004756 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004757 tmp = RREG32(DC_HPD1_INT_CONTROL);
4758 tmp |= DC_HPDx_INT_ACK;
4759 WREG32(DC_HPD1_INT_CONTROL, tmp);
4760 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004761 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004762 tmp = RREG32(DC_HPD2_INT_CONTROL);
4763 tmp |= DC_HPDx_INT_ACK;
4764 WREG32(DC_HPD2_INT_CONTROL, tmp);
4765 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004766 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004767 tmp = RREG32(DC_HPD3_INT_CONTROL);
4768 tmp |= DC_HPDx_INT_ACK;
4769 WREG32(DC_HPD3_INT_CONTROL, tmp);
4770 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004771 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004772 tmp = RREG32(DC_HPD4_INT_CONTROL);
4773 tmp |= DC_HPDx_INT_ACK;
4774 WREG32(DC_HPD4_INT_CONTROL, tmp);
4775 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004776 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004777 tmp = RREG32(DC_HPD5_INT_CONTROL);
4778 tmp |= DC_HPDx_INT_ACK;
4779 WREG32(DC_HPD5_INT_CONTROL, tmp);
4780 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004781 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004782 tmp = RREG32(DC_HPD5_INT_CONTROL);
4783 tmp |= DC_HPDx_INT_ACK;
4784 WREG32(DC_HPD6_INT_CONTROL, tmp);
4785 }
Dave Airlie2bc67b42015-02-24 09:23:57 +10004786
4787 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_RX_INTERRUPT) {
4788 tmp = RREG32(DC_HPD1_INT_CONTROL);
4789 tmp |= DC_HPDx_RX_INT_ACK;
4790 WREG32(DC_HPD1_INT_CONTROL, tmp);
4791 }
4792 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_RX_INTERRUPT) {
4793 tmp = RREG32(DC_HPD2_INT_CONTROL);
4794 tmp |= DC_HPDx_RX_INT_ACK;
4795 WREG32(DC_HPD2_INT_CONTROL, tmp);
4796 }
4797 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_RX_INTERRUPT) {
4798 tmp = RREG32(DC_HPD3_INT_CONTROL);
4799 tmp |= DC_HPDx_RX_INT_ACK;
4800 WREG32(DC_HPD3_INT_CONTROL, tmp);
4801 }
4802 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_RX_INTERRUPT) {
4803 tmp = RREG32(DC_HPD4_INT_CONTROL);
4804 tmp |= DC_HPDx_RX_INT_ACK;
4805 WREG32(DC_HPD4_INT_CONTROL, tmp);
4806 }
4807 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_RX_INTERRUPT) {
4808 tmp = RREG32(DC_HPD5_INT_CONTROL);
4809 tmp |= DC_HPDx_RX_INT_ACK;
4810 WREG32(DC_HPD5_INT_CONTROL, tmp);
4811 }
4812 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_RX_INTERRUPT) {
4813 tmp = RREG32(DC_HPD5_INT_CONTROL);
4814 tmp |= DC_HPDx_RX_INT_ACK;
4815 WREG32(DC_HPD6_INT_CONTROL, tmp);
4816 }
4817
Alex Deucherf122c612012-03-30 08:59:57 -04004818 if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
4819 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
4820 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4821 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, tmp);
4822 }
4823 if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
4824 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
4825 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4826 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, tmp);
4827 }
4828 if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
4829 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
4830 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4831 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, tmp);
4832 }
4833 if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
4834 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
4835 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4836 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, tmp);
4837 }
4838 if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
4839 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
4840 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4841 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, tmp);
4842 }
4843 if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
4844 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
4845 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4846 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, tmp);
4847 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004848}
4849
Lauri Kasanen1109ca02012-08-31 13:43:50 -04004850static void evergreen_irq_disable(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04004851{
Alex Deucher45f9a392010-03-24 13:55:51 -04004852 r600_disable_interrupts(rdev);
4853 /* Wait and acknowledge irq */
4854 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05004855 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04004856 evergreen_disable_interrupt_state(rdev);
4857}
4858
Alex Deucher755d8192011-03-02 20:07:34 -05004859void evergreen_irq_suspend(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04004860{
4861 evergreen_irq_disable(rdev);
4862 r600_rlc_stop(rdev);
4863}
4864
Andi Kleencbdd4502011-10-13 16:08:46 -07004865static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04004866{
4867 u32 wptr, tmp;
4868
Alex Deucher724c80e2010-08-27 18:25:25 -04004869 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04004870 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04004871 else
4872 wptr = RREG32(IH_RB_WPTR);
Alex Deucher45f9a392010-03-24 13:55:51 -04004873
4874 if (wptr & RB_OVERFLOW) {
Michel Dänzer11bab0a2014-09-19 12:07:11 +09004875 wptr &= ~RB_OVERFLOW;
Alex Deucher45f9a392010-03-24 13:55:51 -04004876 /* When a ring buffer overflow happen start parsing interrupt
4877 * from the last not overwritten vector (wptr + 16). Hopefully
4878 * this should allow us to catchup.
4879 */
Michel Dänzer6cc2fda2014-09-19 12:22:07 +09004880 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
4881 wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
Alex Deucher45f9a392010-03-24 13:55:51 -04004882 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
4883 tmp = RREG32(IH_RB_CNTL);
4884 tmp |= IH_WPTR_OVERFLOW_CLEAR;
4885 WREG32(IH_RB_CNTL, tmp);
4886 }
4887 return (wptr & rdev->ih.ptr_mask);
4888}
4889
4890int evergreen_irq_process(struct radeon_device *rdev)
4891{
Dave Airlie682f1a52011-06-18 03:59:51 +00004892 u32 wptr;
4893 u32 rptr;
Alex Deucher45f9a392010-03-24 13:55:51 -04004894 u32 src_id, src_data;
4895 u32 ring_index;
Alex Deucher45f9a392010-03-24 13:55:51 -04004896 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04004897 bool queue_hdmi = false;
Dave Airlie2bc67b42015-02-24 09:23:57 +10004898 bool queue_dp = false;
Alex Deucherdc50ba72013-06-26 00:33:35 -04004899 bool queue_thermal = false;
Alex Deucher54e2e492013-06-13 18:26:25 -04004900 u32 status, addr;
Alex Deucher45f9a392010-03-24 13:55:51 -04004901
Dave Airlie682f1a52011-06-18 03:59:51 +00004902 if (!rdev->ih.enabled || rdev->shutdown)
Alex Deucher45f9a392010-03-24 13:55:51 -04004903 return IRQ_NONE;
4904
Dave Airlie682f1a52011-06-18 03:59:51 +00004905 wptr = evergreen_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02004906
4907restart_ih:
4908 /* is somebody else already processing irqs? */
4909 if (atomic_xchg(&rdev->ih.lock, 1))
4910 return IRQ_NONE;
4911
Dave Airlie682f1a52011-06-18 03:59:51 +00004912 rptr = rdev->ih.rptr;
Mario Kleiner07f18f02015-07-03 06:03:06 +02004913 DRM_DEBUG("evergreen_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Alex Deucher45f9a392010-03-24 13:55:51 -04004914
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10004915 /* Order reading of wptr vs. reading of IH ring data */
4916 rmb();
4917
Alex Deucher45f9a392010-03-24 13:55:51 -04004918 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05004919 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04004920
Alex Deucher45f9a392010-03-24 13:55:51 -04004921 while (rptr != wptr) {
4922 /* wptr/rptr are in bytes! */
4923 ring_index = rptr / 4;
Alex Deucher0f234f5f2011-02-13 19:06:33 -05004924 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
4925 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucher45f9a392010-03-24 13:55:51 -04004926
4927 switch (src_id) {
4928 case 1: /* D1 vblank/vline */
4929 switch (src_data) {
4930 case 0: /* D1 vblank */
Mario Kleiner07f18f02015-07-03 06:03:06 +02004931 if (!(rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT))
4932 DRM_DEBUG("IH: D1 vblank - IH event w/o asserted irq bit?\n");
4933
4934 if (rdev->irq.crtc_vblank_int[0]) {
4935 drm_handle_vblank(rdev->ddev, 0);
4936 rdev->pm.vblank_sync = true;
4937 wake_up(&rdev->irq.vblank_queue);
Alex Deucher45f9a392010-03-24 13:55:51 -04004938 }
Mario Kleiner07f18f02015-07-03 06:03:06 +02004939 if (atomic_read(&rdev->irq.pflip[0]))
4940 radeon_crtc_handle_vblank(rdev, 0);
4941 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
4942 DRM_DEBUG("IH: D1 vblank\n");
4943
Alex Deucher45f9a392010-03-24 13:55:51 -04004944 break;
4945 case 1: /* D1 vline */
Mario Kleiner07f18f02015-07-03 06:03:06 +02004946 if (!(rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT))
4947 DRM_DEBUG("IH: D1 vline - IH event w/o asserted irq bit?\n");
4948
4949 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
4950 DRM_DEBUG("IH: D1 vline\n");
4951
Alex Deucher45f9a392010-03-24 13:55:51 -04004952 break;
4953 default:
4954 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4955 break;
4956 }
4957 break;
4958 case 2: /* D2 vblank/vline */
4959 switch (src_data) {
4960 case 0: /* D2 vblank */
Mario Kleiner07f18f02015-07-03 06:03:06 +02004961 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT))
4962 DRM_DEBUG("IH: D2 vblank - IH event w/o asserted irq bit?\n");
4963
4964 if (rdev->irq.crtc_vblank_int[1]) {
4965 drm_handle_vblank(rdev->ddev, 1);
4966 rdev->pm.vblank_sync = true;
4967 wake_up(&rdev->irq.vblank_queue);
Alex Deucher45f9a392010-03-24 13:55:51 -04004968 }
Mario Kleiner07f18f02015-07-03 06:03:06 +02004969 if (atomic_read(&rdev->irq.pflip[1]))
4970 radeon_crtc_handle_vblank(rdev, 1);
4971 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
4972 DRM_DEBUG("IH: D2 vblank\n");
4973
Alex Deucher45f9a392010-03-24 13:55:51 -04004974 break;
4975 case 1: /* D2 vline */
Mario Kleiner07f18f02015-07-03 06:03:06 +02004976 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT))
4977 DRM_DEBUG("IH: D2 vline - IH event w/o asserted irq bit?\n");
4978
4979 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
4980 DRM_DEBUG("IH: D2 vline\n");
4981
Alex Deucher45f9a392010-03-24 13:55:51 -04004982 break;
4983 default:
4984 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4985 break;
4986 }
4987 break;
4988 case 3: /* D3 vblank/vline */
4989 switch (src_data) {
4990 case 0: /* D3 vblank */
Mario Kleiner07f18f02015-07-03 06:03:06 +02004991 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT))
4992 DRM_DEBUG("IH: D3 vblank - IH event w/o asserted irq bit?\n");
4993
4994 if (rdev->irq.crtc_vblank_int[2]) {
4995 drm_handle_vblank(rdev->ddev, 2);
4996 rdev->pm.vblank_sync = true;
4997 wake_up(&rdev->irq.vblank_queue);
Alex Deucher45f9a392010-03-24 13:55:51 -04004998 }
Mario Kleiner07f18f02015-07-03 06:03:06 +02004999 if (atomic_read(&rdev->irq.pflip[2]))
5000 radeon_crtc_handle_vblank(rdev, 2);
5001 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
5002 DRM_DEBUG("IH: D3 vblank\n");
5003
Alex Deucher45f9a392010-03-24 13:55:51 -04005004 break;
5005 case 1: /* D3 vline */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005006 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT))
5007 DRM_DEBUG("IH: D3 vline - IH event w/o asserted irq bit?\n");
5008
5009 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
5010 DRM_DEBUG("IH: D3 vline\n");
5011
Alex Deucher45f9a392010-03-24 13:55:51 -04005012 break;
5013 default:
5014 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5015 break;
5016 }
5017 break;
5018 case 4: /* D4 vblank/vline */
5019 switch (src_data) {
5020 case 0: /* D4 vblank */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005021 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT))
5022 DRM_DEBUG("IH: D4 vblank - IH event w/o asserted irq bit?\n");
5023
5024 if (rdev->irq.crtc_vblank_int[3]) {
5025 drm_handle_vblank(rdev->ddev, 3);
5026 rdev->pm.vblank_sync = true;
5027 wake_up(&rdev->irq.vblank_queue);
Alex Deucher45f9a392010-03-24 13:55:51 -04005028 }
Mario Kleiner07f18f02015-07-03 06:03:06 +02005029 if (atomic_read(&rdev->irq.pflip[3]))
5030 radeon_crtc_handle_vblank(rdev, 3);
5031 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
5032 DRM_DEBUG("IH: D4 vblank\n");
5033
Alex Deucher45f9a392010-03-24 13:55:51 -04005034 break;
5035 case 1: /* D4 vline */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005036 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT))
5037 DRM_DEBUG("IH: D4 vline - IH event w/o asserted irq bit?\n");
5038
5039 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
5040 DRM_DEBUG("IH: D4 vline\n");
5041
Alex Deucher45f9a392010-03-24 13:55:51 -04005042 break;
5043 default:
5044 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5045 break;
5046 }
5047 break;
5048 case 5: /* D5 vblank/vline */
5049 switch (src_data) {
5050 case 0: /* D5 vblank */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005051 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT))
5052 DRM_DEBUG("IH: D5 vblank - IH event w/o asserted irq bit?\n");
5053
5054 if (rdev->irq.crtc_vblank_int[4]) {
5055 drm_handle_vblank(rdev->ddev, 4);
5056 rdev->pm.vblank_sync = true;
5057 wake_up(&rdev->irq.vblank_queue);
Alex Deucher45f9a392010-03-24 13:55:51 -04005058 }
Mario Kleiner07f18f02015-07-03 06:03:06 +02005059 if (atomic_read(&rdev->irq.pflip[4]))
5060 radeon_crtc_handle_vblank(rdev, 4);
5061 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
5062 DRM_DEBUG("IH: D5 vblank\n");
5063
Alex Deucher45f9a392010-03-24 13:55:51 -04005064 break;
5065 case 1: /* D5 vline */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005066 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT))
5067 DRM_DEBUG("IH: D5 vline - IH event w/o asserted irq bit?\n");
5068
5069 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
5070 DRM_DEBUG("IH: D5 vline\n");
5071
Alex Deucher45f9a392010-03-24 13:55:51 -04005072 break;
5073 default:
5074 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5075 break;
5076 }
5077 break;
5078 case 6: /* D6 vblank/vline */
5079 switch (src_data) {
5080 case 0: /* D6 vblank */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005081 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT))
5082 DRM_DEBUG("IH: D6 vblank - IH event w/o asserted irq bit?\n");
5083
5084 if (rdev->irq.crtc_vblank_int[5]) {
5085 drm_handle_vblank(rdev->ddev, 5);
5086 rdev->pm.vblank_sync = true;
5087 wake_up(&rdev->irq.vblank_queue);
Alex Deucher45f9a392010-03-24 13:55:51 -04005088 }
Mario Kleiner07f18f02015-07-03 06:03:06 +02005089 if (atomic_read(&rdev->irq.pflip[5]))
5090 radeon_crtc_handle_vblank(rdev, 5);
5091 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
5092 DRM_DEBUG("IH: D6 vblank\n");
5093
Alex Deucher45f9a392010-03-24 13:55:51 -04005094 break;
5095 case 1: /* D6 vline */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005096 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT))
5097 DRM_DEBUG("IH: D6 vline - IH event w/o asserted irq bit?\n");
5098
5099 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
5100 DRM_DEBUG("IH: D6 vline\n");
5101
Alex Deucher45f9a392010-03-24 13:55:51 -04005102 break;
5103 default:
5104 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5105 break;
5106 }
5107 break;
Christian Königf5d636d2014-04-23 20:46:06 +02005108 case 8: /* D1 page flip */
5109 case 10: /* D2 page flip */
5110 case 12: /* D3 page flip */
5111 case 14: /* D4 page flip */
5112 case 16: /* D5 page flip */
5113 case 18: /* D6 page flip */
5114 DRM_DEBUG("IH: D%d flip\n", ((src_id - 8) >> 1) + 1);
Mario Kleiner39dc5452014-07-29 06:21:44 +02005115 if (radeon_use_pflipirq > 0)
5116 radeon_crtc_handle_flip(rdev, (src_id - 8) >> 1);
Christian Königf5d636d2014-04-23 20:46:06 +02005117 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04005118 case 42: /* HPD hotplug */
5119 switch (src_data) {
5120 case 0:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005121 if (!(rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT))
5122 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5123
5124 rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
5125 queue_hotplug = true;
5126 DRM_DEBUG("IH: HPD1\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04005127 break;
5128 case 1:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005129 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT))
5130 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5131
5132 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
5133 queue_hotplug = true;
5134 DRM_DEBUG("IH: HPD2\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04005135 break;
5136 case 2:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005137 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT))
5138 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5139
5140 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
5141 queue_hotplug = true;
5142 DRM_DEBUG("IH: HPD3\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04005143 break;
5144 case 3:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005145 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT))
5146 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5147
5148 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
5149 queue_hotplug = true;
5150 DRM_DEBUG("IH: HPD4\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04005151 break;
5152 case 4:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005153 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT))
5154 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5155
5156 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
5157 queue_hotplug = true;
5158 DRM_DEBUG("IH: HPD5\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04005159 break;
5160 case 5:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005161 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT))
5162 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5163
5164 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
5165 queue_hotplug = true;
5166 DRM_DEBUG("IH: HPD6\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04005167 break;
Dave Airlie2bc67b42015-02-24 09:23:57 +10005168 case 6:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005169 if (!(rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_RX_INTERRUPT))
5170 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5171
5172 rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_RX_INTERRUPT;
5173 queue_dp = true;
5174 DRM_DEBUG("IH: HPD_RX 1\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10005175 break;
5176 case 7:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005177 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_RX_INTERRUPT))
5178 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5179
5180 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_RX_INTERRUPT;
5181 queue_dp = true;
5182 DRM_DEBUG("IH: HPD_RX 2\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10005183 break;
5184 case 8:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005185 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_RX_INTERRUPT))
5186 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5187
5188 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_RX_INTERRUPT;
5189 queue_dp = true;
5190 DRM_DEBUG("IH: HPD_RX 3\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10005191 break;
5192 case 9:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005193 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_RX_INTERRUPT))
5194 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5195
5196 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_RX_INTERRUPT;
5197 queue_dp = true;
5198 DRM_DEBUG("IH: HPD_RX 4\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10005199 break;
5200 case 10:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005201 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_RX_INTERRUPT))
5202 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5203
5204 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_RX_INTERRUPT;
5205 queue_dp = true;
5206 DRM_DEBUG("IH: HPD_RX 5\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10005207 break;
5208 case 11:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005209 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_RX_INTERRUPT))
5210 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5211
5212 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_RX_INTERRUPT;
5213 queue_dp = true;
5214 DRM_DEBUG("IH: HPD_RX 6\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10005215 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04005216 default:
5217 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5218 break;
5219 }
5220 break;
Alex Deucherf122c612012-03-30 08:59:57 -04005221 case 44: /* hdmi */
5222 switch (src_data) {
5223 case 0:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005224 if (!(rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG))
5225 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5226
5227 rdev->irq.stat_regs.evergreen.afmt_status1 &= ~AFMT_AZ_FORMAT_WTRIG;
5228 queue_hdmi = true;
5229 DRM_DEBUG("IH: HDMI0\n");
Alex Deucherf122c612012-03-30 08:59:57 -04005230 break;
5231 case 1:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005232 if (!(rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG))
5233 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5234
5235 rdev->irq.stat_regs.evergreen.afmt_status2 &= ~AFMT_AZ_FORMAT_WTRIG;
5236 queue_hdmi = true;
5237 DRM_DEBUG("IH: HDMI1\n");
Alex Deucherf122c612012-03-30 08:59:57 -04005238 break;
5239 case 2:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005240 if (!(rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG))
5241 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5242
5243 rdev->irq.stat_regs.evergreen.afmt_status3 &= ~AFMT_AZ_FORMAT_WTRIG;
5244 queue_hdmi = true;
5245 DRM_DEBUG("IH: HDMI2\n");
Alex Deucherf122c612012-03-30 08:59:57 -04005246 break;
5247 case 3:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005248 if (!(rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG))
5249 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5250
5251 rdev->irq.stat_regs.evergreen.afmt_status4 &= ~AFMT_AZ_FORMAT_WTRIG;
5252 queue_hdmi = true;
5253 DRM_DEBUG("IH: HDMI3\n");
Alex Deucherf122c612012-03-30 08:59:57 -04005254 break;
5255 case 4:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005256 if (!(rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG))
5257 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5258
5259 rdev->irq.stat_regs.evergreen.afmt_status5 &= ~AFMT_AZ_FORMAT_WTRIG;
5260 queue_hdmi = true;
5261 DRM_DEBUG("IH: HDMI4\n");
Alex Deucherf122c612012-03-30 08:59:57 -04005262 break;
5263 case 5:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005264 if (!(rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG))
5265 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5266
5267 rdev->irq.stat_regs.evergreen.afmt_status6 &= ~AFMT_AZ_FORMAT_WTRIG;
5268 queue_hdmi = true;
5269 DRM_DEBUG("IH: HDMI5\n");
Alex Deucherf122c612012-03-30 08:59:57 -04005270 break;
5271 default:
5272 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
5273 break;
5274 }
Christian Königacc15222015-02-18 13:19:28 +01005275 case 96:
5276 DRM_ERROR("SRBM_READ_ERROR: 0x%x\n", RREG32(SRBM_READ_ERROR));
5277 WREG32(SRBM_INT_ACK, 0x1);
5278 break;
Christian Königf2ba57b2013-04-08 12:41:29 +02005279 case 124: /* UVD */
5280 DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
5281 radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
Alex Deucherf122c612012-03-30 08:59:57 -04005282 break;
Christian Königae133a12012-09-18 15:30:44 -04005283 case 146:
5284 case 147:
Alex Deucher54e2e492013-06-13 18:26:25 -04005285 addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
5286 status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
Christian König9b7d7862014-07-07 11:16:29 +02005287 /* reset addr and status */
5288 WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
5289 if (addr == 0x0 && status == 0x0)
5290 break;
Christian Königae133a12012-09-18 15:30:44 -04005291 dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
5292 dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
Alex Deucher54e2e492013-06-13 18:26:25 -04005293 addr);
Christian Königae133a12012-09-18 15:30:44 -04005294 dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
Alex Deucher54e2e492013-06-13 18:26:25 -04005295 status);
5296 cayman_vm_decode_fault(rdev, status, addr);
Christian Königae133a12012-09-18 15:30:44 -04005297 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04005298 case 176: /* CP_INT in ring buffer */
5299 case 177: /* CP_INT in IB1 */
5300 case 178: /* CP_INT in IB2 */
5301 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04005302 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher45f9a392010-03-24 13:55:51 -04005303 break;
5304 case 181: /* CP EOP event */
5305 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher1b370782011-11-17 20:13:28 -05005306 if (rdev->family >= CHIP_CAYMAN) {
5307 switch (src_data) {
5308 case 0:
5309 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
5310 break;
5311 case 1:
5312 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
5313 break;
5314 case 2:
5315 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
5316 break;
5317 }
5318 } else
5319 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher45f9a392010-03-24 13:55:51 -04005320 break;
Alex Deucher233d1ad2012-12-04 15:25:59 -05005321 case 224: /* DMA trap event */
5322 DRM_DEBUG("IH: DMA trap\n");
5323 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
5324 break;
Alex Deucherdc50ba72013-06-26 00:33:35 -04005325 case 230: /* thermal low to high */
5326 DRM_DEBUG("IH: thermal low to high\n");
5327 rdev->pm.dpm.thermal.high_to_low = false;
5328 queue_thermal = true;
5329 break;
5330 case 231: /* thermal high to low */
5331 DRM_DEBUG("IH: thermal high to low\n");
5332 rdev->pm.dpm.thermal.high_to_low = true;
5333 queue_thermal = true;
5334 break;
Alex Deucher2031f772010-04-22 12:52:11 -04005335 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04005336 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04005337 break;
Alex Deucherf60cbd12012-12-04 15:27:33 -05005338 case 244: /* DMA trap event */
5339 if (rdev->family >= CHIP_CAYMAN) {
5340 DRM_DEBUG("IH: DMA1 trap\n");
5341 radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
5342 }
5343 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04005344 default:
5345 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5346 break;
5347 }
5348
5349 /* wptr/rptr are in bytes! */
5350 rptr += 16;
5351 rptr &= rdev->ih.ptr_mask;
Michel Dänzerf55e03b2014-09-19 12:22:10 +09005352 WREG32(IH_RB_RPTR, rptr);
Alex Deucher45f9a392010-03-24 13:55:51 -04005353 }
Dave Airlie2bc67b42015-02-24 09:23:57 +10005354 if (queue_dp)
5355 schedule_work(&rdev->dp_work);
Alex Deucher45f9a392010-03-24 13:55:51 -04005356 if (queue_hotplug)
Lyudecb5d4162015-12-03 18:26:07 -05005357 schedule_delayed_work(&rdev->hotplug_work, 0);
Alex Deucherf122c612012-03-30 08:59:57 -04005358 if (queue_hdmi)
5359 schedule_work(&rdev->audio_work);
Alex Deucherdc50ba72013-06-26 00:33:35 -04005360 if (queue_thermal && rdev->pm.dpm_enabled)
5361 schedule_work(&rdev->pm.dpm.thermal.work);
Alex Deucher45f9a392010-03-24 13:55:51 -04005362 rdev->ih.rptr = rptr;
Christian Koenigc20dc362012-05-16 21:45:24 +02005363 atomic_set(&rdev->ih.lock, 0);
5364
5365 /* make sure wptr hasn't changed while processing */
5366 wptr = evergreen_get_ih_wptr(rdev);
5367 if (wptr != rptr)
5368 goto restart_ih;
5369
Alex Deucher45f9a392010-03-24 13:55:51 -04005370 return IRQ_HANDLED;
5371}
5372
Jérome Glissed78d6f32016-03-18 16:58:28 +01005373static void evergreen_uvd_init(struct radeon_device *rdev)
5374{
5375 int r;
5376
5377 if (!rdev->has_uvd)
5378 return;
5379
5380 r = radeon_uvd_init(rdev);
5381 if (r) {
5382 dev_err(rdev->dev, "failed UVD (%d) init.\n", r);
5383 /*
5384 * At this point rdev->uvd.vcpu_bo is NULL which trickles down
5385 * to early fails uvd_v2_2_resume() and thus nothing happens
5386 * there. So it is pointless to try to go through that code
5387 * hence why we disable uvd here.
5388 */
5389 rdev->has_uvd = 0;
5390 return;
5391 }
5392 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
5393 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX], 4096);
5394}
5395
5396static void evergreen_uvd_start(struct radeon_device *rdev)
5397{
5398 int r;
5399
5400 if (!rdev->has_uvd)
5401 return;
5402
5403 r = uvd_v2_2_resume(rdev);
5404 if (r) {
5405 dev_err(rdev->dev, "failed UVD resume (%d).\n", r);
5406 goto error;
5407 }
5408 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_UVD_INDEX);
5409 if (r) {
5410 dev_err(rdev->dev, "failed initializing UVD fences (%d).\n", r);
5411 goto error;
5412 }
5413 return;
5414
5415error:
5416 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
5417}
5418
5419static void evergreen_uvd_resume(struct radeon_device *rdev)
5420{
5421 struct radeon_ring *ring;
5422 int r;
5423
5424 if (!rdev->has_uvd || !rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size)
5425 return;
5426
5427 ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
5428 r = radeon_ring_init(rdev, ring, ring->ring_size, 0, RADEON_CP_PACKET2);
5429 if (r) {
5430 dev_err(rdev->dev, "failed initializing UVD ring (%d).\n", r);
5431 return;
5432 }
5433 r = uvd_v1_0_init(rdev);
5434 if (r) {
5435 dev_err(rdev->dev, "failed initializing UVD (%d).\n", r);
5436 return;
5437 }
5438}
5439
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005440static int evergreen_startup(struct radeon_device *rdev)
5441{
Christian Königf2ba57b2013-04-08 12:41:29 +02005442 struct radeon_ring *ring;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005443 int r;
5444
Alex Deucher9e46a482011-01-06 18:49:35 -05005445 /* enable pcie gen2 link */
Ilija Hadziccd540332011-09-20 10:22:57 -04005446 evergreen_pcie_gen2_enable(rdev);
Alex Deucherf52382d2013-02-15 11:02:50 -05005447 /* enable aspm */
5448 evergreen_program_aspm(rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -05005449
Alex Deuchere5903d32013-08-30 08:58:20 -04005450 /* scratch needs to be initialized before MC */
5451 r = r600_vram_scratch_init(rdev);
5452 if (r)
5453 return r;
5454
Alex Deucher6fab3feb2013-08-04 12:13:17 -04005455 evergreen_mc_program(rdev);
5456
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005457 if (ASIC_IS_DCE5(rdev) && !rdev->pm.dpm_enabled) {
Alex Deucher755d8192011-03-02 20:07:34 -05005458 r = ni_mc_load_microcode(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005459 if (r) {
Alex Deucher0af62b02011-01-06 21:19:31 -05005460 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005461 return r;
5462 }
5463 }
Alex Deucherfe251e22010-03-24 13:36:43 -04005464
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005465 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher0fcdb612010-03-24 13:20:41 -04005466 evergreen_agp_enable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005467 } else {
5468 r = evergreen_pcie_gart_enable(rdev);
5469 if (r)
5470 return r;
5471 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005472 evergreen_gpu_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005473
Alex Deucher2948f5e2013-04-12 13:52:52 -04005474 /* allocate rlc buffers */
5475 if (rdev->flags & RADEON_IS_IGP) {
5476 rdev->rlc.reg_list = sumo_rlc_save_restore_register_list;
Alex Deucher1fd11772013-04-17 17:53:50 -04005477 rdev->rlc.reg_list_size =
5478 (u32)ARRAY_SIZE(sumo_rlc_save_restore_register_list);
Alex Deucher2948f5e2013-04-12 13:52:52 -04005479 rdev->rlc.cs_data = evergreen_cs_data;
5480 r = sumo_rlc_init(rdev);
5481 if (r) {
5482 DRM_ERROR("Failed to init rlc BOs!\n");
5483 return r;
5484 }
5485 }
5486
Alex Deucher724c80e2010-08-27 18:25:25 -04005487 /* allocate wb buffer */
5488 r = radeon_wb_init(rdev);
5489 if (r)
5490 return r;
5491
Jerome Glisse30eb77f2011-11-20 20:45:34 +00005492 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
5493 if (r) {
5494 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
5495 return r;
5496 }
5497
Alex Deucher233d1ad2012-12-04 15:25:59 -05005498 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
5499 if (r) {
5500 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
5501 return r;
5502 }
5503
Jérome Glissed78d6f32016-03-18 16:58:28 +01005504 evergreen_uvd_start(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02005505
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005506 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02005507 if (!rdev->irq.installed) {
5508 r = radeon_irq_kms_init(rdev);
5509 if (r)
5510 return r;
5511 }
5512
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005513 r = r600_irq_init(rdev);
5514 if (r) {
5515 DRM_ERROR("radeon: IH init failed (%d).\n", r);
5516 radeon_irq_kms_fini(rdev);
5517 return r;
5518 }
Alex Deucher45f9a392010-03-24 13:55:51 -04005519 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005520
Christian Königf2ba57b2013-04-08 12:41:29 +02005521 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02005522 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Christian König2e1e6da2013-08-13 11:56:52 +02005523 RADEON_CP_PACKET2);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005524 if (r)
5525 return r;
Alex Deucher233d1ad2012-12-04 15:25:59 -05005526
5527 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
5528 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
Christian König2e1e6da2013-08-13 11:56:52 +02005529 DMA_PACKET(DMA_PACKET_NOP, 0, 0));
Alex Deucher233d1ad2012-12-04 15:25:59 -05005530 if (r)
5531 return r;
5532
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005533 r = evergreen_cp_load_microcode(rdev);
5534 if (r)
5535 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04005536 r = evergreen_cp_resume(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005537 if (r)
5538 return r;
Alex Deucher233d1ad2012-12-04 15:25:59 -05005539 r = r600_dma_resume(rdev);
5540 if (r)
5541 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04005542
Jérome Glissed78d6f32016-03-18 16:58:28 +01005543 evergreen_uvd_resume(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02005544
Christian König2898c342012-07-05 11:55:34 +02005545 r = radeon_ib_pool_init(rdev);
5546 if (r) {
5547 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05005548 return r;
Christian König2898c342012-07-05 11:55:34 +02005549 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05005550
Slava Grigorevbfc1f972014-12-22 17:26:51 -05005551 r = radeon_audio_init(rdev);
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01005552 if (r) {
5553 DRM_ERROR("radeon: audio init failed\n");
Jerome Glisseb15ba512011-11-15 11:48:34 -05005554 return r;
5555 }
5556
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005557 return 0;
5558}
5559
5560int evergreen_resume(struct radeon_device *rdev)
5561{
5562 int r;
5563
Alex Deucher86f5c9e2010-12-20 12:35:04 -05005564 /* reset the asic, the gfx blocks are often in a bad state
5565 * after the driver is unloaded or after a resume
5566 */
5567 if (radeon_asic_reset(rdev))
5568 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005569 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
5570 * posting will perform necessary task to bring back GPU into good
5571 * shape.
5572 */
5573 /* post card */
5574 atom_asic_init(rdev->mode_info.atom_context);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005575
Alex Deucherd4788db2013-02-28 14:40:09 -05005576 /* init golden registers */
5577 evergreen_init_golden_registers(rdev);
5578
Alex Deucherbc6a6292014-02-25 12:01:28 -05005579 if (rdev->pm.pm_method == PM_METHOD_DPM)
5580 radeon_pm_resume(rdev);
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005581
Jerome Glisseb15ba512011-11-15 11:48:34 -05005582 rdev->accel_working = true;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005583 r = evergreen_startup(rdev);
5584 if (r) {
Alex Deucher755d8192011-03-02 20:07:34 -05005585 DRM_ERROR("evergreen startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05005586 rdev->accel_working = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005587 return r;
5588 }
Alex Deucherfe251e22010-03-24 13:36:43 -04005589
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005590 return r;
5591
5592}
5593
5594int evergreen_suspend(struct radeon_device *rdev)
5595{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005596 radeon_pm_suspend(rdev);
Slava Grigorev7991d662014-12-03 17:07:01 -05005597 radeon_audio_fini(rdev);
Jérome Glissed78d6f32016-03-18 16:58:28 +01005598 if (rdev->has_uvd) {
5599 uvd_v1_0_fini(rdev);
5600 radeon_uvd_suspend(rdev);
5601 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005602 r700_cp_stop(rdev);
Alex Deucher233d1ad2012-12-04 15:25:59 -05005603 r600_dma_stop(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04005604 evergreen_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04005605 radeon_wb_disable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005606 evergreen_pcie_gart_disable(rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04005607
5608 return 0;
5609}
5610
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005611/* Plan is to move initialization in that function and use
5612 * helper function so that radeon_device_init pretty much
5613 * do nothing more than calling asic specific function. This
5614 * should also allow to remove a bunch of callback function
5615 * like vram_info.
5616 */
5617int evergreen_init(struct radeon_device *rdev)
5618{
5619 int r;
5620
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005621 /* Read BIOS */
5622 if (!radeon_get_bios(rdev)) {
5623 if (ASIC_IS_AVIVO(rdev))
5624 return -EINVAL;
5625 }
5626 /* Must be an ATOMBIOS */
5627 if (!rdev->is_atom_bios) {
Alex Deucher755d8192011-03-02 20:07:34 -05005628 dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005629 return -EINVAL;
5630 }
5631 r = radeon_atombios_init(rdev);
5632 if (r)
5633 return r;
Alex Deucher86f5c9e2010-12-20 12:35:04 -05005634 /* reset the asic, the gfx blocks are often in a bad state
5635 * after the driver is unloaded or after a resume
5636 */
5637 if (radeon_asic_reset(rdev))
5638 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005639 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05005640 if (!radeon_card_posted(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005641 if (!rdev->bios) {
5642 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
5643 return -EINVAL;
5644 }
5645 DRM_INFO("GPU not posted. posting now...\n");
5646 atom_asic_init(rdev->mode_info.atom_context);
5647 }
Alex Deucherd4788db2013-02-28 14:40:09 -05005648 /* init golden registers */
5649 evergreen_init_golden_registers(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005650 /* Initialize scratch registers */
5651 r600_scratch_init(rdev);
5652 /* Initialize surface registers */
5653 radeon_surface_init(rdev);
5654 /* Initialize clocks */
5655 radeon_get_clock_info(rdev->ddev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005656 /* Fence driver */
5657 r = radeon_fence_driver_init(rdev);
5658 if (r)
5659 return r;
Jerome Glissed594e462010-02-17 21:54:29 +00005660 /* initialize AGP */
5661 if (rdev->flags & RADEON_IS_AGP) {
5662 r = radeon_agp_init(rdev);
5663 if (r)
5664 radeon_agp_disable(rdev);
5665 }
5666 /* initialize memory controller */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005667 r = evergreen_mc_init(rdev);
5668 if (r)
5669 return r;
5670 /* Memory manager */
5671 r = radeon_bo_init(rdev);
5672 if (r)
5673 return r;
Alex Deucher45f9a392010-03-24 13:55:51 -04005674
Alex Deucher01ac8792013-12-18 19:11:27 -05005675 if (ASIC_IS_DCE5(rdev)) {
5676 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
5677 r = ni_init_microcode(rdev);
5678 if (r) {
5679 DRM_ERROR("Failed to load firmware!\n");
5680 return r;
5681 }
5682 }
5683 } else {
5684 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
5685 r = r600_init_microcode(rdev);
5686 if (r) {
5687 DRM_ERROR("Failed to load firmware!\n");
5688 return r;
5689 }
5690 }
5691 }
5692
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005693 /* Initialize power management */
5694 radeon_pm_init(rdev);
5695
Christian Könige32eb502011-10-23 12:56:27 +02005696 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
5697 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005698
Alex Deucher233d1ad2012-12-04 15:25:59 -05005699 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
5700 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
5701
Jérome Glissed78d6f32016-03-18 16:58:28 +01005702 evergreen_uvd_init(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02005703
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005704 rdev->ih.ring_obj = NULL;
5705 r600_ih_ring_init(rdev, 64 * 1024);
5706
5707 r = r600_pcie_gart_init(rdev);
5708 if (r)
5709 return r;
Alex Deucher0fcdb612010-03-24 13:20:41 -04005710
Alex Deucher148a03b2010-06-03 19:00:03 -04005711 rdev->accel_working = true;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005712 r = evergreen_startup(rdev);
5713 if (r) {
Alex Deucherfe251e22010-03-24 13:36:43 -04005714 dev_err(rdev->dev, "disabling GPU acceleration\n");
5715 r700_cp_fini(rdev);
Alex Deucher233d1ad2012-12-04 15:25:59 -05005716 r600_dma_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04005717 r600_irq_fini(rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -04005718 if (rdev->flags & RADEON_IS_IGP)
5719 sumo_rlc_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04005720 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02005721 radeon_ib_pool_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04005722 radeon_irq_kms_fini(rdev);
Alex Deucher0fcdb612010-03-24 13:20:41 -04005723 evergreen_pcie_gart_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005724 rdev->accel_working = false;
5725 }
Alex Deucher77e00f22011-12-21 11:58:17 -05005726
5727 /* Don't start up if the MC ucode is missing on BTC parts.
5728 * The default clocks and voltages before the MC ucode
5729 * is loaded are not suffient for advanced operations.
5730 */
5731 if (ASIC_IS_DCE5(rdev)) {
5732 if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
5733 DRM_ERROR("radeon: MC ucode required for NI+.\n");
5734 return -EINVAL;
5735 }
5736 }
5737
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005738 return 0;
5739}
5740
5741void evergreen_fini(struct radeon_device *rdev)
5742{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005743 radeon_pm_fini(rdev);
Slava Grigorev7991d662014-12-03 17:07:01 -05005744 radeon_audio_fini(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04005745 r700_cp_fini(rdev);
Alex Deucher233d1ad2012-12-04 15:25:59 -05005746 r600_dma_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005747 r600_irq_fini(rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -04005748 if (rdev->flags & RADEON_IS_IGP)
5749 sumo_rlc_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04005750 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02005751 radeon_ib_pool_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005752 radeon_irq_kms_fini(rdev);
Christian Könige409b122013-08-13 11:56:53 +02005753 uvd_v1_0_fini(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02005754 radeon_uvd_fini(rdev);
Jerome Glissed9654412014-02-26 19:22:47 -05005755 evergreen_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04005756 r600_vram_scratch_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005757 radeon_gem_fini(rdev);
5758 radeon_fence_driver_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005759 radeon_agp_fini(rdev);
5760 radeon_bo_fini(rdev);
5761 radeon_atombios_fini(rdev);
5762 kfree(rdev->bios);
5763 rdev->bios = NULL;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005764}
Alex Deucher9e46a482011-01-06 18:49:35 -05005765
Ilija Hadzicb07759b2011-09-20 10:22:58 -04005766void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
Alex Deucher9e46a482011-01-06 18:49:35 -05005767{
Kleber Sacilotto de Souza7e0e4192013-05-03 19:43:13 -03005768 u32 link_width_cntl, speed_cntl;
Alex Deucher9e46a482011-01-06 18:49:35 -05005769
Alex Deucherd42dd572011-01-12 20:05:11 -05005770 if (radeon_pcie_gen2 == 0)
5771 return;
5772
Alex Deucher9e46a482011-01-06 18:49:35 -05005773 if (rdev->flags & RADEON_IS_IGP)
5774 return;
5775
5776 if (!(rdev->flags & RADEON_IS_PCIE))
5777 return;
5778
5779 /* x2 cards have a special sequence */
5780 if (ASIC_IS_X2(rdev))
5781 return;
5782
Kleber Sacilotto de Souza7e0e4192013-05-03 19:43:13 -03005783 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
5784 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
Dave Airlie197bbb32012-06-27 08:35:54 +01005785 return;
5786
Alex Deucher492d2b62012-10-25 16:06:59 -04005787 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher3691fee2012-10-08 17:46:27 -04005788 if (speed_cntl & LC_CURRENT_DATA_RATE) {
5789 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
5790 return;
5791 }
5792
Dave Airlie197bbb32012-06-27 08:35:54 +01005793 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
5794
Alex Deucher9e46a482011-01-06 18:49:35 -05005795 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
5796 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
5797
Alex Deucher492d2b62012-10-25 16:06:59 -04005798 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005799 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04005800 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005801
Alex Deucher492d2b62012-10-25 16:06:59 -04005802 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005803 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04005804 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005805
Alex Deucher492d2b62012-10-25 16:06:59 -04005806 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005807 speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
Alex Deucher492d2b62012-10-25 16:06:59 -04005808 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005809
Alex Deucher492d2b62012-10-25 16:06:59 -04005810 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005811 speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
Alex Deucher492d2b62012-10-25 16:06:59 -04005812 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005813
Alex Deucher492d2b62012-10-25 16:06:59 -04005814 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005815 speed_cntl |= LC_GEN2_EN_STRAP;
Alex Deucher492d2b62012-10-25 16:06:59 -04005816 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005817
5818 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04005819 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005820 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
5821 if (1)
5822 link_width_cntl |= LC_UPCONFIGURE_DIS;
5823 else
5824 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04005825 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005826 }
5827}
Alex Deucherf52382d2013-02-15 11:02:50 -05005828
5829void evergreen_program_aspm(struct radeon_device *rdev)
5830{
5831 u32 data, orig;
5832 u32 pcie_lc_cntl, pcie_lc_cntl_old;
5833 bool disable_l0s, disable_l1 = false, disable_plloff_in_l1 = false;
5834 /* fusion_platform = true
5835 * if the system is a fusion system
5836 * (APU or DGPU in a fusion system).
5837 * todo: check if the system is a fusion platform.
5838 */
5839 bool fusion_platform = false;
5840
Alex Deucher1294d4a2013-07-16 15:58:50 -04005841 if (radeon_aspm == 0)
5842 return;
5843
Alex Deucherf52382d2013-02-15 11:02:50 -05005844 if (!(rdev->flags & RADEON_IS_PCIE))
5845 return;
5846
5847 switch (rdev->family) {
5848 case CHIP_CYPRESS:
5849 case CHIP_HEMLOCK:
5850 case CHIP_JUNIPER:
5851 case CHIP_REDWOOD:
5852 case CHIP_CEDAR:
5853 case CHIP_SUMO:
5854 case CHIP_SUMO2:
5855 case CHIP_PALM:
5856 case CHIP_ARUBA:
5857 disable_l0s = true;
5858 break;
5859 default:
5860 disable_l0s = false;
5861 break;
5862 }
5863
5864 if (rdev->flags & RADEON_IS_IGP)
5865 fusion_platform = true; /* XXX also dGPUs in a fusion system */
5866
5867 data = orig = RREG32_PIF_PHY0(PB0_PIF_PAIRING);
5868 if (fusion_platform)
5869 data &= ~MULTI_PIF;
5870 else
5871 data |= MULTI_PIF;
5872 if (data != orig)
5873 WREG32_PIF_PHY0(PB0_PIF_PAIRING, data);
5874
5875 data = orig = RREG32_PIF_PHY1(PB1_PIF_PAIRING);
5876 if (fusion_platform)
5877 data &= ~MULTI_PIF;
5878 else
5879 data |= MULTI_PIF;
5880 if (data != orig)
5881 WREG32_PIF_PHY1(PB1_PIF_PAIRING, data);
5882
5883 pcie_lc_cntl = pcie_lc_cntl_old = RREG32_PCIE_PORT(PCIE_LC_CNTL);
5884 pcie_lc_cntl &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
5885 if (!disable_l0s) {
5886 if (rdev->family >= CHIP_BARTS)
5887 pcie_lc_cntl |= LC_L0S_INACTIVITY(7);
5888 else
5889 pcie_lc_cntl |= LC_L0S_INACTIVITY(3);
5890 }
5891
5892 if (!disable_l1) {
5893 if (rdev->family >= CHIP_BARTS)
5894 pcie_lc_cntl |= LC_L1_INACTIVITY(7);
5895 else
5896 pcie_lc_cntl |= LC_L1_INACTIVITY(8);
5897
5898 if (!disable_plloff_in_l1) {
5899 data = orig = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0);
5900 data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
5901 data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
5902 if (data != orig)
5903 WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0, data);
5904
5905 data = orig = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1);
5906 data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
5907 data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
5908 if (data != orig)
5909 WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1, data);
5910
5911 data = orig = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0);
5912 data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
5913 data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
5914 if (data != orig)
5915 WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0, data);
5916
5917 data = orig = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1);
5918 data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
5919 data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
5920 if (data != orig)
5921 WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1, data);
5922
5923 if (rdev->family >= CHIP_BARTS) {
5924 data = orig = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0);
5925 data &= ~PLL_RAMP_UP_TIME_0_MASK;
5926 data |= PLL_RAMP_UP_TIME_0(4);
5927 if (data != orig)
5928 WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0, data);
5929
5930 data = orig = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1);
5931 data &= ~PLL_RAMP_UP_TIME_1_MASK;
5932 data |= PLL_RAMP_UP_TIME_1(4);
5933 if (data != orig)
5934 WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1, data);
5935
5936 data = orig = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0);
5937 data &= ~PLL_RAMP_UP_TIME_0_MASK;
5938 data |= PLL_RAMP_UP_TIME_0(4);
5939 if (data != orig)
5940 WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0, data);
5941
5942 data = orig = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1);
5943 data &= ~PLL_RAMP_UP_TIME_1_MASK;
5944 data |= PLL_RAMP_UP_TIME_1(4);
5945 if (data != orig)
5946 WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1, data);
5947 }
5948
5949 data = orig = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
5950 data &= ~LC_DYN_LANES_PWR_STATE_MASK;
5951 data |= LC_DYN_LANES_PWR_STATE(3);
5952 if (data != orig)
5953 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
5954
5955 if (rdev->family >= CHIP_BARTS) {
5956 data = orig = RREG32_PIF_PHY0(PB0_PIF_CNTL);
5957 data &= ~LS2_EXIT_TIME_MASK;
5958 data |= LS2_EXIT_TIME(1);
5959 if (data != orig)
5960 WREG32_PIF_PHY0(PB0_PIF_CNTL, data);
5961
5962 data = orig = RREG32_PIF_PHY1(PB1_PIF_CNTL);
5963 data &= ~LS2_EXIT_TIME_MASK;
5964 data |= LS2_EXIT_TIME(1);
5965 if (data != orig)
5966 WREG32_PIF_PHY1(PB1_PIF_CNTL, data);
5967 }
5968 }
5969 }
5970
5971 /* evergreen parts only */
5972 if (rdev->family < CHIP_BARTS)
5973 pcie_lc_cntl |= LC_PMI_TO_L1_DIS;
5974
5975 if (pcie_lc_cntl != pcie_lc_cntl_old)
5976 WREG32_PCIE_PORT(PCIE_LC_CNTL, pcie_lc_cntl);
5977}