blob: 44fda31c75d25f88306fadbfff9b00c9d3196999 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/**
2 * \file amdgpu_drv.c
3 * AMD Amdgpu driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
32#include <drm/drmP.h>
33#include <drm/amdgpu_drm.h>
34#include <drm/drm_gem.h>
35#include "amdgpu_drv.h"
36
37#include <drm/drm_pciids.h>
38#include <linux/console.h>
39#include <linux/module.h>
40#include <linux/pm_runtime.h>
41#include <linux/vga_switcheroo.h>
42#include "drm_crtc_helper.h"
43
44#include "amdgpu.h"
45#include "amdgpu_irq.h"
46
Oded Gabbay130e0372015-06-12 21:35:14 +030047#include "amdgpu_amdkfd.h"
48
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049/*
50 * KMS wrapper.
51 * - 3.0.0 - initial driver
Marek Olšák6055f372015-08-18 23:58:47 +020052 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
Marek Olšákf84e63f2016-04-28 14:32:44 +020053 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
54 * at the end of IBs.
Christian Königd347ce62016-07-14 14:34:17 +020055 * - 3.3.0 - Add VM support for UVD on supported hardware.
Alex Deucherd38ceaf2015-04-20 16:55:21 -040056 */
57#define KMS_DRIVER_MAJOR 3
Christian Königd347ce62016-07-14 14:34:17 +020058#define KMS_DRIVER_MINOR 3
Alex Deucherd38ceaf2015-04-20 16:55:21 -040059#define KMS_DRIVER_PATCHLEVEL 0
60
61int amdgpu_vram_limit = 0;
62int amdgpu_gart_size = -1; /* auto */
63int amdgpu_benchmarking = 0;
64int amdgpu_testing = 0;
65int amdgpu_audio = -1;
66int amdgpu_disp_priority = 0;
67int amdgpu_hw_i2c = 0;
68int amdgpu_pcie_gen2 = -1;
69int amdgpu_msi = -1;
Alex Deuchera895c222015-08-13 13:20:20 -040070int amdgpu_lockup_timeout = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040071int amdgpu_dpm = -1;
72int amdgpu_smc_load_fw = 1;
73int amdgpu_aspm = -1;
74int amdgpu_runtime_pm = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075unsigned amdgpu_ip_block_mask = 0xffffffff;
76int amdgpu_bapm = -1;
77int amdgpu_deep_color = 0;
Christian Königed885b22015-10-15 17:34:20 +020078int amdgpu_vm_size = 64;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079int amdgpu_vm_block_size = -1;
Christian Königd9c13152015-09-28 12:31:26 +020080int amdgpu_vm_fault_stop = 0;
Christian Königb495bd32015-09-10 14:00:35 +020081int amdgpu_vm_debug = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040082int amdgpu_exp_hw_support = 0;
Chunming Zhoub70f0142015-12-10 15:46:50 +080083int amdgpu_sched_jobs = 32;
Jammy Zhou4afcb302015-07-30 16:44:05 +080084int amdgpu_sched_hw_submission = 2;
Jammy Zhoue61710c2015-11-10 18:31:08 -050085int amdgpu_powerplay = -1;
Huang Rui6bb6b292016-05-24 13:47:05 +080086int amdgpu_powercontainment = 1;
Rex Zhuaf223df2016-07-28 16:51:47 +080087int amdgpu_sclk_deep_sleep_en = 1;
Alex Deuchercd474ba2016-02-04 10:21:23 -050088unsigned amdgpu_pcie_gen_cap = 0;
89unsigned amdgpu_pcie_lane_cap = 0;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +020090unsigned amdgpu_cg_mask = 0xffffffff;
91unsigned amdgpu_pg_mask = 0xffffffff;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +020092char *amdgpu_disable_cu = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093
94MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
95module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
96
97MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
98module_param_named(gartsize, amdgpu_gart_size, int, 0600);
99
100MODULE_PARM_DESC(benchmark, "Run benchmark");
101module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
102
103MODULE_PARM_DESC(test, "Run tests");
104module_param_named(test, amdgpu_testing, int, 0444);
105
106MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
107module_param_named(audio, amdgpu_audio, int, 0444);
108
109MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
110module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
111
112MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
113module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
114
115MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
116module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
117
118MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
119module_param_named(msi, amdgpu_msi, int, 0444);
120
Alex Deuchera895c222015-08-13 13:20:20 -0400121MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
123
124MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
125module_param_named(dpm, amdgpu_dpm, int, 0444);
126
127MODULE_PARM_DESC(smc_load_fw, "SMC firmware loading(1 = enable, 0 = disable)");
128module_param_named(smc_load_fw, amdgpu_smc_load_fw, int, 0444);
129
130MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
131module_param_named(aspm, amdgpu_aspm, int, 0444);
132
133MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
134module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
135
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400136MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
137module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
138
139MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
140module_param_named(bapm, amdgpu_bapm, int, 0444);
141
142MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
143module_param_named(deep_color, amdgpu_deep_color, int, 0444);
144
Christian Königed885b22015-10-15 17:34:20 +0200145MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400146module_param_named(vm_size, amdgpu_vm_size, int, 0444);
147
148MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
149module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
150
Christian Königd9c13152015-09-28 12:31:26 +0200151MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
152module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
153
Christian Königb495bd32015-09-10 14:00:35 +0200154MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
155module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
156
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400157MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
158module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
159
Chunming Zhoub70f0142015-12-10 15:46:50 +0800160MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
Jammy Zhou1333f722015-07-30 16:36:58 +0800161module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
162
Jammy Zhou4afcb302015-07-30 16:44:05 +0800163MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
164module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
165
Jammy Zhou3a74f6f2015-07-21 14:01:50 +0800166#ifdef CONFIG_DRM_AMD_POWERPLAY
Jammy Zhoue61710c2015-11-10 18:31:08 -0500167MODULE_PARM_DESC(powerplay, "Powerplay component (1 = enable, 0 = disable, -1 = auto (default))");
Jammy Zhou3a74f6f2015-07-21 14:01:50 +0800168module_param_named(powerplay, amdgpu_powerplay, int, 0444);
Huang Rui6bb6b292016-05-24 13:47:05 +0800169
170MODULE_PARM_DESC(powercontainment, "Power Containment (1 = enable (default), 0 = disable)");
171module_param_named(powercontainment, amdgpu_powercontainment, int, 0444);
Jammy Zhou3a74f6f2015-07-21 14:01:50 +0800172#endif
173
Rex Zhuaf223df2016-07-28 16:51:47 +0800174MODULE_PARM_DESC(sclkdeepsleep, "SCLK Deep Sleep (1 = enable (default), 0 = disable)");
175module_param_named(sclkdeepsleep, amdgpu_sclk_deep_sleep_en, int, 0444);
176
Alex Deuchercd474ba2016-02-04 10:21:23 -0500177MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
178module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
179
180MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
181module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
182
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +0200183MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
184module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
185
186MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
187module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
188
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200189MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
190module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
191
Nils Wallméniusf498d9e2016-04-10 16:29:59 +0200192static const struct pci_device_id pciidlist[] = {
Alex Deucher89330c32015-04-20 17:36:52 -0400193#ifdef CONFIG_DRM_AMDGPU_CIK
194 /* Kaveri */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800195 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
196 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
197 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
198 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
199 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
200 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
201 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
202 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
203 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
204 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
205 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
206 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
207 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
208 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
209 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
210 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
211 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
212 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
213 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
214 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
215 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
216 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400217 /* Bonaire */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800218 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
219 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
220 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
221 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
Alex Deucher89330c32015-04-20 17:36:52 -0400222 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
223 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
224 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
225 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
226 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
227 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucherfb4f1732015-05-12 13:06:45 -0400228 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucher89330c32015-04-20 17:36:52 -0400229 /* Hawaii */
230 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
231 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
232 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
233 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
234 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
235 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
236 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
237 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
238 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
239 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
240 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
241 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
242 /* Kabini */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800243 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
244 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
245 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
246 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
247 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
248 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
249 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
250 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
251 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
252 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
253 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
254 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
255 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
256 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
257 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
258 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400259 /* mullins */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800260 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
261 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
262 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
263 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
264 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
265 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
266 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
267 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
268 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
269 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
270 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
271 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
272 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
273 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
274 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
275 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400276#endif
Alex Deucher1256a8b2015-04-20 17:37:54 -0400277 /* topaz */
Alex Deucherdba280b2016-02-02 16:24:20 -0500278 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
279 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
280 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
281 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
282 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400283 /* tonga */
284 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
285 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
286 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400287 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400288 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
289 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400290 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400291 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
292 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
David Zhang2da78e22015-07-11 23:13:40 +0800293 /* fiji */
294 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400295 /* carrizo */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800296 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
297 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
298 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
299 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
300 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
Samuel Li81b15092015-10-08 16:32:03 -0400301 /* stoney */
302 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400303 /* Polaris11 */
304 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800305 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400306 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400307 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800308 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400309 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800310 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
311 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
312 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400313 /* Polaris10 */
314 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui1dcf4802016-05-16 17:17:41 +0800315 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
316 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
317 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
318 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400319 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui1dcf4802016-05-16 17:17:41 +0800320 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
321 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
322 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
323 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
324 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400325
326 {0, 0, 0}
327};
328
329MODULE_DEVICE_TABLE(pci, pciidlist);
330
331static struct drm_driver kms_driver;
332
333static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
334{
335 struct apertures_struct *ap;
336 bool primary = false;
337
338 ap = alloc_apertures(1);
339 if (!ap)
340 return -ENOMEM;
341
342 ap->ranges[0].base = pci_resource_start(pdev, 0);
343 ap->ranges[0].size = pci_resource_len(pdev, 0);
344
345#ifdef CONFIG_X86
346 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
347#endif
348 remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
349 kfree(ap);
350
351 return 0;
352}
353
354static int amdgpu_pci_probe(struct pci_dev *pdev,
355 const struct pci_device_id *ent)
356{
357 unsigned long flags = ent->driver_data;
358 int ret;
359
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800360 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400361 DRM_INFO("This hardware requires experimental hardware support.\n"
362 "See modparam exp_hw_support\n");
363 return -ENODEV;
364 }
365
Oded Gabbayefb1c652016-02-09 13:30:12 +0200366 /*
367 * Initialize amdkfd before starting radeon. If it was not loaded yet,
368 * defer radeon probing
369 */
370 ret = amdgpu_amdkfd_init();
371 if (ret == -EPROBE_DEFER)
372 return ret;
373
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400374 /* Get rid of things like offb */
375 ret = amdgpu_kick_out_firmware_fb(pdev);
376 if (ret)
377 return ret;
378
379 return drm_get_pci_dev(pdev, ent, &kms_driver);
380}
381
382static void
383amdgpu_pci_remove(struct pci_dev *pdev)
384{
385 struct drm_device *dev = pci_get_drvdata(pdev);
386
387 drm_put_dev(dev);
388}
389
390static int amdgpu_pmops_suspend(struct device *dev)
391{
392 struct pci_dev *pdev = to_pci_dev(dev);
393 struct drm_device *drm_dev = pci_get_drvdata(pdev);
394 return amdgpu_suspend_kms(drm_dev, true, true);
395}
396
397static int amdgpu_pmops_resume(struct device *dev)
398{
399 struct pci_dev *pdev = to_pci_dev(dev);
400 struct drm_device *drm_dev = pci_get_drvdata(pdev);
401 return amdgpu_resume_kms(drm_dev, true, true);
402}
403
404static int amdgpu_pmops_freeze(struct device *dev)
405{
406 struct pci_dev *pdev = to_pci_dev(dev);
407 struct drm_device *drm_dev = pci_get_drvdata(pdev);
408 return amdgpu_suspend_kms(drm_dev, false, true);
409}
410
411static int amdgpu_pmops_thaw(struct device *dev)
412{
413 struct pci_dev *pdev = to_pci_dev(dev);
414 struct drm_device *drm_dev = pci_get_drvdata(pdev);
415 return amdgpu_resume_kms(drm_dev, false, true);
416}
417
418static int amdgpu_pmops_runtime_suspend(struct device *dev)
419{
420 struct pci_dev *pdev = to_pci_dev(dev);
421 struct drm_device *drm_dev = pci_get_drvdata(pdev);
422 int ret;
423
424 if (!amdgpu_device_is_px(drm_dev)) {
425 pm_runtime_forbid(dev);
426 return -EBUSY;
427 }
428
429 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
430 drm_kms_helper_poll_disable(drm_dev);
431 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
432
433 ret = amdgpu_suspend_kms(drm_dev, false, false);
434 pci_save_state(pdev);
435 pci_disable_device(pdev);
436 pci_ignore_hotplug(pdev);
Alex Deucher11670972016-06-02 09:08:32 -0400437 if (amdgpu_is_atpx_hybrid())
438 pci_set_power_state(pdev, PCI_D3cold);
Alex Deucher522761c2016-06-02 09:18:34 -0400439 else if (!amdgpu_has_atpx_dgpu_power_cntl())
Alex Deucher7e32aa62016-06-01 13:12:25 -0400440 pci_set_power_state(pdev, PCI_D3hot);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400441 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
442
443 return 0;
444}
445
446static int amdgpu_pmops_runtime_resume(struct device *dev)
447{
448 struct pci_dev *pdev = to_pci_dev(dev);
449 struct drm_device *drm_dev = pci_get_drvdata(pdev);
450 int ret;
451
452 if (!amdgpu_device_is_px(drm_dev))
453 return -EINVAL;
454
455 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
456
Alex Deucher522761c2016-06-02 09:18:34 -0400457 if (amdgpu_is_atpx_hybrid() ||
458 !amdgpu_has_atpx_dgpu_power_cntl())
459 pci_set_power_state(pdev, PCI_D0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400460 pci_restore_state(pdev);
461 ret = pci_enable_device(pdev);
462 if (ret)
463 return ret;
464 pci_set_master(pdev);
465
466 ret = amdgpu_resume_kms(drm_dev, false, false);
467 drm_kms_helper_poll_enable(drm_dev);
468 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
469 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
470 return 0;
471}
472
473static int amdgpu_pmops_runtime_idle(struct device *dev)
474{
475 struct pci_dev *pdev = to_pci_dev(dev);
476 struct drm_device *drm_dev = pci_get_drvdata(pdev);
477 struct drm_crtc *crtc;
478
479 if (!amdgpu_device_is_px(drm_dev)) {
480 pm_runtime_forbid(dev);
481 return -EBUSY;
482 }
483
484 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
485 if (crtc->enabled) {
486 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
487 return -EBUSY;
488 }
489 }
490
491 pm_runtime_mark_last_busy(dev);
492 pm_runtime_autosuspend(dev);
493 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
494 return 1;
495}
496
497long amdgpu_drm_ioctl(struct file *filp,
498 unsigned int cmd, unsigned long arg)
499{
500 struct drm_file *file_priv = filp->private_data;
501 struct drm_device *dev;
502 long ret;
503 dev = file_priv->minor->dev;
504 ret = pm_runtime_get_sync(dev->dev);
505 if (ret < 0)
506 return ret;
507
508 ret = drm_ioctl(filp, cmd, arg);
509
510 pm_runtime_mark_last_busy(dev->dev);
511 pm_runtime_put_autosuspend(dev->dev);
512 return ret;
513}
514
515static const struct dev_pm_ops amdgpu_pm_ops = {
516 .suspend = amdgpu_pmops_suspend,
517 .resume = amdgpu_pmops_resume,
518 .freeze = amdgpu_pmops_freeze,
519 .thaw = amdgpu_pmops_thaw,
520 .poweroff = amdgpu_pmops_freeze,
521 .restore = amdgpu_pmops_resume,
522 .runtime_suspend = amdgpu_pmops_runtime_suspend,
523 .runtime_resume = amdgpu_pmops_runtime_resume,
524 .runtime_idle = amdgpu_pmops_runtime_idle,
525};
526
527static const struct file_operations amdgpu_driver_kms_fops = {
528 .owner = THIS_MODULE,
529 .open = drm_open,
530 .release = drm_release,
531 .unlocked_ioctl = amdgpu_drm_ioctl,
532 .mmap = amdgpu_mmap,
533 .poll = drm_poll,
534 .read = drm_read,
535#ifdef CONFIG_COMPAT
536 .compat_ioctl = amdgpu_kms_compat_ioctl,
537#endif
538};
539
540static struct drm_driver kms_driver = {
541 .driver_features =
542 DRIVER_USE_AGP |
543 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
Frank Binns7056bb52016-06-24 18:15:17 +0100544 DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400545 .dev_priv_size = 0,
546 .load = amdgpu_driver_load_kms,
547 .open = amdgpu_driver_open_kms,
548 .preclose = amdgpu_driver_preclose_kms,
549 .postclose = amdgpu_driver_postclose_kms,
550 .lastclose = amdgpu_driver_lastclose_kms,
551 .set_busid = drm_pci_set_busid,
552 .unload = amdgpu_driver_unload_kms,
553 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
554 .enable_vblank = amdgpu_enable_vblank_kms,
555 .disable_vblank = amdgpu_disable_vblank_kms,
556 .get_vblank_timestamp = amdgpu_get_vblank_timestamp_kms,
557 .get_scanout_position = amdgpu_get_crtc_scanoutpos,
558#if defined(CONFIG_DEBUG_FS)
559 .debugfs_init = amdgpu_debugfs_init,
560 .debugfs_cleanup = amdgpu_debugfs_cleanup,
561#endif
562 .irq_preinstall = amdgpu_irq_preinstall,
563 .irq_postinstall = amdgpu_irq_postinstall,
564 .irq_uninstall = amdgpu_irq_uninstall,
565 .irq_handler = amdgpu_irq_handler,
566 .ioctls = amdgpu_ioctls_kms,
Daniel Vettere7294de2016-04-26 19:29:43 +0200567 .gem_free_object_unlocked = amdgpu_gem_object_free,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400568 .gem_open_object = amdgpu_gem_object_open,
569 .gem_close_object = amdgpu_gem_object_close,
570 .dumb_create = amdgpu_mode_dumb_create,
571 .dumb_map_offset = amdgpu_mode_dumb_mmap,
572 .dumb_destroy = drm_gem_dumb_destroy,
573 .fops = &amdgpu_driver_kms_fops,
574
575 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
576 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
577 .gem_prime_export = amdgpu_gem_prime_export,
578 .gem_prime_import = drm_gem_prime_import,
579 .gem_prime_pin = amdgpu_gem_prime_pin,
580 .gem_prime_unpin = amdgpu_gem_prime_unpin,
581 .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
582 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
583 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
584 .gem_prime_vmap = amdgpu_gem_prime_vmap,
585 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
586
587 .name = DRIVER_NAME,
588 .desc = DRIVER_DESC,
589 .date = DRIVER_DATE,
590 .major = KMS_DRIVER_MAJOR,
591 .minor = KMS_DRIVER_MINOR,
592 .patchlevel = KMS_DRIVER_PATCHLEVEL,
593};
594
595static struct drm_driver *driver;
596static struct pci_driver *pdriver;
597
598static struct pci_driver amdgpu_kms_pci_driver = {
599 .name = DRIVER_NAME,
600 .id_table = pciidlist,
601 .probe = amdgpu_pci_probe,
602 .remove = amdgpu_pci_remove,
603 .driver.pm = &amdgpu_pm_ops,
604};
605
Rex Zhud573de22016-05-12 13:27:28 +0800606
607
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400608static int __init amdgpu_init(void)
609{
Christian König257bf152016-02-16 11:24:58 +0100610 amdgpu_sync_init();
Rex Zhud573de22016-05-12 13:27:28 +0800611 amdgpu_fence_slab_init();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400612 if (vgacon_text_force()) {
613 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
614 return -EINVAL;
615 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400616 DRM_INFO("amdgpu kernel modesetting enabled.\n");
617 driver = &kms_driver;
618 pdriver = &amdgpu_kms_pci_driver;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400619 driver->num_ioctls = amdgpu_max_kms_ioctl;
620 amdgpu_register_atpx_handler();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400621 /* let modprobe override vga console setting */
622 return drm_pci_init(driver, pdriver);
623}
624
625static void __exit amdgpu_exit(void)
626{
Oded Gabbay130e0372015-06-12 21:35:14 +0300627 amdgpu_amdkfd_fini();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400628 drm_pci_exit(driver, pdriver);
629 amdgpu_unregister_atpx_handler();
Christian König257bf152016-02-16 11:24:58 +0100630 amdgpu_sync_fini();
Rex Zhud573de22016-05-12 13:27:28 +0800631 amdgpu_fence_slab_fini();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400632}
633
634module_init(amdgpu_init);
635module_exit(amdgpu_exit);
636
637MODULE_AUTHOR(DRIVER_AUTHOR);
638MODULE_DESCRIPTION(DRIVER_DESC);
639MODULE_LICENSE("GPL and additional rights");