Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | * Christian König |
| 28 | */ |
| 29 | #include <linux/seq_file.h> |
| 30 | #include <linux/slab.h> |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 31 | #include <linux/debugfs.h> |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 32 | #include <drm/drmP.h> |
| 33 | #include <drm/amdgpu_drm.h> |
| 34 | #include "amdgpu.h" |
| 35 | #include "atom.h" |
| 36 | |
| 37 | /* |
| 38 | * Rings |
| 39 | * Most engines on the GPU are fed via ring buffers. Ring |
| 40 | * buffers are areas of GPU accessible memory that the host |
| 41 | * writes commands into and the GPU reads commands out of. |
| 42 | * There is a rptr (read pointer) that determines where the |
| 43 | * GPU is currently reading, and a wptr (write pointer) |
| 44 | * which determines where the host has written. When the |
| 45 | * pointers are equal, the ring is idle. When the host |
| 46 | * writes commands to the ring buffer, it increments the |
| 47 | * wptr. The GPU then starts fetching commands and executes |
| 48 | * them until the pointers are equal again. |
| 49 | */ |
Christian König | eb43096 | 2016-04-13 11:36:00 +0200 | [diff] [blame] | 50 | static int amdgpu_debugfs_ring_init(struct amdgpu_device *adev, |
| 51 | struct amdgpu_ring *ring); |
Monk Liu | a909c6b | 2016-06-14 12:02:21 -0400 | [diff] [blame] | 52 | static void amdgpu_debugfs_ring_fini(struct amdgpu_ring *ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 53 | |
| 54 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 55 | * amdgpu_ring_alloc - allocate space on the ring buffer |
| 56 | * |
| 57 | * @adev: amdgpu_device pointer |
| 58 | * @ring: amdgpu_ring structure holding ring information |
| 59 | * @ndw: number of dwords to allocate in the ring buffer |
| 60 | * |
| 61 | * Allocate @ndw dwords in the ring buffer (all asics). |
| 62 | * Returns 0 on success, error on failure. |
| 63 | */ |
| 64 | int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw) |
| 65 | { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 66 | /* Align requested size with padding so unlock_commit can |
| 67 | * pad safely */ |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 68 | ndw = (ndw + ring->align_mask) & ~ring->align_mask; |
Christian König | c7e6be2 | 2016-01-21 13:06:05 +0100 | [diff] [blame] | 69 | |
| 70 | /* Make sure we aren't trying to allocate more space |
| 71 | * than the maximum for one submission |
| 72 | */ |
| 73 | if (WARN_ON_ONCE(ndw > ring->max_dw)) |
| 74 | return -ENOMEM; |
| 75 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 76 | ring->count_dw = ndw; |
| 77 | ring->wptr_old = ring->wptr; |
Christian König | f06505b | 2016-07-20 13:49:34 +0200 | [diff] [blame] | 78 | |
| 79 | if (ring->funcs->begin_use) |
| 80 | ring->funcs->begin_use(ring); |
| 81 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 82 | return 0; |
| 83 | } |
| 84 | |
Jammy Zhou | edff0e2 | 2015-09-01 13:04:08 +0800 | [diff] [blame] | 85 | /** amdgpu_ring_insert_nop - insert NOP packets |
| 86 | * |
| 87 | * @ring: amdgpu_ring structure holding ring information |
| 88 | * @count: the number of NOP packets to insert |
| 89 | * |
| 90 | * This is the generic insert_nop function for rings except SDMA |
| 91 | */ |
| 92 | void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count) |
| 93 | { |
| 94 | int i; |
| 95 | |
| 96 | for (i = 0; i < count; i++) |
| 97 | amdgpu_ring_write(ring, ring->nop); |
| 98 | } |
| 99 | |
Christian König | 9e5d5309 | 2016-01-31 12:20:55 +0100 | [diff] [blame] | 100 | /** amdgpu_ring_generic_pad_ib - pad IB with NOP packets |
| 101 | * |
| 102 | * @ring: amdgpu_ring structure holding ring information |
| 103 | * @ib: IB to add NOP packets to |
| 104 | * |
| 105 | * This is the generic pad_ib function for rings except SDMA |
| 106 | */ |
| 107 | void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib) |
| 108 | { |
| 109 | while (ib->length_dw & ring->align_mask) |
| 110 | ib->ptr[ib->length_dw++] = ring->nop; |
| 111 | } |
| 112 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 113 | /** |
| 114 | * amdgpu_ring_commit - tell the GPU to execute the new |
| 115 | * commands on the ring buffer |
| 116 | * |
| 117 | * @adev: amdgpu_device pointer |
| 118 | * @ring: amdgpu_ring structure holding ring information |
| 119 | * |
| 120 | * Update the wptr (write pointer) to tell the GPU to |
| 121 | * execute new commands on the ring buffer (all asics). |
| 122 | */ |
| 123 | void amdgpu_ring_commit(struct amdgpu_ring *ring) |
| 124 | { |
Jammy Zhou | edff0e2 | 2015-09-01 13:04:08 +0800 | [diff] [blame] | 125 | uint32_t count; |
| 126 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 127 | /* We pad to match fetch size */ |
Jammy Zhou | edff0e2 | 2015-09-01 13:04:08 +0800 | [diff] [blame] | 128 | count = ring->align_mask + 1 - (ring->wptr & ring->align_mask); |
| 129 | count %= ring->align_mask + 1; |
| 130 | ring->funcs->insert_nop(ring, count); |
| 131 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 132 | mb(); |
| 133 | amdgpu_ring_set_wptr(ring); |
Christian König | f06505b | 2016-07-20 13:49:34 +0200 | [diff] [blame] | 134 | |
| 135 | if (ring->funcs->end_use) |
| 136 | ring->funcs->end_use(ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 137 | } |
| 138 | |
| 139 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 140 | * amdgpu_ring_undo - reset the wptr |
| 141 | * |
| 142 | * @ring: amdgpu_ring structure holding ring information |
| 143 | * |
| 144 | * Reset the driver's copy of the wptr (all asics). |
| 145 | */ |
| 146 | void amdgpu_ring_undo(struct amdgpu_ring *ring) |
| 147 | { |
| 148 | ring->wptr = ring->wptr_old; |
Christian König | f06505b | 2016-07-20 13:49:34 +0200 | [diff] [blame] | 149 | |
| 150 | if (ring->funcs->end_use) |
| 151 | ring->funcs->end_use(ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 152 | } |
| 153 | |
| 154 | /** |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 155 | * amdgpu_ring_init - init driver ring struct. |
| 156 | * |
| 157 | * @adev: amdgpu_device pointer |
| 158 | * @ring: amdgpu_ring structure holding ring information |
Christian König | a3f1cf3 | 2016-04-12 16:26:34 +0200 | [diff] [blame] | 159 | * @max_ndw: maximum number of dw for ring alloc |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 160 | * @nop: nop packet for this ring |
| 161 | * |
| 162 | * Initialize the driver information for the selected ring (all asics). |
| 163 | * Returns 0 on success, error on failure. |
| 164 | */ |
| 165 | int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring, |
Christian König | a3f1cf3 | 2016-04-12 16:26:34 +0200 | [diff] [blame] | 166 | unsigned max_dw, u32 nop, u32 align_mask, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 167 | struct amdgpu_irq_src *irq_src, unsigned irq_type, |
| 168 | enum amdgpu_ring_type ring_type) |
| 169 | { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 170 | int r; |
| 171 | |
| 172 | if (ring->adev == NULL) { |
| 173 | if (adev->num_rings >= AMDGPU_MAX_RINGS) |
| 174 | return -EINVAL; |
| 175 | |
| 176 | ring->adev = adev; |
| 177 | ring->idx = adev->num_rings++; |
| 178 | adev->rings[ring->idx] = ring; |
Christian König | e6151a0 | 2016-03-15 14:52:26 +0100 | [diff] [blame] | 179 | r = amdgpu_fence_driver_init_ring(ring, |
| 180 | amdgpu_sched_hw_submission); |
Christian König | 4f839a2 | 2015-09-08 20:22:31 +0200 | [diff] [blame] | 181 | if (r) |
| 182 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 183 | } |
| 184 | |
| 185 | r = amdgpu_wb_get(adev, &ring->rptr_offs); |
| 186 | if (r) { |
| 187 | dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r); |
| 188 | return r; |
| 189 | } |
| 190 | |
| 191 | r = amdgpu_wb_get(adev, &ring->wptr_offs); |
| 192 | if (r) { |
| 193 | dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r); |
| 194 | return r; |
| 195 | } |
| 196 | |
| 197 | r = amdgpu_wb_get(adev, &ring->fence_offs); |
| 198 | if (r) { |
| 199 | dev_err(adev->dev, "(%d) ring fence_offs wb alloc failed\n", r); |
| 200 | return r; |
| 201 | } |
| 202 | |
Monk Liu | 128cff1 | 2016-01-14 18:08:16 +0800 | [diff] [blame] | 203 | r = amdgpu_wb_get(adev, &ring->cond_exe_offs); |
| 204 | if (r) { |
| 205 | dev_err(adev->dev, "(%d) ring cond_exec_polling wb alloc failed\n", r); |
| 206 | return r; |
| 207 | } |
| 208 | ring->cond_exe_gpu_addr = adev->wb.gpu_addr + (ring->cond_exe_offs * 4); |
| 209 | ring->cond_exe_cpu_addr = &adev->wb.wb[ring->cond_exe_offs]; |
| 210 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 211 | r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type); |
| 212 | if (r) { |
| 213 | dev_err(adev->dev, "failed initializing fences (%d).\n", r); |
| 214 | return r; |
| 215 | } |
| 216 | |
Christian König | a3f1cf3 | 2016-04-12 16:26:34 +0200 | [diff] [blame] | 217 | ring->ring_size = roundup_pow_of_two(max_dw * 4 * |
| 218 | amdgpu_sched_hw_submission); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 219 | ring->align_mask = align_mask; |
| 220 | ring->nop = nop; |
| 221 | ring->type = ring_type; |
| 222 | |
| 223 | /* Allocate ring buffer */ |
| 224 | if (ring->ring_obj == NULL) { |
Christian König | 37ac235 | 2016-07-26 09:58:45 +0200 | [diff] [blame] | 225 | r = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE, |
| 226 | AMDGPU_GEM_DOMAIN_GTT, |
| 227 | &ring->ring_obj, |
| 228 | &ring->gpu_addr, |
| 229 | (void **)&ring->ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 230 | if (r) { |
| 231 | dev_err(adev->dev, "(%d) ring create failed\n", r); |
| 232 | return r; |
| 233 | } |
Monk Liu | cc7d8c7 | 2016-06-01 17:37:21 -0400 | [diff] [blame] | 234 | memset((void *)ring->ring, 0, ring->ring_size); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 235 | } |
| 236 | ring->ptr_mask = (ring->ring_size / 4) - 1; |
Christian König | a3f1cf3 | 2016-04-12 16:26:34 +0200 | [diff] [blame] | 237 | ring->max_dw = max_dw; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 238 | |
| 239 | if (amdgpu_debugfs_ring_init(adev, ring)) { |
| 240 | DRM_ERROR("Failed to register debugfs file for rings !\n"); |
| 241 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 242 | return 0; |
| 243 | } |
| 244 | |
| 245 | /** |
| 246 | * amdgpu_ring_fini - tear down the driver ring struct. |
| 247 | * |
| 248 | * @adev: amdgpu_device pointer |
| 249 | * @ring: amdgpu_ring structure holding ring information |
| 250 | * |
| 251 | * Tear down the driver information for the selected ring (all asics). |
| 252 | */ |
| 253 | void amdgpu_ring_fini(struct amdgpu_ring *ring) |
| 254 | { |
| 255 | int r; |
| 256 | struct amdgpu_bo *ring_obj; |
| 257 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 258 | ring_obj = ring->ring_obj; |
| 259 | ring->ready = false; |
| 260 | ring->ring = NULL; |
| 261 | ring->ring_obj = NULL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 262 | |
Monk Liu | 67a6a50 | 2016-05-30 14:17:42 +0800 | [diff] [blame] | 263 | amdgpu_wb_free(ring->adev, ring->cond_exe_offs); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 264 | amdgpu_wb_free(ring->adev, ring->fence_offs); |
| 265 | amdgpu_wb_free(ring->adev, ring->rptr_offs); |
| 266 | amdgpu_wb_free(ring->adev, ring->wptr_offs); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 267 | |
| 268 | if (ring_obj) { |
| 269 | r = amdgpu_bo_reserve(ring_obj, false); |
| 270 | if (likely(r == 0)) { |
| 271 | amdgpu_bo_kunmap(ring_obj); |
| 272 | amdgpu_bo_unpin(ring_obj); |
| 273 | amdgpu_bo_unreserve(ring_obj); |
| 274 | } |
| 275 | amdgpu_bo_unref(&ring_obj); |
| 276 | } |
Monk Liu | a909c6b | 2016-06-14 12:02:21 -0400 | [diff] [blame] | 277 | amdgpu_debugfs_ring_fini(ring); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 278 | } |
| 279 | |
| 280 | /* |
| 281 | * Debugfs info |
| 282 | */ |
| 283 | #if defined(CONFIG_DEBUG_FS) |
| 284 | |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 285 | /* Layout of file is 12 bytes consisting of |
| 286 | * - rptr |
| 287 | * - wptr |
| 288 | * - driver's copy of wptr |
| 289 | * |
| 290 | * followed by n-words of ring data |
| 291 | */ |
| 292 | static ssize_t amdgpu_debugfs_ring_read(struct file *f, char __user *buf, |
| 293 | size_t size, loff_t *pos) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 294 | { |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 295 | struct amdgpu_ring *ring = (struct amdgpu_ring*)f->f_inode->i_private; |
| 296 | int r, i; |
| 297 | uint32_t value, result, early[3]; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 298 | |
Tom St Denis | c71dbd9 | 2016-05-02 08:35:35 -0400 | [diff] [blame] | 299 | if (*pos & 3 || size & 3) |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 300 | return -EINVAL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 301 | |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 302 | result = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 303 | |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 304 | if (*pos < 12) { |
| 305 | early[0] = amdgpu_ring_get_rptr(ring); |
| 306 | early[1] = amdgpu_ring_get_wptr(ring); |
| 307 | early[2] = ring->wptr; |
| 308 | for (i = *pos / 4; i < 3 && size; i++) { |
| 309 | r = put_user(early[i], (uint32_t *)buf); |
| 310 | if (r) |
| 311 | return r; |
| 312 | buf += 4; |
| 313 | result += 4; |
| 314 | size -= 4; |
| 315 | *pos += 4; |
| 316 | } |
Christian König | c7e6be2 | 2016-01-21 13:06:05 +0100 | [diff] [blame] | 317 | } |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 318 | |
| 319 | while (size) { |
| 320 | if (*pos >= (ring->ring_size + 12)) |
| 321 | return result; |
| 322 | |
| 323 | value = ring->ring[(*pos - 12)/4]; |
| 324 | r = put_user(value, (uint32_t*)buf); |
| 325 | if (r) |
| 326 | return r; |
| 327 | buf += 4; |
| 328 | result += 4; |
| 329 | size -= 4; |
| 330 | *pos += 4; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 331 | } |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 332 | |
| 333 | return result; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 334 | } |
| 335 | |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 336 | static const struct file_operations amdgpu_debugfs_ring_fops = { |
| 337 | .owner = THIS_MODULE, |
| 338 | .read = amdgpu_debugfs_ring_read, |
| 339 | .llseek = default_llseek |
| 340 | }; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 341 | |
| 342 | #endif |
| 343 | |
Christian König | 771c8ec17 | 2016-04-13 11:34:44 +0200 | [diff] [blame] | 344 | static int amdgpu_debugfs_ring_init(struct amdgpu_device *adev, |
| 345 | struct amdgpu_ring *ring) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 346 | { |
| 347 | #if defined(CONFIG_DEBUG_FS) |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 348 | struct drm_minor *minor = adev->ddev->primary; |
| 349 | struct dentry *ent, *root = minor->debugfs_root; |
| 350 | char name[32]; |
Christian König | 771c8ec17 | 2016-04-13 11:34:44 +0200 | [diff] [blame] | 351 | |
Christian König | 771c8ec17 | 2016-04-13 11:34:44 +0200 | [diff] [blame] | 352 | sprintf(name, "amdgpu_ring_%s", ring->name); |
Christian König | 771c8ec17 | 2016-04-13 11:34:44 +0200 | [diff] [blame] | 353 | |
Tom St Denis | 4f4824b | 2016-04-27 12:41:16 -0400 | [diff] [blame] | 354 | ent = debugfs_create_file(name, |
| 355 | S_IFREG | S_IRUGO, root, |
| 356 | ring, &amdgpu_debugfs_ring_fops); |
| 357 | if (IS_ERR(ent)) |
| 358 | return PTR_ERR(ent); |
| 359 | |
| 360 | i_size_write(ent->d_inode, ring->ring_size + 12); |
Monk Liu | a909c6b | 2016-06-14 12:02:21 -0400 | [diff] [blame] | 361 | ring->ent = ent; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 362 | #endif |
| 363 | return 0; |
| 364 | } |
Monk Liu | a909c6b | 2016-06-14 12:02:21 -0400 | [diff] [blame] | 365 | |
| 366 | static void amdgpu_debugfs_ring_fini(struct amdgpu_ring *ring) |
| 367 | { |
| 368 | #if defined(CONFIG_DEBUG_FS) |
| 369 | debugfs_remove(ring->ent); |
| 370 | #endif |
| 371 | } |