blob: a45de6e6a0f73af16700687e9a42833a0dfb628c [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Chris Wilsonf54d1862016-10-25 13:00:45 +010028#include <linux/dma-fence-array.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <drm/drmP.h>
30#include <drm/amdgpu_drm.h>
31#include "amdgpu.h"
32#include "amdgpu_trace.h"
33
34/*
35 * GPUVM
36 * GPUVM is similar to the legacy gart on older asics, however
37 * rather than there being a single global gart table
38 * for the entire GPU, there are multiple VM page tables active
39 * at any given time. The VM page tables can contain a mix
40 * vram pages and system memory pages and system memory pages
41 * can be mapped as snooped (cached system pages) or unsnooped
42 * (uncached system pages).
43 * Each VM has an ID associated with it and there is a page table
44 * associated with each VMID. When execting a command buffer,
45 * the kernel tells the the ring what VMID to use for that command
46 * buffer. VMIDs are allocated dynamically as commands are submitted.
47 * The userspace drivers maintain their own address space and the kernel
48 * sets up their pages tables accordingly when they submit their
49 * command buffers and a VMID is assigned.
50 * Cayman/Trinity support up to 8 active VMs at any given time;
51 * SI supports 16.
52 */
53
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040054/* Local structure. Encapsulate some VM table update parameters to reduce
55 * the number of function parameters
56 */
Christian König29efc4f2016-08-04 14:52:50 +020057struct amdgpu_pte_update_params {
Christian König27c5f362016-08-04 15:02:49 +020058 /* amdgpu device we do this update for */
59 struct amdgpu_device *adev;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040060 /* address where to copy page table entries from */
61 uint64_t src;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040062 /* indirect buffer to fill with commands */
63 struct amdgpu_ib *ib;
Christian Königafef8b82016-08-12 13:29:18 +020064 /* Function which actually does the update */
65 void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
66 uint64_t addr, unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +080067 uint64_t flags);
Chunming Zhou4c7e8852016-08-15 11:46:21 +080068 /* indicate update pt or its shadow */
69 bool shadow;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040070};
71
Christian König284710f2017-01-30 11:09:31 +010072/* Helper to disable partial resident texture feature from a fence callback */
73struct amdgpu_prt_cb {
74 struct amdgpu_device *adev;
75 struct dma_fence_cb cb;
76};
77
Alex Deucherd38ceaf2015-04-20 16:55:21 -040078/**
79 * amdgpu_vm_num_pde - return the number of page directory entries
80 *
81 * @adev: amdgpu_device pointer
82 *
Christian König8843dbb2016-01-26 12:17:11 +010083 * Calculate the number of page directory entries.
Alex Deucherd38ceaf2015-04-20 16:55:21 -040084 */
85static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
86{
87 return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
88}
89
90/**
91 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
92 *
93 * @adev: amdgpu_device pointer
94 *
Christian König8843dbb2016-01-26 12:17:11 +010095 * Calculate the size of the page directory in bytes.
Alex Deucherd38ceaf2015-04-20 16:55:21 -040096 */
97static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
98{
99 return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
100}
101
102/**
Christian König56467eb2015-12-11 15:16:32 +0100103 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 *
105 * @vm: vm providing the BOs
Christian König3c0eea62015-12-11 14:39:05 +0100106 * @validated: head of validation list
Christian König56467eb2015-12-11 15:16:32 +0100107 * @entry: entry to add
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400108 *
109 * Add the page directory to the list of BOs to
Christian König56467eb2015-12-11 15:16:32 +0100110 * validate for command submission.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111 */
Christian König56467eb2015-12-11 15:16:32 +0100112void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
113 struct list_head *validated,
114 struct amdgpu_bo_list_entry *entry)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400115{
Christian König56467eb2015-12-11 15:16:32 +0100116 entry->robj = vm->page_directory;
Christian König56467eb2015-12-11 15:16:32 +0100117 entry->priority = 0;
118 entry->tv.bo = &vm->page_directory->tbo;
119 entry->tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +0100120 entry->user_pages = NULL;
Christian König56467eb2015-12-11 15:16:32 +0100121 list_add(&entry->tv.head, validated);
122}
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123
Christian König56467eb2015-12-11 15:16:32 +0100124/**
Christian Königf7da30d2016-09-28 12:03:04 +0200125 * amdgpu_vm_validate_pt_bos - validate the page table BOs
Christian König56467eb2015-12-11 15:16:32 +0100126 *
Christian König5a712a82016-06-21 16:28:15 +0200127 * @adev: amdgpu device pointer
Christian König56467eb2015-12-11 15:16:32 +0100128 * @vm: vm providing the BOs
Christian Königf7da30d2016-09-28 12:03:04 +0200129 * @validate: callback to do the validation
130 * @param: parameter for the validation callback
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131 *
Christian Königf7da30d2016-09-28 12:03:04 +0200132 * Validate the page table BOs on command submission if neccessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400133 */
Christian Königf7da30d2016-09-28 12:03:04 +0200134int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
135 int (*validate)(void *p, struct amdgpu_bo *bo),
136 void *param)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137{
Christian König5a712a82016-06-21 16:28:15 +0200138 uint64_t num_evictions;
Christian Königee1782c2015-12-11 21:01:23 +0100139 unsigned i;
Christian Königf7da30d2016-09-28 12:03:04 +0200140 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400141
Christian König5a712a82016-06-21 16:28:15 +0200142 /* We only need to validate the page tables
143 * if they aren't already valid.
144 */
145 num_evictions = atomic64_read(&adev->num_evictions);
146 if (num_evictions == vm->last_eviction_counter)
Christian Königf7da30d2016-09-28 12:03:04 +0200147 return 0;
Christian König5a712a82016-06-21 16:28:15 +0200148
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400149 /* add the vm page table to the list */
Christian Königee1782c2015-12-11 21:01:23 +0100150 for (i = 0; i <= vm->max_pde_used; ++i) {
Christian König914b4dc2016-09-28 12:27:37 +0200151 struct amdgpu_bo *bo = vm->page_tables[i].bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400152
Christian König914b4dc2016-09-28 12:27:37 +0200153 if (!bo)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154 continue;
155
Christian König914b4dc2016-09-28 12:27:37 +0200156 r = validate(param, bo);
Christian Königf7da30d2016-09-28 12:03:04 +0200157 if (r)
158 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400159 }
Christian Königeceb8a12016-01-11 15:35:21 +0100160
Christian Königf7da30d2016-09-28 12:03:04 +0200161 return 0;
Christian Königeceb8a12016-01-11 15:35:21 +0100162}
163
164/**
165 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
166 *
167 * @adev: amdgpu device instance
168 * @vm: vm providing the BOs
169 *
170 * Move the PT BOs to the tail of the LRU.
171 */
172void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
173 struct amdgpu_vm *vm)
174{
175 struct ttm_bo_global *glob = adev->mman.bdev.glob;
176 unsigned i;
177
178 spin_lock(&glob->lru_lock);
179 for (i = 0; i <= vm->max_pde_used; ++i) {
Christian König914b4dc2016-09-28 12:27:37 +0200180 struct amdgpu_bo *bo = vm->page_tables[i].bo;
Christian Königeceb8a12016-01-11 15:35:21 +0100181
Christian König914b4dc2016-09-28 12:27:37 +0200182 if (!bo)
Christian Königeceb8a12016-01-11 15:35:21 +0100183 continue;
184
Christian König914b4dc2016-09-28 12:27:37 +0200185 ttm_bo_move_to_lru_tail(&bo->tbo);
Christian Königeceb8a12016-01-11 15:35:21 +0100186 }
187 spin_unlock(&glob->lru_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400188}
189
Chunming Zhou192b7dc2016-06-29 14:01:15 +0800190static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
191 struct amdgpu_vm_id *id)
192{
193 return id->current_gpu_reset_count !=
194 atomic_read(&adev->gpu_reset_counter) ? true : false;
195}
196
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400197/**
198 * amdgpu_vm_grab_id - allocate the next free VMID
199 *
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400200 * @vm: vm to allocate id for
Christian König7f8a5292015-07-20 16:09:40 +0200201 * @ring: ring we want to submit job to
202 * @sync: sync object where we add dependencies
Christian König94dd0a42016-01-18 17:01:42 +0100203 * @fence: fence protecting ID from reuse
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400204 *
Christian König7f8a5292015-07-20 16:09:40 +0200205 * Allocate an id for the vm, adding fences to the sync obj as necessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400206 */
Christian König7f8a5292015-07-20 16:09:40 +0200207int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100208 struct amdgpu_sync *sync, struct dma_fence *fence,
Chunming Zhoufd53be32016-07-01 17:59:01 +0800209 struct amdgpu_job *job)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400210{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400211 struct amdgpu_device *adev = ring->adev;
Christian König090b7672016-07-08 10:21:02 +0200212 uint64_t fence_context = adev->fence_context + ring->idx;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100213 struct dma_fence *updates = sync->last_vm_update;
Christian König8d76001e2016-05-23 16:00:32 +0200214 struct amdgpu_vm_id *id, *idle;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100215 struct dma_fence **fences;
Christian König1fbb2e92016-06-01 10:47:36 +0200216 unsigned i;
217 int r = 0;
218
219 fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
220 GFP_KERNEL);
221 if (!fences)
222 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400223
Christian König94dd0a42016-01-18 17:01:42 +0100224 mutex_lock(&adev->vm_manager.lock);
225
Christian König36fd7c52016-05-23 15:30:08 +0200226 /* Check if we have an idle VMID */
Christian König1fbb2e92016-06-01 10:47:36 +0200227 i = 0;
Christian König8d76001e2016-05-23 16:00:32 +0200228 list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
Christian König1fbb2e92016-06-01 10:47:36 +0200229 fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
230 if (!fences[i])
Christian König36fd7c52016-05-23 15:30:08 +0200231 break;
Christian König1fbb2e92016-06-01 10:47:36 +0200232 ++i;
Christian König36fd7c52016-05-23 15:30:08 +0200233 }
Christian Königbcb1ba32016-03-08 15:40:11 +0100234
Christian König1fbb2e92016-06-01 10:47:36 +0200235 /* If we can't find a idle VMID to use, wait till one becomes available */
Christian König8d76001e2016-05-23 16:00:32 +0200236 if (&idle->list == &adev->vm_manager.ids_lru) {
Christian König1fbb2e92016-06-01 10:47:36 +0200237 u64 fence_context = adev->vm_manager.fence_context + ring->idx;
238 unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
Chris Wilsonf54d1862016-10-25 13:00:45 +0100239 struct dma_fence_array *array;
Christian König1fbb2e92016-06-01 10:47:36 +0200240 unsigned j;
Christian König8d76001e2016-05-23 16:00:32 +0200241
Christian König1fbb2e92016-06-01 10:47:36 +0200242 for (j = 0; j < i; ++j)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100243 dma_fence_get(fences[j]);
Christian König8d76001e2016-05-23 16:00:32 +0200244
Chris Wilsonf54d1862016-10-25 13:00:45 +0100245 array = dma_fence_array_create(i, fences, fence_context,
Christian König1fbb2e92016-06-01 10:47:36 +0200246 seqno, true);
247 if (!array) {
248 for (j = 0; j < i; ++j)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100249 dma_fence_put(fences[j]);
Christian König1fbb2e92016-06-01 10:47:36 +0200250 kfree(fences);
251 r = -ENOMEM;
252 goto error;
253 }
Christian König8d76001e2016-05-23 16:00:32 +0200254
Christian König8d76001e2016-05-23 16:00:32 +0200255
Christian König1fbb2e92016-06-01 10:47:36 +0200256 r = amdgpu_sync_fence(ring->adev, sync, &array->base);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100257 dma_fence_put(&array->base);
Christian König1fbb2e92016-06-01 10:47:36 +0200258 if (r)
259 goto error;
Christian König8d76001e2016-05-23 16:00:32 +0200260
Christian König1fbb2e92016-06-01 10:47:36 +0200261 mutex_unlock(&adev->vm_manager.lock);
262 return 0;
Christian König8d76001e2016-05-23 16:00:32 +0200263
Christian König1fbb2e92016-06-01 10:47:36 +0200264 }
265 kfree(fences);
Christian König8d76001e2016-05-23 16:00:32 +0200266
Chunming Zhoufd53be32016-07-01 17:59:01 +0800267 job->vm_needs_flush = true;
Christian König1fbb2e92016-06-01 10:47:36 +0200268 /* Check if we can use a VMID already assigned to this VM */
269 i = ring->idx;
270 do {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100271 struct dma_fence *flushed;
Christian König8d76001e2016-05-23 16:00:32 +0200272
Christian König1fbb2e92016-06-01 10:47:36 +0200273 id = vm->ids[i++];
274 if (i == AMDGPU_MAX_RINGS)
275 i = 0;
276
277 /* Check all the prerequisites to using this VMID */
278 if (!id)
279 continue;
Chunming Zhou192b7dc2016-06-29 14:01:15 +0800280 if (amdgpu_vm_is_gpu_reset(adev, id))
Chunming Zhou6adb0512016-06-27 17:06:01 +0800281 continue;
Christian König1fbb2e92016-06-01 10:47:36 +0200282
283 if (atomic64_read(&id->owner) != vm->client_id)
284 continue;
285
Chunming Zhoufd53be32016-07-01 17:59:01 +0800286 if (job->vm_pd_addr != id->pd_gpu_addr)
Christian König1fbb2e92016-06-01 10:47:36 +0200287 continue;
288
Christian König090b7672016-07-08 10:21:02 +0200289 if (!id->last_flush)
290 continue;
291
292 if (id->last_flush->context != fence_context &&
Chris Wilsonf54d1862016-10-25 13:00:45 +0100293 !dma_fence_is_signaled(id->last_flush))
Christian König1fbb2e92016-06-01 10:47:36 +0200294 continue;
295
296 flushed = id->flushed_updates;
297 if (updates &&
Chris Wilsonf54d1862016-10-25 13:00:45 +0100298 (!flushed || dma_fence_is_later(updates, flushed)))
Christian König1fbb2e92016-06-01 10:47:36 +0200299 continue;
300
Christian König3dab83b2016-06-01 13:31:17 +0200301 /* Good we can use this VMID. Remember this submission as
302 * user of the VMID.
303 */
Christian König1fbb2e92016-06-01 10:47:36 +0200304 r = amdgpu_sync_fence(ring->adev, &id->active, fence);
305 if (r)
306 goto error;
Christian König8d76001e2016-05-23 16:00:32 +0200307
Chunming Zhou6adb0512016-06-27 17:06:01 +0800308 id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
Christian König1fbb2e92016-06-01 10:47:36 +0200309 list_move_tail(&id->list, &adev->vm_manager.ids_lru);
310 vm->ids[ring->idx] = id;
Christian König8d76001e2016-05-23 16:00:32 +0200311
Chunming Zhoufd53be32016-07-01 17:59:01 +0800312 job->vm_id = id - adev->vm_manager.ids;
313 job->vm_needs_flush = false;
Christian König0c0fdf12016-07-08 10:48:24 +0200314 trace_amdgpu_vm_grab_id(vm, ring->idx, job);
Christian König8d76001e2016-05-23 16:00:32 +0200315
Christian König1fbb2e92016-06-01 10:47:36 +0200316 mutex_unlock(&adev->vm_manager.lock);
317 return 0;
Christian König8d76001e2016-05-23 16:00:32 +0200318
Christian König1fbb2e92016-06-01 10:47:36 +0200319 } while (i != ring->idx);
Chunming Zhou8e9fbeb2016-03-17 11:41:37 +0800320
Christian König1fbb2e92016-06-01 10:47:36 +0200321 /* Still no ID to use? Then use the idle one found earlier */
322 id = idle;
323
324 /* Remember this submission as user of the VMID */
325 r = amdgpu_sync_fence(ring->adev, &id->active, fence);
Christian König832a9022016-02-15 12:33:02 +0100326 if (r)
327 goto error;
Christian König4ff37a82016-02-26 16:18:26 +0100328
Chris Wilsonf54d1862016-10-25 13:00:45 +0100329 dma_fence_put(id->first);
330 id->first = dma_fence_get(fence);
Christian König4ff37a82016-02-26 16:18:26 +0100331
Chris Wilsonf54d1862016-10-25 13:00:45 +0100332 dma_fence_put(id->last_flush);
Christian König41d9eb22016-03-01 16:46:18 +0100333 id->last_flush = NULL;
334
Chris Wilsonf54d1862016-10-25 13:00:45 +0100335 dma_fence_put(id->flushed_updates);
336 id->flushed_updates = dma_fence_get(updates);
Christian König4ff37a82016-02-26 16:18:26 +0100337
Chunming Zhoufd53be32016-07-01 17:59:01 +0800338 id->pd_gpu_addr = job->vm_pd_addr;
Chunming Zhoub46b8a82016-06-27 17:04:23 +0800339 id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
Christian König832a9022016-02-15 12:33:02 +0100340 list_move_tail(&id->list, &adev->vm_manager.ids_lru);
Christian König0ea54b92016-05-04 10:20:01 +0200341 atomic64_set(&id->owner, vm->client_id);
Christian König832a9022016-02-15 12:33:02 +0100342 vm->ids[ring->idx] = id;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400343
Chunming Zhoufd53be32016-07-01 17:59:01 +0800344 job->vm_id = id - adev->vm_manager.ids;
Christian König0c0fdf12016-07-08 10:48:24 +0200345 trace_amdgpu_vm_grab_id(vm, ring->idx, job);
Christian König832a9022016-02-15 12:33:02 +0100346
347error:
Christian König94dd0a42016-01-18 17:01:42 +0100348 mutex_unlock(&adev->vm_manager.lock);
Christian Königa9a78b32016-01-21 10:19:11 +0100349 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400350}
351
Alex Deucher93dcc372016-06-17 17:05:15 -0400352static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
353{
354 struct amdgpu_device *adev = ring->adev;
Alex Deuchera1255102016-10-13 17:41:13 -0400355 const struct amdgpu_ip_block *ip_block;
Alex Deucher93dcc372016-06-17 17:05:15 -0400356
Christian König21cd9422016-10-05 15:36:39 +0200357 if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
Alex Deucher93dcc372016-06-17 17:05:15 -0400358 /* only compute rings */
359 return false;
360
361 ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
362 if (!ip_block)
363 return false;
364
Alex Deuchera1255102016-10-13 17:41:13 -0400365 if (ip_block->version->major <= 7) {
Alex Deucher93dcc372016-06-17 17:05:15 -0400366 /* gfx7 has no workaround */
367 return true;
Alex Deuchera1255102016-10-13 17:41:13 -0400368 } else if (ip_block->version->major == 8) {
Alex Deucher93dcc372016-06-17 17:05:15 -0400369 if (adev->gfx.mec_fw_version >= 673)
370 /* gfx8 is fixed in MEC firmware 673 */
371 return false;
372 else
373 return true;
374 }
375 return false;
376}
377
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400378/**
379 * amdgpu_vm_flush - hardware flush the vm
380 *
381 * @ring: ring to use for flush
Christian Königcffadc82016-03-01 13:34:49 +0100382 * @vm_id: vmid number to use
Christian König4ff37a82016-02-26 16:18:26 +0100383 * @pd_addr: address of the page directory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400384 *
Christian König4ff37a82016-02-26 16:18:26 +0100385 * Emit a VM flush when it is necessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400386 */
Chunming Zhoufd53be32016-07-01 17:59:01 +0800387int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400388{
Christian König971fe9a92016-03-01 15:09:25 +0100389 struct amdgpu_device *adev = ring->adev;
Chunming Zhoufd53be32016-07-01 17:59:01 +0800390 struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
Christian Königd564a062016-03-01 15:51:53 +0100391 bool gds_switch_needed = ring->funcs->emit_gds_switch && (
Chunming Zhoufd53be32016-07-01 17:59:01 +0800392 id->gds_base != job->gds_base ||
393 id->gds_size != job->gds_size ||
394 id->gws_base != job->gws_base ||
395 id->gws_size != job->gws_size ||
396 id->oa_base != job->oa_base ||
397 id->oa_size != job->oa_size);
Christian König41d9eb22016-03-01 16:46:18 +0100398 int r;
Christian Königd564a062016-03-01 15:51:53 +0100399
400 if (ring->funcs->emit_pipeline_sync && (
Chunming Zhoufd53be32016-07-01 17:59:01 +0800401 job->vm_needs_flush || gds_switch_needed ||
Alex Deucher93dcc372016-06-17 17:05:15 -0400402 amdgpu_vm_ring_has_compute_vm_bug(ring)))
Christian Königd564a062016-03-01 15:51:53 +0100403 amdgpu_ring_emit_pipeline_sync(ring);
Christian König971fe9a92016-03-01 15:09:25 +0100404
Chunming Zhouaa1c8902016-06-30 13:56:02 +0800405 if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
406 amdgpu_vm_is_gpu_reset(adev, id))) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100407 struct dma_fence *fence;
Christian König41d9eb22016-03-01 16:46:18 +0100408
Chunming Zhoufd53be32016-07-01 17:59:01 +0800409 trace_amdgpu_vm_flush(job->vm_pd_addr, ring->idx, job->vm_id);
410 amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
Christian König41d9eb22016-03-01 16:46:18 +0100411
Christian König3dab83b2016-06-01 13:31:17 +0200412 r = amdgpu_fence_emit(ring, &fence);
413 if (r)
414 return r;
415
Christian König41d9eb22016-03-01 16:46:18 +0100416 mutex_lock(&adev->vm_manager.lock);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100417 dma_fence_put(id->last_flush);
Christian König3dab83b2016-06-01 13:31:17 +0200418 id->last_flush = fence;
Christian König41d9eb22016-03-01 16:46:18 +0100419 mutex_unlock(&adev->vm_manager.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400420 }
Christian Königcffadc82016-03-01 13:34:49 +0100421
Christian Königd564a062016-03-01 15:51:53 +0100422 if (gds_switch_needed) {
Chunming Zhoufd53be32016-07-01 17:59:01 +0800423 id->gds_base = job->gds_base;
424 id->gds_size = job->gds_size;
425 id->gws_base = job->gws_base;
426 id->gws_size = job->gws_size;
427 id->oa_base = job->oa_base;
428 id->oa_size = job->oa_size;
429 amdgpu_ring_emit_gds_switch(ring, job->vm_id,
430 job->gds_base, job->gds_size,
431 job->gws_base, job->gws_size,
432 job->oa_base, job->oa_size);
Christian König971fe9a92016-03-01 15:09:25 +0100433 }
Christian König41d9eb22016-03-01 16:46:18 +0100434
435 return 0;
Christian König971fe9a92016-03-01 15:09:25 +0100436}
437
438/**
439 * amdgpu_vm_reset_id - reset VMID to zero
440 *
441 * @adev: amdgpu device structure
442 * @vm_id: vmid number to use
443 *
444 * Reset saved GDW, GWS and OA to force switch on next flush.
445 */
446void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
447{
Christian Königbcb1ba32016-03-08 15:40:11 +0100448 struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];
Christian König971fe9a92016-03-01 15:09:25 +0100449
Christian Königbcb1ba32016-03-08 15:40:11 +0100450 id->gds_base = 0;
451 id->gds_size = 0;
452 id->gws_base = 0;
453 id->gws_size = 0;
454 id->oa_base = 0;
455 id->oa_size = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400456}
457
458/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400459 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
460 *
461 * @vm: requested vm
462 * @bo: requested buffer object
463 *
Christian König8843dbb2016-01-26 12:17:11 +0100464 * Find @bo inside the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400465 * Search inside the @bos vm list for the requested vm
466 * Returns the found bo_va or NULL if none is found
467 *
468 * Object has to be reserved!
469 */
470struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
471 struct amdgpu_bo *bo)
472{
473 struct amdgpu_bo_va *bo_va;
474
475 list_for_each_entry(bo_va, &bo->va, bo_list) {
476 if (bo_va->vm == vm) {
477 return bo_va;
478 }
479 }
480 return NULL;
481}
482
483/**
Christian Königafef8b82016-08-12 13:29:18 +0200484 * amdgpu_vm_do_set_ptes - helper to call the right asic function
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400485 *
Christian König29efc4f2016-08-04 14:52:50 +0200486 * @params: see amdgpu_pte_update_params definition
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400487 * @pe: addr of the page entry
488 * @addr: dst addr to write into pe
489 * @count: number of page entries to update
490 * @incr: increase next addr by incr bytes
491 * @flags: hw access flags
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400492 *
493 * Traces the parameters and calls the right asic functions
494 * to setup the page table using the DMA.
495 */
Christian Königafef8b82016-08-12 13:29:18 +0200496static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
497 uint64_t pe, uint64_t addr,
498 unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +0800499 uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400500{
Christian Königec2f05f2016-09-25 16:11:52 +0200501 trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400502
Christian Königafef8b82016-08-12 13:29:18 +0200503 if (count < 3) {
Christian Königde9ea7b2016-08-12 11:33:30 +0200504 amdgpu_vm_write_pte(params->adev, params->ib, pe,
505 addr | flags, count, incr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400506
507 } else {
Christian König27c5f362016-08-04 15:02:49 +0200508 amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400509 count, incr, flags);
510 }
511}
512
513/**
Christian Königafef8b82016-08-12 13:29:18 +0200514 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
515 *
516 * @params: see amdgpu_pte_update_params definition
517 * @pe: addr of the page entry
518 * @addr: dst addr to write into pe
519 * @count: number of page entries to update
520 * @incr: increase next addr by incr bytes
521 * @flags: hw access flags
522 *
523 * Traces the parameters and calls the DMA function to copy the PTEs.
524 */
525static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
526 uint64_t pe, uint64_t addr,
527 unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +0800528 uint64_t flags)
Christian Königafef8b82016-08-12 13:29:18 +0200529{
Christian Königec2f05f2016-09-25 16:11:52 +0200530 uint64_t src = (params->src + (addr >> 12) * 8);
Christian Königafef8b82016-08-12 13:29:18 +0200531
Christian Königec2f05f2016-09-25 16:11:52 +0200532
533 trace_amdgpu_vm_copy_ptes(pe, src, count);
534
535 amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
Christian Königafef8b82016-08-12 13:29:18 +0200536}
537
538/**
Christian Königb07c9d22015-11-30 13:26:07 +0100539 * amdgpu_vm_map_gart - Resolve gart mapping of addr
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400540 *
Christian Königb07c9d22015-11-30 13:26:07 +0100541 * @pages_addr: optional DMA address to use for lookup
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400542 * @addr: the unmapped addr
543 *
544 * Look up the physical address of the page that the pte resolves
Christian Königb07c9d22015-11-30 13:26:07 +0100545 * to and return the pointer for the page table entry.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400546 */
Christian Königde9ea7b2016-08-12 11:33:30 +0200547static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400548{
549 uint64_t result;
550
Christian Königde9ea7b2016-08-12 11:33:30 +0200551 /* page table offset */
552 result = pages_addr[addr >> PAGE_SHIFT];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400553
Christian Königde9ea7b2016-08-12 11:33:30 +0200554 /* in case cpu page size != gpu page size*/
555 result |= addr & (~PAGE_MASK);
Christian Königb07c9d22015-11-30 13:26:07 +0100556
557 result &= 0xFFFFFFFFFFFFF000ULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400558
559 return result;
560}
561
Christian Königf8991ba2016-09-16 15:36:49 +0200562/*
563 * amdgpu_vm_update_pdes - make sure that page directory is valid
564 *
565 * @adev: amdgpu_device pointer
566 * @vm: requested vm
567 * @start: start of GPU address range
568 * @end: end of GPU address range
569 *
570 * Allocates new page tables if necessary
571 * and updates the page directory.
572 * Returns 0 for success, error for failure.
573 */
574int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
575 struct amdgpu_vm *vm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400576{
Christian Königf8991ba2016-09-16 15:36:49 +0200577 struct amdgpu_bo *shadow;
Christian König2d55e452016-02-08 17:37:38 +0100578 struct amdgpu_ring *ring;
Christian Königf8991ba2016-09-16 15:36:49 +0200579 uint64_t pd_addr, shadow_addr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400580 uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
Christian Königf8991ba2016-09-16 15:36:49 +0200581 uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400582 unsigned count = 0, pt_idx, ndw;
Christian Königd71518b2016-02-01 12:20:25 +0100583 struct amdgpu_job *job;
Christian König29efc4f2016-08-04 14:52:50 +0200584 struct amdgpu_pte_update_params params;
Dave Airlie220196b2016-10-28 11:33:52 +1000585 struct dma_fence *fence = NULL;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800586
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400587 int r;
588
Christian König2d55e452016-02-08 17:37:38 +0100589 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
Christian Königf8991ba2016-09-16 15:36:49 +0200590 shadow = vm->page_directory->shadow;
Christian König2d55e452016-02-08 17:37:38 +0100591
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400592 /* padding, etc. */
593 ndw = 64;
594
595 /* assume the worst case */
596 ndw += vm->max_pde_used * 6;
597
Christian Königf8991ba2016-09-16 15:36:49 +0200598 pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
599 if (shadow) {
600 r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
601 if (r)
602 return r;
603 shadow_addr = amdgpu_bo_gpu_offset(shadow);
604 ndw *= 2;
605 } else {
606 shadow_addr = 0;
607 }
608
Christian Königd71518b2016-02-01 12:20:25 +0100609 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
610 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400611 return r;
Christian Königd71518b2016-02-01 12:20:25 +0100612
Christian König27c5f362016-08-04 15:02:49 +0200613 memset(&params, 0, sizeof(params));
614 params.adev = adev;
Christian König29efc4f2016-08-04 14:52:50 +0200615 params.ib = &job->ibs[0];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400616
617 /* walk over the address space and update the page directory */
618 for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
Christian König914b4dc2016-09-28 12:27:37 +0200619 struct amdgpu_bo *bo = vm->page_tables[pt_idx].bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400620 uint64_t pde, pt;
621
622 if (bo == NULL)
623 continue;
624
Christian König0fc86832016-09-16 11:46:23 +0200625 if (bo->shadow) {
Christian Königf8991ba2016-09-16 15:36:49 +0200626 struct amdgpu_bo *pt_shadow = bo->shadow;
Christian König0fc86832016-09-16 11:46:23 +0200627
Christian Königf8991ba2016-09-16 15:36:49 +0200628 r = amdgpu_ttm_bind(&pt_shadow->tbo,
629 &pt_shadow->tbo.mem);
Christian König0fc86832016-09-16 11:46:23 +0200630 if (r)
631 return r;
632 }
633
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400634 pt = amdgpu_bo_gpu_offset(bo);
Christian Königf8991ba2016-09-16 15:36:49 +0200635 if (vm->page_tables[pt_idx].addr == pt)
636 continue;
637
638 vm->page_tables[pt_idx].addr = pt;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400639
640 pde = pd_addr + pt_idx * 8;
641 if (((last_pde + 8 * count) != pde) ||
Christian König96105e52016-08-12 12:59:59 +0200642 ((last_pt + incr * count) != pt) ||
643 (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400644
645 if (count) {
Christian Königf8991ba2016-09-16 15:36:49 +0200646 if (shadow)
647 amdgpu_vm_do_set_ptes(&params,
648 last_shadow,
649 last_pt, count,
650 incr,
651 AMDGPU_PTE_VALID);
652
Christian Königafef8b82016-08-12 13:29:18 +0200653 amdgpu_vm_do_set_ptes(&params, last_pde,
654 last_pt, count, incr,
655 AMDGPU_PTE_VALID);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400656 }
657
658 count = 1;
659 last_pde = pde;
Christian Königf8991ba2016-09-16 15:36:49 +0200660 last_shadow = shadow_addr + pt_idx * 8;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400661 last_pt = pt;
662 } else {
663 ++count;
664 }
665 }
666
Christian Königf8991ba2016-09-16 15:36:49 +0200667 if (count) {
668 if (vm->page_directory->shadow)
669 amdgpu_vm_do_set_ptes(&params, last_shadow, last_pt,
670 count, incr, AMDGPU_PTE_VALID);
671
Christian Königafef8b82016-08-12 13:29:18 +0200672 amdgpu_vm_do_set_ptes(&params, last_pde, last_pt,
673 count, incr, AMDGPU_PTE_VALID);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800674 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400675
Christian Königf8991ba2016-09-16 15:36:49 +0200676 if (params.ib->length_dw == 0) {
677 amdgpu_job_free(job);
678 return 0;
679 }
680
681 amdgpu_ring_pad_ib(ring, params.ib);
682 amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
683 AMDGPU_FENCE_OWNER_VM);
684 if (shadow)
685 amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
686 AMDGPU_FENCE_OWNER_VM);
687
688 WARN_ON(params.ib->length_dw > ndw);
689 r = amdgpu_job_submit(job, ring, &vm->entity,
690 AMDGPU_FENCE_OWNER_VM, &fence);
691 if (r)
692 goto error_free;
693
694 amdgpu_bo_fence(vm->page_directory, fence, true);
Dave Airlie220196b2016-10-28 11:33:52 +1000695 dma_fence_put(vm->page_directory_fence);
696 vm->page_directory_fence = dma_fence_get(fence);
697 dma_fence_put(fence);
Christian Königf8991ba2016-09-16 15:36:49 +0200698
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400699 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800700
701error_free:
Christian Königd71518b2016-02-01 12:20:25 +0100702 amdgpu_job_free(job);
Chunming Zhou4af9f072015-08-03 12:57:31 +0800703 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400704}
705
706/**
Christian König92696dd2016-08-05 13:56:35 +0200707 * amdgpu_vm_update_ptes - make sure that page tables are valid
708 *
709 * @params: see amdgpu_pte_update_params definition
710 * @vm: requested vm
711 * @start: start of GPU address range
712 * @end: end of GPU address range
713 * @dst: destination address to map to, the next dst inside the function
714 * @flags: mapping flags
715 *
716 * Update the page tables in the range @start - @end.
717 */
718static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
719 struct amdgpu_vm *vm,
720 uint64_t start, uint64_t end,
Chunming Zhou6b777602016-09-21 16:19:19 +0800721 uint64_t dst, uint64_t flags)
Christian König92696dd2016-08-05 13:56:35 +0200722{
723 const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;
724
725 uint64_t cur_pe_start, cur_nptes, cur_dst;
726 uint64_t addr; /* next GPU address to be updated */
727 uint64_t pt_idx;
728 struct amdgpu_bo *pt;
729 unsigned nptes; /* next number of ptes to be updated */
730 uint64_t next_pe_start;
731
732 /* initialize the variables */
733 addr = start;
734 pt_idx = addr >> amdgpu_vm_block_size;
Christian König914b4dc2016-09-28 12:27:37 +0200735 pt = vm->page_tables[pt_idx].bo;
Chunming Zhou4c7e8852016-08-15 11:46:21 +0800736 if (params->shadow) {
737 if (!pt->shadow)
738 return;
Christian König914b4dc2016-09-28 12:27:37 +0200739 pt = pt->shadow;
Chunming Zhou4c7e8852016-08-15 11:46:21 +0800740 }
Christian König92696dd2016-08-05 13:56:35 +0200741 if ((addr & ~mask) == (end & ~mask))
742 nptes = end - addr;
743 else
744 nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
745
746 cur_pe_start = amdgpu_bo_gpu_offset(pt);
747 cur_pe_start += (addr & mask) * 8;
748 cur_nptes = nptes;
749 cur_dst = dst;
750
751 /* for next ptb*/
752 addr += nptes;
753 dst += nptes * AMDGPU_GPU_PAGE_SIZE;
754
755 /* walk over the address space and update the page tables */
756 while (addr < end) {
757 pt_idx = addr >> amdgpu_vm_block_size;
Christian König914b4dc2016-09-28 12:27:37 +0200758 pt = vm->page_tables[pt_idx].bo;
Chunming Zhou4c7e8852016-08-15 11:46:21 +0800759 if (params->shadow) {
760 if (!pt->shadow)
761 return;
Christian König914b4dc2016-09-28 12:27:37 +0200762 pt = pt->shadow;
Chunming Zhou4c7e8852016-08-15 11:46:21 +0800763 }
Christian König92696dd2016-08-05 13:56:35 +0200764
765 if ((addr & ~mask) == (end & ~mask))
766 nptes = end - addr;
767 else
768 nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
769
770 next_pe_start = amdgpu_bo_gpu_offset(pt);
771 next_pe_start += (addr & mask) * 8;
772
Christian König96105e52016-08-12 12:59:59 +0200773 if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
774 ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
Christian König92696dd2016-08-05 13:56:35 +0200775 /* The next ptb is consecutive to current ptb.
Christian Königafef8b82016-08-12 13:29:18 +0200776 * Don't call the update function now.
Christian König92696dd2016-08-05 13:56:35 +0200777 * Will update two ptbs together in future.
778 */
779 cur_nptes += nptes;
780 } else {
Christian Königafef8b82016-08-12 13:29:18 +0200781 params->func(params, cur_pe_start, cur_dst, cur_nptes,
782 AMDGPU_GPU_PAGE_SIZE, flags);
Christian König92696dd2016-08-05 13:56:35 +0200783
784 cur_pe_start = next_pe_start;
785 cur_nptes = nptes;
786 cur_dst = dst;
787 }
788
789 /* for next ptb*/
790 addr += nptes;
791 dst += nptes * AMDGPU_GPU_PAGE_SIZE;
792 }
793
Christian Königafef8b82016-08-12 13:29:18 +0200794 params->func(params, cur_pe_start, cur_dst, cur_nptes,
795 AMDGPU_GPU_PAGE_SIZE, flags);
Christian König92696dd2016-08-05 13:56:35 +0200796}
797
798/*
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400799 * amdgpu_vm_frag_ptes - add fragment information to PTEs
800 *
Christian König29efc4f2016-08-04 14:52:50 +0200801 * @params: see amdgpu_pte_update_params definition
Christian König92696dd2016-08-05 13:56:35 +0200802 * @vm: requested vm
803 * @start: first PTE to handle
804 * @end: last PTE to handle
805 * @dst: addr those PTEs should point to
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400806 * @flags: hw mapping flags
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400807 */
Christian König27c5f362016-08-04 15:02:49 +0200808static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
Christian König92696dd2016-08-05 13:56:35 +0200809 struct amdgpu_vm *vm,
810 uint64_t start, uint64_t end,
Chunming Zhou6b777602016-09-21 16:19:19 +0800811 uint64_t dst, uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400812{
813 /**
814 * The MC L1 TLB supports variable sized pages, based on a fragment
815 * field in the PTE. When this field is set to a non-zero value, page
816 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
817 * flags are considered valid for all PTEs within the fragment range
818 * and corresponding mappings are assumed to be physically contiguous.
819 *
820 * The L1 TLB can store a single PTE for the whole fragment,
821 * significantly increasing the space available for translation
822 * caching. This leads to large improvements in throughput when the
823 * TLB is under pressure.
824 *
825 * The L2 TLB distributes small and large fragments into two
826 * asymmetric partitions. The large fragment cache is significantly
827 * larger. Thus, we try to use large fragments wherever possible.
828 * Userspace can support this by aligning virtual base address and
829 * allocation size to the fragment size.
830 */
831
Christian König80366172016-10-04 13:39:43 +0200832 /* SI and newer are optimized for 64KB */
833 uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
834 uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400835
Christian König92696dd2016-08-05 13:56:35 +0200836 uint64_t frag_start = ALIGN(start, frag_align);
837 uint64_t frag_end = end & ~(frag_align - 1);
Christian König31f6c1f2016-01-26 12:37:49 +0100838
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400839 /* system pages are non continuously */
Christian Königb7fc2cb2016-08-11 16:44:15 +0200840 if (params->src || !(flags & AMDGPU_PTE_VALID) ||
Christian König92696dd2016-08-05 13:56:35 +0200841 (frag_start >= frag_end)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400842
Christian König92696dd2016-08-05 13:56:35 +0200843 amdgpu_vm_update_ptes(params, vm, start, end, dst, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400844 return;
845 }
846
847 /* handle the 4K area at the beginning */
Christian König92696dd2016-08-05 13:56:35 +0200848 if (start != frag_start) {
849 amdgpu_vm_update_ptes(params, vm, start, frag_start,
850 dst, flags);
851 dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400852 }
853
854 /* handle the area in the middle */
Christian König92696dd2016-08-05 13:56:35 +0200855 amdgpu_vm_update_ptes(params, vm, frag_start, frag_end, dst,
Christian König80366172016-10-04 13:39:43 +0200856 flags | frag_flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400857
858 /* handle the 4K area at the end */
Christian König92696dd2016-08-05 13:56:35 +0200859 if (frag_end != end) {
860 dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
861 amdgpu_vm_update_ptes(params, vm, frag_end, end, dst, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400862 }
863}
864
865/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400866 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
867 *
868 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +0200869 * @exclusive: fence we need to sync to
Christian Königfa3ab3c2016-03-18 21:00:35 +0100870 * @src: address where to copy page table entries from
871 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +0100872 * @vm: requested vm
873 * @start: start of mapped range
874 * @last: last mapped entry
875 * @flags: flags for the entries
876 * @addr: addr to set the area to
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400877 * @fence: optional resulting fence
878 *
Christian Königa14faa62016-01-25 14:27:31 +0100879 * Fill in the page table entries between @start and @last.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400880 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400881 */
882static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100883 struct dma_fence *exclusive,
Christian Königfa3ab3c2016-03-18 21:00:35 +0100884 uint64_t src,
885 dma_addr_t *pages_addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400886 struct amdgpu_vm *vm,
Christian Königa14faa62016-01-25 14:27:31 +0100887 uint64_t start, uint64_t last,
Chunming Zhou6b777602016-09-21 16:19:19 +0800888 uint64_t flags, uint64_t addr,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100889 struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400890{
Christian König2d55e452016-02-08 17:37:38 +0100891 struct amdgpu_ring *ring;
Christian Königa1e08d32016-01-26 11:40:46 +0100892 void *owner = AMDGPU_FENCE_OWNER_VM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400893 unsigned nptes, ncmds, ndw;
Christian Königd71518b2016-02-01 12:20:25 +0100894 struct amdgpu_job *job;
Christian König29efc4f2016-08-04 14:52:50 +0200895 struct amdgpu_pte_update_params params;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100896 struct dma_fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400897 int r;
898
Christian Königafef8b82016-08-12 13:29:18 +0200899 memset(&params, 0, sizeof(params));
900 params.adev = adev;
901 params.src = src;
902
Christian König2d55e452016-02-08 17:37:38 +0100903 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
Christian König27c5f362016-08-04 15:02:49 +0200904
Christian König29efc4f2016-08-04 14:52:50 +0200905 memset(&params, 0, sizeof(params));
Christian König27c5f362016-08-04 15:02:49 +0200906 params.adev = adev;
Christian König29efc4f2016-08-04 14:52:50 +0200907 params.src = src;
Christian König2d55e452016-02-08 17:37:38 +0100908
Christian Königa1e08d32016-01-26 11:40:46 +0100909 /* sync to everything on unmapping */
910 if (!(flags & AMDGPU_PTE_VALID))
911 owner = AMDGPU_FENCE_OWNER_UNDEFINED;
912
Christian Königa14faa62016-01-25 14:27:31 +0100913 nptes = last - start + 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400914
915 /*
916 * reserve space for one command every (1 << BLOCK_SIZE)
917 * entries or 2k dwords (whatever is smaller)
918 */
919 ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;
920
921 /* padding, etc. */
922 ndw = 64;
923
Christian Königb0456f92016-08-11 14:06:54 +0200924 if (src) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400925 /* only copy commands needed */
926 ndw += ncmds * 7;
927
Christian Königafef8b82016-08-12 13:29:18 +0200928 params.func = amdgpu_vm_do_copy_ptes;
929
Christian Königb0456f92016-08-11 14:06:54 +0200930 } else if (pages_addr) {
931 /* copy commands needed */
932 ndw += ncmds * 7;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400933
Christian Königb0456f92016-08-11 14:06:54 +0200934 /* and also PTEs */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400935 ndw += nptes * 2;
936
Christian Königafef8b82016-08-12 13:29:18 +0200937 params.func = amdgpu_vm_do_copy_ptes;
938
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400939 } else {
940 /* set page commands needed */
941 ndw += ncmds * 10;
942
943 /* two extra commands for begin/end of fragment */
944 ndw += 2 * 10;
Christian Königafef8b82016-08-12 13:29:18 +0200945
946 params.func = amdgpu_vm_do_set_ptes;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400947 }
948
Christian Königd71518b2016-02-01 12:20:25 +0100949 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
950 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400951 return r;
Christian Königd71518b2016-02-01 12:20:25 +0100952
Christian König29efc4f2016-08-04 14:52:50 +0200953 params.ib = &job->ibs[0];
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800954
Christian Königb0456f92016-08-11 14:06:54 +0200955 if (!src && pages_addr) {
956 uint64_t *pte;
957 unsigned i;
958
959 /* Put the PTEs at the end of the IB. */
960 i = ndw - nptes * 2;
961 pte= (uint64_t *)&(job->ibs->ptr[i]);
962 params.src = job->ibs->gpu_addr + i * 4;
963
964 for (i = 0; i < nptes; ++i) {
965 pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
966 AMDGPU_GPU_PAGE_SIZE);
967 pte[i] |= flags;
968 }
Christian Königd7a4ac62016-09-25 11:54:00 +0200969 addr = 0;
Christian Königb0456f92016-08-11 14:06:54 +0200970 }
971
Christian König3cabaa52016-06-06 10:17:58 +0200972 r = amdgpu_sync_fence(adev, &job->sync, exclusive);
973 if (r)
974 goto error_free;
975
Christian Könige86f9ce2016-02-08 12:13:05 +0100976 r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
Christian Königa1e08d32016-01-26 11:40:46 +0100977 owner);
978 if (r)
979 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400980
Christian Königa1e08d32016-01-26 11:40:46 +0100981 r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
982 if (r)
983 goto error_free;
984
Chunming Zhou4c7e8852016-08-15 11:46:21 +0800985 params.shadow = true;
986 amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
987 params.shadow = false;
Christian König92696dd2016-08-05 13:56:35 +0200988 amdgpu_vm_frag_ptes(&params, vm, start, last + 1, addr, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400989
Christian König29efc4f2016-08-04 14:52:50 +0200990 amdgpu_ring_pad_ib(ring, params.ib);
991 WARN_ON(params.ib->length_dw > ndw);
Christian König2bd9ccf2016-02-01 12:53:58 +0100992 r = amdgpu_job_submit(job, ring, &vm->entity,
993 AMDGPU_FENCE_OWNER_VM, &f);
Chunming Zhou4af9f072015-08-03 12:57:31 +0800994 if (r)
995 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400996
Christian Königbf60efd2015-09-04 10:47:56 +0200997 amdgpu_bo_fence(vm->page_directory, f, true);
Christian König284710f2017-01-30 11:09:31 +0100998 dma_fence_put(*fence);
999 *fence = f;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001000 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001001
1002error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001003 amdgpu_job_free(job);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001004 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001005}
1006
1007/**
Christian Königa14faa62016-01-25 14:27:31 +01001008 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
1009 *
1010 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +02001011 * @exclusive: fence we need to sync to
Christian König8358dce2016-03-30 10:50:25 +02001012 * @gtt_flags: flags as they are used for GTT
1013 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +01001014 * @vm: requested vm
1015 * @mapping: mapped range and flags to use for the update
Christian König8358dce2016-03-30 10:50:25 +02001016 * @flags: HW flags for the mapping
Christian König63e0ba42016-08-16 17:38:37 +02001017 * @nodes: array of drm_mm_nodes with the MC addresses
Christian Königa14faa62016-01-25 14:27:31 +01001018 * @fence: optional resulting fence
1019 *
1020 * Split the mapping into smaller chunks so that each update fits
1021 * into a SDMA IB.
1022 * Returns 0 for success, -EINVAL for failure.
1023 */
1024static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001025 struct dma_fence *exclusive,
Chunming Zhou6b777602016-09-21 16:19:19 +08001026 uint64_t gtt_flags,
Christian König8358dce2016-03-30 10:50:25 +02001027 dma_addr_t *pages_addr,
Christian Königa14faa62016-01-25 14:27:31 +01001028 struct amdgpu_vm *vm,
1029 struct amdgpu_bo_va_mapping *mapping,
Chunming Zhou6b777602016-09-21 16:19:19 +08001030 uint64_t flags,
Christian König63e0ba42016-08-16 17:38:37 +02001031 struct drm_mm_node *nodes,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001032 struct dma_fence **fence)
Christian Königa14faa62016-01-25 14:27:31 +01001033{
Christian König63e0ba42016-08-16 17:38:37 +02001034 uint64_t pfn, src = 0, start = mapping->it.start;
Christian Königa14faa62016-01-25 14:27:31 +01001035 int r;
1036
1037 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1038 * but in case of something, we filter the flags in first place
1039 */
1040 if (!(mapping->flags & AMDGPU_PTE_READABLE))
1041 flags &= ~AMDGPU_PTE_READABLE;
1042 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1043 flags &= ~AMDGPU_PTE_WRITEABLE;
1044
1045 trace_amdgpu_vm_bo_update(mapping);
1046
Christian König63e0ba42016-08-16 17:38:37 +02001047 pfn = mapping->offset >> PAGE_SHIFT;
1048 if (nodes) {
1049 while (pfn >= nodes->size) {
1050 pfn -= nodes->size;
1051 ++nodes;
1052 }
Christian Königfa3ab3c2016-03-18 21:00:35 +01001053 }
Christian Königa14faa62016-01-25 14:27:31 +01001054
Christian König63e0ba42016-08-16 17:38:37 +02001055 do {
1056 uint64_t max_entries;
1057 uint64_t addr, last;
Christian Königa14faa62016-01-25 14:27:31 +01001058
Christian König63e0ba42016-08-16 17:38:37 +02001059 if (nodes) {
1060 addr = nodes->start << PAGE_SHIFT;
1061 max_entries = (nodes->size - pfn) *
1062 (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
1063 } else {
1064 addr = 0;
1065 max_entries = S64_MAX;
1066 }
Christian Königa14faa62016-01-25 14:27:31 +01001067
Christian König63e0ba42016-08-16 17:38:37 +02001068 if (pages_addr) {
1069 if (flags == gtt_flags)
1070 src = adev->gart.table_addr +
1071 (addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
1072 else
1073 max_entries = min(max_entries, 16ull * 1024ull);
1074 addr = 0;
1075 } else if (flags & AMDGPU_PTE_VALID) {
1076 addr += adev->vm_manager.vram_base_offset;
1077 }
1078 addr += pfn << PAGE_SHIFT;
1079
1080 last = min((uint64_t)mapping->it.last, start + max_entries - 1);
Christian König3cabaa52016-06-06 10:17:58 +02001081 r = amdgpu_vm_bo_update_mapping(adev, exclusive,
1082 src, pages_addr, vm,
Christian Königa14faa62016-01-25 14:27:31 +01001083 start, last, flags, addr,
1084 fence);
1085 if (r)
1086 return r;
1087
Christian König63e0ba42016-08-16 17:38:37 +02001088 pfn += last - start + 1;
1089 if (nodes && nodes->size == pfn) {
1090 pfn = 0;
1091 ++nodes;
1092 }
Christian Königa14faa62016-01-25 14:27:31 +01001093 start = last + 1;
Christian König63e0ba42016-08-16 17:38:37 +02001094
1095 } while (unlikely(start != mapping->it.last + 1));
Christian Königa14faa62016-01-25 14:27:31 +01001096
1097 return 0;
1098}
1099
1100/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001101 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1102 *
1103 * @adev: amdgpu_device pointer
1104 * @bo_va: requested BO and VM object
Christian König99e124f2016-08-16 14:43:17 +02001105 * @clear: if true clear the entries
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001106 *
1107 * Fill in the page table entries for @bo_va.
1108 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001109 */
1110int amdgpu_vm_bo_update(struct amdgpu_device *adev,
1111 struct amdgpu_bo_va *bo_va,
Christian König99e124f2016-08-16 14:43:17 +02001112 bool clear)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001113{
1114 struct amdgpu_vm *vm = bo_va->vm;
1115 struct amdgpu_bo_va_mapping *mapping;
Christian König8358dce2016-03-30 10:50:25 +02001116 dma_addr_t *pages_addr = NULL;
Chunming Zhou6b777602016-09-21 16:19:19 +08001117 uint64_t gtt_flags, flags;
Christian König99e124f2016-08-16 14:43:17 +02001118 struct ttm_mem_reg *mem;
Christian König63e0ba42016-08-16 17:38:37 +02001119 struct drm_mm_node *nodes;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001120 struct dma_fence *exclusive;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001121 int r;
1122
Christian Königa5f6b5b2017-01-30 11:01:38 +01001123 if (clear || !bo_va->bo) {
Christian König99e124f2016-08-16 14:43:17 +02001124 mem = NULL;
Christian König63e0ba42016-08-16 17:38:37 +02001125 nodes = NULL;
Christian König99e124f2016-08-16 14:43:17 +02001126 exclusive = NULL;
1127 } else {
Christian König8358dce2016-03-30 10:50:25 +02001128 struct ttm_dma_tt *ttm;
1129
Christian König99e124f2016-08-16 14:43:17 +02001130 mem = &bo_va->bo->tbo.mem;
Christian König63e0ba42016-08-16 17:38:37 +02001131 nodes = mem->mm_node;
1132 if (mem->mem_type == TTM_PL_TT) {
Christian König8358dce2016-03-30 10:50:25 +02001133 ttm = container_of(bo_va->bo->tbo.ttm, struct
1134 ttm_dma_tt, ttm);
1135 pages_addr = ttm->dma_address;
Christian König9ab21462015-11-30 14:19:26 +01001136 }
Christian König3cabaa52016-06-06 10:17:58 +02001137 exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001138 }
1139
Christian Königa5f6b5b2017-01-30 11:01:38 +01001140 if (bo_va->bo) {
1141 flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
1142 gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
1143 adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
1144 flags : 0;
1145 } else {
1146 flags = 0x0;
1147 gtt_flags = ~0x0;
1148 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001149
Christian König7fc11952015-07-30 11:53:42 +02001150 spin_lock(&vm->status_lock);
1151 if (!list_empty(&bo_va->vm_status))
1152 list_splice_init(&bo_va->valids, &bo_va->invalids);
1153 spin_unlock(&vm->status_lock);
1154
1155 list_for_each_entry(mapping, &bo_va->invalids, list) {
Christian König3cabaa52016-06-06 10:17:58 +02001156 r = amdgpu_vm_bo_split_mapping(adev, exclusive,
1157 gtt_flags, pages_addr, vm,
Christian König63e0ba42016-08-16 17:38:37 +02001158 mapping, flags, nodes,
Christian König8358dce2016-03-30 10:50:25 +02001159 &bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001160 if (r)
1161 return r;
1162 }
1163
Christian Königd6c10f62015-09-28 12:00:23 +02001164 if (trace_amdgpu_vm_bo_mapping_enabled()) {
1165 list_for_each_entry(mapping, &bo_va->valids, list)
1166 trace_amdgpu_vm_bo_mapping(mapping);
1167
1168 list_for_each_entry(mapping, &bo_va->invalids, list)
1169 trace_amdgpu_vm_bo_mapping(mapping);
1170 }
1171
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001172 spin_lock(&vm->status_lock);
monk.liu6d1d0ef2015-08-14 13:36:41 +08001173 list_splice_init(&bo_va->invalids, &bo_va->valids);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001174 list_del_init(&bo_va->vm_status);
Christian König99e124f2016-08-16 14:43:17 +02001175 if (clear)
Christian König7fc11952015-07-30 11:53:42 +02001176 list_add(&bo_va->vm_status, &vm->cleared);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001177 spin_unlock(&vm->status_lock);
1178
1179 return 0;
1180}
1181
1182/**
Christian König284710f2017-01-30 11:09:31 +01001183 * amdgpu_vm_update_prt_state - update the global PRT state
1184 */
1185static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1186{
1187 unsigned long flags;
1188 bool enable;
1189
1190 spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
Christian König451bc8e2017-02-14 16:02:52 +01001191 enable = !!atomic_read(&adev->vm_manager.num_prt_users);
Christian König284710f2017-01-30 11:09:31 +01001192 adev->gart.gart_funcs->set_prt(adev, enable);
1193 spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1194}
1195
1196/**
Christian König451bc8e2017-02-14 16:02:52 +01001197 * amdgpu_vm_prt_put - add a PRT user
1198 */
1199static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1200{
1201 if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1202 amdgpu_vm_update_prt_state(adev);
1203}
1204
1205/**
Christian König0b15f2f2017-02-14 15:47:03 +01001206 * amdgpu_vm_prt_put - drop a PRT user
1207 */
1208static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1209{
Christian König451bc8e2017-02-14 16:02:52 +01001210 if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
Christian König0b15f2f2017-02-14 15:47:03 +01001211 amdgpu_vm_update_prt_state(adev);
1212}
1213
1214/**
Christian König451bc8e2017-02-14 16:02:52 +01001215 * amdgpu_vm_prt_cb - callback for updating the PRT status
Christian König284710f2017-01-30 11:09:31 +01001216 */
1217static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1218{
1219 struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1220
Christian König0b15f2f2017-02-14 15:47:03 +01001221 amdgpu_vm_prt_put(cb->adev);
Christian König284710f2017-01-30 11:09:31 +01001222 kfree(cb);
1223}
1224
1225/**
Christian König451bc8e2017-02-14 16:02:52 +01001226 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1227 */
1228static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1229 struct dma_fence *fence)
1230{
1231 struct amdgpu_prt_cb *cb = kmalloc(sizeof(struct amdgpu_prt_cb),
1232 GFP_KERNEL);
1233
1234 if (!cb) {
1235 /* Last resort when we are OOM */
1236 if (fence)
1237 dma_fence_wait(fence, false);
1238
1239 amdgpu_vm_prt_put(cb->adev);
1240 } else {
1241 cb->adev = adev;
1242 if (!fence || dma_fence_add_callback(fence, &cb->cb,
1243 amdgpu_vm_prt_cb))
1244 amdgpu_vm_prt_cb(fence, &cb->cb);
1245 }
1246}
1247
1248/**
Christian König284710f2017-01-30 11:09:31 +01001249 * amdgpu_vm_free_mapping - free a mapping
1250 *
1251 * @adev: amdgpu_device pointer
1252 * @vm: requested vm
1253 * @mapping: mapping to be freed
1254 * @fence: fence of the unmap operation
1255 *
1256 * Free a mapping and make sure we decrease the PRT usage count if applicable.
1257 */
1258static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1259 struct amdgpu_vm *vm,
1260 struct amdgpu_bo_va_mapping *mapping,
1261 struct dma_fence *fence)
1262{
Christian König451bc8e2017-02-14 16:02:52 +01001263 if (mapping->flags & AMDGPU_PTE_PRT)
1264 amdgpu_vm_add_prt_cb(adev, fence);
Christian König284710f2017-01-30 11:09:31 +01001265 kfree(mapping);
1266}
1267
1268/**
Christian König451bc8e2017-02-14 16:02:52 +01001269 * amdgpu_vm_prt_fini - finish all prt mappings
1270 *
1271 * @adev: amdgpu_device pointer
1272 * @vm: requested vm
1273 *
1274 * Register a cleanup callback to disable PRT support after VM dies.
1275 */
1276static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1277{
1278 struct reservation_object *resv = vm->page_directory->tbo.resv;
1279 struct dma_fence *excl, **shared;
1280 unsigned i, shared_count;
1281 int r;
1282
1283 r = reservation_object_get_fences_rcu(resv, &excl,
1284 &shared_count, &shared);
1285 if (r) {
1286 /* Not enough memory to grab the fence list, as last resort
1287 * block for all the fences to complete.
1288 */
1289 reservation_object_wait_timeout_rcu(resv, true, false,
1290 MAX_SCHEDULE_TIMEOUT);
1291 return;
1292 }
1293
1294 /* Add a callback for each fence in the reservation object */
1295 amdgpu_vm_prt_get(adev);
1296 amdgpu_vm_add_prt_cb(adev, excl);
1297
1298 for (i = 0; i < shared_count; ++i) {
1299 amdgpu_vm_prt_get(adev);
1300 amdgpu_vm_add_prt_cb(adev, shared[i]);
1301 }
1302
1303 kfree(shared);
1304}
1305
1306/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001307 * amdgpu_vm_clear_freed - clear freed BOs in the PT
1308 *
1309 * @adev: amdgpu_device pointer
1310 * @vm: requested vm
1311 *
1312 * Make sure all freed BOs are cleared in the PT.
1313 * Returns 0 for success.
1314 *
1315 * PTs have to be reserved and mutex must be locked!
1316 */
1317int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1318 struct amdgpu_vm *vm)
1319{
1320 struct amdgpu_bo_va_mapping *mapping;
Christian König284710f2017-01-30 11:09:31 +01001321 struct dma_fence *fence = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001322 int r;
1323
1324 while (!list_empty(&vm->freed)) {
1325 mapping = list_first_entry(&vm->freed,
1326 struct amdgpu_bo_va_mapping, list);
1327 list_del(&mapping->list);
Christian Könige17841b2016-03-08 17:52:01 +01001328
Christian König3cabaa52016-06-06 10:17:58 +02001329 r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
Christian König284710f2017-01-30 11:09:31 +01001330 0, 0, &fence);
1331 amdgpu_vm_free_mapping(adev, vm, mapping, fence);
1332 if (r) {
1333 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001334 return r;
Christian König284710f2017-01-30 11:09:31 +01001335 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001336
1337 }
Christian König284710f2017-01-30 11:09:31 +01001338 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001339 return 0;
1340
1341}
1342
1343/**
1344 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
1345 *
1346 * @adev: amdgpu_device pointer
1347 * @vm: requested vm
1348 *
1349 * Make sure all invalidated BOs are cleared in the PT.
1350 * Returns 0 for success.
1351 *
1352 * PTs have to be reserved and mutex must be locked!
1353 */
1354int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
monk.liucfe2c972015-05-26 15:01:54 +08001355 struct amdgpu_vm *vm, struct amdgpu_sync *sync)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001356{
monk.liucfe2c972015-05-26 15:01:54 +08001357 struct amdgpu_bo_va *bo_va = NULL;
Christian König91e1a522015-07-06 22:06:40 +02001358 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001359
1360 spin_lock(&vm->status_lock);
1361 while (!list_empty(&vm->invalidated)) {
1362 bo_va = list_first_entry(&vm->invalidated,
1363 struct amdgpu_bo_va, vm_status);
1364 spin_unlock(&vm->status_lock);
Christian König32b41ac2016-03-08 18:03:27 +01001365
Christian König99e124f2016-08-16 14:43:17 +02001366 r = amdgpu_vm_bo_update(adev, bo_va, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001367 if (r)
1368 return r;
1369
1370 spin_lock(&vm->status_lock);
1371 }
1372 spin_unlock(&vm->status_lock);
1373
monk.liucfe2c972015-05-26 15:01:54 +08001374 if (bo_va)
Chunming Zhoubb1e38a42015-08-03 18:19:38 +08001375 r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
Christian König91e1a522015-07-06 22:06:40 +02001376
1377 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001378}
1379
1380/**
1381 * amdgpu_vm_bo_add - add a bo to a specific vm
1382 *
1383 * @adev: amdgpu_device pointer
1384 * @vm: requested vm
1385 * @bo: amdgpu buffer object
1386 *
Christian König8843dbb2016-01-26 12:17:11 +01001387 * Add @bo into the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001388 * Add @bo to the list of bos associated with the vm
1389 * Returns newly added bo_va or NULL for failure
1390 *
1391 * Object has to be reserved!
1392 */
1393struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1394 struct amdgpu_vm *vm,
1395 struct amdgpu_bo *bo)
1396{
1397 struct amdgpu_bo_va *bo_va;
1398
1399 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
1400 if (bo_va == NULL) {
1401 return NULL;
1402 }
1403 bo_va->vm = vm;
1404 bo_va->bo = bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001405 bo_va->ref_count = 1;
1406 INIT_LIST_HEAD(&bo_va->bo_list);
Christian König7fc11952015-07-30 11:53:42 +02001407 INIT_LIST_HEAD(&bo_va->valids);
1408 INIT_LIST_HEAD(&bo_va->invalids);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001409 INIT_LIST_HEAD(&bo_va->vm_status);
Christian König32b41ac2016-03-08 18:03:27 +01001410
Christian Königa5f6b5b2017-01-30 11:01:38 +01001411 if (bo)
1412 list_add_tail(&bo_va->bo_list, &bo->va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001413
1414 return bo_va;
1415}
1416
1417/**
1418 * amdgpu_vm_bo_map - map bo inside a vm
1419 *
1420 * @adev: amdgpu_device pointer
1421 * @bo_va: bo_va to store the address
1422 * @saddr: where to map the BO
1423 * @offset: requested offset in the BO
1424 * @flags: attributes of pages (read/write/valid/etc.)
1425 *
1426 * Add a mapping of the BO at the specefied addr into the VM.
1427 * Returns 0 for success, error for failure.
1428 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08001429 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001430 */
1431int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1432 struct amdgpu_bo_va *bo_va,
1433 uint64_t saddr, uint64_t offset,
Christian König268c3002017-01-18 14:49:43 +01001434 uint64_t size, uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001435{
1436 struct amdgpu_bo_va_mapping *mapping;
1437 struct amdgpu_vm *vm = bo_va->vm;
1438 struct interval_tree_node *it;
1439 unsigned last_pfn, pt_idx;
1440 uint64_t eaddr;
1441 int r;
1442
Christian König0be52de2015-05-18 14:37:27 +02001443 /* validate the parameters */
1444 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
Chunming Zhou49b02b12015-11-13 14:18:38 +08001445 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
Christian König0be52de2015-05-18 14:37:27 +02001446 return -EINVAL;
Christian König0be52de2015-05-18 14:37:27 +02001447
Christian König284710f2017-01-30 11:09:31 +01001448 if (flags & AMDGPU_PTE_PRT) {
1449 /* Check if we have PRT hardware support */
1450 if (!adev->gart.gart_funcs->set_prt)
1451 return -EINVAL;
1452
Christian König451bc8e2017-02-14 16:02:52 +01001453 amdgpu_vm_prt_get(adev);
Christian König284710f2017-01-30 11:09:31 +01001454 }
1455
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001456 /* make sure object fit at this offset */
Felix Kuehling005ae952015-11-23 17:43:48 -05001457 eaddr = saddr + size - 1;
Christian Königa5f6b5b2017-01-30 11:01:38 +01001458 if (saddr >= eaddr ||
1459 (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001460 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001461
1462 last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
Felix Kuehling005ae952015-11-23 17:43:48 -05001463 if (last_pfn >= adev->vm_manager.max_pfn) {
1464 dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001465 last_pfn, adev->vm_manager.max_pfn);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001466 return -EINVAL;
1467 }
1468
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001469 saddr /= AMDGPU_GPU_PAGE_SIZE;
1470 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1471
Felix Kuehling005ae952015-11-23 17:43:48 -05001472 it = interval_tree_iter_first(&vm->va, saddr, eaddr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001473 if (it) {
1474 struct amdgpu_bo_va_mapping *tmp;
1475 tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
1476 /* bo and tmp overlap, invalid addr */
1477 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1478 "0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
1479 tmp->it.start, tmp->it.last + 1);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001480 r = -EINVAL;
Chunming Zhouf48b2652015-10-16 14:06:19 +08001481 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001482 }
1483
1484 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1485 if (!mapping) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001486 r = -ENOMEM;
Chunming Zhouf48b2652015-10-16 14:06:19 +08001487 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001488 }
1489
1490 INIT_LIST_HEAD(&mapping->list);
1491 mapping->it.start = saddr;
Felix Kuehling005ae952015-11-23 17:43:48 -05001492 mapping->it.last = eaddr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001493 mapping->offset = offset;
1494 mapping->flags = flags;
1495
Christian König7fc11952015-07-30 11:53:42 +02001496 list_add(&mapping->list, &bo_va->invalids);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001497 interval_tree_insert(&mapping->it, &vm->va);
1498
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001499 /* Make sure the page tables are allocated */
1500 saddr >>= amdgpu_vm_block_size;
1501 eaddr >>= amdgpu_vm_block_size;
1502
1503 BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));
1504
1505 if (eaddr > vm->max_pde_used)
1506 vm->max_pde_used = eaddr;
1507
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001508 /* walk over the address space and allocate the page tables */
1509 for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
Christian Königbf60efd2015-09-04 10:47:56 +02001510 struct reservation_object *resv = vm->page_directory->tbo.resv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001511 struct amdgpu_bo *pt;
1512
Christian König914b4dc2016-09-28 12:27:37 +02001513 if (vm->page_tables[pt_idx].bo)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001514 continue;
1515
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001516 r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
1517 AMDGPU_GPU_PAGE_SIZE, true,
Alex Deucher857d9132015-08-27 00:14:16 -04001518 AMDGPU_GEM_DOMAIN_VRAM,
Chunming Zhou1baa4392016-08-04 13:59:32 +08001519 AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
Christian König03f48dd2016-08-15 17:00:22 +02001520 AMDGPU_GEM_CREATE_SHADOW |
Christian König617859e2016-11-17 15:40:02 +01001521 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
1522 AMDGPU_GEM_CREATE_VRAM_CLEARED,
Christian Königbf60efd2015-09-04 10:47:56 +02001523 NULL, resv, &pt);
Chunming Zhou49b02b12015-11-13 14:18:38 +08001524 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001525 goto error_free;
Chunming Zhou49b02b12015-11-13 14:18:38 +08001526
Christian König82b9c552015-11-27 16:49:00 +01001527 /* Keep a reference to the page table to avoid freeing
1528 * them up in the wrong order.
1529 */
1530 pt->parent = amdgpu_bo_ref(vm->page_directory);
1531
Christian König914b4dc2016-09-28 12:27:37 +02001532 vm->page_tables[pt_idx].bo = pt;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001533 vm->page_tables[pt_idx].addr = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001534 }
1535
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001536 return 0;
1537
1538error_free:
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001539 list_del(&mapping->list);
1540 interval_tree_remove(&mapping->it, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02001541 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Christian König284710f2017-01-30 11:09:31 +01001542 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001543
Chunming Zhouf48b2652015-10-16 14:06:19 +08001544error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001545 return r;
1546}
1547
1548/**
1549 * amdgpu_vm_bo_unmap - remove bo mapping from vm
1550 *
1551 * @adev: amdgpu_device pointer
1552 * @bo_va: bo_va to remove the address from
1553 * @saddr: where to the BO is mapped
1554 *
1555 * Remove a mapping of the BO at the specefied addr from the VM.
1556 * Returns 0 for success, error for failure.
1557 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08001558 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001559 */
1560int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
1561 struct amdgpu_bo_va *bo_va,
1562 uint64_t saddr)
1563{
1564 struct amdgpu_bo_va_mapping *mapping;
1565 struct amdgpu_vm *vm = bo_va->vm;
Christian König7fc11952015-07-30 11:53:42 +02001566 bool valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001567
Christian König6c7fc502015-06-05 20:56:17 +02001568 saddr /= AMDGPU_GPU_PAGE_SIZE;
Christian König32b41ac2016-03-08 18:03:27 +01001569
Christian König7fc11952015-07-30 11:53:42 +02001570 list_for_each_entry(mapping, &bo_va->valids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001571 if (mapping->it.start == saddr)
1572 break;
1573 }
1574
Christian König7fc11952015-07-30 11:53:42 +02001575 if (&mapping->list == &bo_va->valids) {
1576 valid = false;
1577
1578 list_for_each_entry(mapping, &bo_va->invalids, list) {
1579 if (mapping->it.start == saddr)
1580 break;
1581 }
1582
Christian König32b41ac2016-03-08 18:03:27 +01001583 if (&mapping->list == &bo_va->invalids)
Christian König7fc11952015-07-30 11:53:42 +02001584 return -ENOENT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001585 }
Christian König32b41ac2016-03-08 18:03:27 +01001586
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001587 list_del(&mapping->list);
1588 interval_tree_remove(&mapping->it, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02001589 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001590
Christian Könige17841b2016-03-08 17:52:01 +01001591 if (valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001592 list_add(&mapping->list, &vm->freed);
Christian Könige17841b2016-03-08 17:52:01 +01001593 else
Christian König284710f2017-01-30 11:09:31 +01001594 amdgpu_vm_free_mapping(adev, vm, mapping,
1595 bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001596
1597 return 0;
1598}
1599
1600/**
1601 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
1602 *
1603 * @adev: amdgpu_device pointer
1604 * @bo_va: requested bo_va
1605 *
Christian König8843dbb2016-01-26 12:17:11 +01001606 * Remove @bo_va->bo from the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001607 *
1608 * Object have to be reserved!
1609 */
1610void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
1611 struct amdgpu_bo_va *bo_va)
1612{
1613 struct amdgpu_bo_va_mapping *mapping, *next;
1614 struct amdgpu_vm *vm = bo_va->vm;
1615
1616 list_del(&bo_va->bo_list);
1617
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001618 spin_lock(&vm->status_lock);
1619 list_del(&bo_va->vm_status);
1620 spin_unlock(&vm->status_lock);
1621
Christian König7fc11952015-07-30 11:53:42 +02001622 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001623 list_del(&mapping->list);
1624 interval_tree_remove(&mapping->it, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02001625 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Christian König7fc11952015-07-30 11:53:42 +02001626 list_add(&mapping->list, &vm->freed);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001627 }
Christian König7fc11952015-07-30 11:53:42 +02001628 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
1629 list_del(&mapping->list);
1630 interval_tree_remove(&mapping->it, &vm->va);
Christian König284710f2017-01-30 11:09:31 +01001631 amdgpu_vm_free_mapping(adev, vm, mapping,
1632 bo_va->last_pt_update);
Christian König7fc11952015-07-30 11:53:42 +02001633 }
Christian König32b41ac2016-03-08 18:03:27 +01001634
Chris Wilsonf54d1862016-10-25 13:00:45 +01001635 dma_fence_put(bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001636 kfree(bo_va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001637}
1638
1639/**
1640 * amdgpu_vm_bo_invalidate - mark the bo as invalid
1641 *
1642 * @adev: amdgpu_device pointer
1643 * @vm: requested vm
1644 * @bo: amdgpu buffer object
1645 *
Christian König8843dbb2016-01-26 12:17:11 +01001646 * Mark @bo as invalid.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001647 */
1648void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
1649 struct amdgpu_bo *bo)
1650{
1651 struct amdgpu_bo_va *bo_va;
1652
1653 list_for_each_entry(bo_va, &bo->va, bo_list) {
Christian König7fc11952015-07-30 11:53:42 +02001654 spin_lock(&bo_va->vm->status_lock);
1655 if (list_empty(&bo_va->vm_status))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001656 list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
Christian König7fc11952015-07-30 11:53:42 +02001657 spin_unlock(&bo_va->vm->status_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001658 }
1659}
1660
1661/**
1662 * amdgpu_vm_init - initialize a vm instance
1663 *
1664 * @adev: amdgpu_device pointer
1665 * @vm: requested vm
1666 *
Christian König8843dbb2016-01-26 12:17:11 +01001667 * Init @vm fields.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001668 */
1669int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1670{
1671 const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
1672 AMDGPU_VM_PTE_COUNT * 8);
Michel Dänzer9571e1d2016-01-19 17:59:46 +09001673 unsigned pd_size, pd_entries;
Christian König2d55e452016-02-08 17:37:38 +01001674 unsigned ring_instance;
1675 struct amdgpu_ring *ring;
Christian König2bd9ccf2016-02-01 12:53:58 +01001676 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001677 int i, r;
1678
Christian Königbcb1ba32016-03-08 15:40:11 +01001679 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
1680 vm->ids[i] = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001681 vm->va = RB_ROOT;
Chunming Zhou031e2982016-04-25 10:19:13 +08001682 vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001683 spin_lock_init(&vm->status_lock);
1684 INIT_LIST_HEAD(&vm->invalidated);
Christian König7fc11952015-07-30 11:53:42 +02001685 INIT_LIST_HEAD(&vm->cleared);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001686 INIT_LIST_HEAD(&vm->freed);
Christian König20250212016-03-08 17:58:35 +01001687
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001688 pd_size = amdgpu_vm_directory_size(adev);
1689 pd_entries = amdgpu_vm_num_pdes(adev);
1690
1691 /* allocate page table array */
Michel Dänzer9571e1d2016-01-19 17:59:46 +09001692 vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001693 if (vm->page_tables == NULL) {
1694 DRM_ERROR("Cannot allocate memory for page table array\n");
1695 return -ENOMEM;
1696 }
1697
Christian König2bd9ccf2016-02-01 12:53:58 +01001698 /* create scheduler entity for page table updates */
Christian König2d55e452016-02-08 17:37:38 +01001699
1700 ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
1701 ring_instance %= adev->vm_manager.vm_pte_num_rings;
1702 ring = adev->vm_manager.vm_pte_rings[ring_instance];
Christian König2bd9ccf2016-02-01 12:53:58 +01001703 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
1704 r = amd_sched_entity_init(&ring->sched, &vm->entity,
1705 rq, amdgpu_sched_jobs);
1706 if (r)
Chunming Zhou64827ad2016-07-28 17:20:32 +08001707 goto err;
Christian König2bd9ccf2016-02-01 12:53:58 +01001708
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +02001709 vm->page_directory_fence = NULL;
1710
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001711 r = amdgpu_bo_create(adev, pd_size, align, true,
Alex Deucher857d9132015-08-27 00:14:16 -04001712 AMDGPU_GEM_DOMAIN_VRAM,
Chunming Zhou1baa4392016-08-04 13:59:32 +08001713 AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
Christian König03f48dd2016-08-15 17:00:22 +02001714 AMDGPU_GEM_CREATE_SHADOW |
Christian König617859e2016-11-17 15:40:02 +01001715 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
1716 AMDGPU_GEM_CREATE_VRAM_CLEARED,
Christian König72d76682015-09-03 17:34:59 +02001717 NULL, NULL, &vm->page_directory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001718 if (r)
Christian König2bd9ccf2016-02-01 12:53:58 +01001719 goto error_free_sched_entity;
1720
Chunming Zhouef9f0a82015-11-13 13:43:22 +08001721 r = amdgpu_bo_reserve(vm->page_directory, false);
Christian König2bd9ccf2016-02-01 12:53:58 +01001722 if (r)
1723 goto error_free_page_directory;
1724
Christian König5a712a82016-06-21 16:28:15 +02001725 vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
Christian König2a82ec212016-09-16 13:11:45 +02001726 amdgpu_bo_unreserve(vm->page_directory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001727
1728 return 0;
Christian König2bd9ccf2016-02-01 12:53:58 +01001729
1730error_free_page_directory:
Christian König2698f622016-09-16 13:06:09 +02001731 amdgpu_bo_unref(&vm->page_directory->shadow);
Christian König2bd9ccf2016-02-01 12:53:58 +01001732 amdgpu_bo_unref(&vm->page_directory);
1733 vm->page_directory = NULL;
1734
1735error_free_sched_entity:
1736 amd_sched_entity_fini(&ring->sched, &vm->entity);
1737
Chunming Zhou64827ad2016-07-28 17:20:32 +08001738err:
1739 drm_free_large(vm->page_tables);
1740
Christian König2bd9ccf2016-02-01 12:53:58 +01001741 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001742}
1743
1744/**
1745 * amdgpu_vm_fini - tear down a vm instance
1746 *
1747 * @adev: amdgpu_device pointer
1748 * @vm: requested vm
1749 *
Christian König8843dbb2016-01-26 12:17:11 +01001750 * Tear down @vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001751 * Unbind the VM and remove all bos from the vm bo list
1752 */
1753void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1754{
1755 struct amdgpu_bo_va_mapping *mapping, *tmp;
Christian König451bc8e2017-02-14 16:02:52 +01001756 bool prt_fini_called = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001757 int i;
1758
Christian König2d55e452016-02-08 17:37:38 +01001759 amd_sched_entity_fini(vm->entity.sched, &vm->entity);
Christian König2bd9ccf2016-02-01 12:53:58 +01001760
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001761 if (!RB_EMPTY_ROOT(&vm->va)) {
1762 dev_err(adev->dev, "still active bo inside vm\n");
1763 }
1764 rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
1765 list_del(&mapping->list);
1766 interval_tree_remove(&mapping->it, &vm->va);
1767 kfree(mapping);
1768 }
1769 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
Christian König451bc8e2017-02-14 16:02:52 +01001770 if (mapping->flags & AMDGPU_PTE_PRT && !prt_fini_called) {
1771 amdgpu_vm_prt_fini(adev, vm);
1772 prt_fini_called = true;
1773 }
Christian König284710f2017-01-30 11:09:31 +01001774
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001775 list_del(&mapping->list);
Christian König451bc8e2017-02-14 16:02:52 +01001776 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001777 }
1778
Chunming Zhou1baa4392016-08-04 13:59:32 +08001779 for (i = 0; i < amdgpu_vm_num_pdes(adev); i++) {
Christian König914b4dc2016-09-28 12:27:37 +02001780 struct amdgpu_bo *pt = vm->page_tables[i].bo;
Christian König2698f622016-09-16 13:06:09 +02001781
1782 if (!pt)
1783 continue;
1784
1785 amdgpu_bo_unref(&pt->shadow);
1786 amdgpu_bo_unref(&pt);
Chunming Zhou1baa4392016-08-04 13:59:32 +08001787 }
Michel Dänzer9571e1d2016-01-19 17:59:46 +09001788 drm_free_large(vm->page_tables);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001789
Christian König2698f622016-09-16 13:06:09 +02001790 amdgpu_bo_unref(&vm->page_directory->shadow);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001791 amdgpu_bo_unref(&vm->page_directory);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001792 dma_fence_put(vm->page_directory_fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001793}
Christian Königea89f8c2015-11-15 20:52:06 +01001794
1795/**
Christian Königa9a78b32016-01-21 10:19:11 +01001796 * amdgpu_vm_manager_init - init the VM manager
1797 *
1798 * @adev: amdgpu_device pointer
1799 *
1800 * Initialize the VM manager structures
1801 */
1802void amdgpu_vm_manager_init(struct amdgpu_device *adev)
1803{
1804 unsigned i;
1805
1806 INIT_LIST_HEAD(&adev->vm_manager.ids_lru);
1807
1808 /* skip over VMID 0, since it is the system VM */
Christian König971fe9a92016-03-01 15:09:25 +01001809 for (i = 1; i < adev->vm_manager.num_ids; ++i) {
1810 amdgpu_vm_reset_id(adev, i);
Christian König832a9022016-02-15 12:33:02 +01001811 amdgpu_sync_create(&adev->vm_manager.ids[i].active);
Christian Königa9a78b32016-01-21 10:19:11 +01001812 list_add_tail(&adev->vm_manager.ids[i].list,
1813 &adev->vm_manager.ids_lru);
Christian König971fe9a92016-03-01 15:09:25 +01001814 }
Christian König2d55e452016-02-08 17:37:38 +01001815
Chris Wilsonf54d1862016-10-25 13:00:45 +01001816 adev->vm_manager.fence_context =
1817 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
Christian König1fbb2e92016-06-01 10:47:36 +02001818 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
1819 adev->vm_manager.seqno[i] = 0;
1820
Christian König2d55e452016-02-08 17:37:38 +01001821 atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
Christian Königb1c8a812016-05-04 10:34:03 +02001822 atomic64_set(&adev->vm_manager.client_counter, 0);
Christian König284710f2017-01-30 11:09:31 +01001823 spin_lock_init(&adev->vm_manager.prt_lock);
Christian König451bc8e2017-02-14 16:02:52 +01001824 atomic_set(&adev->vm_manager.num_prt_users, 0);
Christian Königa9a78b32016-01-21 10:19:11 +01001825}
1826
1827/**
Christian Königea89f8c2015-11-15 20:52:06 +01001828 * amdgpu_vm_manager_fini - cleanup VM manager
1829 *
1830 * @adev: amdgpu_device pointer
1831 *
1832 * Cleanup the VM manager and free resources.
1833 */
1834void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
1835{
1836 unsigned i;
1837
Christian Königbcb1ba32016-03-08 15:40:11 +01001838 for (i = 0; i < AMDGPU_NUM_VM; ++i) {
1839 struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];
1840
Chris Wilsonf54d1862016-10-25 13:00:45 +01001841 dma_fence_put(adev->vm_manager.ids[i].first);
Christian König832a9022016-02-15 12:33:02 +01001842 amdgpu_sync_free(&adev->vm_manager.ids[i].active);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001843 dma_fence_put(id->flushed_updates);
Dave Airlie7b624ad2016-11-07 09:37:09 +10001844 dma_fence_put(id->last_flush);
Christian Königbcb1ba32016-03-08 15:40:11 +01001845 }
Christian Königea89f8c2015-11-15 20:52:06 +01001846}