blob: ac24b6e798b1c937a69cc0affcfddaa27ecf9fea [file] [log] [blame]
Catalin Marinas72c58392014-07-24 14:14:42 +01001/*
2 * Macros for accessing system registers with older binutils.
3 *
4 * Copyright (C) 2014 ARM Ltd.
5 * Author: Catalin Marinas <catalin.marinas@arm.com>
6 *
7 * This program is free software: you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#ifndef __ASM_SYSREG_H
21#define __ASM_SYSREG_H
22
Mark Rutland3600c2f2015-11-05 15:09:17 +000023#include <linux/stringify.h>
24
Suzuki K. Poulose9ded63a2015-07-22 11:38:14 +010025/*
26 * ARMv8 ARM reserves the following encoding for system registers:
27 * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview",
28 * C5.2, version:ARM DDI 0487A.f)
29 * [20-19] : Op0
30 * [18-16] : Op1
31 * [15-12] : CRn
32 * [11-8] : CRm
33 * [7-5] : Op2
34 */
Suzuki K Poulosec9ee0f92017-01-09 17:28:28 +000035#define Op0_shift 19
36#define Op0_mask 0x3
37#define Op1_shift 16
38#define Op1_mask 0x7
39#define CRn_shift 12
40#define CRn_mask 0xf
41#define CRm_shift 8
42#define CRm_mask 0xf
43#define Op2_shift 5
44#define Op2_mask 0x7
45
Catalin Marinas72c58392014-07-24 14:14:42 +010046#define sys_reg(op0, op1, crn, crm, op2) \
Suzuki K Poulosec9ee0f92017-01-09 17:28:28 +000047 (((op0) << Op0_shift) | ((op1) << Op1_shift) | \
48 ((crn) << CRn_shift) | ((crm) << CRm_shift) | \
49 ((op2) << Op2_shift))
50
51#define sys_reg_Op0(id) (((id) >> Op0_shift) & Op0_mask)
52#define sys_reg_Op1(id) (((id) >> Op1_shift) & Op1_mask)
53#define sys_reg_CRn(id) (((id) >> CRn_shift) & CRn_mask)
54#define sys_reg_CRm(id) (((id) >> CRm_shift) & CRm_mask)
55#define sys_reg_Op2(id) (((id) >> Op2_shift) & Op2_mask)
Catalin Marinas72c58392014-07-24 14:14:42 +010056
Marc Zyngiercd9e1922016-12-06 15:27:45 +000057#ifndef CONFIG_BROKEN_GAS_INST
58
Marc Zyngierbca8f172016-12-01 10:44:33 +000059#ifdef __ASSEMBLY__
60#define __emit_inst(x) .inst (x)
61#else
62#define __emit_inst(x) ".inst " __stringify((x)) "\n\t"
63#endif
64
Marc Zyngiercd9e1922016-12-06 15:27:45 +000065#else /* CONFIG_BROKEN_GAS_INST */
66
67#ifndef CONFIG_CPU_BIG_ENDIAN
68#define __INSTR_BSWAP(x) (x)
69#else /* CONFIG_CPU_BIG_ENDIAN */
70#define __INSTR_BSWAP(x) ((((x) << 24) & 0xff000000) | \
71 (((x) << 8) & 0x00ff0000) | \
72 (((x) >> 8) & 0x0000ff00) | \
73 (((x) >> 24) & 0x000000ff))
74#endif /* CONFIG_CPU_BIG_ENDIAN */
75
76#ifdef __ASSEMBLY__
77#define __emit_inst(x) .long __INSTR_BSWAP(x)
78#else /* __ASSEMBLY__ */
79#define __emit_inst(x) ".long " __stringify(__INSTR_BSWAP(x)) "\n\t"
80#endif /* __ASSEMBLY__ */
81
82#endif /* CONFIG_BROKEN_GAS_INST */
83
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010084#define SYS_MIDR_EL1 sys_reg(3, 0, 0, 0, 0)
85#define SYS_MPIDR_EL1 sys_reg(3, 0, 0, 0, 5)
86#define SYS_REVIDR_EL1 sys_reg(3, 0, 0, 0, 6)
87
88#define SYS_ID_PFR0_EL1 sys_reg(3, 0, 0, 1, 0)
89#define SYS_ID_PFR1_EL1 sys_reg(3, 0, 0, 1, 1)
90#define SYS_ID_DFR0_EL1 sys_reg(3, 0, 0, 1, 2)
91#define SYS_ID_MMFR0_EL1 sys_reg(3, 0, 0, 1, 4)
92#define SYS_ID_MMFR1_EL1 sys_reg(3, 0, 0, 1, 5)
93#define SYS_ID_MMFR2_EL1 sys_reg(3, 0, 0, 1, 6)
94#define SYS_ID_MMFR3_EL1 sys_reg(3, 0, 0, 1, 7)
95
96#define SYS_ID_ISAR0_EL1 sys_reg(3, 0, 0, 2, 0)
97#define SYS_ID_ISAR1_EL1 sys_reg(3, 0, 0, 2, 1)
98#define SYS_ID_ISAR2_EL1 sys_reg(3, 0, 0, 2, 2)
99#define SYS_ID_ISAR3_EL1 sys_reg(3, 0, 0, 2, 3)
100#define SYS_ID_ISAR4_EL1 sys_reg(3, 0, 0, 2, 4)
101#define SYS_ID_ISAR5_EL1 sys_reg(3, 0, 0, 2, 5)
102#define SYS_ID_MMFR4_EL1 sys_reg(3, 0, 0, 2, 6)
103
104#define SYS_MVFR0_EL1 sys_reg(3, 0, 0, 3, 0)
105#define SYS_MVFR1_EL1 sys_reg(3, 0, 0, 3, 1)
106#define SYS_MVFR2_EL1 sys_reg(3, 0, 0, 3, 2)
107
108#define SYS_ID_AA64PFR0_EL1 sys_reg(3, 0, 0, 4, 0)
109#define SYS_ID_AA64PFR1_EL1 sys_reg(3, 0, 0, 4, 1)
110
111#define SYS_ID_AA64DFR0_EL1 sys_reg(3, 0, 0, 5, 0)
112#define SYS_ID_AA64DFR1_EL1 sys_reg(3, 0, 0, 5, 1)
113
114#define SYS_ID_AA64ISAR0_EL1 sys_reg(3, 0, 0, 6, 0)
115#define SYS_ID_AA64ISAR1_EL1 sys_reg(3, 0, 0, 6, 1)
116
117#define SYS_ID_AA64MMFR0_EL1 sys_reg(3, 0, 0, 7, 0)
118#define SYS_ID_AA64MMFR1_EL1 sys_reg(3, 0, 0, 7, 1)
James Morse406e3082016-02-05 14:58:47 +0000119#define SYS_ID_AA64MMFR2_EL1 sys_reg(3, 0, 0, 7, 2)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100120
121#define SYS_CNTFRQ_EL0 sys_reg(3, 3, 14, 0, 0)
122#define SYS_CTR_EL0 sys_reg(3, 3, 0, 0, 1)
123#define SYS_DCZID_EL0 sys_reg(3, 3, 0, 0, 7)
124
125#define REG_PSTATE_PAN_IMM sys_reg(0, 0, 4, 0, 4)
James Morse57f49592016-02-05 14:58:48 +0000126#define REG_PSTATE_UAO_IMM sys_reg(0, 0, 4, 0, 3)
James Morse338d4f42015-07-22 19:05:54 +0100127
Marc Zyngierbca8f172016-12-01 10:44:33 +0000128#define SET_PSTATE_PAN(x) __emit_inst(0xd5000000 | REG_PSTATE_PAN_IMM | \
129 (!!x)<<8 | 0x1f)
130#define SET_PSTATE_UAO(x) __emit_inst(0xd5000000 | REG_PSTATE_UAO_IMM | \
131 (!!x)<<8 | 0x1f)
James Morse338d4f42015-07-22 19:05:54 +0100132
Geoff Levande7227d02016-04-27 17:47:01 +0100133/* Common SCTLR_ELx flags. */
134#define SCTLR_ELx_EE (1 << 25)
135#define SCTLR_ELx_I (1 << 12)
136#define SCTLR_ELx_SA (1 << 3)
137#define SCTLR_ELx_C (1 << 2)
138#define SCTLR_ELx_A (1 << 1)
139#define SCTLR_ELx_M 1
140
141#define SCTLR_ELx_FLAGS (SCTLR_ELx_M | SCTLR_ELx_A | SCTLR_ELx_C | \
142 SCTLR_ELx_SA | SCTLR_ELx_I)
143
144/* SCTLR_EL1 specific flags. */
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100145#define SCTLR_EL1_UCI (1 << 26)
Geoff Levande7227d02016-04-27 17:47:01 +0100146#define SCTLR_EL1_SPAN (1 << 23)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100147#define SCTLR_EL1_UCT (1 << 15)
Geoff Levande7227d02016-04-27 17:47:01 +0100148#define SCTLR_EL1_SED (1 << 8)
149#define SCTLR_EL1_CP15BEN (1 << 5)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100150
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100151/* id_aa64isar0 */
152#define ID_AA64ISAR0_RDM_SHIFT 28
153#define ID_AA64ISAR0_ATOMICS_SHIFT 20
154#define ID_AA64ISAR0_CRC32_SHIFT 16
155#define ID_AA64ISAR0_SHA2_SHIFT 12
156#define ID_AA64ISAR0_SHA1_SHIFT 8
157#define ID_AA64ISAR0_AES_SHIFT 4
158
159/* id_aa64pfr0 */
160#define ID_AA64PFR0_GIC_SHIFT 24
161#define ID_AA64PFR0_ASIMD_SHIFT 20
162#define ID_AA64PFR0_FP_SHIFT 16
163#define ID_AA64PFR0_EL3_SHIFT 12
164#define ID_AA64PFR0_EL2_SHIFT 8
165#define ID_AA64PFR0_EL1_SHIFT 4
166#define ID_AA64PFR0_EL0_SHIFT 0
167
168#define ID_AA64PFR0_FP_NI 0xf
169#define ID_AA64PFR0_FP_SUPPORTED 0x0
170#define ID_AA64PFR0_ASIMD_NI 0xf
171#define ID_AA64PFR0_ASIMD_SUPPORTED 0x0
172#define ID_AA64PFR0_EL1_64BIT_ONLY 0x1
173#define ID_AA64PFR0_EL0_64BIT_ONLY 0x1
Suzuki K Poulosec80aba82016-04-18 10:28:34 +0100174#define ID_AA64PFR0_EL0_32BIT_64BIT 0x2
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100175
176/* id_aa64mmfr0 */
177#define ID_AA64MMFR0_TGRAN4_SHIFT 28
178#define ID_AA64MMFR0_TGRAN64_SHIFT 24
179#define ID_AA64MMFR0_TGRAN16_SHIFT 20
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100180#define ID_AA64MMFR0_BIGENDEL0_SHIFT 16
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100181#define ID_AA64MMFR0_SNSMEM_SHIFT 12
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100182#define ID_AA64MMFR0_BIGENDEL_SHIFT 8
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100183#define ID_AA64MMFR0_ASID_SHIFT 4
184#define ID_AA64MMFR0_PARANGE_SHIFT 0
185
186#define ID_AA64MMFR0_TGRAN4_NI 0xf
187#define ID_AA64MMFR0_TGRAN4_SUPPORTED 0x0
188#define ID_AA64MMFR0_TGRAN64_NI 0xf
189#define ID_AA64MMFR0_TGRAN64_SUPPORTED 0x0
190#define ID_AA64MMFR0_TGRAN16_NI 0x0
191#define ID_AA64MMFR0_TGRAN16_SUPPORTED 0x1
192
193/* id_aa64mmfr1 */
194#define ID_AA64MMFR1_PAN_SHIFT 20
195#define ID_AA64MMFR1_LOR_SHIFT 16
196#define ID_AA64MMFR1_HPD_SHIFT 12
197#define ID_AA64MMFR1_VHE_SHIFT 8
198#define ID_AA64MMFR1_VMIDBITS_SHIFT 4
199#define ID_AA64MMFR1_HADBS_SHIFT 0
200
Suzuki K Poulosecb678d62016-03-30 14:33:59 +0100201#define ID_AA64MMFR1_VMIDBITS_8 0
202#define ID_AA64MMFR1_VMIDBITS_16 2
203
James Morse406e3082016-02-05 14:58:47 +0000204/* id_aa64mmfr2 */
Kefeng Wang7d7b4ae2016-03-25 17:30:07 +0800205#define ID_AA64MMFR2_LVA_SHIFT 16
206#define ID_AA64MMFR2_IESB_SHIFT 12
207#define ID_AA64MMFR2_LSM_SHIFT 8
James Morse406e3082016-02-05 14:58:47 +0000208#define ID_AA64MMFR2_UAO_SHIFT 4
Kefeng Wang7d7b4ae2016-03-25 17:30:07 +0800209#define ID_AA64MMFR2_CNP_SHIFT 0
James Morse406e3082016-02-05 14:58:47 +0000210
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100211/* id_aa64dfr0 */
Will Deaconf31deaa2016-09-22 11:23:07 +0100212#define ID_AA64DFR0_PMSVER_SHIFT 32
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100213#define ID_AA64DFR0_CTX_CMPS_SHIFT 28
214#define ID_AA64DFR0_WRPS_SHIFT 20
215#define ID_AA64DFR0_BRPS_SHIFT 12
216#define ID_AA64DFR0_PMUVER_SHIFT 8
217#define ID_AA64DFR0_TRACEVER_SHIFT 4
218#define ID_AA64DFR0_DEBUGVER_SHIFT 0
219
220#define ID_ISAR5_RDM_SHIFT 24
221#define ID_ISAR5_CRC32_SHIFT 16
222#define ID_ISAR5_SHA2_SHIFT 12
223#define ID_ISAR5_SHA1_SHIFT 8
224#define ID_ISAR5_AES_SHIFT 4
225#define ID_ISAR5_SEVL_SHIFT 0
226
227#define MVFR0_FPROUND_SHIFT 28
228#define MVFR0_FPSHVEC_SHIFT 24
229#define MVFR0_FPSQRT_SHIFT 20
230#define MVFR0_FPDIVIDE_SHIFT 16
231#define MVFR0_FPTRAP_SHIFT 12
232#define MVFR0_FPDP_SHIFT 8
233#define MVFR0_FPSP_SHIFT 4
234#define MVFR0_SIMD_SHIFT 0
235
236#define MVFR1_SIMDFMAC_SHIFT 28
237#define MVFR1_FPHP_SHIFT 24
238#define MVFR1_SIMDHP_SHIFT 20
239#define MVFR1_SIMDSP_SHIFT 16
240#define MVFR1_SIMDINT_SHIFT 12
241#define MVFR1_SIMDLS_SHIFT 8
242#define MVFR1_FPDNAN_SHIFT 4
243#define MVFR1_FPFTZ_SHIFT 0
244
Suzuki K. Poulose4bf8b962015-10-19 14:19:35 +0100245
246#define ID_AA64MMFR0_TGRAN4_SHIFT 28
247#define ID_AA64MMFR0_TGRAN64_SHIFT 24
248#define ID_AA64MMFR0_TGRAN16_SHIFT 20
249
250#define ID_AA64MMFR0_TGRAN4_NI 0xf
251#define ID_AA64MMFR0_TGRAN4_SUPPORTED 0x0
252#define ID_AA64MMFR0_TGRAN64_NI 0xf
253#define ID_AA64MMFR0_TGRAN64_SUPPORTED 0x0
254#define ID_AA64MMFR0_TGRAN16_NI 0x0
255#define ID_AA64MMFR0_TGRAN16_SUPPORTED 0x1
256
257#if defined(CONFIG_ARM64_4K_PAGES)
258#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN4_SHIFT
259#define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN4_SUPPORTED
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100260#elif defined(CONFIG_ARM64_16K_PAGES)
261#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN16_SHIFT
262#define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN16_SUPPORTED
Suzuki K. Poulose4bf8b962015-10-19 14:19:35 +0100263#elif defined(CONFIG_ARM64_64K_PAGES)
264#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN64_SHIFT
265#define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN64_SUPPORTED
266#endif
267
Suzuki K Poulose77c97b42017-01-09 17:28:31 +0000268
269/* Safe value for MPIDR_EL1: Bit31:RES1, Bit30:U:0, Bit24:MT:0 */
270#define SYS_MPIDR_SAFE_VAL (1UL << 31)
271
Catalin Marinas72c58392014-07-24 14:14:42 +0100272#ifdef __ASSEMBLY__
273
274 .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100275 .equ .L__reg_num_x\num, \num
Catalin Marinas72c58392014-07-24 14:14:42 +0100276 .endr
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100277 .equ .L__reg_num_xzr, 31
Catalin Marinas72c58392014-07-24 14:14:42 +0100278
279 .macro mrs_s, rt, sreg
Marc Zyngiercd9e1922016-12-06 15:27:45 +0000280 __emit_inst(0xd5200000|(\sreg)|(.L__reg_num_\rt))
Catalin Marinas72c58392014-07-24 14:14:42 +0100281 .endm
282
283 .macro msr_s, sreg, rt
Marc Zyngiercd9e1922016-12-06 15:27:45 +0000284 __emit_inst(0xd5000000|(\sreg)|(.L__reg_num_\rt))
Catalin Marinas72c58392014-07-24 14:14:42 +0100285 .endm
286
287#else
288
Mark Rutland3600c2f2015-11-05 15:09:17 +0000289#include <linux/types.h>
290
Catalin Marinas72c58392014-07-24 14:14:42 +0100291asm(
292" .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30\n"
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100293" .equ .L__reg_num_x\\num, \\num\n"
Catalin Marinas72c58392014-07-24 14:14:42 +0100294" .endr\n"
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100295" .equ .L__reg_num_xzr, 31\n"
Catalin Marinas72c58392014-07-24 14:14:42 +0100296"\n"
297" .macro mrs_s, rt, sreg\n"
Marc Zyngiercd9e1922016-12-06 15:27:45 +0000298 __emit_inst(0xd5200000|(\\sreg)|(.L__reg_num_\\rt))
Catalin Marinas72c58392014-07-24 14:14:42 +0100299" .endm\n"
300"\n"
301" .macro msr_s, sreg, rt\n"
Marc Zyngiercd9e1922016-12-06 15:27:45 +0000302 __emit_inst(0xd5000000|(\\sreg)|(.L__reg_num_\\rt))
Catalin Marinas72c58392014-07-24 14:14:42 +0100303" .endm\n"
304);
305
Mark Rutland3600c2f2015-11-05 15:09:17 +0000306/*
307 * Unlike read_cpuid, calls to read_sysreg are never expected to be
308 * optimized away or replaced with synthetic values.
309 */
310#define read_sysreg(r) ({ \
311 u64 __val; \
312 asm volatile("mrs %0, " __stringify(r) : "=r" (__val)); \
313 __val; \
314})
315
Mark Rutland7aff4a22016-09-08 13:55:34 +0100316/*
317 * The "Z" constraint normally means a zero immediate, but when combined with
318 * the "%x0" template means XZR.
319 */
Mark Rutland3600c2f2015-11-05 15:09:17 +0000320#define write_sysreg(v, r) do { \
321 u64 __val = (u64)v; \
Mark Rutland7aff4a22016-09-08 13:55:34 +0100322 asm volatile("msr " __stringify(r) ", %x0" \
323 : : "rZ" (__val)); \
Mark Rutland3600c2f2015-11-05 15:09:17 +0000324} while (0)
325
Will Deacon8a71f0c2016-09-06 14:04:45 +0100326/*
327 * For registers without architectural names, or simply unsupported by
328 * GAS.
329 */
330#define read_sysreg_s(r) ({ \
331 u64 __val; \
332 asm volatile("mrs_s %0, " __stringify(r) : "=r" (__val)); \
333 __val; \
334})
335
336#define write_sysreg_s(v, r) do { \
337 u64 __val = (u64)v; \
Will Deacon91cb1632016-10-17 13:38:14 +0100338 asm volatile("msr_s " __stringify(r) ", %x0" : : "rZ" (__val)); \
Will Deacon8a71f0c2016-09-06 14:04:45 +0100339} while (0)
340
Mark Rutlandadf75892016-09-08 13:55:38 +0100341static inline void config_sctlr_el1(u32 clear, u32 set)
342{
343 u32 val;
344
345 val = read_sysreg(sctlr_el1);
346 val &= ~clear;
347 val |= set;
348 write_sysreg(val, sctlr_el1);
349}
350
Catalin Marinas72c58392014-07-24 14:14:42 +0100351#endif
352
353#endif /* __ASM_SYSREG_H */