blob: 72209bc0f52385c8a55b17f82ceb5d836fb2bcb5 [file] [log] [blame]
Thomas Gleixner386b05e2009-06-06 14:56:33 +02001perf-list(1)
Ingo Molnar6e6b7542008-04-15 22:39:31 +02002============
Thomas Gleixner386b05e2009-06-06 14:56:33 +02003
4NAME
5----
6perf-list - List all symbolic event types
7
8SYNOPSIS
9--------
10[verse]
Andi Kleen1c5f01f2016-09-15 15:24:45 -070011'perf list' [--no-desc] [hw|sw|cache|tracepoint|pmu|event_glob]
Thomas Gleixner386b05e2009-06-06 14:56:33 +020012
13DESCRIPTION
14-----------
15This command displays the symbolic event types which can be selected in the
16various perf commands with the -e option.
17
Andi Kleen1c5f01f2016-09-15 15:24:45 -070018OPTIONS
19-------
20--no-desc::
21Don't print descriptions.
22
23
Robert Richter75bc5ca2012-08-07 19:43:15 +020024[[EVENT_MODIFIERS]]
Sonny Raoffec5162010-10-14 20:51:00 -050025EVENT MODIFIERS
26---------------
27
Masanari Iida96355f22014-09-10 00:18:50 +090028Events can optionally have a modifier by appending a colon and one or
Robert Richter2055fda2012-08-07 19:43:16 +020029more modifiers. Modifiers allow the user to restrict the events to be
30counted. The following modifiers exist:
31
32 u - user-space counting
33 k - kernel counting
34 h - hypervisor counting
Jiri Olsaa1e12da2015-04-07 23:25:14 +020035 I - non idle counting
Robert Richter2055fda2012-08-07 19:43:16 +020036 G - guest counting (in KVM guests)
37 H - host counting (not in KVM guests)
38 p - precise level
Jiri Olsa7f94af72015-10-05 20:06:05 +020039 P - use maximum detected precise level
Jiri Olsa3c176312012-10-10 17:39:03 +020040 S - read sample value (PERF_SAMPLE_READ)
Michael Ellermane9a7c412013-08-06 23:28:05 +100041 D - pin the event to the PMU
Sonny Raoffec5162010-10-14 20:51:00 -050042
43The 'p' modifier can be used for specifying how precise the instruction
Robert Richter2055fda2012-08-07 19:43:16 +020044address should be. The 'p' modifier can be specified multiple times:
Sonny Raoffec5162010-10-14 20:51:00 -050045
Robert Richter2055fda2012-08-07 19:43:16 +020046 0 - SAMPLE_IP can have arbitrary skid
47 1 - SAMPLE_IP must have constant skid
48 2 - SAMPLE_IP requested to have 0 skid
Andi Kleen4ca0d812016-03-21 08:56:33 -070049 3 - SAMPLE_IP must have 0 skid, or uses randomization to avoid
50 sample shadowing effects.
Robert Richter2055fda2012-08-07 19:43:16 +020051
52For Intel systems precise event sampling is implemented with PEBS
Andi Kleen4ca0d812016-03-21 08:56:33 -070053which supports up to precise-level 2, and precise level 3 for
54some special cases
Robert Richter2055fda2012-08-07 19:43:16 +020055
56On AMD systems it is implemented using IBS (up to precise-level 2).
57The precise modifier works with event types 0x76 (cpu-cycles, CPU
58clocks not halted) and 0xC1 (micro-ops retired). Both events map to
59IBS execution sampling (IBS op) with the IBS Op Counter Control bit
60(IbsOpCntCtl) set respectively (see AMD64 Architecture Programmer’s
61Manual Volume 2: System Programming, 13.3 Instruction-Based
62Sampling). Examples to use IBS:
63
64 perf record -a -e cpu-cycles:p ... # use ibs op counting cycles
65 perf record -a -e r076:p ... # same as -e cpu-cycles:p
66 perf record -a -e r0C1:p ... # use ibs op counting micro-ops
Sonny Raoffec5162010-10-14 20:51:00 -050067
Arnaldo Carvalho de Melo9e32a3c2010-05-05 11:20:05 -030068RAW HARDWARE EVENT DESCRIPTOR
69-----------------------------
70Even when an event is not available in a symbolic form within perf right now,
Arnaldo Carvalho de Melo1cf4a062010-05-07 14:07:05 -030071it can be encoded in a per processor specific way.
72
73For instance For x86 CPUs NNN represents the raw register encoding with the
74layout of IA32_PERFEVTSELx MSRs (see [Intel® 64 and IA-32 Architectures Software Developer's Manual Volume 3B: System Programming Guide] Figure 30-1 Layout
75of IA32_PERFEVTSELx MSRs) or AMD's PerfEvtSeln (see [AMD64 Architecture Programmer’s Manual Volume 2: System Programming], Page 344,
76Figure 13-7 Performance Event-Select Register (PerfEvtSeln)).
77
Robert Richter75bc5ca2012-08-07 19:43:15 +020078Note: Only the following bit fields can be set in x86 counter
79registers: event, umask, edge, inv, cmask. Esp. guest/host only and
80OS/user mode flags must be setup using <<EVENT_MODIFIERS, EVENT
81MODIFIERS>>.
82
Arnaldo Carvalho de Melo1cf4a062010-05-07 14:07:05 -030083Example:
84
85If the Intel docs for a QM720 Core i7 describe an event as:
Arnaldo Carvalho de Melo9e32a3c2010-05-05 11:20:05 -030086
87 Event Umask Event Mask
88 Num. Value Mnemonic Description Comment
89
90 A8H 01H LSD.UOPS Counts the number of micro-ops Use cmask=1 and
91 delivered by loop stream detector invert to count
92 cycles
93
94raw encoding of 0x1A8 can be used:
95
96 perf stat -e r1a8 -a sleep 1
97 perf record -e r1a8 ...
98
Arnaldo Carvalho de Melo1cf4a062010-05-07 14:07:05 -030099You should refer to the processor specific documentation for getting these
100details. Some of them are referenced in the SEE ALSO section below.
101
Andi Kleen85f8f962016-04-04 15:58:06 -0700102ARBITRARY PMUS
103--------------
104
105perf also supports an extended syntax for specifying raw parameters
106to PMUs. Using this typically requires looking up the specific event
107in the CPU vendor specific documentation.
108
109The available PMUs and their raw parameters can be listed with
110
111 ls /sys/devices/*/format
112
113For example the raw event "LSD.UOPS" core pmu event above could
114be specified as
115
116 perf stat -e cpu/event=0xa8,umask=0x1,name=LSD.UOPS_CYCLES,cmask=1/ ...
117
118PER SOCKET PMUS
119---------------
120
121Some PMUs are not associated with a core, but with a whole CPU socket.
122Events on these PMUs generally cannot be sampled, but only counted globally
123with perf stat -a. They can be bound to one logical CPU, but will measure
124all the CPUs in the same socket.
125
126This example measures memory bandwidth every second
127on the first memory controller on socket 0 of a Intel Xeon system
128
129 perf stat -C 0 -a uncore_imc_0/cas_count_read/,uncore_imc_0/cas_count_write/ -I 1000 ...
130
131Each memory controller has its own PMU. Measuring the complete system
132bandwidth would require specifying all imc PMUs (see perf list output),
133and adding the values together.
134
135This example measures the combined core power every second
136
137 perf stat -I 1000 -e power/energy-cores/ -a
138
139ACCESS RESTRICTIONS
140-------------------
141
142For non root users generally only context switched PMU events are available.
143This is normally only the events in the cpu PMU, the predefined events
144like cycles and instructions and some software events.
145
146Other PMUs and global measurements are normally root only.
147Some event qualifiers, such as "any", are also root only.
148
149This can be overriden by setting the kernel.perf_event_paranoid
150sysctl to -1, which allows non root to use these events.
151
152For accessing trace point events perf needs to have read access to
153/sys/kernel/debug/tracing, even when perf_event_paranoid is in a relaxed
154setting.
155
156TRACING
157-------
158
159Some PMUs control advanced hardware tracing capabilities, such as Intel PT,
160that allows low overhead execution tracing. These are described in a separate
161intel-pt.txt document.
162
Cody P Schaferf9ab9c12015-01-07 17:13:53 -0800163PARAMETERIZED EVENTS
164--------------------
165
166Some pmu events listed by 'perf-list' will be displayed with '?' in them. For
167example:
168
169 hv_gpci/dtbp_ptitc,phys_processor_idx=?/
170
171This means that when provided as an event, a value for '?' must
172also be supplied. For example:
173
174 perf stat -C 0 -e 'hv_gpci/dtbp_ptitc,phys_processor_idx=0x2/' ...
175
Andi Kleen85f8f962016-04-04 15:58:06 -0700176EVENT GROUPS
177------------
178
179Perf supports time based multiplexing of events, when the number of events
180active exceeds the number of hardware performance counters. Multiplexing
181can cause measurement errors when the workload changes its execution
182profile.
183
184When metrics are computed using formulas from event counts, it is useful to
185ensure some events are always measured together as a group to minimize multiplexing
186errors. Event groups can be specified using { }.
187
188 perf stat -e '{instructions,cycles}' ...
189
190The number of available performance counters depend on the CPU. A group
191cannot contain more events than available counters.
192For example Intel Core CPUs typically have four generic performance counters
193for the core, plus three fixed counters for instructions, cycles and
194ref-cycles. Some special events have restrictions on which counter they
195can schedule, and may not support multiple instances in a single group.
196When too many events are specified in the group none of them will not
197be measured.
198
199Globally pinned events can limit the number of counters available for
200other groups. On x86 systems, the NMI watchdog pins a counter by default.
201The nmi watchdog can be disabled as root with
202
203 echo 0 > /proc/sys/kernel/nmi_watchdog
204
205Events from multiple different PMUs cannot be mixed in a group, with
206some exceptions for software events.
207
208LEADER SAMPLING
209---------------
210
211perf also supports group leader sampling using the :S specifier.
212
213 perf record -e '{cycles,instructions}:S' ...
214 perf report --group
215
216Normally all events in a event group sample, but with :S only
217the first event (the leader) samples, and it only reads the values of the
218other events in the group.
219
Thomas Gleixner386b05e2009-06-06 14:56:33 +0200220OPTIONS
221-------
Arnaldo Carvalho de Melo668b8782011-02-17 15:38:58 -0200222
223Without options all known events will be listed.
224
225To limit the list use:
226
227. 'hw' or 'hardware' to list hardware events such as cache-misses, etc.
228
229. 'sw' or 'software' to list software events such as context switches, etc.
230
231. 'cache' or 'hwcache' to list hardware cache events such as L1-dcache-loads, etc.
232
233. 'tracepoint' to list all tracepoint events, alternatively use
234 'subsys_glob:event_glob' to filter by tracepoint subsystems such as sched,
235 block, etc.
236
Andi Kleendc098b32013-04-20 11:02:29 -0700237. 'pmu' to print the kernel supplied PMU events.
238
Arnaldo Carvalho de Melo668b8782011-02-17 15:38:58 -0200239. If none of the above is matched, it will apply the supplied glob to all
240 events, printing the ones that match.
241
Arnaldo Carvalho de Melodbc67402015-10-01 12:12:22 -0300242. As a last resort, it will do a substring search in all event names.
243
Arnaldo Carvalho de Melo668b8782011-02-17 15:38:58 -0200244One or more types can be used at the same time, listing the events for the
245types specified.
Thomas Gleixner386b05e2009-06-06 14:56:33 +0200246
Yunlong Song5ef803e2015-02-27 18:21:28 +0800247Support raw format:
248
249. '--raw-dump', shows the raw-dump of all the events.
250. '--raw-dump [hw|sw|cache|tracepoint|pmu|event_glob]', shows the raw-dump of
251 a certain kind of events.
252
Thomas Gleixner386b05e2009-06-06 14:56:33 +0200253SEE ALSO
254--------
255linkperf:perf-stat[1], linkperf:perf-top[1],
Arnaldo Carvalho de Melo1cf4a062010-05-07 14:07:05 -0300256linkperf:perf-record[1],
Andi Kleen85f8f962016-04-04 15:58:06 -0700257http://www.intel.com/sdm/[Intel® 64 and IA-32 Architectures Software Developer's Manual Volume 3B: System Programming Guide],
Robert Richter2055fda2012-08-07 19:43:16 +0200258http://support.amd.com/us/Processor_TechDocs/24593_APM_v2.pdf[AMD64 Architecture Programmer’s Manual Volume 2: System Programming]