Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2006-2007 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 21 | * DEALINGS IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | */ |
| 26 | |
Duncan Laurie | 8ca4013 | 2011-10-25 15:42:21 -0700 | [diff] [blame] | 27 | #include <linux/dmi.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 28 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 29 | #include <linux/slab.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/drmP.h> |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 31 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 32 | #include <drm/drm_crtc.h> |
| 33 | #include <drm/drm_crtc_helper.h> |
| 34 | #include <drm/drm_edid.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 35 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 36 | #include <drm/i915_drm.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 37 | #include "i915_drv.h" |
| 38 | |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 39 | /* Here's the desired hotplug mode */ |
| 40 | #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \ |
| 41 | ADPA_CRT_HOTPLUG_WARMUP_10MS | \ |
| 42 | ADPA_CRT_HOTPLUG_SAMPLE_4S | \ |
| 43 | ADPA_CRT_HOTPLUG_VOLTAGE_50 | \ |
| 44 | ADPA_CRT_HOTPLUG_VOLREF_325MV | \ |
| 45 | ADPA_CRT_HOTPLUG_ENABLE) |
| 46 | |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 47 | struct intel_crt { |
| 48 | struct intel_encoder base; |
Adam Jackson | 637f44d | 2013-03-25 15:40:05 -0400 | [diff] [blame] | 49 | /* DPMS state is stored in the connector, which we need in the |
| 50 | * encoder's enable/disable callbacks */ |
| 51 | struct intel_connector *connector; |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 52 | bool force_hotplug_required; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 53 | i915_reg_t adpa_reg; |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 54 | }; |
| 55 | |
Daniel Vetter | 540a895 | 2012-07-11 16:27:57 +0200 | [diff] [blame] | 56 | static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 57 | { |
Daniel Vetter | 540a895 | 2012-07-11 16:27:57 +0200 | [diff] [blame] | 58 | return container_of(encoder, struct intel_crt, base); |
Jesse Barnes | df0323c | 2012-04-17 15:06:33 -0700 | [diff] [blame] | 59 | } |
| 60 | |
Daniel Vetter | eebe6f0 | 2013-07-21 21:37:03 +0200 | [diff] [blame] | 61 | static struct intel_crt *intel_attached_crt(struct drm_connector *connector) |
| 62 | { |
| 63 | return intel_encoder_to_crt(intel_attached_encoder(connector)); |
| 64 | } |
| 65 | |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 66 | static bool intel_crt_get_hw_state(struct intel_encoder *encoder, |
| 67 | enum pipe *pipe) |
Jesse Barnes | df0323c | 2012-04-17 15:06:33 -0700 | [diff] [blame] | 68 | { |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 69 | struct drm_device *dev = encoder->base.dev; |
Jesse Barnes | df0323c | 2012-04-17 15:06:33 -0700 | [diff] [blame] | 70 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 71 | struct intel_crt *crt = intel_encoder_to_crt(encoder); |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 72 | enum intel_display_power_domain power_domain; |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 73 | u32 tmp; |
Imre Deak | 1c8fdda | 2016-02-12 18:55:15 +0200 | [diff] [blame] | 74 | bool ret; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 75 | |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 76 | power_domain = intel_display_port_power_domain(encoder); |
Imre Deak | 1c8fdda | 2016-02-12 18:55:15 +0200 | [diff] [blame] | 77 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 78 | return false; |
| 79 | |
Imre Deak | 1c8fdda | 2016-02-12 18:55:15 +0200 | [diff] [blame] | 80 | ret = false; |
| 81 | |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 82 | tmp = I915_READ(crt->adpa_reg); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 83 | |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 84 | if (!(tmp & ADPA_DAC_ENABLE)) |
Imre Deak | 1c8fdda | 2016-02-12 18:55:15 +0200 | [diff] [blame] | 85 | goto out; |
Jesse Barnes | df0323c | 2012-04-17 15:06:33 -0700 | [diff] [blame] | 86 | |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 87 | if (HAS_PCH_CPT(dev)) |
| 88 | *pipe = PORT_TO_PIPE_CPT(tmp); |
| 89 | else |
| 90 | *pipe = PORT_TO_PIPE(tmp); |
| 91 | |
Imre Deak | 1c8fdda | 2016-02-12 18:55:15 +0200 | [diff] [blame] | 92 | ret = true; |
| 93 | out: |
| 94 | intel_display_power_put(dev_priv, power_domain); |
| 95 | |
| 96 | return ret; |
Jesse Barnes | df0323c | 2012-04-17 15:06:33 -0700 | [diff] [blame] | 97 | } |
| 98 | |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 99 | static unsigned int intel_crt_get_flags(struct intel_encoder *encoder) |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 100 | { |
| 101 | struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; |
| 102 | struct intel_crt *crt = intel_encoder_to_crt(encoder); |
| 103 | u32 tmp, flags = 0; |
| 104 | |
| 105 | tmp = I915_READ(crt->adpa_reg); |
| 106 | |
| 107 | if (tmp & ADPA_HSYNC_ACTIVE_HIGH) |
| 108 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 109 | else |
| 110 | flags |= DRM_MODE_FLAG_NHSYNC; |
| 111 | |
| 112 | if (tmp & ADPA_VSYNC_ACTIVE_HIGH) |
| 113 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 114 | else |
| 115 | flags |= DRM_MODE_FLAG_NVSYNC; |
| 116 | |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 117 | return flags; |
| 118 | } |
| 119 | |
| 120 | static void intel_crt_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 121 | struct intel_crtc_state *pipe_config) |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 122 | { |
| 123 | struct drm_device *dev = encoder->base.dev; |
| 124 | int dotclock; |
| 125 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 126 | pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder); |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 127 | |
| 128 | dotclock = pipe_config->port_clock; |
| 129 | |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 130 | if (HAS_PCH_SPLIT(dev)) |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 131 | ironlake_check_encoder_dotclock(pipe_config, dotclock); |
| 132 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 133 | pipe_config->base.adjusted_mode.crtc_clock = dotclock; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 134 | } |
| 135 | |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 136 | static void hsw_crt_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 137 | struct intel_crtc_state *pipe_config) |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 138 | { |
| 139 | intel_ddi_get_config(encoder, pipe_config); |
| 140 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 141 | pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC | |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 142 | DRM_MODE_FLAG_NHSYNC | |
| 143 | DRM_MODE_FLAG_PVSYNC | |
| 144 | DRM_MODE_FLAG_NVSYNC); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 145 | pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder); |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 146 | } |
| 147 | |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 148 | /* Note: The caller is required to filter out dpms modes not supported by the |
| 149 | * platform. */ |
| 150 | static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 151 | { |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 152 | struct drm_device *dev = encoder->base.dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 153 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 154 | struct intel_crt *crt = intel_encoder_to_crt(encoder); |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 155 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 156 | const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode; |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 157 | u32 adpa; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 158 | |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 159 | if (INTEL_INFO(dev)->gen >= 5) |
| 160 | adpa = ADPA_HOTPLUG_BITS; |
| 161 | else |
| 162 | adpa = 0; |
| 163 | |
| 164 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
| 165 | adpa |= ADPA_HSYNC_ACTIVE_HIGH; |
| 166 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
| 167 | adpa |= ADPA_VSYNC_ACTIVE_HIGH; |
| 168 | |
| 169 | /* For CPT allow 3 pipe config, for others just use A or B */ |
| 170 | if (HAS_PCH_LPT(dev)) |
| 171 | ; /* Those bits don't exist here */ |
| 172 | else if (HAS_PCH_CPT(dev)) |
| 173 | adpa |= PORT_TRANS_SEL_CPT(crtc->pipe); |
| 174 | else if (crtc->pipe == 0) |
| 175 | adpa |= ADPA_PIPE_A_SELECT; |
| 176 | else |
| 177 | adpa |= ADPA_PIPE_B_SELECT; |
| 178 | |
| 179 | if (!HAS_PCH_SPLIT(dev)) |
| 180 | I915_WRITE(BCLRPAT(crtc->pipe), 0); |
Jesse Barnes | bd9e841 | 2012-06-15 11:55:18 -0700 | [diff] [blame] | 181 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 182 | switch (mode) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 183 | case DRM_MODE_DPMS_ON: |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 184 | adpa |= ADPA_DAC_ENABLE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 185 | break; |
| 186 | case DRM_MODE_DPMS_STANDBY: |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 187 | adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 188 | break; |
| 189 | case DRM_MODE_DPMS_SUSPEND: |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 190 | adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 191 | break; |
| 192 | case DRM_MODE_DPMS_OFF: |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 193 | adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 194 | break; |
| 195 | } |
| 196 | |
Daniel Vetter | 894ed1e | 2014-04-24 23:54:44 +0200 | [diff] [blame] | 197 | I915_WRITE(crt->adpa_reg, adpa); |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 198 | } |
| 199 | |
Adam Jackson | 637f44d | 2013-03-25 15:40:05 -0400 | [diff] [blame] | 200 | static void intel_disable_crt(struct intel_encoder *encoder) |
| 201 | { |
| 202 | intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF); |
| 203 | } |
| 204 | |
Ville Syrjälä | 1ea56e2 | 2015-05-05 17:17:37 +0300 | [diff] [blame] | 205 | static void pch_disable_crt(struct intel_encoder *encoder) |
| 206 | { |
| 207 | } |
| 208 | |
| 209 | static void pch_post_disable_crt(struct intel_encoder *encoder) |
| 210 | { |
| 211 | intel_disable_crt(encoder); |
| 212 | } |
Daniel Vetter | abfdc1e | 2014-06-25 22:01:52 +0300 | [diff] [blame] | 213 | |
Adam Jackson | 637f44d | 2013-03-25 15:40:05 -0400 | [diff] [blame] | 214 | static void intel_enable_crt(struct intel_encoder *encoder) |
| 215 | { |
| 216 | struct intel_crt *crt = intel_encoder_to_crt(encoder); |
| 217 | |
| 218 | intel_crt_set_dpms(encoder, crt->connector->base.dpms); |
| 219 | } |
| 220 | |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 221 | static enum drm_mode_status |
| 222 | intel_crt_mode_valid(struct drm_connector *connector, |
| 223 | struct drm_display_mode *mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 224 | { |
Zhao Yakui | 6bcdcd9 | 2009-03-03 18:06:42 +0800 | [diff] [blame] | 225 | struct drm_device *dev = connector->dev; |
Mika Kahola | f8700b3 | 2016-02-02 15:16:42 +0200 | [diff] [blame] | 226 | int max_dotclk = to_i915(dev)->max_dotclk_freq; |
Zhao Yakui | 6bcdcd9 | 2009-03-03 18:06:42 +0800 | [diff] [blame] | 227 | |
| 228 | int max_clock = 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 229 | if (mode->flags & DRM_MODE_FLAG_DBLSCAN) |
| 230 | return MODE_NO_DBLESCAN; |
| 231 | |
Zhao Yakui | 6bcdcd9 | 2009-03-03 18:06:42 +0800 | [diff] [blame] | 232 | if (mode->clock < 25000) |
| 233 | return MODE_CLOCK_LOW; |
| 234 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 235 | if (IS_GEN2(dev)) |
Zhao Yakui | 6bcdcd9 | 2009-03-03 18:06:42 +0800 | [diff] [blame] | 236 | max_clock = 350000; |
| 237 | else |
| 238 | max_clock = 400000; |
| 239 | if (mode->clock > max_clock) |
| 240 | return MODE_CLOCK_HIGH; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 241 | |
Mika Kahola | f8700b3 | 2016-02-02 15:16:42 +0200 | [diff] [blame] | 242 | if (mode->clock > max_dotclk) |
| 243 | return MODE_CLOCK_HIGH; |
| 244 | |
Paulo Zanoni | d4b1931 | 2012-11-29 11:29:32 -0200 | [diff] [blame] | 245 | /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */ |
| 246 | if (HAS_PCH_LPT(dev) && |
| 247 | (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2)) |
| 248 | return MODE_CLOCK_HIGH; |
| 249 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 250 | return MODE_OK; |
| 251 | } |
| 252 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 253 | static bool intel_crt_compute_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 254 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 255 | { |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 256 | struct drm_device *dev = encoder->base.dev; |
| 257 | |
| 258 | if (HAS_PCH_SPLIT(dev)) |
| 259 | pipe_config->has_pch_encoder = true; |
| 260 | |
Daniel Vetter | 2a7acee | 2013-04-19 11:24:39 +0200 | [diff] [blame] | 261 | /* LPT FDI RX only supports 8bpc. */ |
| 262 | if (HAS_PCH_LPT(dev)) |
| 263 | pipe_config->pipe_bpp = 24; |
| 264 | |
Ville Syrjälä | 8f7abfd | 2014-02-27 14:23:12 +0200 | [diff] [blame] | 265 | /* FDI must always be 2.7 GHz */ |
Daniel Vetter | 0e50338 | 2014-07-04 11:26:04 -0300 | [diff] [blame] | 266 | if (HAS_DDI(dev)) { |
| 267 | pipe_config->ddi_pll_sel = PORT_CLK_SEL_SPLL; |
Ville Syrjälä | 8f7abfd | 2014-02-27 14:23:12 +0200 | [diff] [blame] | 268 | pipe_config->port_clock = 135000 * 2; |
Maarten Lankhorst | 00490c2 | 2015-11-16 14:42:12 +0100 | [diff] [blame] | 269 | |
| 270 | pipe_config->dpll_hw_state.wrpll = 0; |
| 271 | pipe_config->dpll_hw_state.spll = |
| 272 | SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC; |
Daniel Vetter | 0e50338 | 2014-07-04 11:26:04 -0300 | [diff] [blame] | 273 | } |
Ville Syrjälä | 8f7abfd | 2014-02-27 14:23:12 +0200 | [diff] [blame] | 274 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 275 | return true; |
| 276 | } |
| 277 | |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 278 | static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector) |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 279 | { |
| 280 | struct drm_device *dev = connector->dev; |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 281 | struct intel_crt *crt = intel_attached_crt(connector); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 282 | struct drm_i915_private *dev_priv = dev->dev_private; |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 283 | u32 adpa; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 284 | bool ret; |
| 285 | |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 286 | /* The first time through, trigger an explicit detection cycle */ |
| 287 | if (crt->force_hotplug_required) { |
| 288 | bool turn_off_dac = HAS_PCH_SPLIT(dev); |
| 289 | u32 save_adpa; |
Zhenyu Wang | 67941da | 2009-07-24 01:00:33 +0800 | [diff] [blame] | 290 | |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 291 | crt->force_hotplug_required = 0; |
Dave Airlie | d5dd96c | 2010-08-04 15:52:19 +1000 | [diff] [blame] | 292 | |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 293 | save_adpa = adpa = I915_READ(crt->adpa_reg); |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 294 | DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa); |
Dave Airlie | d5dd96c | 2010-08-04 15:52:19 +1000 | [diff] [blame] | 295 | |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 296 | adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER; |
| 297 | if (turn_off_dac) |
| 298 | adpa &= ~ADPA_DAC_ENABLE; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 299 | |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 300 | I915_WRITE(crt->adpa_reg, adpa); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 301 | |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 302 | if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0, |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 303 | 1000)) |
| 304 | DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER"); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 305 | |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 306 | if (turn_off_dac) { |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 307 | I915_WRITE(crt->adpa_reg, save_adpa); |
| 308 | POSTING_READ(crt->adpa_reg); |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 309 | } |
Zhenyu Wang | a4a6b90 | 2010-04-07 16:15:55 +0800 | [diff] [blame] | 310 | } |
| 311 | |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 312 | /* Check the status to see if both blue and green are on now */ |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 313 | adpa = I915_READ(crt->adpa_reg); |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 314 | if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0) |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 315 | ret = true; |
| 316 | else |
| 317 | ret = false; |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 318 | DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 319 | |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 320 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 321 | } |
| 322 | |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 323 | static bool valleyview_crt_detect_hotplug(struct drm_connector *connector) |
| 324 | { |
| 325 | struct drm_device *dev = connector->dev; |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 326 | struct intel_crt *crt = intel_attached_crt(connector); |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 327 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 328 | u32 adpa; |
| 329 | bool ret; |
| 330 | u32 save_adpa; |
| 331 | |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 332 | save_adpa = adpa = I915_READ(crt->adpa_reg); |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 333 | DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa); |
| 334 | |
| 335 | adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER; |
| 336 | |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 337 | I915_WRITE(crt->adpa_reg, adpa); |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 338 | |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 339 | if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0, |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 340 | 1000)) { |
| 341 | DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER"); |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 342 | I915_WRITE(crt->adpa_reg, save_adpa); |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 343 | } |
| 344 | |
| 345 | /* Check the status to see if both blue and green are on now */ |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 346 | adpa = I915_READ(crt->adpa_reg); |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 347 | if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0) |
| 348 | ret = true; |
| 349 | else |
| 350 | ret = false; |
| 351 | |
| 352 | DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret); |
| 353 | |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 354 | return ret; |
| 355 | } |
| 356 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 357 | /** |
| 358 | * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence. |
| 359 | * |
| 360 | * Not for i915G/i915GM |
| 361 | * |
| 362 | * \return true if CRT is connected. |
| 363 | * \return false if CRT is disconnected. |
| 364 | */ |
| 365 | static bool intel_crt_detect_hotplug(struct drm_connector *connector) |
| 366 | { |
| 367 | struct drm_device *dev = connector->dev; |
| 368 | struct drm_i915_private *dev_priv = dev->dev_private; |
Egbert Eich | 0706f17 | 2015-09-23 16:15:27 +0200 | [diff] [blame] | 369 | u32 stat; |
Adam Jackson | 7a772c4 | 2010-05-24 16:46:29 -0400 | [diff] [blame] | 370 | bool ret = false; |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 371 | int i, tries = 0; |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 372 | |
Eric Anholt | bad720f | 2009-10-22 16:11:14 -0700 | [diff] [blame] | 373 | if (HAS_PCH_SPLIT(dev)) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 374 | return intel_ironlake_crt_detect_hotplug(connector); |
Zhenyu Wang | 2c07245 | 2009-06-05 15:38:42 +0800 | [diff] [blame] | 375 | |
Jesse Barnes | 7d2c24e | 2012-06-15 11:55:15 -0700 | [diff] [blame] | 376 | if (IS_VALLEYVIEW(dev)) |
| 377 | return valleyview_crt_detect_hotplug(connector); |
| 378 | |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 379 | /* |
| 380 | * On 4 series desktop, CRT detect sequence need to be done twice |
| 381 | * to get a reliable result. |
| 382 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 383 | |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 384 | if (IS_G4X(dev) && !IS_GM45(dev)) |
| 385 | tries = 2; |
| 386 | else |
| 387 | tries = 1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 388 | |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 389 | for (i = 0; i < tries ; i++) { |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 390 | /* turn on the FORCE_DETECT */ |
Egbert Eich | 0706f17 | 2015-09-23 16:15:27 +0200 | [diff] [blame] | 391 | i915_hotplug_interrupt_update(dev_priv, |
| 392 | CRT_HOTPLUG_FORCE_DETECT, |
| 393 | CRT_HOTPLUG_FORCE_DETECT); |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 394 | /* wait for FORCE_DETECT to go off */ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 395 | if (wait_for((I915_READ(PORT_HOTPLUG_EN) & |
| 396 | CRT_HOTPLUG_FORCE_DETECT) == 0, |
Chris Wilson | 481b6af | 2010-08-23 17:43:35 +0100 | [diff] [blame] | 397 | 1000)) |
Chris Wilson | 7907731 | 2010-09-12 19:58:04 +0100 | [diff] [blame] | 398 | DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off"); |
Zhao Yakui | 771cb08 | 2009-03-03 18:07:52 +0800 | [diff] [blame] | 399 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 400 | |
Adam Jackson | 7a772c4 | 2010-05-24 16:46:29 -0400 | [diff] [blame] | 401 | stat = I915_READ(PORT_HOTPLUG_STAT); |
| 402 | if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE) |
| 403 | ret = true; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 404 | |
Adam Jackson | 7a772c4 | 2010-05-24 16:46:29 -0400 | [diff] [blame] | 405 | /* clear the interrupt we just generated, if any */ |
| 406 | I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS); |
| 407 | |
Egbert Eich | 0706f17 | 2015-09-23 16:15:27 +0200 | [diff] [blame] | 408 | i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0); |
Adam Jackson | 7a772c4 | 2010-05-24 16:46:29 -0400 | [diff] [blame] | 409 | |
| 410 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 411 | } |
| 412 | |
Jani Nikula | f1a2f5b | 2012-08-13 13:22:35 +0300 | [diff] [blame] | 413 | static struct edid *intel_crt_get_edid(struct drm_connector *connector, |
| 414 | struct i2c_adapter *i2c) |
| 415 | { |
| 416 | struct edid *edid; |
| 417 | |
| 418 | edid = drm_get_edid(connector, i2c); |
| 419 | |
| 420 | if (!edid && !intel_gmbus_is_forced_bit(i2c)) { |
| 421 | DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n"); |
| 422 | intel_gmbus_force_bit(i2c, true); |
| 423 | edid = drm_get_edid(connector, i2c); |
| 424 | intel_gmbus_force_bit(i2c, false); |
| 425 | } |
| 426 | |
| 427 | return edid; |
| 428 | } |
| 429 | |
| 430 | /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */ |
| 431 | static int intel_crt_ddc_get_modes(struct drm_connector *connector, |
| 432 | struct i2c_adapter *adapter) |
| 433 | { |
| 434 | struct edid *edid; |
Jani Nikula | ebda95a | 2012-10-19 14:51:51 +0300 | [diff] [blame] | 435 | int ret; |
Jani Nikula | f1a2f5b | 2012-08-13 13:22:35 +0300 | [diff] [blame] | 436 | |
| 437 | edid = intel_crt_get_edid(connector, adapter); |
| 438 | if (!edid) |
| 439 | return 0; |
| 440 | |
Jani Nikula | ebda95a | 2012-10-19 14:51:51 +0300 | [diff] [blame] | 441 | ret = intel_connector_update_modes(connector, edid); |
| 442 | kfree(edid); |
| 443 | |
| 444 | return ret; |
Jani Nikula | f1a2f5b | 2012-08-13 13:22:35 +0300 | [diff] [blame] | 445 | } |
| 446 | |
David Müller | f5afcd3 | 2011-01-06 12:29:32 +0000 | [diff] [blame] | 447 | static bool intel_crt_detect_ddc(struct drm_connector *connector) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 448 | { |
David Müller | f5afcd3 | 2011-01-06 12:29:32 +0000 | [diff] [blame] | 449 | struct intel_crt *crt = intel_attached_crt(connector); |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 450 | struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private; |
Daniel Vetter | a2bd1f5 | 2012-07-11 12:31:52 +0200 | [diff] [blame] | 451 | struct edid *edid; |
| 452 | struct i2c_adapter *i2c; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 453 | |
Daniel Vetter | a2bd1f5 | 2012-07-11 12:31:52 +0200 | [diff] [blame] | 454 | BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 455 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 456 | i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin); |
Jani Nikula | f1a2f5b | 2012-08-13 13:22:35 +0300 | [diff] [blame] | 457 | edid = intel_crt_get_edid(connector, i2c); |
David Müller | f5afcd3 | 2011-01-06 12:29:32 +0000 | [diff] [blame] | 458 | |
Daniel Vetter | a2bd1f5 | 2012-07-11 12:31:52 +0200 | [diff] [blame] | 459 | if (edid) { |
| 460 | bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL; |
| 461 | |
David Müller | f5afcd3 | 2011-01-06 12:29:32 +0000 | [diff] [blame] | 462 | /* |
| 463 | * This may be a DVI-I connector with a shared DDC |
| 464 | * link between analog and digital outputs, so we |
| 465 | * have to check the EDID input spec of the attached device. |
| 466 | */ |
David Müller | f5afcd3 | 2011-01-06 12:29:32 +0000 | [diff] [blame] | 467 | if (!is_digital) { |
| 468 | DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n"); |
| 469 | return true; |
| 470 | } |
Daniel Vetter | a2bd1f5 | 2012-07-11 12:31:52 +0200 | [diff] [blame] | 471 | |
| 472 | DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n"); |
| 473 | } else { |
| 474 | DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n"); |
Chris Wilson | 6ec3d0c | 2010-09-22 18:17:01 +0100 | [diff] [blame] | 475 | } |
| 476 | |
Daniel Vetter | a2bd1f5 | 2012-07-11 12:31:52 +0200 | [diff] [blame] | 477 | kfree(edid); |
| 478 | |
Chris Wilson | 6ec3d0c | 2010-09-22 18:17:01 +0100 | [diff] [blame] | 479 | return false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 480 | } |
| 481 | |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 482 | static enum drm_connector_status |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 483 | intel_crt_load_detect(struct intel_crt *crt) |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 484 | { |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 485 | struct drm_device *dev = crt->base.base.dev; |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 486 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 487 | uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe; |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 488 | uint32_t save_bclrpat; |
| 489 | uint32_t save_vtotal; |
| 490 | uint32_t vtotal, vactive; |
| 491 | uint32_t vsample; |
| 492 | uint32_t vblank, vblank_start, vblank_end; |
| 493 | uint32_t dsl; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 494 | i915_reg_t bclrpat_reg, vtotal_reg, |
| 495 | vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg; |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 496 | uint8_t st00; |
| 497 | enum drm_connector_status status; |
| 498 | |
Chris Wilson | 6ec3d0c | 2010-09-22 18:17:01 +0100 | [diff] [blame] | 499 | DRM_DEBUG_KMS("starting load-detect on CRT\n"); |
| 500 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 501 | bclrpat_reg = BCLRPAT(pipe); |
| 502 | vtotal_reg = VTOTAL(pipe); |
| 503 | vblank_reg = VBLANK(pipe); |
| 504 | vsync_reg = VSYNC(pipe); |
| 505 | pipeconf_reg = PIPECONF(pipe); |
| 506 | pipe_dsl_reg = PIPEDSL(pipe); |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 507 | |
| 508 | save_bclrpat = I915_READ(bclrpat_reg); |
| 509 | save_vtotal = I915_READ(vtotal_reg); |
| 510 | vblank = I915_READ(vblank_reg); |
| 511 | |
| 512 | vtotal = ((save_vtotal >> 16) & 0xfff) + 1; |
| 513 | vactive = (save_vtotal & 0x7ff) + 1; |
| 514 | |
| 515 | vblank_start = (vblank & 0xfff) + 1; |
| 516 | vblank_end = ((vblank >> 16) & 0xfff) + 1; |
| 517 | |
| 518 | /* Set the border color to purple. */ |
| 519 | I915_WRITE(bclrpat_reg, 0x500050); |
| 520 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 521 | if (!IS_GEN2(dev)) { |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 522 | uint32_t pipeconf = I915_READ(pipeconf_reg); |
| 523 | I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER); |
Chris Wilson | 19c55da | 2010-08-09 14:50:53 +0100 | [diff] [blame] | 524 | POSTING_READ(pipeconf_reg); |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 525 | /* Wait for next Vblank to substitue |
| 526 | * border color for Color info */ |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 527 | intel_wait_for_vblank(dev, pipe); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 528 | st00 = I915_READ8(_VGA_MSR_WRITE); |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 529 | status = ((st00 & (1 << 4)) != 0) ? |
| 530 | connector_status_connected : |
| 531 | connector_status_disconnected; |
| 532 | |
| 533 | I915_WRITE(pipeconf_reg, pipeconf); |
| 534 | } else { |
| 535 | bool restore_vblank = false; |
| 536 | int count, detect; |
| 537 | |
| 538 | /* |
| 539 | * If there isn't any border, add some. |
| 540 | * Yes, this will flicker |
| 541 | */ |
| 542 | if (vblank_start <= vactive && vblank_end >= vtotal) { |
| 543 | uint32_t vsync = I915_READ(vsync_reg); |
| 544 | uint32_t vsync_start = (vsync & 0xffff) + 1; |
| 545 | |
| 546 | vblank_start = vsync_start; |
| 547 | I915_WRITE(vblank_reg, |
| 548 | (vblank_start - 1) | |
| 549 | ((vblank_end - 1) << 16)); |
| 550 | restore_vblank = true; |
| 551 | } |
| 552 | /* sample in the vertical border, selecting the larger one */ |
| 553 | if (vblank_start - vactive >= vtotal - vblank_end) |
| 554 | vsample = (vblank_start + vactive) >> 1; |
| 555 | else |
| 556 | vsample = (vtotal + vblank_end) >> 1; |
| 557 | |
| 558 | /* |
| 559 | * Wait for the border to be displayed |
| 560 | */ |
| 561 | while (I915_READ(pipe_dsl_reg) >= vactive) |
| 562 | ; |
| 563 | while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample) |
| 564 | ; |
| 565 | /* |
| 566 | * Watch ST00 for an entire scanline |
| 567 | */ |
| 568 | detect = 0; |
| 569 | count = 0; |
| 570 | do { |
| 571 | count++; |
| 572 | /* Read the ST00 VGA status register */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 573 | st00 = I915_READ8(_VGA_MSR_WRITE); |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 574 | if (st00 & (1 << 4)) |
| 575 | detect++; |
| 576 | } while ((I915_READ(pipe_dsl_reg) == dsl)); |
| 577 | |
| 578 | /* restore vblank if necessary */ |
| 579 | if (restore_vblank) |
| 580 | I915_WRITE(vblank_reg, vblank); |
| 581 | /* |
| 582 | * If more than 3/4 of the scanline detected a monitor, |
| 583 | * then it is assumed to be present. This works even on i830, |
| 584 | * where there isn't any way to force the border color across |
| 585 | * the screen |
| 586 | */ |
| 587 | status = detect * 4 > count * 3 ? |
| 588 | connector_status_connected : |
| 589 | connector_status_disconnected; |
| 590 | } |
| 591 | |
| 592 | /* Restore previous settings */ |
| 593 | I915_WRITE(bclrpat_reg, save_bclrpat); |
| 594 | |
| 595 | return status; |
| 596 | } |
| 597 | |
Chris Wilson | 7b334fc | 2010-09-09 23:51:02 +0100 | [diff] [blame] | 598 | static enum drm_connector_status |
Chris Wilson | 930a9e2 | 2010-09-14 11:07:23 +0100 | [diff] [blame] | 599 | intel_crt_detect(struct drm_connector *connector, bool force) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 600 | { |
| 601 | struct drm_device *dev = connector->dev; |
Paulo Zanoni | c19a0df | 2014-02-21 13:52:22 -0300 | [diff] [blame] | 602 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 603 | struct intel_crt *crt = intel_attached_crt(connector); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 604 | struct intel_encoder *intel_encoder = &crt->base; |
| 605 | enum intel_display_power_domain power_domain; |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 606 | enum drm_connector_status status; |
Daniel Vetter | e95c843 | 2012-04-20 21:03:36 +0200 | [diff] [blame] | 607 | struct intel_load_detect_pipe tmp; |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 608 | struct drm_modeset_acquire_ctx ctx; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 609 | |
Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 610 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 611 | connector->base.id, connector->name, |
Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 612 | force); |
| 613 | |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 614 | power_domain = intel_display_port_power_domain(intel_encoder); |
| 615 | intel_display_power_get(dev_priv, power_domain); |
| 616 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 617 | if (I915_HAS_HOTPLUG(dev)) { |
Daniel Vetter | aaa3773 | 2012-06-16 15:30:32 +0200 | [diff] [blame] | 618 | /* We can not rely on the HPD pin always being correctly wired |
| 619 | * up, for example many KVM do not pass it through, and so |
| 620 | * only trust an assertion that the monitor is connected. |
| 621 | */ |
Chris Wilson | 6ec3d0c | 2010-09-22 18:17:01 +0100 | [diff] [blame] | 622 | if (intel_crt_detect_hotplug(connector)) { |
| 623 | DRM_DEBUG_KMS("CRT detected via hotplug\n"); |
Paulo Zanoni | c19a0df | 2014-02-21 13:52:22 -0300 | [diff] [blame] | 624 | status = connector_status_connected; |
| 625 | goto out; |
Daniel Vetter | aaa3773 | 2012-06-16 15:30:32 +0200 | [diff] [blame] | 626 | } else |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 627 | DRM_DEBUG_KMS("CRT not detected via hotplug\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 628 | } |
| 629 | |
Paulo Zanoni | c19a0df | 2014-02-21 13:52:22 -0300 | [diff] [blame] | 630 | if (intel_crt_detect_ddc(connector)) { |
| 631 | status = connector_status_connected; |
| 632 | goto out; |
| 633 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 634 | |
Daniel Vetter | aaa3773 | 2012-06-16 15:30:32 +0200 | [diff] [blame] | 635 | /* Load detection is broken on HPD capable machines. Whoever wants a |
| 636 | * broken monitor (without edid) to work behind a broken kvm (that fails |
| 637 | * to have the right resistors for HP detection) needs to fix this up. |
| 638 | * For now just bail out. */ |
Daniel Vetter | 5bedeb2 | 2015-03-03 18:03:47 +0100 | [diff] [blame] | 639 | if (I915_HAS_HOTPLUG(dev) && !i915.load_detect_test) { |
Paulo Zanoni | c19a0df | 2014-02-21 13:52:22 -0300 | [diff] [blame] | 640 | status = connector_status_disconnected; |
| 641 | goto out; |
| 642 | } |
Daniel Vetter | aaa3773 | 2012-06-16 15:30:32 +0200 | [diff] [blame] | 643 | |
Paulo Zanoni | c19a0df | 2014-02-21 13:52:22 -0300 | [diff] [blame] | 644 | if (!force) { |
| 645 | status = connector->status; |
| 646 | goto out; |
| 647 | } |
Chris Wilson | 7b334fc | 2010-09-09 23:51:02 +0100 | [diff] [blame] | 648 | |
Ville Syrjälä | 208bf9f | 2014-08-11 13:15:35 +0300 | [diff] [blame] | 649 | drm_modeset_acquire_init(&ctx, 0); |
| 650 | |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 651 | /* for pre-945g platforms use load detect */ |
Rob Clark | 51fd371 | 2013-11-19 12:10:12 -0500 | [diff] [blame] | 652 | if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) { |
Daniel Vetter | e95c843 | 2012-04-20 21:03:36 +0200 | [diff] [blame] | 653 | if (intel_crt_detect_ddc(connector)) |
| 654 | status = connector_status_connected; |
Daniel Vetter | 5bedeb2 | 2015-03-03 18:03:47 +0100 | [diff] [blame] | 655 | else if (INTEL_INFO(dev)->gen < 4) |
Daniel Vetter | e95c843 | 2012-04-20 21:03:36 +0200 | [diff] [blame] | 656 | status = intel_crt_load_detect(crt); |
Daniel Vetter | 5bedeb2 | 2015-03-03 18:03:47 +0100 | [diff] [blame] | 657 | else |
| 658 | status = connector_status_unknown; |
Ander Conselvan de Oliveira | 49172fe | 2015-03-20 16:18:02 +0200 | [diff] [blame] | 659 | intel_release_load_detect_pipe(connector, &tmp, &ctx); |
Daniel Vetter | e95c843 | 2012-04-20 21:03:36 +0200 | [diff] [blame] | 660 | } else |
| 661 | status = connector_status_unknown; |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 662 | |
Ville Syrjälä | 208bf9f | 2014-08-11 13:15:35 +0300 | [diff] [blame] | 663 | drm_modeset_drop_locks(&ctx); |
| 664 | drm_modeset_acquire_fini(&ctx); |
| 665 | |
Paulo Zanoni | c19a0df | 2014-02-21 13:52:22 -0300 | [diff] [blame] | 666 | out: |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 667 | intel_display_power_put(dev_priv, power_domain); |
Ma Ling | e4a5d54 | 2009-05-26 11:31:00 +0800 | [diff] [blame] | 668 | return status; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 669 | } |
| 670 | |
| 671 | static void intel_crt_destroy(struct drm_connector *connector) |
| 672 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 673 | drm_connector_cleanup(connector); |
| 674 | kfree(connector); |
| 675 | } |
| 676 | |
| 677 | static int intel_crt_get_modes(struct drm_connector *connector) |
| 678 | { |
ling.ma@intel.com | 8e4d36b | 2009-06-30 11:35:34 +0800 | [diff] [blame] | 679 | struct drm_device *dev = connector->dev; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 680 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 681 | struct intel_crt *crt = intel_attached_crt(connector); |
| 682 | struct intel_encoder *intel_encoder = &crt->base; |
| 683 | enum intel_display_power_domain power_domain; |
Chris Wilson | 890f335 | 2010-09-14 16:46:59 +0100 | [diff] [blame] | 684 | int ret; |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 685 | struct i2c_adapter *i2c; |
ling.ma@intel.com | 8e4d36b | 2009-06-30 11:35:34 +0800 | [diff] [blame] | 686 | |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 687 | power_domain = intel_display_port_power_domain(intel_encoder); |
| 688 | intel_display_power_get(dev_priv, power_domain); |
| 689 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 690 | i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin); |
Jani Nikula | f1a2f5b | 2012-08-13 13:22:35 +0300 | [diff] [blame] | 691 | ret = intel_crt_ddc_get_modes(connector, i2c); |
ling.ma@intel.com | 8e4d36b | 2009-06-30 11:35:34 +0800 | [diff] [blame] | 692 | if (ret || !IS_G4X(dev)) |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 693 | goto out; |
ling.ma@intel.com | 8e4d36b | 2009-06-30 11:35:34 +0800 | [diff] [blame] | 694 | |
ling.ma@intel.com | 8e4d36b | 2009-06-30 11:35:34 +0800 | [diff] [blame] | 695 | /* Try to probe digital port for output in DVI-I -> VGA mode. */ |
Jani Nikula | 988c701 | 2015-03-27 00:20:19 +0200 | [diff] [blame] | 696 | i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 697 | ret = intel_crt_ddc_get_modes(connector, i2c); |
| 698 | |
| 699 | out: |
| 700 | intel_display_power_put(dev_priv, power_domain); |
| 701 | |
| 702 | return ret; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 703 | } |
| 704 | |
| 705 | static int intel_crt_set_property(struct drm_connector *connector, |
| 706 | struct drm_property *property, |
| 707 | uint64_t value) |
| 708 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 709 | return 0; |
| 710 | } |
| 711 | |
Chris Wilson | f326905 | 2011-01-24 15:17:08 +0000 | [diff] [blame] | 712 | static void intel_crt_reset(struct drm_connector *connector) |
| 713 | { |
| 714 | struct drm_device *dev = connector->dev; |
Daniel Vetter | 2e93889 | 2012-10-11 20:08:24 +0200 | [diff] [blame] | 715 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | f326905 | 2011-01-24 15:17:08 +0000 | [diff] [blame] | 716 | struct intel_crt *crt = intel_attached_crt(connector); |
| 717 | |
Chris Wilson | 10603ca | 2013-08-26 19:51:06 -0300 | [diff] [blame] | 718 | if (INTEL_INFO(dev)->gen >= 5) { |
Daniel Vetter | 2e93889 | 2012-10-11 20:08:24 +0200 | [diff] [blame] | 719 | u32 adpa; |
| 720 | |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 721 | adpa = I915_READ(crt->adpa_reg); |
Daniel Vetter | 2e93889 | 2012-10-11 20:08:24 +0200 | [diff] [blame] | 722 | adpa &= ~ADPA_CRT_HOTPLUG_MASK; |
| 723 | adpa |= ADPA_HOTPLUG_BITS; |
Ville Syrjälä | ca54b81 | 2013-01-25 21:44:42 +0200 | [diff] [blame] | 724 | I915_WRITE(crt->adpa_reg, adpa); |
| 725 | POSTING_READ(crt->adpa_reg); |
Daniel Vetter | 2e93889 | 2012-10-11 20:08:24 +0200 | [diff] [blame] | 726 | |
Ville Syrjälä | 0039a4b3 | 2014-10-16 20:52:30 +0300 | [diff] [blame] | 727 | DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa); |
Chris Wilson | f326905 | 2011-01-24 15:17:08 +0000 | [diff] [blame] | 728 | crt->force_hotplug_required = 1; |
Daniel Vetter | 2e93889 | 2012-10-11 20:08:24 +0200 | [diff] [blame] | 729 | } |
| 730 | |
Chris Wilson | f326905 | 2011-01-24 15:17:08 +0000 | [diff] [blame] | 731 | } |
| 732 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 733 | /* |
| 734 | * Routines for controlling stuff on the analog port |
| 735 | */ |
| 736 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 737 | static const struct drm_connector_funcs intel_crt_connector_funcs = { |
Chris Wilson | f326905 | 2011-01-24 15:17:08 +0000 | [diff] [blame] | 738 | .reset = intel_crt_reset, |
Maarten Lankhorst | 4d688a2 | 2015-08-05 12:37:06 +0200 | [diff] [blame] | 739 | .dpms = drm_atomic_helper_connector_dpms, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 740 | .detect = intel_crt_detect, |
| 741 | .fill_modes = drm_helper_probe_single_connector_modes, |
| 742 | .destroy = intel_crt_destroy, |
| 743 | .set_property = intel_crt_set_property, |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 744 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, |
Ander Conselvan de Oliveira | 9896972 | 2015-03-20 16:18:06 +0200 | [diff] [blame] | 745 | .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, |
Matt Roper | 2545e4a | 2015-01-22 16:51:27 -0800 | [diff] [blame] | 746 | .atomic_get_property = intel_connector_atomic_get_property, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 747 | }; |
| 748 | |
| 749 | static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = { |
| 750 | .mode_valid = intel_crt_mode_valid, |
| 751 | .get_modes = intel_crt_get_modes, |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 752 | .best_encoder = intel_best_encoder, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 753 | }; |
| 754 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 755 | static const struct drm_encoder_funcs intel_crt_enc_funcs = { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 756 | .destroy = intel_encoder_destroy, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 757 | }; |
| 758 | |
Mathias Krause | bbe1c27 | 2014-08-27 18:41:19 +0200 | [diff] [blame] | 759 | static int intel_no_crt_dmi_callback(const struct dmi_system_id *id) |
Duncan Laurie | 8ca4013 | 2011-10-25 15:42:21 -0700 | [diff] [blame] | 760 | { |
Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 761 | DRM_INFO("Skipping CRT initialization for %s\n", id->ident); |
Duncan Laurie | 8ca4013 | 2011-10-25 15:42:21 -0700 | [diff] [blame] | 762 | return 1; |
| 763 | } |
| 764 | |
| 765 | static const struct dmi_system_id intel_no_crt[] = { |
| 766 | { |
| 767 | .callback = intel_no_crt_dmi_callback, |
| 768 | .ident = "ACER ZGB", |
| 769 | .matches = { |
| 770 | DMI_MATCH(DMI_SYS_VENDOR, "ACER"), |
| 771 | DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"), |
| 772 | }, |
| 773 | }, |
Giacomo Comes | 10b6ee4 | 2014-04-03 14:13:55 -0400 | [diff] [blame] | 774 | { |
| 775 | .callback = intel_no_crt_dmi_callback, |
| 776 | .ident = "DELL XPS 8700", |
| 777 | .matches = { |
| 778 | DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), |
| 779 | DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"), |
| 780 | }, |
| 781 | }, |
Duncan Laurie | 8ca4013 | 2011-10-25 15:42:21 -0700 | [diff] [blame] | 782 | { } |
| 783 | }; |
| 784 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 785 | void intel_crt_init(struct drm_device *dev) |
| 786 | { |
| 787 | struct drm_connector *connector; |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 788 | struct intel_crt *crt; |
Zhenyu Wang | 454c1ca | 2010-03-29 15:53:23 +0800 | [diff] [blame] | 789 | struct intel_connector *intel_connector; |
David Müller (ELSOFT AG) | db54501 | 2009-08-29 08:54:45 +0200 | [diff] [blame] | 790 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | 6c03a6b | 2015-11-20 22:35:41 +0200 | [diff] [blame] | 791 | i915_reg_t adpa_reg; |
| 792 | u32 adpa; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 793 | |
Duncan Laurie | 8ca4013 | 2011-10-25 15:42:21 -0700 | [diff] [blame] | 794 | /* Skip machines without VGA that falsely report hotplug events */ |
| 795 | if (dmi_check_system(intel_no_crt)) |
| 796 | return; |
| 797 | |
Ville Syrjälä | 6c03a6b | 2015-11-20 22:35:41 +0200 | [diff] [blame] | 798 | if (HAS_PCH_SPLIT(dev)) |
| 799 | adpa_reg = PCH_ADPA; |
| 800 | else if (IS_VALLEYVIEW(dev)) |
| 801 | adpa_reg = VLV_ADPA; |
| 802 | else |
| 803 | adpa_reg = ADPA; |
| 804 | |
| 805 | adpa = I915_READ(adpa_reg); |
| 806 | if ((adpa & ADPA_DAC_ENABLE) == 0) { |
| 807 | /* |
| 808 | * On some machines (some IVB at least) CRT can be |
| 809 | * fused off, but there's no known fuse bit to |
| 810 | * indicate that. On these machine the ADPA register |
| 811 | * works normally, except the DAC enable bit won't |
| 812 | * take. So the only way to tell is attempt to enable |
| 813 | * it and see what happens. |
| 814 | */ |
| 815 | I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE | |
| 816 | ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE); |
| 817 | if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0) |
| 818 | return; |
| 819 | I915_WRITE(adpa_reg, adpa); |
| 820 | } |
| 821 | |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 822 | crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL); |
| 823 | if (!crt) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 824 | return; |
| 825 | |
Ander Conselvan de Oliveira | 9bdbd0b | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 826 | intel_connector = intel_connector_alloc(); |
Zhenyu Wang | 454c1ca | 2010-03-29 15:53:23 +0800 | [diff] [blame] | 827 | if (!intel_connector) { |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 828 | kfree(crt); |
Zhenyu Wang | 454c1ca | 2010-03-29 15:53:23 +0800 | [diff] [blame] | 829 | return; |
| 830 | } |
| 831 | |
| 832 | connector = &intel_connector->base; |
Adam Jackson | 637f44d | 2013-03-25 15:40:05 -0400 | [diff] [blame] | 833 | crt->connector = intel_connector; |
Zhenyu Wang | 454c1ca | 2010-03-29 15:53:23 +0800 | [diff] [blame] | 834 | drm_connector_init(dev, &intel_connector->base, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 835 | &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA); |
| 836 | |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 837 | drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs, |
Ville Syrjälä | 13a3d91 | 2015-12-09 16:20:18 +0200 | [diff] [blame] | 838 | DRM_MODE_ENCODER_DAC, NULL); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 839 | |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 840 | intel_connector_attach_encoder(intel_connector, &crt->base); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 841 | |
Chris Wilson | c9a1c4c | 2010-11-16 10:58:37 +0000 | [diff] [blame] | 842 | crt->base.type = INTEL_OUTPUT_ANALOG; |
Ville Syrjälä | 301ea74 | 2014-03-03 16:15:30 +0200 | [diff] [blame] | 843 | crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI); |
Paulo Zanoni | d63fa0d | 2012-11-20 13:27:35 -0200 | [diff] [blame] | 844 | if (IS_I830(dev)) |
Eugeni Dodonov | 59c859d | 2012-05-09 15:37:19 -0300 | [diff] [blame] | 845 | crt->base.crtc_mask = (1 << 0); |
| 846 | else |
Keith Packard | 0826874 | 2012-08-13 21:34:45 -0700 | [diff] [blame] | 847 | crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
Eugeni Dodonov | 59c859d | 2012-05-09 15:37:19 -0300 | [diff] [blame] | 848 | |
Daniel Vetter | dbb0257 | 2012-01-28 14:49:23 +0100 | [diff] [blame] | 849 | if (IS_GEN2(dev)) |
| 850 | connector->interlace_allowed = 0; |
| 851 | else |
| 852 | connector->interlace_allowed = 1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 853 | connector->doublescan_allowed = 0; |
| 854 | |
Ville Syrjälä | 6c03a6b | 2015-11-20 22:35:41 +0200 | [diff] [blame] | 855 | crt->adpa_reg = adpa_reg; |
Jesse Barnes | df0323c | 2012-04-17 15:06:33 -0700 | [diff] [blame] | 856 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 857 | crt->base.compute_config = intel_crt_compute_config; |
Ville Syrjälä | 92966a3 | 2015-12-08 16:05:48 +0200 | [diff] [blame] | 858 | if (HAS_PCH_SPLIT(dev)) { |
Ville Syrjälä | 1ea56e2 | 2015-05-05 17:17:37 +0300 | [diff] [blame] | 859 | crt->base.disable = pch_disable_crt; |
| 860 | crt->base.post_disable = pch_post_disable_crt; |
| 861 | } else { |
| 862 | crt->base.disable = intel_disable_crt; |
| 863 | } |
Daniel Vetter | 2124604 | 2012-07-01 14:58:27 +0200 | [diff] [blame] | 864 | crt->base.enable = intel_enable_crt; |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 865 | if (I915_HAS_HOTPLUG(dev)) |
| 866 | crt->base.hpd_pin = HPD_CRT; |
Ville Syrjälä | a298579 | 2013-11-07 19:25:59 +0200 | [diff] [blame] | 867 | if (HAS_DDI(dev)) { |
| 868 | crt->base.get_config = hsw_crt_get_config; |
Paulo Zanoni | 4eda01b | 2012-10-31 18:12:21 -0200 | [diff] [blame] | 869 | crt->base.get_hw_state = intel_ddi_get_hw_state; |
Ville Syrjälä | a298579 | 2013-11-07 19:25:59 +0200 | [diff] [blame] | 870 | } else { |
| 871 | crt->base.get_config = intel_crt_get_config; |
Paulo Zanoni | 4eda01b | 2012-10-31 18:12:21 -0200 | [diff] [blame] | 872 | crt->base.get_hw_state = intel_crt_get_hw_state; |
Ville Syrjälä | a298579 | 2013-11-07 19:25:59 +0200 | [diff] [blame] | 873 | } |
Daniel Vetter | e403fc9 | 2012-07-02 13:41:21 +0200 | [diff] [blame] | 874 | intel_connector->get_hw_state = intel_connector_get_hw_state; |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 875 | intel_connector->unregister = intel_connector_unregister; |
Daniel Vetter | 2124604 | 2012-07-01 14:58:27 +0200 | [diff] [blame] | 876 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 877 | drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs); |
| 878 | |
Thomas Wood | 34ea3d3 | 2014-05-29 16:57:41 +0100 | [diff] [blame] | 879 | drm_connector_register(connector); |
Jesse Barnes | b01f2c3 | 2009-12-11 11:07:17 -0800 | [diff] [blame] | 880 | |
Egbert Eich | 821450c | 2013-04-16 13:36:55 +0200 | [diff] [blame] | 881 | if (!I915_HAS_HOTPLUG(dev)) |
| 882 | intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT; |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 883 | |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 884 | /* |
| 885 | * Configure the automatic hotplug detection stuff |
| 886 | */ |
| 887 | crt->force_hotplug_required = 0; |
Keith Packard | e7dbb2f | 2010-11-16 16:03:53 +0800 | [diff] [blame] | 888 | |
Paulo Zanoni | 68d18ad | 2012-12-01 12:04:26 -0200 | [diff] [blame] | 889 | /* |
Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 890 | * TODO: find a proper way to discover whether we need to set the the |
| 891 | * polarity and link reversal bits or not, instead of relying on the |
| 892 | * BIOS. |
Paulo Zanoni | 68d18ad | 2012-12-01 12:04:26 -0200 | [diff] [blame] | 893 | */ |
Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 894 | if (HAS_PCH_LPT(dev)) { |
| 895 | u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT | |
| 896 | FDI_RX_LINK_REVERSAL_OVERRIDE; |
| 897 | |
Ville Syrjälä | eede3b5 | 2015-09-18 20:03:30 +0300 | [diff] [blame] | 898 | dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config; |
Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 899 | } |
Daniel Vetter | 754970e | 2014-01-16 22:28:44 +0100 | [diff] [blame] | 900 | |
| 901 | intel_crt_reset(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 902 | } |