blob: bae1568416f81bb5037cd2c3d1ef88ed564a28e8 [file] [log] [blame]
Chris Leechc13c8262006-05-23 17:18:44 -07001/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000021#ifndef LINUX_DMAENGINE_H
22#define LINUX_DMAENGINE_H
David Woodhouse1c0f16e2006-06-27 02:53:56 -070023
Chris Leechc13c8262006-05-23 17:18:44 -070024#include <linux/device.h>
Stephen Warren0ad7c002013-11-26 10:04:22 -070025#include <linux/err.h>
Chris Leechc13c8262006-05-23 17:18:44 -070026#include <linux/uio.h>
Paul Gortmaker187f1882011-11-23 20:12:59 -050027#include <linux/bug.h>
Vinod Koul90b44f82011-07-25 19:57:52 +053028#include <linux/scatterlist.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100029#include <linux/bitmap.h>
Viresh Kumardcc043d2012-02-01 16:12:18 +053030#include <linux/types.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100031#include <asm/page.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000032
Chris Leechc13c8262006-05-23 17:18:44 -070033/**
Randy Dunlapfe4ada22006-07-03 19:44:51 -070034 * typedef dma_cookie_t - an opaque DMA cookie
Chris Leechc13c8262006-05-23 17:18:44 -070035 *
36 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
37 */
38typedef s32 dma_cookie_t;
Steven J. Magnani76bd0612010-02-28 22:18:16 -070039#define DMA_MIN_COOKIE 1
40#define DMA_MAX_COOKIE INT_MAX
Chris Leechc13c8262006-05-23 17:18:44 -070041
Dan Carpenter71ea14832013-08-10 10:46:50 +030042static inline int dma_submit_error(dma_cookie_t cookie)
43{
44 return cookie < 0 ? cookie : 0;
45}
Chris Leechc13c8262006-05-23 17:18:44 -070046
47/**
48 * enum dma_status - DMA transaction status
Vinod Kouladfedd92013-10-16 13:29:02 +053049 * @DMA_COMPLETE: transaction completed
Chris Leechc13c8262006-05-23 17:18:44 -070050 * @DMA_IN_PROGRESS: transaction not yet processed
Linus Walleij07934482010-03-26 16:50:49 -070051 * @DMA_PAUSED: transaction is paused
Chris Leechc13c8262006-05-23 17:18:44 -070052 * @DMA_ERROR: transaction failed
53 */
54enum dma_status {
Vinod Koul7db5f722013-10-17 07:29:57 +053055 DMA_COMPLETE,
Chris Leechc13c8262006-05-23 17:18:44 -070056 DMA_IN_PROGRESS,
Linus Walleij07934482010-03-26 16:50:49 -070057 DMA_PAUSED,
Chris Leechc13c8262006-05-23 17:18:44 -070058 DMA_ERROR,
59};
60
61/**
Dan Williams7405f742007-01-02 11:10:43 -070062 * enum dma_transaction_type - DMA transaction types/indexes
Dan Williams138f4c32009-09-08 17:42:51 -070063 *
64 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
65 * automatically set as dma devices are registered.
Dan Williams7405f742007-01-02 11:10:43 -070066 */
67enum dma_transaction_type {
68 DMA_MEMCPY,
69 DMA_XOR,
Dan Williamsb2f46fd2009-07-14 12:20:36 -070070 DMA_PQ,
Dan Williams099f53c2009-04-08 14:28:37 -070071 DMA_XOR_VAL,
72 DMA_PQ_VAL,
Dan Williams7405f742007-01-02 11:10:43 -070073 DMA_INTERRUPT,
Ira Snydera86ee032010-09-30 11:46:44 +000074 DMA_SG,
Dan Williams59b5ec22009-01-06 11:38:15 -070075 DMA_PRIVATE,
Dan Williams138f4c32009-09-08 17:42:51 -070076 DMA_ASYNC_TX,
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070077 DMA_SLAVE,
Sascha Hauer782bc952010-09-30 13:56:32 +000078 DMA_CYCLIC,
Jassi Brarb14dab72011-10-13 12:33:30 +053079 DMA_INTERLEAVE,
Dan Williams7405f742007-01-02 11:10:43 -070080/* last transaction type for creation of the capabilities mask */
Jassi Brarb14dab72011-10-13 12:33:30 +053081 DMA_TX_TYPE_END,
82};
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070083
Vinod Koul49920bc2011-10-13 15:15:27 +053084/**
85 * enum dma_transfer_direction - dma transfer mode and direction indicator
86 * @DMA_MEM_TO_MEM: Async/Memcpy mode
87 * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
88 * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
89 * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
90 */
91enum dma_transfer_direction {
92 DMA_MEM_TO_MEM,
93 DMA_MEM_TO_DEV,
94 DMA_DEV_TO_MEM,
95 DMA_DEV_TO_DEV,
Shawn Guo62268ce2011-12-13 23:48:03 +080096 DMA_TRANS_NONE,
Vinod Koul49920bc2011-10-13 15:15:27 +053097};
Dan Williams7405f742007-01-02 11:10:43 -070098
99/**
Jassi Brarb14dab72011-10-13 12:33:30 +0530100 * Interleaved Transfer Request
101 * ----------------------------
102 * A chunk is collection of contiguous bytes to be transfered.
103 * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
104 * ICGs may or maynot change between chunks.
105 * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
106 * that when repeated an integral number of times, specifies the transfer.
107 * A transfer template is specification of a Frame, the number of times
108 * it is to be repeated and other per-transfer attributes.
109 *
110 * Practically, a client driver would have ready a template for each
111 * type of transfer it is going to need during its lifetime and
112 * set only 'src_start' and 'dst_start' before submitting the requests.
113 *
114 *
115 * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
116 * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
117 *
118 * == Chunk size
119 * ... ICG
120 */
121
122/**
123 * struct data_chunk - Element of scatter-gather list that makes a frame.
124 * @size: Number of bytes to read from source.
125 * size_dst := fn(op, size_src), so doesn't mean much for destination.
126 * @icg: Number of bytes to jump after last src/dst address of this
127 * chunk and before first src/dst address for next chunk.
128 * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
129 * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
130 */
131struct data_chunk {
132 size_t size;
133 size_t icg;
134};
135
136/**
137 * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
138 * and attributes.
139 * @src_start: Bus address of source for the first chunk.
140 * @dst_start: Bus address of destination for the first chunk.
141 * @dir: Specifies the type of Source and Destination.
142 * @src_inc: If the source address increments after reading from it.
143 * @dst_inc: If the destination address increments after writing to it.
144 * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
145 * Otherwise, source is read contiguously (icg ignored).
146 * Ignored if src_inc is false.
147 * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
148 * Otherwise, destination is filled contiguously (icg ignored).
149 * Ignored if dst_inc is false.
150 * @numf: Number of frames in this template.
151 * @frame_size: Number of chunks in a frame i.e, size of sgl[].
152 * @sgl: Array of {chunk,icg} pairs that make up a frame.
153 */
154struct dma_interleaved_template {
155 dma_addr_t src_start;
156 dma_addr_t dst_start;
157 enum dma_transfer_direction dir;
158 bool src_inc;
159 bool dst_inc;
160 bool src_sgl;
161 bool dst_sgl;
162 size_t numf;
163 size_t frame_size;
164 struct data_chunk sgl[0];
165};
166
167/**
Dan Williams636bdea2008-04-17 20:17:26 -0700168 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700169 * control completion, and communicate status.
Dan Williamsd4c56f92008-02-02 19:49:58 -0700170 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700171 * this transaction
Guennadi Liakhovetskia88f6662009-12-10 18:35:15 +0100172 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700173 * acknowledges receipt, i.e. has has a chance to establish any dependency
174 * chains
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700175 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
176 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
177 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
178 * sources that were the result of a previous operation, in the case of a PQ
179 * operation it continues the calculation with new sources
Dan Williams0403e382009-09-08 17:42:50 -0700180 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
181 * on the result of this operation
Dan Williamsd4c56f92008-02-02 19:49:58 -0700182 */
Dan Williams636bdea2008-04-17 20:17:26 -0700183enum dma_ctrl_flags {
Dan Williamsd4c56f92008-02-02 19:49:58 -0700184 DMA_PREP_INTERRUPT = (1 << 0),
Dan Williams636bdea2008-04-17 20:17:26 -0700185 DMA_CTRL_ACK = (1 << 1),
Bartlomiej Zolnierkiewicz0776ae72013-10-18 19:35:33 +0200186 DMA_PREP_PQ_DISABLE_P = (1 << 2),
187 DMA_PREP_PQ_DISABLE_Q = (1 << 3),
188 DMA_PREP_CONTINUE = (1 << 4),
189 DMA_PREP_FENCE = (1 << 5),
Dan Williamsd4c56f92008-02-02 19:49:58 -0700190};
191
192/**
Linus Walleijc3635c72010-03-26 16:44:01 -0700193 * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
194 * on a running channel.
195 * @DMA_TERMINATE_ALL: terminate all ongoing transfers
196 * @DMA_PAUSE: pause ongoing transfers
197 * @DMA_RESUME: resume paused transfer
Linus Walleijc156d0a2010-08-04 13:37:33 +0200198 * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
199 * that need to runtime reconfigure the slave channels (as opposed to passing
200 * configuration data in statically from the platform). An additional
201 * argument of struct dma_slave_config must be passed in with this
202 * command.
Ira Snyder968f19a2010-09-30 11:46:46 +0000203 * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
204 * into external start mode.
Linus Walleijc3635c72010-03-26 16:44:01 -0700205 */
206enum dma_ctrl_cmd {
207 DMA_TERMINATE_ALL,
208 DMA_PAUSE,
209 DMA_RESUME,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200210 DMA_SLAVE_CONFIG,
Ira Snyder968f19a2010-09-30 11:46:46 +0000211 FSLDMA_EXTERNAL_START,
Linus Walleijc3635c72010-03-26 16:44:01 -0700212};
213
214/**
Dan Williamsad283ea2009-08-29 19:09:26 -0700215 * enum sum_check_bits - bit position of pq_check_flags
216 */
217enum sum_check_bits {
218 SUM_CHECK_P = 0,
219 SUM_CHECK_Q = 1,
220};
221
222/**
223 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
224 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
225 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
226 */
227enum sum_check_flags {
228 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
229 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
230};
231
232
233/**
Dan Williams7405f742007-01-02 11:10:43 -0700234 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
235 * See linux/cpumask.h
236 */
237typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
238
239/**
Chris Leechc13c8262006-05-23 17:18:44 -0700240 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
Chris Leechc13c8262006-05-23 17:18:44 -0700241 * @memcpy_count: transaction counter
242 * @bytes_transferred: byte counter
243 */
244
245struct dma_chan_percpu {
Chris Leechc13c8262006-05-23 17:18:44 -0700246 /* stats */
247 unsigned long memcpy_count;
248 unsigned long bytes_transferred;
249};
250
251/**
252 * struct dma_chan - devices supply DMA channels, clients use them
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700253 * @device: ptr to the dma device who supplies this channel, always !%NULL
Chris Leechc13c8262006-05-23 17:18:44 -0700254 * @cookie: last cookie value returned to client
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000255 * @completed_cookie: last completed cookie for this channel
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700256 * @chan_id: channel ID for sysfs
Dan Williams41d5e592009-01-06 11:38:21 -0700257 * @dev: class device for sysfs
Chris Leechc13c8262006-05-23 17:18:44 -0700258 * @device_node: used to add this to the device chan list
259 * @local: per-cpu pointer to a struct dma_chan_percpu
Dan Williams7cc5bf92008-07-08 11:58:21 -0700260 * @client-count: how many clients are using this channel
Dan Williamsbec08512009-01-06 11:38:14 -0700261 * @table_count: number of appearances in the mem-to-mem allocation table
Dan Williams287d8592009-02-18 14:48:26 -0800262 * @private: private data for certain client-channel associations
Chris Leechc13c8262006-05-23 17:18:44 -0700263 */
264struct dma_chan {
Chris Leechc13c8262006-05-23 17:18:44 -0700265 struct dma_device *device;
266 dma_cookie_t cookie;
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000267 dma_cookie_t completed_cookie;
Chris Leechc13c8262006-05-23 17:18:44 -0700268
269 /* sysfs */
270 int chan_id;
Dan Williams41d5e592009-01-06 11:38:21 -0700271 struct dma_chan_dev *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700272
Chris Leechc13c8262006-05-23 17:18:44 -0700273 struct list_head device_node;
Tejun Heoa29d8b82010-02-02 14:39:15 +0900274 struct dma_chan_percpu __percpu *local;
Dan Williams7cc5bf92008-07-08 11:58:21 -0700275 int client_count;
Dan Williamsbec08512009-01-06 11:38:14 -0700276 int table_count;
Dan Williams287d8592009-02-18 14:48:26 -0800277 void *private;
Chris Leechc13c8262006-05-23 17:18:44 -0700278};
279
Dan Williams41d5e592009-01-06 11:38:21 -0700280/**
281 * struct dma_chan_dev - relate sysfs device node to backing channel device
282 * @chan - driver channel device
283 * @device - sysfs device
Dan Williams864498a2009-01-06 11:38:21 -0700284 * @dev_id - parent dma_device dev_id
285 * @idr_ref - reference count to gate release of dma_device dev_id
Dan Williams41d5e592009-01-06 11:38:21 -0700286 */
287struct dma_chan_dev {
288 struct dma_chan *chan;
289 struct device device;
Dan Williams864498a2009-01-06 11:38:21 -0700290 int dev_id;
291 atomic_t *idr_ref;
Dan Williams41d5e592009-01-06 11:38:21 -0700292};
293
Linus Walleijc156d0a2010-08-04 13:37:33 +0200294/**
295 * enum dma_slave_buswidth - defines bus with of the DMA slave
296 * device, source or target buses
297 */
298enum dma_slave_buswidth {
299 DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
300 DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
301 DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
302 DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
303 DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
304};
305
306/**
307 * struct dma_slave_config - dma slave channel runtime config
308 * @direction: whether the data shall go in or out on this slave
309 * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
310 * legal values, DMA_BIDIRECTIONAL is not acceptable since we
311 * need to differentiate source and target addresses.
312 * @src_addr: this is the physical address where DMA slave data
313 * should be read (RX), if the source is memory this argument is
314 * ignored.
315 * @dst_addr: this is the physical address where DMA slave data
316 * should be written (TX), if the source is memory this argument
317 * is ignored.
318 * @src_addr_width: this is the width in bytes of the source (RX)
319 * register where DMA data shall be read. If the source
320 * is memory this may be ignored depending on architecture.
321 * Legal values: 1, 2, 4, 8.
322 * @dst_addr_width: same as src_addr_width but for destination
323 * target (TX) mutatis mutandis.
324 * @src_maxburst: the maximum number of words (note: words, as in
325 * units of the src_addr_width member, not bytes) that can be sent
326 * in one burst to the device. Typically something like half the
327 * FIFO depth on I/O peripherals so you don't overflow it. This
328 * may or may not be applicable on memory sources.
329 * @dst_maxburst: same as src_maxburst but for destination target
330 * mutatis mutandis.
Viresh Kumardcc043d2012-02-01 16:12:18 +0530331 * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
332 * with 'true' if peripheral should be flow controller. Direction will be
333 * selected at Runtime.
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530334 * @slave_id: Slave requester id. Only valid for slave channels. The dma
335 * slave peripheral will have unique id as dma requester which need to be
336 * pass as slave config.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200337 *
338 * This struct is passed in as configuration data to a DMA engine
339 * in order to set up a certain channel for DMA transport at runtime.
340 * The DMA device/engine has to provide support for an additional
341 * command in the channel config interface, DMA_SLAVE_CONFIG
342 * and this struct will then be passed in as an argument to the
343 * DMA engine device_control() function.
344 *
345 * The rationale for adding configuration information to this struct
346 * is as follows: if it is likely that most DMA slave controllers in
347 * the world will support the configuration option, then make it
348 * generic. If not: if it is fixed so that it be sent in static from
349 * the platform data, then prefer to do that. Else, if it is neither
350 * fixed at runtime, nor generic enough (such as bus mastership on
351 * some CPU family and whatnot) then create a custom slave config
352 * struct and pass that, then make this config a member of that
353 * struct, if applicable.
354 */
355struct dma_slave_config {
Vinod Koul49920bc2011-10-13 15:15:27 +0530356 enum dma_transfer_direction direction;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200357 dma_addr_t src_addr;
358 dma_addr_t dst_addr;
359 enum dma_slave_buswidth src_addr_width;
360 enum dma_slave_buswidth dst_addr_width;
361 u32 src_maxburst;
362 u32 dst_maxburst;
Viresh Kumardcc043d2012-02-01 16:12:18 +0530363 bool device_fc;
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530364 unsigned int slave_id;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200365};
366
Vinod Koul221a27c72013-07-08 14:15:25 +0530367/* struct dma_slave_caps - expose capabilities of a slave channel only
368 *
369 * @src_addr_widths: bit mask of src addr widths the channel supports
370 * @dstn_addr_widths: bit mask of dstn addr widths the channel supports
371 * @directions: bit mask of slave direction the channel supported
372 * since the enum dma_transfer_direction is not defined as bits for each
373 * type of direction, the dma controller should fill (1 << <TYPE>) and same
374 * should be checked by controller as well
375 * @cmd_pause: true, if pause and thereby resume is supported
376 * @cmd_terminate: true, if terminate cmd is supported
Vinod Koul221a27c72013-07-08 14:15:25 +0530377 */
378struct dma_slave_caps {
379 u32 src_addr_widths;
380 u32 dstn_addr_widths;
381 u32 directions;
382 bool cmd_pause;
383 bool cmd_terminate;
Vinod Koul221a27c72013-07-08 14:15:25 +0530384};
385
Dan Williams41d5e592009-01-06 11:38:21 -0700386static inline const char *dma_chan_name(struct dma_chan *chan)
387{
388 return dev_name(&chan->dev->device);
389}
Dan Williamsd379b012007-07-09 11:56:42 -0700390
Chris Leechc13c8262006-05-23 17:18:44 -0700391void dma_chan_cleanup(struct kref *kref);
392
Chris Leechc13c8262006-05-23 17:18:44 -0700393/**
Dan Williams59b5ec22009-01-06 11:38:15 -0700394 * typedef dma_filter_fn - callback filter for dma_request_channel
395 * @chan: channel to be reviewed
396 * @filter_param: opaque parameter passed through dma_request_channel
397 *
398 * When this optional parameter is specified in a call to dma_request_channel a
399 * suitable channel is passed to this routine for further dispositioning before
400 * being returned. Where 'suitable' indicates a non-busy channel that
Dan Williams7dd60252009-01-06 11:38:19 -0700401 * satisfies the given capability mask. It returns 'true' to indicate that the
402 * channel is suitable.
Dan Williams59b5ec22009-01-06 11:38:15 -0700403 */
Dan Williams7dd60252009-01-06 11:38:19 -0700404typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
Dan Williams59b5ec22009-01-06 11:38:15 -0700405
Dan Williams7405f742007-01-02 11:10:43 -0700406typedef void (*dma_async_tx_callback)(void *dma_async_param);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200407
408struct dmaengine_unmap_data {
409 u8 to_cnt;
410 u8 from_cnt;
411 u8 bidi_cnt;
412 struct device *dev;
413 struct kref kref;
414 size_t len;
415 dma_addr_t addr[0];
416};
417
Dan Williams7405f742007-01-02 11:10:43 -0700418/**
419 * struct dma_async_tx_descriptor - async transaction descriptor
420 * ---dma generic offload fields---
421 * @cookie: tracking cookie for this transaction, set to -EBUSY if
422 * this tx is sitting on a dependency list
Dan Williams636bdea2008-04-17 20:17:26 -0700423 * @flags: flags to augment operation preparation, control completion, and
424 * communicate status
Dan Williams7405f742007-01-02 11:10:43 -0700425 * @phys: physical address of the descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700426 * @chan: target channel for this operation
427 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
Dan Williams7405f742007-01-02 11:10:43 -0700428 * @callback: routine to call after this operation is complete
429 * @callback_param: general parameter to pass to the callback routine
430 * ---async_tx api specific fields---
Dan Williams19242d72008-04-17 20:17:25 -0700431 * @next: at completion submit this descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700432 * @parent: pointer to the next level up in the dependency chain
Dan Williams19242d72008-04-17 20:17:25 -0700433 * @lock: protect the parent and next pointers
Dan Williams7405f742007-01-02 11:10:43 -0700434 */
435struct dma_async_tx_descriptor {
436 dma_cookie_t cookie;
Dan Williams636bdea2008-04-17 20:17:26 -0700437 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
Dan Williams7405f742007-01-02 11:10:43 -0700438 dma_addr_t phys;
Dan Williams7405f742007-01-02 11:10:43 -0700439 struct dma_chan *chan;
440 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
Dan Williams7405f742007-01-02 11:10:43 -0700441 dma_async_tx_callback callback;
442 void *callback_param;
Dan Williamsd38a8c62013-10-18 19:35:23 +0200443 struct dmaengine_unmap_data *unmap;
Dan Williams5fc6d892010-10-07 16:44:50 -0700444#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams19242d72008-04-17 20:17:25 -0700445 struct dma_async_tx_descriptor *next;
Dan Williams7405f742007-01-02 11:10:43 -0700446 struct dma_async_tx_descriptor *parent;
447 spinlock_t lock;
Dan Williamscaa20d972010-05-17 16:24:16 -0700448#endif
Dan Williams7405f742007-01-02 11:10:43 -0700449};
450
Dan Williams89716462013-10-18 19:35:25 +0200451#ifdef CONFIG_DMA_ENGINE
Dan Williamsd38a8c62013-10-18 19:35:23 +0200452static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
453 struct dmaengine_unmap_data *unmap)
454{
455 kref_get(&unmap->kref);
456 tx->unmap = unmap;
457}
458
Dan Williams89716462013-10-18 19:35:25 +0200459struct dmaengine_unmap_data *
460dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags);
Dan Williams45c463a2013-10-18 19:35:24 +0200461void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap);
Dan Williams89716462013-10-18 19:35:25 +0200462#else
463static inline void dma_set_unmap(struct dma_async_tx_descriptor *tx,
464 struct dmaengine_unmap_data *unmap)
465{
466}
467static inline struct dmaengine_unmap_data *
468dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags)
469{
470 return NULL;
471}
472static inline void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap)
473{
474}
475#endif
Dan Williams45c463a2013-10-18 19:35:24 +0200476
Dan Williamsd38a8c62013-10-18 19:35:23 +0200477static inline void dma_descriptor_unmap(struct dma_async_tx_descriptor *tx)
478{
479 if (tx->unmap) {
Dan Williams45c463a2013-10-18 19:35:24 +0200480 dmaengine_unmap_put(tx->unmap);
Dan Williamsd38a8c62013-10-18 19:35:23 +0200481 tx->unmap = NULL;
482 }
483}
484
Dan Williams5fc6d892010-10-07 16:44:50 -0700485#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williamscaa20d972010-05-17 16:24:16 -0700486static inline void txd_lock(struct dma_async_tx_descriptor *txd)
487{
488}
489static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
490{
491}
492static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
493{
494 BUG();
495}
496static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
497{
498}
499static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
500{
501}
502static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
503{
504 return NULL;
505}
506static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
507{
508 return NULL;
509}
510
511#else
512static inline void txd_lock(struct dma_async_tx_descriptor *txd)
513{
514 spin_lock_bh(&txd->lock);
515}
516static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
517{
518 spin_unlock_bh(&txd->lock);
519}
520static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
521{
522 txd->next = next;
523 next->parent = txd;
524}
525static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
526{
527 txd->parent = NULL;
528}
529static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
530{
531 txd->next = NULL;
532}
533static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
534{
535 return txd->parent;
536}
537static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
538{
539 return txd->next;
540}
541#endif
542
Chris Leechc13c8262006-05-23 17:18:44 -0700543/**
Linus Walleij07934482010-03-26 16:50:49 -0700544 * struct dma_tx_state - filled in to report the status of
545 * a transfer.
546 * @last: last completed DMA cookie
547 * @used: last issued DMA cookie (i.e. the one in progress)
548 * @residue: the remaining number of bytes left to transmit
549 * on the selected transfer for states DMA_IN_PROGRESS and
550 * DMA_PAUSED if this is implemented in the driver, else 0
551 */
552struct dma_tx_state {
553 dma_cookie_t last;
554 dma_cookie_t used;
555 u32 residue;
556};
557
558/**
Chris Leechc13c8262006-05-23 17:18:44 -0700559 * struct dma_device - info on the entity supplying DMA services
560 * @chancnt: how many DMA channels are supported
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900561 * @privatecnt: how many DMA channels are requested by dma_request_channel
Chris Leechc13c8262006-05-23 17:18:44 -0700562 * @channels: the list of struct dma_chan
563 * @global_node: list_head for global dma_device_list
Dan Williams7405f742007-01-02 11:10:43 -0700564 * @cap_mask: one or more dma_capability flags
565 * @max_xor: maximum number of xor sources, 0 if no capability
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700566 * @max_pq: maximum number of PQ sources and PQ-continue capability
Dan Williams83544ae2009-09-08 17:42:53 -0700567 * @copy_align: alignment shift for memcpy operations
568 * @xor_align: alignment shift for xor operations
569 * @pq_align: alignment shift for pq operations
570 * @fill_align: alignment shift for memset operations
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700571 * @dev_id: unique device ID
Dan Williams7405f742007-01-02 11:10:43 -0700572 * @dev: struct device reference for dma mapping api
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700573 * @device_alloc_chan_resources: allocate resources and return the
574 * number of allocated descriptors
575 * @device_free_chan_resources: release DMA channel's resources
Dan Williams7405f742007-01-02 11:10:43 -0700576 * @device_prep_dma_memcpy: prepares a memcpy operation
577 * @device_prep_dma_xor: prepares a xor operation
Dan Williams099f53c2009-04-08 14:28:37 -0700578 * @device_prep_dma_xor_val: prepares a xor validation operation
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700579 * @device_prep_dma_pq: prepares a pq operation
580 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
Dan Williams7405f742007-01-02 11:10:43 -0700581 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700582 * @device_prep_slave_sg: prepares a slave dma operation
Sascha Hauer782bc952010-09-30 13:56:32 +0000583 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
584 * The function takes a buffer of size buf_len. The callback function will
585 * be called after period_len bytes have been transferred.
Jassi Brarb14dab72011-10-13 12:33:30 +0530586 * @device_prep_interleaved_dma: Transfer expression in a generic way.
Linus Walleijc3635c72010-03-26 16:44:01 -0700587 * @device_control: manipulate all pending operations on a channel, returns
588 * zero or error code
Linus Walleij07934482010-03-26 16:50:49 -0700589 * @device_tx_status: poll for transaction completion, the optional
590 * txstate parameter can be supplied with a pointer to get a
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300591 * struct with auxiliary transfer status information, otherwise the call
Linus Walleij07934482010-03-26 16:50:49 -0700592 * will just return a simple status code
Dan Williams7405f742007-01-02 11:10:43 -0700593 * @device_issue_pending: push pending transactions to hardware
Vinod Koul221a27c72013-07-08 14:15:25 +0530594 * @device_slave_caps: return the slave channel capabilities
Chris Leechc13c8262006-05-23 17:18:44 -0700595 */
596struct dma_device {
597
598 unsigned int chancnt;
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900599 unsigned int privatecnt;
Chris Leechc13c8262006-05-23 17:18:44 -0700600 struct list_head channels;
601 struct list_head global_node;
Dan Williams7405f742007-01-02 11:10:43 -0700602 dma_cap_mask_t cap_mask;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700603 unsigned short max_xor;
604 unsigned short max_pq;
Dan Williams83544ae2009-09-08 17:42:53 -0700605 u8 copy_align;
606 u8 xor_align;
607 u8 pq_align;
608 u8 fill_align;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700609 #define DMA_HAS_PQ_CONTINUE (1 << 15)
Chris Leechc13c8262006-05-23 17:18:44 -0700610
Chris Leechc13c8262006-05-23 17:18:44 -0700611 int dev_id;
Dan Williams7405f742007-01-02 11:10:43 -0700612 struct device *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700613
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700614 int (*device_alloc_chan_resources)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700615 void (*device_free_chan_resources)(struct dma_chan *chan);
Dan Williams7405f742007-01-02 11:10:43 -0700616
617 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
Dan Williams00367312008-02-02 19:49:57 -0700618 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700619 size_t len, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700620 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
Dan Williams00367312008-02-02 19:49:57 -0700621 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700622 unsigned int src_cnt, size_t len, unsigned long flags);
Dan Williams099f53c2009-04-08 14:28:37 -0700623 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
Dan Williams00367312008-02-02 19:49:57 -0700624 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
Dan Williamsad283ea2009-08-29 19:09:26 -0700625 size_t len, enum sum_check_flags *result, unsigned long flags);
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700626 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
627 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
628 unsigned int src_cnt, const unsigned char *scf,
629 size_t len, unsigned long flags);
630 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
631 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
632 unsigned int src_cnt, const unsigned char *scf, size_t len,
633 enum sum_check_flags *pqres, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700634 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
Dan Williams636bdea2008-04-17 20:17:26 -0700635 struct dma_chan *chan, unsigned long flags);
Ira Snydera86ee032010-09-30 11:46:44 +0000636 struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
637 struct dma_chan *chan,
638 struct scatterlist *dst_sg, unsigned int dst_nents,
639 struct scatterlist *src_sg, unsigned int src_nents,
640 unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700641
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700642 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
643 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Koul49920bc2011-10-13 15:15:27 +0530644 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500645 unsigned long flags, void *context);
Sascha Hauer782bc952010-09-30 13:56:32 +0000646 struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
647 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500648 size_t period_len, enum dma_transfer_direction direction,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +0300649 unsigned long flags, void *context);
Jassi Brarb14dab72011-10-13 12:33:30 +0530650 struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
651 struct dma_chan *chan, struct dma_interleaved_template *xt,
652 unsigned long flags);
Linus Walleij05827632010-05-17 16:30:42 -0700653 int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
654 unsigned long arg);
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700655
Linus Walleij07934482010-03-26 16:50:49 -0700656 enum dma_status (*device_tx_status)(struct dma_chan *chan,
657 dma_cookie_t cookie,
658 struct dma_tx_state *txstate);
Dan Williams7405f742007-01-02 11:10:43 -0700659 void (*device_issue_pending)(struct dma_chan *chan);
Vinod Koul221a27c72013-07-08 14:15:25 +0530660 int (*device_slave_caps)(struct dma_chan *chan, struct dma_slave_caps *caps);
Chris Leechc13c8262006-05-23 17:18:44 -0700661};
662
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000663static inline int dmaengine_device_control(struct dma_chan *chan,
664 enum dma_ctrl_cmd cmd,
665 unsigned long arg)
666{
Jon Mason944ea4d2012-11-11 23:03:20 +0000667 if (chan->device->device_control)
668 return chan->device->device_control(chan, cmd, arg);
Andy Shevchenko978c4172013-02-14 11:00:16 +0200669
670 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000671}
672
673static inline int dmaengine_slave_config(struct dma_chan *chan,
674 struct dma_slave_config *config)
675{
676 return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
677 (unsigned long)config);
678}
679
Andy Shevchenko61cc13a2013-01-10 10:52:56 +0200680static inline bool is_slave_direction(enum dma_transfer_direction direction)
681{
682 return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
683}
684
Vinod Koul90b44f82011-07-25 19:57:52 +0530685static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200686 struct dma_chan *chan, dma_addr_t buf, size_t len,
Vinod Koul49920bc2011-10-13 15:15:27 +0530687 enum dma_transfer_direction dir, unsigned long flags)
Vinod Koul90b44f82011-07-25 19:57:52 +0530688{
689 struct scatterlist sg;
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200690 sg_init_table(&sg, 1);
691 sg_dma_address(&sg) = buf;
692 sg_dma_len(&sg) = len;
Vinod Koul90b44f82011-07-25 19:57:52 +0530693
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500694 return chan->device->device_prep_slave_sg(chan, &sg, 1,
695 dir, flags, NULL);
Vinod Koul90b44f82011-07-25 19:57:52 +0530696}
697
Alexandre Bounine16052822012-03-08 16:11:18 -0500698static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
699 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
700 enum dma_transfer_direction dir, unsigned long flags)
701{
702 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500703 dir, flags, NULL);
Alexandre Bounine16052822012-03-08 16:11:18 -0500704}
705
Alexandre Bouninee42d98e2012-05-31 16:26:38 -0700706#ifdef CONFIG_RAPIDIO_DMA_ENGINE
707struct rio_dma_ext;
708static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
709 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
710 enum dma_transfer_direction dir, unsigned long flags,
711 struct rio_dma_ext *rio_ext)
712{
713 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
714 dir, flags, rio_ext);
715}
716#endif
717
Alexandre Bounine16052822012-03-08 16:11:18 -0500718static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
719 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Peter Ujfalusie7736cd2012-09-24 10:58:04 +0300720 size_t period_len, enum dma_transfer_direction dir,
721 unsigned long flags)
Alexandre Bounine16052822012-03-08 16:11:18 -0500722{
723 return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +0300724 period_len, dir, flags, NULL);
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000725}
726
Barry Songa14acb42012-11-06 21:32:39 +0800727static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
728 struct dma_chan *chan, struct dma_interleaved_template *xt,
729 unsigned long flags)
730{
731 return chan->device->device_prep_interleaved_dma(chan, xt, flags);
732}
733
Vinod Koul221a27c72013-07-08 14:15:25 +0530734static inline int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps)
735{
736 if (!chan || !caps)
737 return -EINVAL;
738
739 /* check if the channel supports slave transactions */
740 if (!test_bit(DMA_SLAVE, chan->device->cap_mask.bits))
741 return -ENXIO;
742
743 if (chan->device->device_slave_caps)
744 return chan->device->device_slave_caps(chan, caps);
745
746 return -ENXIO;
747}
748
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000749static inline int dmaengine_terminate_all(struct dma_chan *chan)
750{
751 return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
752}
753
754static inline int dmaengine_pause(struct dma_chan *chan)
755{
756 return dmaengine_device_control(chan, DMA_PAUSE, 0);
757}
758
759static inline int dmaengine_resume(struct dma_chan *chan)
760{
761 return dmaengine_device_control(chan, DMA_RESUME, 0);
762}
763
Lars-Peter Clausen3052cc22012-06-11 20:11:40 +0200764static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
765 dma_cookie_t cookie, struct dma_tx_state *state)
766{
767 return chan->device->device_tx_status(chan, cookie, state);
768}
769
Russell King - ARM Linux98d530f2011-01-01 23:00:23 +0000770static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000771{
772 return desc->tx_submit(desc);
773}
774
Dan Williams83544ae2009-09-08 17:42:53 -0700775static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
776{
777 size_t mask;
778
779 if (!align)
780 return true;
781 mask = (1 << align) - 1;
782 if (mask & (off1 | off2 | len))
783 return false;
784 return true;
785}
786
787static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
788 size_t off2, size_t len)
789{
790 return dmaengine_check_align(dev->copy_align, off1, off2, len);
791}
792
793static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
794 size_t off2, size_t len)
795{
796 return dmaengine_check_align(dev->xor_align, off1, off2, len);
797}
798
799static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
800 size_t off2, size_t len)
801{
802 return dmaengine_check_align(dev->pq_align, off1, off2, len);
803}
804
805static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
806 size_t off2, size_t len)
807{
808 return dmaengine_check_align(dev->fill_align, off1, off2, len);
809}
810
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700811static inline void
812dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
813{
814 dma->max_pq = maxpq;
815 if (has_pq_continue)
816 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
817}
818
819static inline bool dmaf_continue(enum dma_ctrl_flags flags)
820{
821 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
822}
823
824static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
825{
826 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
827
828 return (flags & mask) == mask;
829}
830
831static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
832{
833 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
834}
835
Mathieu Lacaged3f3cf82010-08-14 15:02:44 +0200836static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700837{
838 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
839}
840
841/* dma_maxpq - reduce maxpq in the face of continued operations
842 * @dma - dma device with PQ capability
843 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
844 *
845 * When an engine does not support native continuation we need 3 extra
846 * source slots to reuse P and Q with the following coefficients:
847 * 1/ {00} * P : remove P from Q', but use it as a source for P'
848 * 2/ {01} * Q : use Q to continue Q' calculation
849 * 3/ {00} * Q : subtract Q from P' to cancel (2)
850 *
851 * In the case where P is disabled we only need 1 extra source:
852 * 1/ {01} * Q : use Q to continue Q' calculation
853 */
854static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
855{
856 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
857 return dma_dev_to_maxpq(dma);
858 else if (dmaf_p_disabled_continue(flags))
859 return dma_dev_to_maxpq(dma) - 1;
860 else if (dmaf_continue(flags))
861 return dma_dev_to_maxpq(dma) - 3;
862 BUG();
863}
864
Chris Leechc13c8262006-05-23 17:18:44 -0700865/* --- public DMA engine API --- */
866
Dan Williams649274d2009-01-11 00:20:39 -0800867#ifdef CONFIG_DMA_ENGINE
Dan Williams209b84a2009-01-06 11:38:17 -0700868void dmaengine_get(void);
869void dmaengine_put(void);
Dan Williams649274d2009-01-11 00:20:39 -0800870#else
871static inline void dmaengine_get(void)
872{
873}
874static inline void dmaengine_put(void)
875{
876}
877#endif
878
David S. Millerb4bd07c2009-02-06 22:06:43 -0800879#ifdef CONFIG_NET_DMA
880#define net_dmaengine_get() dmaengine_get()
881#define net_dmaengine_put() dmaengine_put()
882#else
883static inline void net_dmaengine_get(void)
884{
885}
886static inline void net_dmaengine_put(void)
887{
888}
889#endif
890
Dan Williams729b5d12009-03-25 09:13:25 -0700891#ifdef CONFIG_ASYNC_TX_DMA
892#define async_dmaengine_get() dmaengine_get()
893#define async_dmaengine_put() dmaengine_put()
Dan Williams5fc6d892010-10-07 16:44:50 -0700894#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams138f4c32009-09-08 17:42:51 -0700895#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
896#else
Dan Williams729b5d12009-03-25 09:13:25 -0700897#define async_dma_find_channel(type) dma_find_channel(type)
Dan Williams5fc6d892010-10-07 16:44:50 -0700898#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
Dan Williams729b5d12009-03-25 09:13:25 -0700899#else
900static inline void async_dmaengine_get(void)
901{
902}
903static inline void async_dmaengine_put(void)
904{
905}
906static inline struct dma_chan *
907async_dma_find_channel(enum dma_transaction_type type)
908{
909 return NULL;
910}
Dan Williams138f4c32009-09-08 17:42:51 -0700911#endif /* CONFIG_ASYNC_TX_DMA */
Dan Williams729b5d12009-03-25 09:13:25 -0700912
Dan Williams7405f742007-01-02 11:10:43 -0700913dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
914 void *dest, void *src, size_t len);
915dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
916 struct page *page, unsigned int offset, void *kdata, size_t len);
917dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700918 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
Dan Williams7405f742007-01-02 11:10:43 -0700919 unsigned int src_off, size_t len);
920void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
921 struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700922
Dan Williams08398752008-07-17 17:59:56 -0700923static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
Dan Williams7405f742007-01-02 11:10:43 -0700924{
Dan Williams636bdea2008-04-17 20:17:26 -0700925 tx->flags |= DMA_CTRL_ACK;
926}
927
Guennadi Liakhovetskief560682009-01-19 15:36:21 -0700928static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
929{
930 tx->flags &= ~DMA_CTRL_ACK;
931}
932
Dan Williams08398752008-07-17 17:59:56 -0700933static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
Dan Williams636bdea2008-04-17 20:17:26 -0700934{
Dan Williams08398752008-07-17 17:59:56 -0700935 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
Chris Leechc13c8262006-05-23 17:18:44 -0700936}
937
Dan Williams7405f742007-01-02 11:10:43 -0700938#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
939static inline void
940__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
941{
942 set_bit(tx_type, dstp->bits);
943}
944
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900945#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
946static inline void
947__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
948{
949 clear_bit(tx_type, dstp->bits);
950}
951
Dan Williams33df8ca2009-01-06 11:38:15 -0700952#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
953static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
954{
955 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
956}
957
Dan Williams7405f742007-01-02 11:10:43 -0700958#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
959static inline int
960__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
961{
962 return test_bit(tx_type, srcp->bits);
963}
964
965#define for_each_dma_cap_mask(cap, mask) \
Akinobu Mitae5a087f2012-10-26 23:35:15 +0900966 for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
Dan Williams7405f742007-01-02 11:10:43 -0700967
Chris Leechc13c8262006-05-23 17:18:44 -0700968/**
Dan Williams7405f742007-01-02 11:10:43 -0700969 * dma_async_issue_pending - flush pending transactions to HW
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700970 * @chan: target DMA channel
Chris Leechc13c8262006-05-23 17:18:44 -0700971 *
972 * This allows drivers to push copies to HW in batches,
973 * reducing MMIO writes where possible.
974 */
Dan Williams7405f742007-01-02 11:10:43 -0700975static inline void dma_async_issue_pending(struct dma_chan *chan)
Chris Leechc13c8262006-05-23 17:18:44 -0700976{
Dan Williamsec8670f2008-03-01 07:51:29 -0700977 chan->device->device_issue_pending(chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700978}
979
980/**
Dan Williams7405f742007-01-02 11:10:43 -0700981 * dma_async_is_tx_complete - poll for transaction completion
Chris Leechc13c8262006-05-23 17:18:44 -0700982 * @chan: DMA channel
983 * @cookie: transaction identifier to check status of
984 * @last: returns last completed cookie, can be NULL
985 * @used: returns last issued cookie, can be NULL
986 *
987 * If @last and @used are passed in, upon return they reflect the driver
988 * internal state and can be used with dma_async_is_complete() to check
989 * the status of multiple cookies without re-checking hardware state.
990 */
Dan Williams7405f742007-01-02 11:10:43 -0700991static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700992 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
993{
Linus Walleij07934482010-03-26 16:50:49 -0700994 struct dma_tx_state state;
995 enum dma_status status;
996
997 status = chan->device->device_tx_status(chan, cookie, &state);
998 if (last)
999 *last = state.last;
1000 if (used)
1001 *used = state.used;
1002 return status;
Chris Leechc13c8262006-05-23 17:18:44 -07001003}
1004
1005/**
1006 * dma_async_is_complete - test a cookie against chan state
1007 * @cookie: transaction identifier to test status of
1008 * @last_complete: last know completed transaction
1009 * @last_used: last cookie value handed out
1010 *
Bartlomiej Zolnierkiewicze239345f2012-11-08 10:01:01 +00001011 * dma_async_is_complete() is used in dma_async_is_tx_complete()
Sebastian Siewior8a5703f2008-04-21 22:38:45 +00001012 * the test logic is separated for lightweight testing of multiple cookies
Chris Leechc13c8262006-05-23 17:18:44 -07001013 */
1014static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
1015 dma_cookie_t last_complete, dma_cookie_t last_used)
1016{
1017 if (last_complete <= last_used) {
1018 if ((cookie <= last_complete) || (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301019 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001020 } else {
1021 if ((cookie <= last_complete) && (cookie > last_used))
Vinod Kouladfedd92013-10-16 13:29:02 +05301022 return DMA_COMPLETE;
Chris Leechc13c8262006-05-23 17:18:44 -07001023 }
1024 return DMA_IN_PROGRESS;
1025}
1026
Dan Williamsbca34692010-03-26 16:52:10 -07001027static inline void
1028dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
1029{
1030 if (st) {
1031 st->last = last;
1032 st->used = used;
1033 st->residue = residue;
1034 }
1035}
1036
Dan Williams07f22112009-01-05 17:14:31 -07001037#ifdef CONFIG_DMA_ENGINE
Jon Mason4a43f392013-09-09 16:51:59 -07001038struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
1039enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
Dan Williams07f22112009-01-05 17:14:31 -07001040enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
Dan Williamsc50331e2009-01-19 15:33:14 -07001041void dma_issue_pending_all(void);
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001042struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
1043 dma_filter_fn fn, void *fn_param);
Stephen Warren0ad7c002013-11-26 10:04:22 -07001044struct dma_chan *dma_request_slave_channel_reason(struct device *dev,
1045 const char *name);
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001046struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001047void dma_release_channel(struct dma_chan *chan);
Dan Williams07f22112009-01-05 17:14:31 -07001048#else
Jon Mason4a43f392013-09-09 16:51:59 -07001049static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
1050{
1051 return NULL;
1052}
1053static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
1054{
Vinod Kouladfedd92013-10-16 13:29:02 +05301055 return DMA_COMPLETE;
Jon Mason4a43f392013-09-09 16:51:59 -07001056}
Dan Williams07f22112009-01-05 17:14:31 -07001057static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
1058{
Vinod Kouladfedd92013-10-16 13:29:02 +05301059 return DMA_COMPLETE;
Dan Williams07f22112009-01-05 17:14:31 -07001060}
Dan Williamsc50331e2009-01-19 15:33:14 -07001061static inline void dma_issue_pending_all(void)
1062{
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001063}
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001064static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001065 dma_filter_fn fn, void *fn_param)
1066{
1067 return NULL;
1068}
Stephen Warren0ad7c002013-11-26 10:04:22 -07001069static inline struct dma_chan *dma_request_slave_channel_reason(
1070 struct device *dev, const char *name)
1071{
1072 return ERR_PTR(-ENODEV);
1073}
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001074static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001075 const char *name)
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001076{
Vinod Kould18d5f52012-09-25 16:18:55 +05301077 return NULL;
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001078}
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001079static inline void dma_release_channel(struct dma_chan *chan)
1080{
Dan Williamsc50331e2009-01-19 15:33:14 -07001081}
Dan Williams07f22112009-01-05 17:14:31 -07001082#endif
Chris Leechc13c8262006-05-23 17:18:44 -07001083
1084/* --- DMA device --- */
1085
1086int dma_async_device_register(struct dma_device *device);
1087void dma_async_device_unregister(struct dma_device *device);
Dan Williams07f22112009-01-05 17:14:31 -07001088void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
Zhangfei Gao7bb587f2013-06-28 20:39:12 +08001089struct dma_chan *dma_get_slave_channel(struct dma_chan *chan);
Stephen Warren8010dad2013-11-26 12:40:51 -07001090struct dma_chan *dma_get_any_slave_channel(struct dma_device *device);
Dave Jianga2bd1142012-04-04 16:10:46 -07001091struct dma_chan *net_dma_find_channel(void);
Dan Williams59b5ec22009-01-06 11:38:15 -07001092#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
Matt Porter864ef692013-02-01 18:22:52 +00001093#define dma_request_slave_channel_compat(mask, x, y, dev, name) \
1094 __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
1095
1096static inline struct dma_chan
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001097*__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
1098 dma_filter_fn fn, void *fn_param,
1099 struct device *dev, char *name)
Matt Porter864ef692013-02-01 18:22:52 +00001100{
1101 struct dma_chan *chan;
1102
1103 chan = dma_request_slave_channel(dev, name);
1104 if (chan)
1105 return chan;
1106
1107 return __dma_request_channel(mask, fn, fn_param);
1108}
Chris Leechc13c8262006-05-23 17:18:44 -07001109
Chris Leechde5506e2006-05-23 17:50:37 -07001110/* --- Helper iov-locking functions --- */
1111
1112struct dma_page_list {
Al Virob2ddb902008-03-29 03:09:38 +00001113 char __user *base_address;
Chris Leechde5506e2006-05-23 17:50:37 -07001114 int nr_pages;
1115 struct page **pages;
1116};
1117
1118struct dma_pinned_list {
1119 int nr_iovecs;
1120 struct dma_page_list page_list[0];
1121};
1122
1123struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
1124void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
1125
1126dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
1127 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
1128dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
1129 struct dma_pinned_list *pinned_list, struct page *page,
1130 unsigned int offset, size_t len);
1131
Chris Leechc13c8262006-05-23 17:18:44 -07001132#endif /* DMAENGINE_H */