blob: 59d679cebc89e1132fdb313e4fea7e953a35728d [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Joe Perches516304b2012-03-18 17:30:52 -070017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000019#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010021#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040022#include <linux/module.h>
Simon Wunderliche93d0832013-01-08 14:48:58 +010023#include <linux/relay.h>
Oleksij Rempelb0a1ae92013-05-24 20:30:59 +020024#include <net/ieee80211_radiotap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025
Sujith55624202010-01-08 10:36:02 +053026#include "ath9k.h"
27
Gabor Juhosab5c4f72012-12-10 15:30:28 +010028struct ath9k_eeprom_ctx {
29 struct completion complete;
30 struct ath_hw *ah;
31};
32
Sujith55624202010-01-08 10:36:02 +053033static char *dev_info = "ath9k";
34
35MODULE_AUTHOR("Atheros Communications");
36MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
37MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
38MODULE_LICENSE("Dual BSD/GPL");
39
40static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
41module_param_named(debug, ath9k_debug, uint, 0);
42MODULE_PARM_DESC(debug, "Debugging mask");
43
John W. Linville3e6109c2011-01-05 09:39:17 -050044int ath9k_modparam_nohwcrypt;
45module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053046MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
47
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053048int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053049module_param_named(blink, led_blink, int, 0444);
50MODULE_PARM_DESC(blink, "Enable LED blink on activity");
51
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080052static int ath9k_btcoex_enable;
53module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
54MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
55
Sujith Manoharan63081302013-08-04 14:21:55 +053056static int ath9k_bt_ant_diversity;
57module_param_named(bt_ant_diversity, ath9k_bt_ant_diversity, int, 0444);
58MODULE_PARM_DESC(bt_ant_diversity, "Enable WLAN/BT RX antenna diversity");
Sujith Manoharane09f2dc2012-09-16 08:06:56 +053059
Sujith Manoharan82983832014-02-04 08:37:53 +053060static int ath9k_ps_enable;
61module_param_named(ps_enable, ath9k_ps_enable, int, 0444);
62MODULE_PARM_DESC(ps_enable, "Enable WLAN PowerSave");
63
Sujith Manoharan499afac2014-08-22 20:39:31 +053064#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
65
Felix Fietkau78b21942014-06-11 16:17:55 +053066int ath9k_use_chanctx;
Rajkumar Manoharan71a5f882014-05-29 15:11:09 +053067module_param_named(use_chanctx, ath9k_use_chanctx, int, 0444);
68MODULE_PARM_DESC(use_chanctx, "Enable channel context for concurrency");
69
Sujith Manoharan499afac2014-08-22 20:39:31 +053070#endif /* CONFIG_ATH9K_CHANNEL_CONTEXT */
71
Rajkumar Manoharand5847472010-12-20 14:39:51 +053072bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053073
Felix Fietkau0cf55c22011-02-27 22:26:40 +010074#ifdef CONFIG_MAC80211_LEDS
75static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
76 { .throughput = 0 * 1024, .blink_time = 334 },
77 { .throughput = 1 * 1024, .blink_time = 260 },
78 { .throughput = 5 * 1024, .blink_time = 220 },
79 { .throughput = 10 * 1024, .blink_time = 190 },
80 { .throughput = 20 * 1024, .blink_time = 170 },
81 { .throughput = 50 * 1024, .blink_time = 150 },
82 { .throughput = 70 * 1024, .blink_time = 130 },
83 { .throughput = 100 * 1024, .blink_time = 110 },
84 { .throughput = 200 * 1024, .blink_time = 80 },
85 { .throughput = 300 * 1024, .blink_time = 50 },
86};
87#endif
88
Sujith285f2dd2010-01-08 10:36:07 +053089static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +053090
kbuild test robotd81f9a02014-11-12 06:19:48 +080091static void ath9k_op_ps_wakeup(struct ath_common *common)
Oleksij Rempel99d22172014-11-06 08:53:25 +010092{
93 ath9k_ps_wakeup((struct ath_softc *) common->priv);
94}
95
kbuild test robotd81f9a02014-11-12 06:19:48 +080096static void ath9k_op_ps_restore(struct ath_common *common)
Oleksij Rempel99d22172014-11-06 08:53:25 +010097{
98 ath9k_ps_restore((struct ath_softc *) common->priv);
99}
100
kbuild test robotd81f9a02014-11-12 06:19:48 +0800101static struct ath_ps_ops ath9k_ps_ops = {
Oleksij Rempel99d22172014-11-06 08:53:25 +0100102 .wakeup = ath9k_op_ps_wakeup,
103 .restore = ath9k_op_ps_restore,
104};
105
Sujith55624202010-01-08 10:36:02 +0530106/*
107 * Read and write, they both share the same lock. We do this to serialize
108 * reads and writes on Atheros 802.11n PCI devices only. This is required
109 * as the FIFO on these devices can only accept sanely 2 requests.
110 */
111
112static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
113{
114 struct ath_hw *ah = (struct ath_hw *) hw_priv;
115 struct ath_common *common = ath9k_hw_common(ah);
116 struct ath_softc *sc = (struct ath_softc *) common->priv;
117
Felix Fietkauf3eef642012-03-14 16:40:25 +0100118 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530119 unsigned long flags;
120 spin_lock_irqsave(&sc->sc_serial_rw, flags);
121 iowrite32(val, sc->mem + reg_offset);
122 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
123 } else
124 iowrite32(val, sc->mem + reg_offset);
125}
126
127static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
128{
129 struct ath_hw *ah = (struct ath_hw *) hw_priv;
130 struct ath_common *common = ath9k_hw_common(ah);
131 struct ath_softc *sc = (struct ath_softc *) common->priv;
132 u32 val;
133
Felix Fietkauf3eef642012-03-14 16:40:25 +0100134 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530135 unsigned long flags;
136 spin_lock_irqsave(&sc->sc_serial_rw, flags);
137 val = ioread32(sc->mem + reg_offset);
138 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
139 } else
140 val = ioread32(sc->mem + reg_offset);
141 return val;
142}
143
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530144static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
145 u32 set, u32 clr)
146{
147 u32 val;
148
149 val = ioread32(sc->mem + reg_offset);
150 val &= ~clr;
151 val |= set;
152 iowrite32(val, sc->mem + reg_offset);
153
154 return val;
155}
156
Felix Fietkau845e03c2011-03-23 20:57:25 +0100157static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
158{
159 struct ath_hw *ah = (struct ath_hw *) hw_priv;
160 struct ath_common *common = ath9k_hw_common(ah);
161 struct ath_softc *sc = (struct ath_softc *) common->priv;
162 unsigned long uninitialized_var(flags);
163 u32 val;
164
Felix Fietkauf3eef642012-03-14 16:40:25 +0100165 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100166 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530167 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100168 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530169 } else
170 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100171
172 return val;
173}
174
Sujith55624202010-01-08 10:36:02 +0530175/**************************/
176/* Initialization */
177/**************************/
178
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000179static void ath9k_reg_notifier(struct wiphy *wiphy,
180 struct regulatory_request *request)
Sujith55624202010-01-08 10:36:02 +0530181{
182 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100183 struct ath_softc *sc = hw->priv;
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530184 struct ath_hw *ah = sc->sc_ah;
185 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
Sujith55624202010-01-08 10:36:02 +0530186
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000187 ath_reg_notifier_apply(wiphy, request, reg);
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530188
189 /* Set tx power */
Felix Fietkaud385c5c2014-11-04 16:56:57 +0100190 if (!ah->curchan)
191 return;
192
193 sc->cur_chan->txpower = 2 * ah->curchan->chan->max_power;
194 ath9k_ps_wakeup(sc);
195 ath9k_hw_set_txpowerlimit(ah, sc->cur_chan->txpower, false);
196 ath9k_cmn_update_txpow(ah, sc->cur_chan->cur_txpower,
197 sc->cur_chan->txpower,
198 &sc->cur_chan->cur_txpower);
199 /* synchronize DFS detector if regulatory domain changed */
200 if (sc->dfs_detector != NULL)
201 sc->dfs_detector->set_dfs_domain(sc->dfs_detector,
202 request->dfs_region);
203 ath9k_ps_restore(sc);
Sujith55624202010-01-08 10:36:02 +0530204}
205
206/*
207 * This function will allocate both the DMA descriptor structure, and the
208 * buffers it contains. These are used to contain the descriptors used
209 * by the system.
210*/
211int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
212 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400213 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530214{
Sujith55624202010-01-08 10:36:02 +0530215 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400216 u8 *ds;
Felix Fietkaub81950b12012-12-12 13:14:22 +0100217 int i, bsize, desc_len;
Sujith55624202010-01-08 10:36:02 +0530218
Joe Perchesd2182b62011-12-15 14:55:53 -0800219 ath_dbg(common, CONFIG, "%s DMA: %u buffers %u desc/buf\n",
Joe Perches226afe62010-12-02 19:12:37 -0800220 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530221
222 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400223
224 if (is_tx)
225 desc_len = sc->sc_ah->caps.tx_desc_len;
226 else
227 desc_len = sizeof(struct ath_desc);
228
Sujith55624202010-01-08 10:36:02 +0530229 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400230 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800231 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400232 BUG_ON((desc_len % 4) != 0);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100233 return -ENOMEM;
Sujith55624202010-01-08 10:36:02 +0530234 }
235
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400236 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530237
238 /*
239 * Need additional DMA memory because we can't use
240 * descriptors that cross the 4K page boundary. Assume
241 * one skipped descriptor per 4K page.
242 */
243 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
244 u32 ndesc_skipped =
245 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
246 u32 dma_len;
247
248 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400249 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530250 dd->dd_desc_len += dma_len;
251
252 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700253 }
Sujith55624202010-01-08 10:36:02 +0530254 }
255
256 /* allocate descriptors */
Felix Fietkaub81950b12012-12-12 13:14:22 +0100257 dd->dd_desc = dmam_alloc_coherent(sc->dev, dd->dd_desc_len,
258 &dd->dd_desc_paddr, GFP_KERNEL);
259 if (!dd->dd_desc)
260 return -ENOMEM;
261
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400262 ds = (u8 *) dd->dd_desc;
Joe Perchesd2182b62011-12-15 14:55:53 -0800263 ath_dbg(common, CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Joe Perches226afe62010-12-02 19:12:37 -0800264 name, ds, (u32) dd->dd_desc_len,
265 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530266
267 /* allocate buffers */
Felix Fietkau1a04d592013-10-11 23:30:52 +0200268 if (is_tx) {
269 struct ath_buf *bf;
Sujith55624202010-01-08 10:36:02 +0530270
Felix Fietkau1a04d592013-10-11 23:30:52 +0200271 bsize = sizeof(struct ath_buf) * nbuf;
272 bf = devm_kzalloc(sc->dev, bsize, GFP_KERNEL);
273 if (!bf)
274 return -ENOMEM;
Sujith55624202010-01-08 10:36:02 +0530275
Felix Fietkau1a04d592013-10-11 23:30:52 +0200276 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
277 bf->bf_desc = ds;
278 bf->bf_daddr = DS2PHYS(dd, ds);
Sujith55624202010-01-08 10:36:02 +0530279
Felix Fietkau1a04d592013-10-11 23:30:52 +0200280 if (!(sc->sc_ah->caps.hw_caps &
281 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
282 /*
283 * Skip descriptor addresses which can cause 4KB
284 * boundary crossing (addr + length) with a 32 dword
285 * descriptor fetch.
286 */
287 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
288 BUG_ON((caddr_t) bf->bf_desc >=
289 ((caddr_t) dd->dd_desc +
290 dd->dd_desc_len));
291
292 ds += (desc_len * ndesc);
293 bf->bf_desc = ds;
294 bf->bf_daddr = DS2PHYS(dd, ds);
295 }
Sujith55624202010-01-08 10:36:02 +0530296 }
Felix Fietkau1a04d592013-10-11 23:30:52 +0200297 list_add_tail(&bf->list, head);
Sujith55624202010-01-08 10:36:02 +0530298 }
Felix Fietkau1a04d592013-10-11 23:30:52 +0200299 } else {
300 struct ath_rxbuf *bf;
301
302 bsize = sizeof(struct ath_rxbuf) * nbuf;
303 bf = devm_kzalloc(sc->dev, bsize, GFP_KERNEL);
304 if (!bf)
305 return -ENOMEM;
306
307 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
308 bf->bf_desc = ds;
309 bf->bf_daddr = DS2PHYS(dd, ds);
310
311 if (!(sc->sc_ah->caps.hw_caps &
312 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
313 /*
314 * Skip descriptor addresses which can cause 4KB
315 * boundary crossing (addr + length) with a 32 dword
316 * descriptor fetch.
317 */
318 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
319 BUG_ON((caddr_t) bf->bf_desc >=
320 ((caddr_t) dd->dd_desc +
321 dd->dd_desc_len));
322
323 ds += (desc_len * ndesc);
324 bf->bf_desc = ds;
325 bf->bf_daddr = DS2PHYS(dd, ds);
326 }
327 }
328 list_add_tail(&bf->list, head);
329 }
Sujith55624202010-01-08 10:36:02 +0530330 }
331 return 0;
Sujith55624202010-01-08 10:36:02 +0530332}
333
Sujith285f2dd2010-01-08 10:36:07 +0530334static int ath9k_init_queues(struct ath_softc *sc)
335{
Sujith285f2dd2010-01-08 10:36:07 +0530336 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530337
Sujith285f2dd2010-01-08 10:36:07 +0530338 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530339 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith285f2dd2010-01-08 10:36:07 +0530340 ath_cabq_update(sc);
341
Felix Fietkauf2c7a792013-06-07 18:12:00 +0200342 sc->tx.uapsdq = ath_txq_setup(sc, ATH9K_TX_QUEUE_UAPSD, 0);
343
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530344 for (i = 0; i < IEEE80211_NUM_ACS; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100345 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800346 sc->tx.txq_map[i]->mac80211_qnum = i;
Felix Fietkau7702e782012-07-15 19:53:35 +0200347 sc->tx.txq_max_pending[i] = ATH_MAX_QDEPTH;
Ben Greear60f2d1d2011-01-09 23:11:52 -0800348 }
Sujith285f2dd2010-01-08 10:36:07 +0530349 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530350}
351
Sujith285f2dd2010-01-08 10:36:07 +0530352static void ath9k_init_misc(struct ath_softc *sc)
353{
354 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
355 int i = 0;
Sujith Manoharan3d4e20f2012-03-14 14:40:58 +0530356
Sujith285f2dd2010-01-08 10:36:07 +0530357 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
358
Oleksij Rempel32efb0c2014-02-04 10:27:39 +0100359 common->last_rssi = ATH_RSSI_DUMMY_MARKER;
Felix Fietkau364734f2010-09-14 20:22:44 +0200360 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530361 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
362
Felix Fietkau7545daf2011-01-24 19:23:16 +0100363 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530364 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700365
366 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
367 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +0100368
Oleksij Rempeldd7657b2014-11-06 08:53:22 +0100369 sc->spec_priv.ah = sc->sc_ah;
Oleksij Rempel21af25d2014-11-06 08:53:20 +0100370 sc->spec_priv.spec_config.enabled = 0;
371 sc->spec_priv.spec_config.short_repeat = true;
372 sc->spec_priv.spec_config.count = 8;
373 sc->spec_priv.spec_config.endless = false;
374 sc->spec_priv.spec_config.period = 0xFF;
375 sc->spec_priv.spec_config.fft_period = 0xF;
Sujith285f2dd2010-01-08 10:36:07 +0530376}
377
Sujith Manoharan0f978bf2013-12-06 16:28:45 +0530378static void ath9k_init_pcoem_platform(struct ath_softc *sc)
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530379{
380 struct ath_hw *ah = sc->sc_ah;
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530381 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530382 struct ath_common *common = ath9k_hw_common(ah);
383
Felix Fietkau935477e2014-10-25 17:19:26 +0200384 if (!IS_ENABLED(CONFIG_ATH9K_PCOEM))
385 return;
386
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530387 if (common->bus_ops->ath_bus_type != ATH_PCI)
388 return;
389
Sujith Manoharane861ef52013-06-18 10:13:43 +0530390 if (sc->driver_data & (ATH9K_PCI_CUS198 |
391 ATH9K_PCI_CUS230)) {
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530392 ah->config.xlna_gpio = 9;
393 ah->config.xatten_margin_cfg = true;
Sujith Manoharane083a422013-08-19 11:04:01 +0530394 ah->config.alt_mingainidx = true;
Sujith Manoharan31fd2162013-08-04 14:22:01 +0530395 ah->config.ant_ctrl_comm2g_switch_enable = 0x000BBB88;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530396 sc->ant_comb.low_rssi_thresh = 20;
397 sc->ant_comb.fast_div_bias = 3;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530398
Sujith Manoharane861ef52013-06-18 10:13:43 +0530399 ath_info(common, "Set parameters for %s\n",
400 (sc->driver_data & ATH9K_PCI_CUS198) ?
401 "CUS198" : "CUS230");
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530402 }
403
404 if (sc->driver_data & ATH9K_PCI_CUS217)
Sujith Manoharan12eea642013-06-18 15:42:36 +0530405 ath_info(common, "CUS217 card detected\n");
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530406
Sujith Manoharan10631332013-09-02 13:59:05 +0530407 if (sc->driver_data & ATH9K_PCI_CUS252)
408 ath_info(common, "CUS252 card detected\n");
409
Sujith Manoharan3fcdd0a2013-09-02 13:59:06 +0530410 if (sc->driver_data & ATH9K_PCI_AR9565_1ANT)
411 ath_info(common, "WB335 1-ANT card detected\n");
412
413 if (sc->driver_data & ATH9K_PCI_AR9565_2ANT)
414 ath_info(common, "WB335 2-ANT card detected\n");
415
Sujith Manoharan4dd35642013-10-23 14:26:04 +0530416 if (sc->driver_data & ATH9K_PCI_KILLER)
417 ath_info(common, "Killer Wireless card detected\n");
418
Sujith Manoharan3fcdd0a2013-09-02 13:59:06 +0530419 /*
420 * Some WB335 cards do not support antenna diversity. Since
421 * we use a hardcoded value for AR9565 instead of using the
422 * EEPROM/OTP data, remove the combining feature from
423 * the HW capabilities bitmap.
424 */
425 if (sc->driver_data & (ATH9K_PCI_AR9565_1ANT | ATH9K_PCI_AR9565_2ANT)) {
426 if (!(sc->driver_data & ATH9K_PCI_BT_ANT_DIV))
427 pCap->hw_caps &= ~ATH9K_HW_CAP_ANT_DIV_COMB;
428 }
429
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530430 if (sc->driver_data & ATH9K_PCI_BT_ANT_DIV) {
431 pCap->hw_caps |= ATH9K_HW_CAP_BT_ANT_DIV;
432 ath_info(common, "Set BT/WLAN RX diversity capability\n");
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530433 }
Sujith Manoharand1ae25a2013-08-25 16:30:40 +0530434
435 if (sc->driver_data & ATH9K_PCI_D3_L1_WAR) {
436 ah->config.pcie_waen = 0x0040473b;
437 ath_info(common, "Enable WAR for ASPM D3/L1\n");
438 }
Sujith Manoharan2d22c7d2013-11-08 11:45:25 +0530439
440 if (sc->driver_data & ATH9K_PCI_NO_PLL_PWRSAVE) {
441 ah->config.no_pll_pwrsave = true;
442 ath_info(common, "Disable PLL PowerSave\n");
443 }
Sujith Manoharanaeeb2062014-11-16 06:11:02 +0530444
445 if (sc->driver_data & ATH9K_PCI_LED_ACT_HI)
446 ah->config.led_active_high = true;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530447}
448
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100449static void ath9k_eeprom_request_cb(const struct firmware *eeprom_blob,
450 void *ctx)
451{
452 struct ath9k_eeprom_ctx *ec = ctx;
453
454 if (eeprom_blob)
455 ec->ah->eeprom_blob = eeprom_blob;
456
457 complete(&ec->complete);
458}
459
460static int ath9k_eeprom_request(struct ath_softc *sc, const char *name)
461{
462 struct ath9k_eeprom_ctx ec;
463 struct ath_hw *ah = ah = sc->sc_ah;
464 int err;
465
466 /* try to load the EEPROM content asynchronously */
467 init_completion(&ec.complete);
468 ec.ah = sc->sc_ah;
469
470 err = request_firmware_nowait(THIS_MODULE, 1, name, sc->dev, GFP_KERNEL,
471 &ec, ath9k_eeprom_request_cb);
472 if (err < 0) {
473 ath_err(ath9k_hw_common(ah),
474 "EEPROM request failed\n");
475 return err;
476 }
477
478 wait_for_completion(&ec.complete);
479
480 if (!ah->eeprom_blob) {
481 ath_err(ath9k_hw_common(ah),
482 "Unable to load EEPROM file %s\n", name);
483 return -EINVAL;
484 }
485
486 return 0;
487}
488
489static void ath9k_eeprom_release(struct ath_softc *sc)
490{
491 release_firmware(sc->sc_ah->eeprom_blob);
492}
493
Sujith Manoharan0f978bf2013-12-06 16:28:45 +0530494static int ath9k_init_soc_platform(struct ath_softc *sc)
495{
496 struct ath9k_platform_data *pdata = sc->dev->platform_data;
497 struct ath_hw *ah = sc->sc_ah;
498 int ret = 0;
499
500 if (!pdata)
501 return 0;
502
503 if (pdata->eeprom_name) {
504 ret = ath9k_eeprom_request(sc, pdata->eeprom_name);
505 if (ret)
506 return ret;
507 }
508
509 if (pdata->tx_gain_buffalo)
510 ah->config.tx_gain_buffalo = true;
511
512 return ret;
513}
514
Pavel Roskineb93e892011-07-23 03:55:39 -0400515static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
Sujith285f2dd2010-01-08 10:36:07 +0530516 const struct ath_bus_ops *bus_ops)
517{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100518 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530519 struct ath_hw *ah = NULL;
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530520 struct ath9k_hw_capabilities *pCap;
Sujith285f2dd2010-01-08 10:36:07 +0530521 struct ath_common *common;
522 int ret = 0, i;
523 int csz = 0;
524
Felix Fietkaub81950b12012-12-12 13:14:22 +0100525 ah = devm_kzalloc(sc->dev, sizeof(struct ath_hw), GFP_KERNEL);
Sujith285f2dd2010-01-08 10:36:07 +0530526 if (!ah)
527 return -ENOMEM;
528
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100529 ah->dev = sc->dev;
Ben Greear233536e2011-01-09 23:11:44 -0800530 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530531 ah->hw_version.devid = devid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100532 ah->reg_ops.read = ath9k_ioread32;
533 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100534 ah->reg_ops.rmw = ath9k_reg_rmw;
Sujith285f2dd2010-01-08 10:36:07 +0530535 sc->sc_ah = ah;
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530536 pCap = &ah->caps;
Sujith285f2dd2010-01-08 10:36:07 +0530537
Janusz Dziedzic95a59922013-10-14 11:06:03 +0200538 common = ath9k_hw_common(ah);
539 sc->dfs_detector = dfs_pattern_detector_init(common, NL80211_DFS_UNSET);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700540 sc->tx99_power = MAX_RATE_POWER + 1;
Felix Fietkau10e23182013-11-11 22:23:35 +0100541 init_waitqueue_head(&sc->tx_wait);
Rajkumar Manoharanca900ac2014-06-11 16:18:02 +0530542 sc->cur_chan = &sc->chanctx[0];
Sujith Manoharan499afac2014-08-22 20:39:31 +0530543 if (!ath9k_is_chanctx_enabled())
Rajkumar Manoharan3ad9c382014-06-11 16:18:15 +0530544 sc->cur_chan->hw_queue_base = 0;
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200545
Helmut Schaa552a5152014-05-07 09:28:31 +0200546 if (!pdata || pdata->use_eeprom) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100547 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100548 sc->sc_ah->led_pin = -1;
549 } else {
550 sc->sc_ah->gpio_mask = pdata->gpio_mask;
551 sc->sc_ah->gpio_val = pdata->gpio_val;
552 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530553 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200554 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200555 ah->external_reset = pdata->external_reset;
Felix Fietkau34689682014-10-25 17:19:34 +0200556 ah->disable_2ghz = pdata->disable_2ghz;
557 ah->disable_5ghz = pdata->disable_5ghz;
Felix Fietkaua59dadb2014-10-25 17:19:33 +0200558 if (!pdata->endian_check)
559 ah->ah_flags |= AH_NO_EEP_SWAP;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100560 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100561
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100562 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530563 common->bus_ops = bus_ops;
Oleksij Rempel99d22172014-11-06 08:53:25 +0100564 common->ps_ops = &ath9k_ps_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530565 common->ah = ah;
566 common->hw = sc->hw;
567 common->priv = sc;
568 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800569 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530570 common->disable_ani = false;
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530571
572 /*
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530573 * Platform quirks.
574 */
Sujith Manoharan0f978bf2013-12-06 16:28:45 +0530575 ath9k_init_pcoem_platform(sc);
576
577 ret = ath9k_init_soc_platform(sc);
578 if (ret)
579 return ret;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530580
581 /*
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530582 * Enable WLAN/BT RX Antenna diversity only when:
583 *
Sujith Manoharan7d845872013-08-07 12:29:27 +0530584 * - BTCOEX is disabled.
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530585 * - the user manually requests the feature.
586 * - the HW cap is set using the platform data.
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530587 */
Sujith Manoharan7d845872013-08-07 12:29:27 +0530588 if (!common->btcoex_enabled && ath9k_bt_ant_diversity &&
Sujith Manoharan3f2da952013-08-04 14:21:56 +0530589 (pCap->hw_caps & ATH9K_HW_CAP_BT_ANT_DIV))
Sujith Manoharan63081302013-08-04 14:21:55 +0530590 common->bt_ant_diversity = 1;
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530591
Ben Greear20b257442010-10-15 15:04:09 -0700592 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530593 spin_lock_init(&sc->sc_serial_rw);
594 spin_lock_init(&sc->sc_pm_lock);
Felix Fietkaubff11762014-06-11 16:17:52 +0530595 spin_lock_init(&sc->chan_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530596 mutex_init(&sc->mutex);
597 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530598 tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
Sujith285f2dd2010-01-08 10:36:07 +0530599 (unsigned long)sc);
600
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100601 setup_timer(&sc->sleep_timer, ath_ps_full_sleep, (unsigned long)sc);
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530602 INIT_WORK(&sc->hw_reset_work, ath_reset_work);
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530603 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
604 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
Sujith Manoharan705d0bf2014-08-23 13:29:06 +0530605
606 ath9k_init_channel_context(sc);
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530607
Sujith285f2dd2010-01-08 10:36:07 +0530608 /*
609 * Cache line size is used to size and align various
610 * structures used to communicate with the hardware.
611 */
612 ath_read_cachesize(common, &csz);
613 common->cachelsz = csz << 2; /* convert to bytes */
614
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400615 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530616 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400617 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530618 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530619
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100620 if (pdata && pdata->macaddr)
621 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
622
Sujith285f2dd2010-01-08 10:36:07 +0530623 ret = ath9k_init_queues(sc);
624 if (ret)
625 goto err_queues;
626
627 ret = ath9k_init_btcoex(sc);
628 if (ret)
629 goto err_btcoex;
630
Oleksij Rempel13f71052014-02-25 14:48:50 +0100631 ret = ath9k_cmn_init_channels_rates(common);
Felix Fietkauf209f522010-10-01 01:06:53 +0200632 if (ret)
633 goto err_btcoex;
634
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530635 ret = ath9k_init_p2p(sc);
636 if (ret)
Sujith Manoharan4f681692014-08-22 20:39:25 +0530637 goto err_btcoex;
Felix Fietkaud463af42014-04-06 00:37:03 +0200638
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530639 ath9k_cmn_init_crypto(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530640 ath9k_init_misc(sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530641 ath_fill_led_pin(sc);
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530642 ath_chanctx_init(sc);
Sujith Manoharane90e3022014-08-23 13:29:20 +0530643 ath9k_offchannel_init(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530644
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530645 if (common->bus_ops->aspm_init)
646 common->bus_ops->aspm_init(common);
647
Sujith55624202010-01-08 10:36:02 +0530648 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530649
650err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530651 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
652 if (ATH_TXQ_SETUP(sc, i))
653 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530654err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530655 ath9k_hw_deinit(ah);
656err_hw:
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100657 ath9k_eeprom_release(sc);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700658 dev_kfree_skb_any(sc->tx99_skb);
Sujith285f2dd2010-01-08 10:36:07 +0530659 return ret;
Sujith55624202010-01-08 10:36:02 +0530660}
661
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200662static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
663{
664 struct ieee80211_supported_band *sband;
665 struct ieee80211_channel *chan;
666 struct ath_hw *ah = sc->sc_ah;
Oleksij Rempel13f71052014-02-25 14:48:50 +0100667 struct ath_common *common = ath9k_hw_common(ah);
Simon Wunderlich06718942013-08-16 10:46:04 +0200668 struct cfg80211_chan_def chandef;
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200669 int i;
670
Oleksij Rempel13f71052014-02-25 14:48:50 +0100671 sband = &common->sbands[band];
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200672 for (i = 0; i < sband->n_channels; i++) {
673 chan = &sband->channels[i];
674 ah->curchan = &ah->channels[chan->hw_value];
Simon Wunderlich06718942013-08-16 10:46:04 +0200675 cfg80211_chandef_create(&chandef, chan, NL80211_CHAN_HT20);
Felix Fietkau2297f1c2013-10-11 23:30:57 +0200676 ath9k_cmn_get_channel(sc->hw, ah, &chandef);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200677 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200678 }
679}
680
681static void ath9k_init_txpower_limits(struct ath_softc *sc)
682{
683 struct ath_hw *ah = sc->sc_ah;
684 struct ath9k_channel *curchan = ah->curchan;
685
686 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
687 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
688 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
689 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
690
691 ah->curchan = curchan;
692}
693
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200694static const struct ieee80211_iface_limit if_limits[] = {
Rajkumar Manoharan71a5f882014-05-29 15:11:09 +0530695 { .max = 2048, .types = BIT(NL80211_IFTYPE_STATION) },
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200696 { .max = 8, .types =
697#ifdef CONFIG_MAC80211_MESH
698 BIT(NL80211_IFTYPE_MESH_POINT) |
699#endif
Felix Fietkau95ae4812014-04-06 00:37:02 +0200700 BIT(NL80211_IFTYPE_AP) },
701 { .max = 1, .types = BIT(NL80211_IFTYPE_P2P_CLIENT) |
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200702 BIT(NL80211_IFTYPE_P2P_GO) },
703};
704
Rajkumar Manoharan71a5f882014-05-29 15:11:09 +0530705static const struct ieee80211_iface_limit wds_limits[] = {
706 { .max = 2048, .types = BIT(NL80211_IFTYPE_WDS) },
707};
708
Sujith Manoharan499afac2014-08-22 20:39:31 +0530709#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
710
Rajkumar Manoharana4068322014-06-11 16:18:16 +0530711static const struct ieee80211_iface_limit if_limits_multi[] = {
Sujith Manoharan86162d42014-08-24 21:16:12 +0530712 { .max = 2, .types = BIT(NL80211_IFTYPE_STATION) |
713 BIT(NL80211_IFTYPE_AP) |
714 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Rajkumar Manoharana4068322014-06-11 16:18:16 +0530715 BIT(NL80211_IFTYPE_P2P_GO) },
Sujith Manoharan86162d42014-08-24 21:16:12 +0530716 { .max = 1, .types = BIT(NL80211_IFTYPE_ADHOC) },
Rajkumar Manoharana4068322014-06-11 16:18:16 +0530717};
718
Rajkumar Manoharana4068322014-06-11 16:18:16 +0530719static const struct ieee80211_iface_combination if_comb_multi[] = {
720 {
721 .limits = if_limits_multi,
722 .n_limits = ARRAY_SIZE(if_limits_multi),
723 .max_interfaces = 2,
724 .num_different_channels = 2,
725 .beacon_int_infra_match = true,
726 },
727};
728
Sujith Manoharan499afac2014-08-22 20:39:31 +0530729#endif /* CONFIG_ATH9K_CHANNEL_CONTEXT */
730
731static const struct ieee80211_iface_limit if_dfs_limits[] = {
732 { .max = 1, .types = BIT(NL80211_IFTYPE_AP) |
733#ifdef CONFIG_MAC80211_MESH
734 BIT(NL80211_IFTYPE_MESH_POINT) |
735#endif
736 BIT(NL80211_IFTYPE_ADHOC) },
737};
738
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200739static const struct ieee80211_iface_combination if_comb[] = {
740 {
741 .limits = if_limits,
742 .n_limits = ARRAY_SIZE(if_limits),
743 .max_interfaces = 2048,
744 .num_different_channels = 1,
745 .beacon_int_infra_match = true,
746 },
Rajkumar Manoharan71a5f882014-05-29 15:11:09 +0530747 {
748 .limits = wds_limits,
749 .n_limits = ARRAY_SIZE(wds_limits),
750 .max_interfaces = 2048,
751 .num_different_channels = 1,
752 .beacon_int_infra_match = true,
753 },
Janusz Dziedzic4d762482014-04-08 13:38:43 +0200754#ifdef CONFIG_ATH9K_DFS_CERTIFIED
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200755 {
756 .limits = if_dfs_limits,
757 .n_limits = ARRAY_SIZE(if_dfs_limits),
758 .max_interfaces = 1,
759 .num_different_channels = 1,
760 .beacon_int_infra_match = true,
Janusz Dziedzic87eb0162013-11-01 20:39:49 +0100761 .radar_detect_widths = BIT(NL80211_CHAN_WIDTH_20_NOHT) |
762 BIT(NL80211_CHAN_WIDTH_20),
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200763 }
Janusz Dziedzic4d762482014-04-08 13:38:43 +0200764#endif
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200765};
Felix Fietkau43c35282011-09-03 01:40:27 +0200766
Sujith Manoharan868caae2014-10-21 19:23:02 +0530767#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
768static void ath9k_set_mcc_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
769{
770 struct ath_hw *ah = sc->sc_ah;
771 struct ath_common *common = ath9k_hw_common(ah);
772
773 if (!ath9k_is_chanctx_enabled())
774 return;
775
776 hw->flags |= IEEE80211_HW_QUEUE_CONTROL;
777 hw->queues = ATH9K_NUM_TX_QUEUES;
778 hw->offchannel_tx_hw_queue = hw->queues - 1;
779 hw->wiphy->interface_modes &= ~ BIT(NL80211_IFTYPE_WDS);
780 hw->wiphy->iface_combinations = if_comb_multi;
781 hw->wiphy->n_iface_combinations = ARRAY_SIZE(if_comb_multi);
782 hw->wiphy->max_scan_ssids = 255;
783 hw->wiphy->max_scan_ie_len = IEEE80211_MAX_DATA_LEN;
784 hw->wiphy->max_remain_on_channel_duration = 10000;
785 hw->chanctx_data_size = sizeof(void *);
786 hw->extra_beacon_tailroom =
787 sizeof(struct ieee80211_p2p_noa_attr) + 9;
788
789 ath_dbg(common, CHAN_CTX, "Use channel contexts\n");
790}
791#endif /* CONFIG_ATH9K_CHANNEL_CONTEXT */
792
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530793static void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530794{
Felix Fietkau43c35282011-09-03 01:40:27 +0200795 struct ath_hw *ah = sc->sc_ah;
796 struct ath_common *common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530797
Sujith55624202010-01-08 10:36:02 +0530798 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
799 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
800 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530801 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530802 IEEE80211_HW_SPECTRUM_MGMT |
Felix Fietkau79acac02013-04-22 23:11:44 +0200803 IEEE80211_HW_REPORTS_TX_ACK_STATUS |
Felix Fietkau2dfca312013-08-20 19:43:54 +0200804 IEEE80211_HW_SUPPORTS_RC_TABLE |
805 IEEE80211_HW_SUPPORTS_HT_CCK_RATES;
Sujith55624202010-01-08 10:36:02 +0530806
Sujith Manoharan82983832014-02-04 08:37:53 +0530807 if (ath9k_ps_enable)
808 hw->flags |= IEEE80211_HW_SUPPORTS_PS;
809
Oleksij Rempelb0a1ae92013-05-24 20:30:59 +0200810 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
811 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
812
813 if (AR_SREV_9280_20_OR_LATER(ah))
814 hw->radiotap_mcs_details |=
815 IEEE80211_RADIOTAP_MCS_HAVE_STBC;
816 }
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500817
John W. Linville3e6109c2011-01-05 09:39:17 -0500818 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530819 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
820
Sujith Manoharanfdcf1bd2014-09-05 08:03:14 +0530821 hw->wiphy->features |= NL80211_FEATURE_ACTIVE_MONITOR |
822 NL80211_FEATURE_AP_MODE_CHAN_WIDTH_CHANGE |
823 NL80211_FEATURE_P2P_GO_CTWIN;
Felix Fietkauec26bcc2013-05-28 13:01:54 +0200824
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700825 if (!config_enabled(CONFIG_ATH9K_TX99)) {
826 hw->wiphy->interface_modes =
827 BIT(NL80211_IFTYPE_P2P_GO) |
828 BIT(NL80211_IFTYPE_P2P_CLIENT) |
829 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700830 BIT(NL80211_IFTYPE_STATION) |
831 BIT(NL80211_IFTYPE_ADHOC) |
Sujith Manoharan499afac2014-08-22 20:39:31 +0530832 BIT(NL80211_IFTYPE_MESH_POINT) |
833 BIT(NL80211_IFTYPE_WDS);
834
Rajkumar Manoharana4068322014-06-11 16:18:16 +0530835 hw->wiphy->iface_combinations = if_comb;
Rajkumar Manoharan71a5f882014-05-29 15:11:09 +0530836 hw->wiphy->n_iface_combinations = ARRAY_SIZE(if_comb);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700837 }
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200838
Sujith Manoharan531671c2013-06-01 07:08:09 +0530839 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530840
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200841 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
Jouni Malinenfd656232011-10-27 17:31:50 +0300842 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_TDLS;
Johannes Berg81ddbb52012-03-26 18:47:18 +0200843 hw->wiphy->flags |= WIPHY_FLAG_HAS_REMAIN_ON_CHANNEL;
Simon Wunderlich6fac8bb2013-08-14 08:01:34 +0200844 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_5_10_MHZ;
Simon Wunderlichd074e8d2013-08-14 08:01:38 +0200845 hw->wiphy->flags |= WIPHY_FLAG_HAS_CHANNEL_SWITCH;
Jouni Malinen7b4f6632014-02-18 20:41:08 +0200846 hw->wiphy->flags |= WIPHY_FLAG_AP_UAPSD;
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200847
Sujith Manoharan868caae2014-10-21 19:23:02 +0530848 hw->queues = 4;
Sujith55624202010-01-08 10:36:02 +0530849 hw->max_rates = 4;
Rajkumar Manoharan5f2f9e42014-06-26 16:54:41 +0530850 hw->max_listen_interval = 10;
Felix Fietkau65896512010-01-24 03:26:11 +0100851 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530852 hw->sta_data_size = sizeof(struct ath_node);
853 hw->vif_data_size = sizeof(struct ath_vif);
854
Felix Fietkau43c35282011-09-03 01:40:27 +0200855 hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
856 hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;
857
858 /* single chain devices with rx diversity */
859 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
860 hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);
861
862 sc->ant_rx = hw->wiphy->available_antennas_rx;
863 sc->ant_tx = hw->wiphy->available_antennas_tx;
864
Felix Fietkaud4659912010-10-14 16:02:39 +0200865 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530866 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
Oleksij Rempel13f71052014-02-25 14:48:50 +0100867 &common->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200868 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530869 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
Oleksij Rempel13f71052014-02-25 14:48:50 +0100870 &common->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530871
Sujith Manoharan868caae2014-10-21 19:23:02 +0530872#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
873 ath9k_set_mcc_capab(sc, hw);
874#endif
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530875 ath9k_init_wow(hw);
Oleksij Rempelb57ba3b2014-02-25 14:48:55 +0100876 ath9k_cmn_reload_chainmask(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530877
878 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530879}
880
Pavel Roskineb93e892011-07-23 03:55:39 -0400881int ath9k_init_device(u16 devid, struct ath_softc *sc,
Sujith55624202010-01-08 10:36:02 +0530882 const struct ath_bus_ops *bus_ops)
883{
884 struct ieee80211_hw *hw = sc->hw;
885 struct ath_common *common;
886 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530887 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530888 struct ath_regulatory *reg;
889
Sujith285f2dd2010-01-08 10:36:07 +0530890 /* Bring up device */
Pavel Roskineb93e892011-07-23 03:55:39 -0400891 error = ath9k_init_softc(devid, sc, bus_ops);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100892 if (error)
893 return error;
Sujith55624202010-01-08 10:36:02 +0530894
895 ah = sc->sc_ah;
896 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530897 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530898
Rajkumar Manoharan8c7ae352014-04-23 15:07:57 +0530899 /* Will be cleared in ath9k_start() */
900 set_bit(ATH_OP_INVALID, &common->op_flags);
901
Sujith285f2dd2010-01-08 10:36:07 +0530902 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530903 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
904 ath9k_reg_notifier);
905 if (error)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100906 goto deinit;
Sujith55624202010-01-08 10:36:02 +0530907
908 reg = &common->regulatory;
909
Sujith285f2dd2010-01-08 10:36:07 +0530910 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530911 error = ath_tx_init(sc, ATH_TXBUF);
912 if (error != 0)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100913 goto deinit;
Sujith55624202010-01-08 10:36:02 +0530914
Sujith285f2dd2010-01-08 10:36:07 +0530915 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530916 error = ath_rx_init(sc, ATH_RXBUF);
917 if (error != 0)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100918 goto deinit;
Sujith285f2dd2010-01-08 10:36:07 +0530919
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200920 ath9k_init_txpower_limits(sc);
921
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100922#ifdef CONFIG_MAC80211_LEDS
923 /* must be initialized before ieee80211_register_hw */
924 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
925 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
926 ARRAY_SIZE(ath9k_tpt_blink));
927#endif
928
Sujith285f2dd2010-01-08 10:36:07 +0530929 /* Register with mac80211 */
930 error = ieee80211_register_hw(hw);
931 if (error)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100932 goto rx_cleanup;
Sujith285f2dd2010-01-08 10:36:07 +0530933
Ben Greeareb272442010-11-29 14:13:22 -0800934 error = ath9k_init_debug(ah);
935 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800936 ath_err(common, "Unable to create debugfs files\n");
Felix Fietkaub81950b12012-12-12 13:14:22 +0100937 goto unregister;
Ben Greeareb272442010-11-29 14:13:22 -0800938 }
939
Sujith285f2dd2010-01-08 10:36:07 +0530940 /* Handle world regulatory */
941 if (!ath_is_world_regd(reg)) {
942 error = regulatory_hint(hw->wiphy, reg->alpha2);
943 if (error)
Sujith Manoharanaf690092013-05-10 18:41:06 +0530944 goto debug_cleanup;
Sujith285f2dd2010-01-08 10:36:07 +0530945 }
Sujith55624202010-01-08 10:36:02 +0530946
Sujith55624202010-01-08 10:36:02 +0530947 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530948 ath_start_rfkill_poll(sc);
949
950 return 0;
951
Sujith Manoharanaf690092013-05-10 18:41:06 +0530952debug_cleanup:
953 ath9k_deinit_debug(sc);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100954unregister:
Sujith285f2dd2010-01-08 10:36:07 +0530955 ieee80211_unregister_hw(hw);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100956rx_cleanup:
Sujith285f2dd2010-01-08 10:36:07 +0530957 ath_rx_cleanup(sc);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100958deinit:
Sujith285f2dd2010-01-08 10:36:07 +0530959 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530960 return error;
961}
962
963/*****************************/
964/* De-Initialization */
965/*****************************/
966
Sujith285f2dd2010-01-08 10:36:07 +0530967static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530968{
Sujith285f2dd2010-01-08 10:36:07 +0530969 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530970
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530971 ath9k_deinit_p2p(sc);
Sujith Manoharan59081202012-02-22 12:40:21 +0530972 ath9k_deinit_btcoex(sc);
Mohammed Shafi Shajakhan19686dd2011-11-30 10:41:28 +0530973
Sujith285f2dd2010-01-08 10:36:07 +0530974 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
975 if (ATH_TXQ_SETUP(sc, i))
976 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
977
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100978 del_timer_sync(&sc->sleep_timer);
Sujith285f2dd2010-01-08 10:36:07 +0530979 ath9k_hw_deinit(sc->sc_ah);
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200980 if (sc->dfs_detector != NULL)
981 sc->dfs_detector->exit(sc->dfs_detector);
Sujith285f2dd2010-01-08 10:36:07 +0530982
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100983 ath9k_eeprom_release(sc);
Sujith55624202010-01-08 10:36:02 +0530984}
985
Sujith285f2dd2010-01-08 10:36:07 +0530986void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530987{
988 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530989
990 ath9k_ps_wakeup(sc);
991
Sujith55624202010-01-08 10:36:02 +0530992 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530993 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530994
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530995 ath9k_ps_restore(sc);
996
Sujith Manoharanaf690092013-05-10 18:41:06 +0530997 ath9k_deinit_debug(sc);
Sujith55624202010-01-08 10:36:02 +0530998 ieee80211_unregister_hw(hw);
999 ath_rx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +05301000 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +05301001}
1002
Sujith55624202010-01-08 10:36:02 +05301003/************************/
1004/* Module Hooks */
1005/************************/
1006
1007static int __init ath9k_init(void)
1008{
1009 int error;
1010
Sujith55624202010-01-08 10:36:02 +05301011 error = ath_pci_init();
1012 if (error < 0) {
Joe Perches516304b2012-03-18 17:30:52 -07001013 pr_err("No PCI devices found, driver not installed\n");
Sujith55624202010-01-08 10:36:02 +05301014 error = -ENODEV;
Sujith Manoharan9e495a22014-02-06 10:22:55 +05301015 goto err_out;
Sujith55624202010-01-08 10:36:02 +05301016 }
1017
1018 error = ath_ahb_init();
1019 if (error < 0) {
1020 error = -ENODEV;
1021 goto err_pci_exit;
1022 }
1023
1024 return 0;
1025
1026 err_pci_exit:
1027 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +05301028 err_out:
1029 return error;
1030}
1031module_init(ath9k_init);
1032
1033static void __exit ath9k_exit(void)
1034{
Rajkumar Manoharand5847472010-12-20 14:39:51 +05301035 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +05301036 ath_ahb_exit();
1037 ath_pci_exit();
Joe Perches516304b2012-03-18 17:30:52 -07001038 pr_info("%s: Driver unloaded\n", dev_info);
Sujith55624202010-01-08 10:36:02 +05301039}
1040module_exit(ath9k_exit);