blob: d00dea0eb7f9530134d62ba54aeb51fee6624ed3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010052#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050053
Takashi Iwai27fe48d92011-09-28 17:16:09 +020054#ifdef CONFIG_X86
55/* for snoop control */
56#include <asm/pgtable.h>
57#include <asm/cacheflush.h>
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020061#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020062#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020063#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "hda_codec.h"
65
66
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
68static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103069static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010070static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020071static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020072static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010074static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020075static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103076static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020077static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020078#ifdef CONFIG_SND_HDA_PATCH_LOADER
79static char *patch[SNDRV_CARDS];
80#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010081#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020082static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010083 CONFIG_SND_HDA_INPUT_BEEP_MODE};
84#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Takashi Iwai5aba4f82008-01-07 15:16:37 +010086module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010088module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(enable, bool, NULL, 0444);
91MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
92module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020095MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020096 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020097module_param_array(bdl_pos_adj, int, NULL, 0644);
98MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010099module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100100MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100101module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100102MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200103module_param_array(jackpoll_ms, int, NULL, 0444);
104MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100105module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200106MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
107 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100108module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100109MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200110#ifdef CONFIG_SND_HDA_PATCH_LOADER
111module_param_array(patch, charp, NULL, 0444);
112MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
113#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100114#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200115module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100116MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200117 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100118#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100119
Takashi Iwai83012a72012-08-24 18:38:08 +0200120#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200121static int param_set_xint(const char *val, const struct kernel_param *kp);
122static struct kernel_param_ops param_ops_xint = {
123 .set = param_set_xint,
124 .get = param_get_int,
125};
126#define param_check_xint param_check_int
127
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100128static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200129module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100130MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
131 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Takashi Iwaidee1b662007-08-13 16:10:30 +0200133/* reset the HD-audio controller in power save mode.
134 * this may give more power-saving, but will take longer time to
135 * wake up.
136 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030137static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200138module_param(power_save_controller, bool, 0644);
139MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200140#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200141
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100142static int align_buffer_size = -1;
143module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500144MODULE_PARM_DESC(align_buffer_size,
145 "Force buffer and period sizes to be multiple of 128 bytes.");
146
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200147#ifdef CONFIG_X86
148static bool hda_snoop = true;
149module_param_named(snoop, hda_snoop, bool, 0444);
150MODULE_PARM_DESC(snoop, "Enable/disable snooping");
151#define azx_snoop(chip) (chip)->snoop
152#else
153#define hda_snoop true
154#define azx_snoop(chip) true
155#endif
156
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158MODULE_LICENSE("GPL");
159MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
160 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700161 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200162 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100163 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100164 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100165 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700166 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800167 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700168 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800169 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700170 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800171 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700172 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100173 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200174 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200175 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200176 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200177 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200178 "{ATI, RS780},"
179 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100180 "{ATI, RV630},"
181 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100182 "{ATI, RV670},"
183 "{ATI, RV635},"
184 "{ATI, RV620},"
185 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200186 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200187 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200188 "{SiS, SIS966},"
189 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190MODULE_DESCRIPTION("Intel HDA driver");
191
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200192#ifdef CONFIG_SND_VERBOSE_PRINTK
193#define SFX /* nop */
194#else
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800195#define SFX "hda-intel "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200196#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200197
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200198#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
199#ifdef CONFIG_SND_HDA_CODEC_HDMI
200#define SUPPORT_VGA_SWITCHEROO
201#endif
202#endif
203
204
Takashi Iwaicb53c622007-08-10 17:21:45 +0200205/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 * registers
207 */
208#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
210#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
211#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
212#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
213#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_VMIN 0x02
215#define ICH6_REG_VMAJ 0x03
216#define ICH6_REG_OUTPAY 0x04
217#define ICH6_REG_INPAY 0x06
218#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200219#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200220#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
221#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222#define ICH6_REG_WAKEEN 0x0c
223#define ICH6_REG_STATESTS 0x0e
224#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#define ICH6_REG_INTCTL 0x20
227#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200228#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200229#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
230#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231#define ICH6_REG_CORBLBASE 0x40
232#define ICH6_REG_CORBUBASE 0x44
233#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200234#define ICH6_REG_CORBRP 0x4a
235#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200237#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
238#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200240#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define ICH6_REG_CORBSIZE 0x4e
242
243#define ICH6_REG_RIRBLBASE 0x50
244#define ICH6_REG_RIRBUBASE 0x54
245#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#define ICH6_REG_RINTCNT 0x5a
248#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200249#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
250#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
251#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200253#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
254#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255#define ICH6_REG_RIRBSIZE 0x5e
256
257#define ICH6_REG_IC 0x60
258#define ICH6_REG_IR 0x64
259#define ICH6_REG_IRS 0x68
260#define ICH6_IRS_VALID (1<<1)
261#define ICH6_IRS_BUSY (1<<0)
262
263#define ICH6_REG_DPLBASE 0x70
264#define ICH6_REG_DPUBASE 0x74
265#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
266
267/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
268enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
269
270/* stream register offsets from stream base */
271#define ICH6_REG_SD_CTL 0x00
272#define ICH6_REG_SD_STS 0x03
273#define ICH6_REG_SD_LPIB 0x04
274#define ICH6_REG_SD_CBL 0x08
275#define ICH6_REG_SD_LVI 0x0c
276#define ICH6_REG_SD_FIFOW 0x0e
277#define ICH6_REG_SD_FIFOSIZE 0x10
278#define ICH6_REG_SD_FORMAT 0x12
279#define ICH6_REG_SD_BDLPL 0x18
280#define ICH6_REG_SD_BDLPU 0x1c
281
282/* PCI space */
283#define ICH6_PCIREG_TCSEL 0x44
284
285/*
286 * other constants
287 */
288
289/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200290/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292#define ICH6_NUM_PLAYBACK 4
293
294/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200295#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200296#define ULI_NUM_PLAYBACK 6
297
Felix Kuehling778b6e12006-05-17 11:22:21 +0200298/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200299#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200300#define ATIHDMI_NUM_PLAYBACK 1
301
Kailang Yangf2690022008-05-27 11:44:55 +0200302/* TERA has 4 playback and 3 capture */
303#define TERA_NUM_CAPTURE 3
304#define TERA_NUM_PLAYBACK 4
305
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200306/* this number is statically defined for simplicity */
307#define MAX_AZX_DEV 16
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100310#define BDL_SIZE 4096
311#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
312#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313/* max buffer size - no h/w limit, you can increase as you like */
314#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316/* RIRB int mask: overrun[2], response[0] */
317#define RIRB_INT_RESPONSE 0x01
318#define RIRB_INT_OVERRUN 0x04
319#define RIRB_INT_MASK 0x05
320
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200321/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800322#define AZX_MAX_CODECS 8
323#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800324#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/* SD_CTL bits */
327#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
328#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100329#define SD_CTL_STRIPE (3 << 16) /* stripe control */
330#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
331#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
333#define SD_CTL_STREAM_TAG_SHIFT 20
334
335/* SD_CTL and SD_STS */
336#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
337#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
338#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
340 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342/* SD_STS */
343#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
344
345/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200346#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
347#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
348#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* below are so far hardcoded - should read registers in future */
351#define ICH6_MAX_CORB_ENTRIES 256
352#define ICH6_MAX_RIRB_ENTRIES 256
353
Takashi Iwaic74db862005-05-12 14:26:27 +0200354/* position fix mode */
355enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200356 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200357 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200358 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200359 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100360 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200361};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Frederick Lif5d40b32005-05-12 14:55:20 +0200363/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200364#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
365#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
366
Vinod Gda3fca22005-09-13 18:49:12 +0200367/* Defines for Nvidia HDA support */
368#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
369#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700370#define NVIDIA_HDA_ISTRM_COH 0x4d
371#define NVIDIA_HDA_OSTRM_COH 0x4c
372#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200373
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100374/* Defines for Intel SCH HDA snoop control */
375#define INTEL_SCH_HDA_DEVC 0x78
376#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
377
Joseph Chan0e153472008-08-26 14:38:03 +0200378/* Define IN stream 0 FIFO size offset in VIA controller */
379#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
380/* Define VIA HD Audio Device ID*/
381#define VIA_HDAC_DEVICE_ID 0x3288
382
Yang, Libinc4da29c2008-11-13 11:07:07 +0100383/* HD Audio class code */
384#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 */
388
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100389struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100390 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200391 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200394 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 unsigned int frags; /* number for period in the play buffer */
396 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200397 unsigned long start_wallclk; /* start + minimum wallclk */
398 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Takashi Iwaid01ce992007-07-27 16:52:19 +0200400 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Takashi Iwaid01ce992007-07-27 16:52:19 +0200402 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200405 struct snd_pcm_substream *substream; /* assigned substream,
406 * set in PCM open
407 */
408 unsigned int format_val; /* format value to be set in the
409 * controller and the codec
410 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 unsigned char stream_tag; /* assigned stream */
412 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200413 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Pavel Machek927fc862006-08-31 17:03:43 +0200415 unsigned int opened :1;
416 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200417 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200418 /*
419 * For VIA:
420 * A flag to ensure DMA position is 0
421 * when link position is not greater than FIFO size
422 */
423 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200424 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200425 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500426
427 struct timecounter azx_tc;
428 struct cyclecounter azx_cc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429};
430
431/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100432struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 u32 *buf; /* CORB/RIRB buffer
434 * Each CORB entry is 4byte, RIRB is 8byte
435 */
436 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
437 /* for RIRB */
438 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800439 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
440 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441};
442
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100443struct azx_pcm {
444 struct azx *chip;
445 struct snd_pcm *pcm;
446 struct hda_codec *codec;
447 struct hda_pcm_stream *hinfo[2];
448 struct list_head list;
449};
450
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100451struct azx {
452 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200454 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200456 /* chip type specific */
457 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200458 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200459 int playback_streams;
460 int playback_index_offset;
461 int capture_streams;
462 int capture_index_offset;
463 int num_streams;
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 /* pci resources */
466 unsigned long addr;
467 void __iomem *remap_addr;
468 int irq;
469
470 /* locks */
471 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100472 struct mutex open_mutex;
Takashi Iwaif4c482a2012-12-04 15:09:23 +0100473 struct completion probe_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200475 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100476 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100479 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
481 /* HD codec */
482 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100483 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100485 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
487 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100488 struct azx_rb corb;
489 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100491 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 struct snd_dma_buffer rb;
493 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200494
Takashi Iwai4918cda2012-08-09 12:33:28 +0200495#ifdef CONFIG_SND_HDA_PATCH_LOADER
496 const struct firmware *fw;
497#endif
498
Takashi Iwaic74db862005-05-12 14:26:27 +0200499 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200500 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200501 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200502 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200503 unsigned int initialized :1;
504 unsigned int single_cmd :1;
505 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200506 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200507 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100508 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200509 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100510 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200511 unsigned int region_requested:1;
512
513 /* VGA-switcheroo setup */
514 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200515 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200516 unsigned int init_failed:1; /* delayed init failed */
517 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200518
519 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800520 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200521
522 /* for pending irqs */
523 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100524
525 /* reboot notifier (for mysterious hangup problem at power-down) */
526 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200527
528 /* card list (for power_save trigger) */
529 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530};
531
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200532#define CREATE_TRACE_POINTS
533#include "hda_intel_trace.h"
534
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200535/* driver types */
536enum {
537 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800538 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100539 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200540 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200541 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800542 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200543 AZX_DRIVER_VIA,
544 AZX_DRIVER_SIS,
545 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200546 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200547 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200548 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200549 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100550 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200551 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200552};
553
Takashi Iwai9477c582011-05-25 09:11:37 +0200554/* driver quirks (capabilities) */
555/* bits 0-7 are used for indicating driver type */
556#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
557#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
558#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
559#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
560#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
561#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
562#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
563#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
564#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
565#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
566#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
567#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200568#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500569#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100570#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200571#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500572#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100573#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
574
575/* quirks for Intel PCH */
576#define AZX_DCAPS_INTEL_PCH \
577 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
578 AZX_DCAPS_COUNT_LPIB_DELAY | AZX_DCAPS_PM_RUNTIME)
Takashi Iwai9477c582011-05-25 09:11:37 +0200579
580/* quirks for ATI SB / AMD Hudson */
581#define AZX_DCAPS_PRESET_ATI_SB \
582 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
583 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
584
585/* quirks for ATI/AMD HDMI */
586#define AZX_DCAPS_PRESET_ATI_HDMI \
587 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
588
589/* quirks for Nvidia */
590#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100591 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
592 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200593
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200594#define AZX_DCAPS_PRESET_CTHDA \
595 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
596
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200597/*
598 * VGA-switcher support
599 */
600#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200601#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
602#else
603#define use_vga_switcheroo(chip) 0
604#endif
605
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100606static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200607 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800608 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100609 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200610 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200611 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800612 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200613 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
614 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200615 [AZX_DRIVER_ULI] = "HDA ULI M5461",
616 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200617 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200618 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200619 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100620 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200621};
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623/*
624 * macros for easy use
625 */
626#define azx_writel(chip,reg,value) \
627 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
628#define azx_readl(chip,reg) \
629 readl((chip)->remap_addr + ICH6_REG_##reg)
630#define azx_writew(chip,reg,value) \
631 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
632#define azx_readw(chip,reg) \
633 readw((chip)->remap_addr + ICH6_REG_##reg)
634#define azx_writeb(chip,reg,value) \
635 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
636#define azx_readb(chip,reg) \
637 readb((chip)->remap_addr + ICH6_REG_##reg)
638
639#define azx_sd_writel(dev,reg,value) \
640 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
641#define azx_sd_readl(dev,reg) \
642 readl((dev)->sd_addr + ICH6_REG_##reg)
643#define azx_sd_writew(dev,reg,value) \
644 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
645#define azx_sd_readw(dev,reg) \
646 readw((dev)->sd_addr + ICH6_REG_##reg)
647#define azx_sd_writeb(dev,reg,value) \
648 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
649#define azx_sd_readb(dev,reg) \
650 readb((dev)->sd_addr + ICH6_REG_##reg)
651
652/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100653#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200655#ifdef CONFIG_X86
656static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
657{
658 if (azx_snoop(chip))
659 return;
660 if (addr && size) {
661 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
662 if (on)
663 set_memory_wc((unsigned long)addr, pages);
664 else
665 set_memory_wb((unsigned long)addr, pages);
666 }
667}
668
669static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
670 bool on)
671{
672 __mark_pages_wc(chip, buf->area, buf->bytes, on);
673}
674static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
675 struct snd_pcm_runtime *runtime, bool on)
676{
677 if (azx_dev->wc_marked != on) {
678 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
679 azx_dev->wc_marked = on;
680 }
681}
682#else
683/* NOP for other archs */
684static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
685 bool on)
686{
687}
688static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
689 struct snd_pcm_runtime *runtime, bool on)
690{
691}
692#endif
693
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200694static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200695static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696/*
697 * Interface for HD codec
698 */
699
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700/*
701 * CORB / RIRB interface
702 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100703static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704{
705 int err;
706
707 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200708 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
709 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 PAGE_SIZE, &chip->rb);
711 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800712 snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 return err;
714 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200715 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 return 0;
717}
718
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100719static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800721 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 /* CORB set up */
723 chip->corb.addr = chip->rb.addr;
724 chip->corb.buf = (u32 *)chip->rb.area;
725 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200726 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200728 /* set the corb size to 256 entries (ULI requires explicitly) */
729 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 /* set the corb write pointer to 0 */
731 azx_writew(chip, CORBWP, 0);
732 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200733 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200735 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
737 /* RIRB set up */
738 chip->rirb.addr = chip->rb.addr + 2048;
739 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800740 chip->rirb.wp = chip->rirb.rp = 0;
741 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200743 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200745 /* set the rirb size to 256 entries (ULI requires explicitly) */
746 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200748 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200750 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200751 azx_writew(chip, RINTCNT, 0xc0);
752 else
753 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800756 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757}
758
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100759static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800761 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 /* disable ringbuffer DMAs */
763 azx_writeb(chip, RIRBCTL, 0);
764 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800765 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766}
767
Wu Fengguangdeadff12009-08-01 18:45:16 +0800768static unsigned int azx_command_addr(u32 cmd)
769{
770 unsigned int addr = cmd >> 28;
771
772 if (addr >= AZX_MAX_CODECS) {
773 snd_BUG();
774 addr = 0;
775 }
776
777 return addr;
778}
779
780static unsigned int azx_response_addr(u32 res)
781{
782 unsigned int addr = res & 0xf;
783
784 if (addr >= AZX_MAX_CODECS) {
785 snd_BUG();
786 addr = 0;
787 }
788
789 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790}
791
792/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100793static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100795 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800796 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
Wu Fengguangc32649f2009-08-01 18:48:12 +0800799 spin_lock_irq(&chip->reg_lock);
800
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 /* add command to corb */
802 wp = azx_readb(chip, CORBWP);
803 wp++;
804 wp %= ICH6_MAX_CORB_ENTRIES;
805
Wu Fengguangdeadff12009-08-01 18:45:16 +0800806 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 chip->corb.buf[wp] = cpu_to_le32(val);
808 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800809
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 spin_unlock_irq(&chip->reg_lock);
811
812 return 0;
813}
814
815#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
816
817/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100818static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819{
820 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800821 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 u32 res, res_ex;
823
824 wp = azx_readb(chip, RIRBWP);
825 if (wp == chip->rirb.wp)
826 return;
827 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800828
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 while (chip->rirb.rp != wp) {
830 chip->rirb.rp++;
831 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
832
833 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
834 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
835 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800836 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
838 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800839 else if (chip->rirb.cmds[addr]) {
840 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100841 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800842 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800843 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200844 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800845 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200846 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800847 res, res_ex,
848 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 }
850}
851
852/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800853static unsigned int azx_rirb_get_response(struct hda_bus *bus,
854 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100856 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200857 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200858 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200859 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200861 again:
862 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200863
864 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200865 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200866 spin_lock_irq(&chip->reg_lock);
867 azx_update_rirb(chip);
868 spin_unlock_irq(&chip->reg_lock);
869 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800870 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100871 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100872 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200873
874 if (!do_poll)
875 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800876 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100877 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100878 if (time_after(jiffies, timeout))
879 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200880 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100881 msleep(2); /* temporary workaround */
882 else {
883 udelay(10);
884 cond_resched();
885 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100886 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200887
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200888 if (!chip->polling_mode && chip->poll_count < 2) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800889 snd_printdd(SFX "%s: azx_get_response timeout, "
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200890 "polling the codec once: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800891 pci_name(chip->pci), chip->last_cmd[addr]);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200892 do_poll = 1;
893 chip->poll_count++;
894 goto again;
895 }
896
897
Takashi Iwai23c4a882009-10-30 13:21:49 +0100898 if (!chip->polling_mode) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800899 snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
Takashi Iwai23c4a882009-10-30 13:21:49 +0100900 "switching to polling mode: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800901 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai23c4a882009-10-30 13:21:49 +0100902 chip->polling_mode = 1;
903 goto again;
904 }
905
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200906 if (chip->msi) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800907 snd_printk(KERN_WARNING SFX "%s: No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800908 "disabling MSI: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800909 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200910 free_irq(chip->irq, chip);
911 chip->irq = -1;
912 pci_disable_msi(chip->pci);
913 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100914 if (azx_acquire_irq(chip, 1) < 0) {
915 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200916 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100917 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200918 goto again;
919 }
920
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100921 if (chip->probing) {
922 /* If this critical timeout happens during the codec probing
923 * phase, this is likely an access to a non-existing codec
924 * slot. Better to return an error and reset the system.
925 */
926 return -1;
927 }
928
Takashi Iwai8dd78332009-06-02 01:16:07 +0200929 /* a fatal communication error; need either to reset or to fallback
930 * to the single_cmd mode
931 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100932 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200933 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200934 bus->response_reset = 1;
935 return -1; /* give a chance to retry */
936 }
937
938 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
939 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800940 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200941 chip->single_cmd = 1;
942 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100943 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200944 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100945 /* disable unsolicited responses */
946 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200947 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948}
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950/*
951 * Use the single immediate command instead of CORB/RIRB for simplicity
952 *
953 * Note: according to Intel, this is not preferred use. The command was
954 * intended for the BIOS only, and may get confused with unsolicited
955 * responses. So, we shouldn't use it for normal operation from the
956 * driver.
957 * I left the codes, however, for debugging/testing purposes.
958 */
959
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200960/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800961static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200962{
963 int timeout = 50;
964
965 while (timeout--) {
966 /* check IRV busy bit */
967 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
968 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800969 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200970 return 0;
971 }
972 udelay(1);
973 }
974 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800975 snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
976 pci_name(chip->pci), azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800977 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200978 return -EIO;
979}
980
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100982static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100984 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800985 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 int timeout = 50;
987
Takashi Iwai8dd78332009-06-02 01:16:07 +0200988 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 while (timeout--) {
990 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200991 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200993 azx_writew(chip, IRS, azx_readw(chip, IRS) |
994 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200996 azx_writew(chip, IRS, azx_readw(chip, IRS) |
997 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800998 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 }
1000 udelay(1);
1001 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001002 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001003 snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
1004 pci_name(chip->pci), azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 return -EIO;
1006}
1007
1008/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001009static unsigned int azx_single_get_response(struct hda_bus *bus,
1010 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001012 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001013 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014}
1015
Takashi Iwai111d3af2006-02-16 18:17:58 +01001016/*
1017 * The below are the main callbacks from hda_codec.
1018 *
1019 * They are just the skeleton to call sub-callbacks according to the
1020 * current setting of chip->single_cmd.
1021 */
1022
1023/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001024static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001025{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001026 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001027
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001028 if (chip->disabled)
1029 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001030 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001031 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001032 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001033 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001034 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001035}
1036
1037/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001038static unsigned int azx_get_response(struct hda_bus *bus,
1039 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001040{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001041 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001042 if (chip->disabled)
1043 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001044 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001045 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001046 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001047 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001048}
1049
Takashi Iwai83012a72012-08-24 18:38:08 +02001050#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001051static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001052#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001053
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001055static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056{
Mengdong Linfa348da2012-12-12 09:16:15 -05001057 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001059 if (!full_reset)
1060 goto __skip;
1061
Danny Tholene8a7f132007-09-11 21:41:56 +02001062 /* clear STATESTS */
1063 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 /* reset controller */
1066 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1067
Mengdong Linfa348da2012-12-12 09:16:15 -05001068 timeout = jiffies + msecs_to_jiffies(100);
1069 while (azx_readb(chip, GCTL) &&
1070 time_before(jiffies, timeout))
1071 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
1073 /* delay for >= 100us for codec PLL to settle per spec
1074 * Rev 0.9 section 5.5.1
1075 */
Mengdong Linfa348da2012-12-12 09:16:15 -05001076 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077
1078 /* Bring controller out of reset */
1079 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1080
Mengdong Linfa348da2012-12-12 09:16:15 -05001081 timeout = jiffies + msecs_to_jiffies(100);
1082 while (!azx_readb(chip, GCTL) &&
1083 time_before(jiffies, timeout))
1084 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
Pavel Machek927fc862006-08-31 17:03:43 +02001086 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Mengdong Linfa348da2012-12-12 09:16:15 -05001087 usleep_range(1000, 1200);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001089 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001091 if (!azx_readb(chip, GCTL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001092 snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 return -EBUSY;
1094 }
1095
Matt41e2fce2005-07-04 17:49:55 +02001096 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001097 if (!chip->single_cmd)
1098 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1099 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001100
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001102 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 chip->codec_mask = azx_readw(chip, STATESTS);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001104 snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 }
1106
1107 return 0;
1108}
1109
1110
1111/*
1112 * Lowlevel interface
1113 */
1114
1115/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001116static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117{
1118 /* enable controller CIE and GIE */
1119 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1120 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1121}
1122
1123/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001124static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125{
1126 int i;
1127
1128 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001129 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001130 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 azx_sd_writeb(azx_dev, SD_CTL,
1132 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1133 }
1134
1135 /* disable SIE for all streams */
1136 azx_writeb(chip, INTCTL, 0);
1137
1138 /* disable controller CIE and GIE */
1139 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1140 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1141}
1142
1143/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001144static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145{
1146 int i;
1147
1148 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001149 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001150 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1152 }
1153
1154 /* clear STATESTS */
1155 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1156
1157 /* clear rirb status */
1158 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1159
1160 /* clear int status */
1161 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1162}
1163
1164/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001165static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166{
Joseph Chan0e153472008-08-26 14:38:03 +02001167 /*
1168 * Before stream start, initialize parameter
1169 */
1170 azx_dev->insufficient = 1;
1171
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001173 azx_writel(chip, INTCTL,
1174 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 /* set DMA start and interrupt mask */
1176 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1177 SD_CTL_DMA_START | SD_INT_MASK);
1178}
1179
Takashi Iwai1dddab42009-03-18 15:15:37 +01001180/* stop DMA */
1181static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1184 ~(SD_CTL_DMA_START | SD_INT_MASK));
1185 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001186}
1187
1188/* stop a stream */
1189static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1190{
1191 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001193 azx_writel(chip, INTCTL,
1194 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195}
1196
1197
1198/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001199 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001201static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001203 if (chip->initialized)
1204 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205
1206 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001207 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208
1209 /* initialize interrupts */
1210 azx_int_clear(chip);
1211 azx_int_enable(chip);
1212
1213 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001214 if (!chip->single_cmd)
1215 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001217 /* program the position buffer */
1218 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001219 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001220
Takashi Iwaicb53c622007-08-10 17:21:45 +02001221 chip->initialized = 1;
1222}
1223
1224/*
1225 * initialize the PCI registers
1226 */
1227/* update bits in a PCI register byte */
1228static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1229 unsigned char mask, unsigned char val)
1230{
1231 unsigned char data;
1232
1233 pci_read_config_byte(pci, reg, &data);
1234 data &= ~mask;
1235 data |= (val & mask);
1236 pci_write_config_byte(pci, reg, data);
1237}
1238
1239static void azx_init_pci(struct azx *chip)
1240{
1241 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1242 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1243 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001244 * codecs.
1245 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001246 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001247 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001248 snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001249 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001250 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001251
Takashi Iwai9477c582011-05-25 09:11:37 +02001252 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1253 * we need to enable snoop.
1254 */
1255 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001256 snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001257 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001258 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1259 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001260 }
1261
1262 /* For NVIDIA HDA, enable snoop */
1263 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001264 snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001265 update_pci_byte(chip->pci,
1266 NVIDIA_HDA_TRANSREG_ADDR,
1267 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001268 update_pci_byte(chip->pci,
1269 NVIDIA_HDA_ISTRM_COH,
1270 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1271 update_pci_byte(chip->pci,
1272 NVIDIA_HDA_OSTRM_COH,
1273 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001274 }
1275
1276 /* Enable SCH/PCH snoop if needed */
1277 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001278 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001279 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001280 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1281 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1282 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1283 if (!azx_snoop(chip))
1284 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1285 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001286 pci_read_config_word(chip->pci,
1287 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001288 }
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001289 snd_printdd(SFX "%s: SCH snoop: %s\n",
1290 pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001291 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001292 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293}
1294
1295
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001296static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1297
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298/*
1299 * interrupt handler
1300 */
David Howells7d12e782006-10-05 14:55:46 +01001301static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001303 struct azx *chip = dev_id;
1304 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001306 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001307 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001309#ifdef CONFIG_PM_RUNTIME
1310 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1311 return IRQ_NONE;
1312#endif
1313
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 spin_lock(&chip->reg_lock);
1315
Dan Carpenter60911062012-05-18 10:36:11 +03001316 if (chip->disabled) {
1317 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001318 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001319 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001320
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 status = azx_readl(chip, INTSTS);
1322 if (status == 0) {
1323 spin_unlock(&chip->reg_lock);
1324 return IRQ_NONE;
1325 }
1326
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001327 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 azx_dev = &chip->azx_dev[i];
1329 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001330 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001332 if (!azx_dev->substream || !azx_dev->running ||
1333 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001334 continue;
1335 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001336 ok = azx_position_ok(chip, azx_dev);
1337 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001338 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 spin_unlock(&chip->reg_lock);
1340 snd_pcm_period_elapsed(azx_dev->substream);
1341 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001342 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001343 /* bogus IRQ, process it later */
1344 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001345 queue_work(chip->bus->workq,
1346 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 }
1348 }
1349 }
1350
1351 /* clear rirb int */
1352 status = azx_readb(chip, RIRBSTS);
1353 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001354 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001355 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001356 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001358 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1360 }
1361
1362#if 0
1363 /* clear state status int */
1364 if (azx_readb(chip, STATESTS) & 0x04)
1365 azx_writeb(chip, STATESTS, 0x04);
1366#endif
1367 spin_unlock(&chip->reg_lock);
1368
1369 return IRQ_HANDLED;
1370}
1371
1372
1373/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001374 * set up a BDL entry
1375 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001376static int setup_bdle(struct azx *chip,
1377 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001378 struct azx_dev *azx_dev, u32 **bdlp,
1379 int ofs, int size, int with_ioc)
1380{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001381 u32 *bdl = *bdlp;
1382
1383 while (size > 0) {
1384 dma_addr_t addr;
1385 int chunk;
1386
1387 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1388 return -EINVAL;
1389
Takashi Iwai77a23f22008-08-21 13:00:13 +02001390 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001391 /* program the address field of the BDL entry */
1392 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001393 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001394 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001395 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001396 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1397 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1398 u32 remain = 0x1000 - (ofs & 0xfff);
1399 if (chunk > remain)
1400 chunk = remain;
1401 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001402 bdl[2] = cpu_to_le32(chunk);
1403 /* program the IOC to enable interrupt
1404 * only when the whole fragment is processed
1405 */
1406 size -= chunk;
1407 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1408 bdl += 4;
1409 azx_dev->frags++;
1410 ofs += chunk;
1411 }
1412 *bdlp = bdl;
1413 return ofs;
1414}
1415
1416/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 * set up BDL entries
1418 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001419static int azx_setup_periods(struct azx *chip,
1420 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001421 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001423 u32 *bdl;
1424 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001425 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426
1427 /* reset BDL address */
1428 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1429 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1430
Takashi Iwai97b71c92009-03-18 15:09:13 +01001431 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001432 periods = azx_dev->bufsize / period_bytes;
1433
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001435 bdl = (u32 *)azx_dev->bdl.area;
1436 ofs = 0;
1437 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001438 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001439 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001440 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001441 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001442 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001443 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001444 pos_adj = pos_align;
1445 else
1446 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1447 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001448 pos_adj = frames_to_bytes(runtime, pos_adj);
1449 if (pos_adj >= period_bytes) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001450 snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
1451 pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001452 pos_adj = 0;
1453 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001454 ofs = setup_bdle(chip, substream, azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001455 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001456 if (ofs < 0)
1457 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001458 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001459 } else
1460 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001461 for (i = 0; i < periods; i++) {
1462 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001463 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001464 period_bytes - pos_adj, 0);
1465 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001466 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001467 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001468 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001469 if (ofs < 0)
1470 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001472 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001473
1474 error:
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001475 snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
1476 pci_name(chip->pci), azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001477 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478}
1479
Takashi Iwai1dddab42009-03-18 15:15:37 +01001480/* reset stream */
1481static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482{
1483 unsigned char val;
1484 int timeout;
1485
Takashi Iwai1dddab42009-03-18 15:15:37 +01001486 azx_stream_clear(chip, azx_dev);
1487
Takashi Iwaid01ce992007-07-27 16:52:19 +02001488 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1489 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490 udelay(3);
1491 timeout = 300;
1492 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1493 --timeout)
1494 ;
1495 val &= ~SD_CTL_STREAM_RESET;
1496 azx_sd_writeb(azx_dev, SD_CTL, val);
1497 udelay(3);
1498
1499 timeout = 300;
1500 /* waiting for hardware to report that the stream is out of reset */
1501 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1502 --timeout)
1503 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001504
1505 /* reset first position - may not be synced with hw at this time */
1506 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001507}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
Takashi Iwai1dddab42009-03-18 15:15:37 +01001509/*
1510 * set up the SD for streaming
1511 */
1512static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1513{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001514 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001515 /* make sure the run bit is zero for SD */
1516 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001518 val = azx_sd_readl(azx_dev, SD_CTL);
1519 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1520 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1521 if (!azx_snoop(chip))
1522 val |= SD_CTL_TRAFFIC_PRIO;
1523 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524
1525 /* program the length of samples in cyclic buffer */
1526 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1527
1528 /* program the stream format */
1529 /* this value needs to be the same as the one programmed */
1530 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1531
1532 /* program the stream LVI (last valid index) of the BDL */
1533 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1534
1535 /* program the BDL address */
1536 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001537 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001539 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001541 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001542 if (chip->position_fix[0] != POS_FIX_LPIB ||
1543 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001544 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1545 azx_writel(chip, DPLBASE,
1546 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1547 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001548
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001550 azx_sd_writel(azx_dev, SD_CTL,
1551 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
1553 return 0;
1554}
1555
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001556/*
1557 * Probe the given codec address
1558 */
1559static int probe_codec(struct azx *chip, int addr)
1560{
1561 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1562 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1563 unsigned int res;
1564
Wu Fengguanga678cde2009-08-01 18:46:46 +08001565 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001566 chip->probing = 1;
1567 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001568 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001569 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001570 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001571 if (res == -1)
1572 return -EIO;
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001573 snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001574 return 0;
1575}
1576
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001577static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1578 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001579static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580
Takashi Iwai8dd78332009-06-02 01:16:07 +02001581static void azx_bus_reset(struct hda_bus *bus)
1582{
1583 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001584
1585 bus->in_reset = 1;
1586 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001587 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001588#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001589 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001590 struct azx_pcm *p;
1591 list_for_each_entry(p, &chip->pcm_list, list)
1592 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001593 snd_hda_suspend(chip->bus);
1594 snd_hda_resume(chip->bus);
1595 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001596#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001597 bus->in_reset = 0;
1598}
1599
David Henningsson26a6cb62012-10-09 15:04:21 +02001600static int get_jackpoll_interval(struct azx *chip)
1601{
1602 int i = jackpoll_ms[chip->dev_index];
1603 unsigned int j;
1604 if (i == 0)
1605 return 0;
1606 if (i < 50 || i > 60000)
1607 j = 0;
1608 else
1609 j = msecs_to_jiffies(i);
1610 if (j == 0)
1611 snd_printk(KERN_WARNING SFX
1612 "jackpoll_ms value out of range: %d\n", i);
1613 return j;
1614}
1615
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616/*
1617 * Codec initialization
1618 */
1619
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001620/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001621static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001622 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001623 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001624};
1625
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001626static int azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627{
1628 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001629 int c, codecs, err;
1630 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
1632 memset(&bus_temp, 0, sizeof(bus_temp));
1633 bus_temp.private_data = chip;
1634 bus_temp.modelname = model;
1635 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001636 bus_temp.ops.command = azx_send_cmd;
1637 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001638 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001639 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001640#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001641 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001642 bus_temp.ops.pm_notify = azx_power_notify;
1643#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644
Takashi Iwaid01ce992007-07-27 16:52:19 +02001645 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1646 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 return err;
1648
Takashi Iwai9477c582011-05-25 09:11:37 +02001649 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001650 snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
Wei Nidc9c8e22008-09-26 13:55:56 +08001651 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001652 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001653
Takashi Iwai34c25352008-10-28 11:38:58 +01001654 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001655 max_slots = azx_max_codecs[chip->driver_type];
1656 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001657 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001658
1659 /* First try to probe all given codec slots */
1660 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001661 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001662 if (probe_codec(chip, c) < 0) {
1663 /* Some BIOSen give you wrong codec addresses
1664 * that don't exist
1665 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001666 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001667 "%s: Codec #%d probe error; "
1668 "disabling it...\n", pci_name(chip->pci), c);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001669 chip->codec_mask &= ~(1 << c);
1670 /* More badly, accessing to a non-existing
1671 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001672 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001673 * Thus if an error occurs during probing,
1674 * better to reset the controller chip to
1675 * get back to the sanity state.
1676 */
1677 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001678 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001679 }
1680 }
1681 }
1682
Takashi Iwaid507cd62011-04-26 15:25:02 +02001683 /* AMD chipsets often cause the communication stalls upon certain
1684 * sequence like the pin-detection. It seems that forcing the synced
1685 * access works around the stall. Grrr...
1686 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001687 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001688 snd_printd(SFX "%s: Enable sync_write for stable communication\n",
1689 pci_name(chip->pci));
Takashi Iwaid507cd62011-04-26 15:25:02 +02001690 chip->bus->sync_write = 1;
1691 chip->bus->allow_bus_reset = 1;
1692 }
1693
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001694 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001695 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001696 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001697 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001698 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699 if (err < 0)
1700 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001701 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001702 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001704 }
1705 }
1706 if (!codecs) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001707 snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 return -ENXIO;
1709 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001710 return 0;
1711}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001713/* configure each codec instance */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001714static int azx_codec_configure(struct azx *chip)
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001715{
1716 struct hda_codec *codec;
1717 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1718 snd_hda_codec_configure(codec);
1719 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 return 0;
1721}
1722
1723
1724/*
1725 * PCM support
1726 */
1727
1728/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001729static inline struct azx_dev *
1730azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001732 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001733 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001734 /* make a non-zero unique key for the substream */
1735 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1736 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001737
1738 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001739 dev = chip->playback_index_offset;
1740 nums = chip->playback_streams;
1741 } else {
1742 dev = chip->capture_index_offset;
1743 nums = chip->capture_streams;
1744 }
1745 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001746 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001747 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001748 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001749 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001751 if (res) {
1752 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001753 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001754 }
1755 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756}
1757
1758/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001759static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760{
1761 azx_dev->opened = 0;
1762}
1763
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001764static cycle_t azx_cc_read(const struct cyclecounter *cc)
1765{
1766 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1767 struct snd_pcm_substream *substream = azx_dev->substream;
1768 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1769 struct azx *chip = apcm->chip;
1770
1771 return azx_readl(chip, WALLCLK);
1772}
1773
1774static void azx_timecounter_init(struct snd_pcm_substream *substream,
1775 bool force, cycle_t last)
1776{
1777 struct azx_dev *azx_dev = get_azx_dev(substream);
1778 struct timecounter *tc = &azx_dev->azx_tc;
1779 struct cyclecounter *cc = &azx_dev->azx_cc;
1780 u64 nsec;
1781
1782 cc->read = azx_cc_read;
1783 cc->mask = CLOCKSOURCE_MASK(32);
1784
1785 /*
1786 * Converting from 24 MHz to ns means applying a 125/3 factor.
1787 * To avoid any saturation issues in intermediate operations,
1788 * the 125 factor is applied first. The division is applied
1789 * last after reading the timecounter value.
1790 * Applying the 1/3 factor as part of the multiplication
1791 * requires at least 20 bits for a decent precision, however
1792 * overflows occur after about 4 hours or less, not a option.
1793 */
1794
1795 cc->mult = 125; /* saturation after 195 years */
1796 cc->shift = 0;
1797
1798 nsec = 0; /* audio time is elapsed time since trigger */
1799 timecounter_init(tc, cc, nsec);
1800 if (force)
1801 /*
1802 * force timecounter to use predefined value,
1803 * used for synchronized starts
1804 */
1805 tc->cycle_last = last;
1806}
1807
1808static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1809 struct timespec *ts)
1810{
1811 struct azx_dev *azx_dev = get_azx_dev(substream);
1812 u64 nsec;
1813
1814 nsec = timecounter_read(&azx_dev->azx_tc);
1815 nsec = div_u64(nsec, 3); /* can be optimized */
1816
1817 *ts = ns_to_timespec(nsec);
1818
1819 return 0;
1820}
1821
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001822static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001823 .info = (SNDRV_PCM_INFO_MMAP |
1824 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1826 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001827 /* No full-resume yet implemented */
1828 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001829 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001830 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001831 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001832 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1834 .rates = SNDRV_PCM_RATE_48000,
1835 .rate_min = 48000,
1836 .rate_max = 48000,
1837 .channels_min = 2,
1838 .channels_max = 2,
1839 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1840 .period_bytes_min = 128,
1841 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1842 .periods_min = 2,
1843 .periods_max = AZX_MAX_FRAG,
1844 .fifo_size = 0,
1845};
1846
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001847static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848{
1849 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1850 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001851 struct azx *chip = apcm->chip;
1852 struct azx_dev *azx_dev;
1853 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 unsigned long flags;
1855 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001856 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857
Ingo Molnar62932df2006-01-16 16:34:20 +01001858 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001859 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001861 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862 return -EBUSY;
1863 }
1864 runtime->hw = azx_pcm_hw;
1865 runtime->hw.channels_min = hinfo->channels_min;
1866 runtime->hw.channels_max = hinfo->channels_max;
1867 runtime->hw.formats = hinfo->formats;
1868 runtime->hw.rates = hinfo->rates;
1869 snd_pcm_limit_hw_rates(runtime);
1870 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001871
1872 /* avoid wrap-around with wall-clock */
1873 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
1874 20,
1875 178000000);
1876
Takashi Iwai52409aa2012-01-23 17:10:24 +01001877 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001878 /* constrain buffer sizes to be multiple of 128
1879 bytes. This is more efficient in terms of memory
1880 access but isn't required by the HDA spec and
1881 prevents users from specifying exact period/buffer
1882 sizes. For example for 44.1kHz, a period size set
1883 to 20ms will be rounded to 19.59ms. */
1884 buff_step = 128;
1885 else
1886 /* Don't enforce steps on buffer sizes, still need to
1887 be multiple of 4 bytes (HDA spec). Tested on Intel
1888 HDA controllers, may not work on all devices where
1889 option needs to be disabled */
1890 buff_step = 4;
1891
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001892 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001893 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001894 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001895 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001896 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001897 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1898 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001900 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001901 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902 return err;
1903 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001904 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001905 /* sanity check */
1906 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1907 snd_BUG_ON(!runtime->hw.channels_max) ||
1908 snd_BUG_ON(!runtime->hw.formats) ||
1909 snd_BUG_ON(!runtime->hw.rates)) {
1910 azx_release_device(azx_dev);
1911 hinfo->ops.close(hinfo, apcm->codec, substream);
1912 snd_hda_power_down(apcm->codec);
1913 mutex_unlock(&chip->open_mutex);
1914 return -EINVAL;
1915 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001916
1917 /* disable WALLCLOCK timestamps for capture streams
1918 until we figure out how to handle digital inputs */
1919 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1920 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
1921
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 spin_lock_irqsave(&chip->reg_lock, flags);
1923 azx_dev->substream = substream;
1924 azx_dev->running = 0;
1925 spin_unlock_irqrestore(&chip->reg_lock, flags);
1926
1927 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001928 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001929 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 return 0;
1931}
1932
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001933static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934{
1935 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1936 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001937 struct azx *chip = apcm->chip;
1938 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 unsigned long flags;
1940
Ingo Molnar62932df2006-01-16 16:34:20 +01001941 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 spin_lock_irqsave(&chip->reg_lock, flags);
1943 azx_dev->substream = NULL;
1944 azx_dev->running = 0;
1945 spin_unlock_irqrestore(&chip->reg_lock, flags);
1946 azx_release_device(azx_dev);
1947 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001948 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001949 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 return 0;
1951}
1952
Takashi Iwaid01ce992007-07-27 16:52:19 +02001953static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1954 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001956 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1957 struct azx *chip = apcm->chip;
1958 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001959 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001960 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001961
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001962 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001963 azx_dev->bufsize = 0;
1964 azx_dev->period_bytes = 0;
1965 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001966 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001967 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001968 if (ret < 0)
1969 return ret;
1970 mark_runtime_wc(chip, azx_dev, runtime, true);
1971 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972}
1973
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001974static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975{
1976 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001977 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001978 struct azx *chip = apcm->chip;
1979 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1981
1982 /* reset BDL address */
1983 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1984 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1985 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001986 azx_dev->bufsize = 0;
1987 azx_dev->period_bytes = 0;
1988 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989
Takashi Iwaieb541332010-08-06 13:48:11 +02001990 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001992 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993 return snd_pcm_lib_free_pages(substream);
1994}
1995
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001996static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997{
1998 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001999 struct azx *chip = apcm->chip;
2000 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002002 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002003 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002004 int err;
Stephen Warren7c935972011-06-01 11:14:17 -06002005 struct hda_spdif_out *spdif =
2006 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2007 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002009 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002010 format_val = snd_hda_calc_stream_format(runtime->rate,
2011 runtime->channels,
2012 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002013 hinfo->maxbps,
Stephen Warren7c935972011-06-01 11:14:17 -06002014 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002015 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002016 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002017 "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
2018 pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019 return -EINVAL;
2020 }
2021
Takashi Iwai97b71c92009-03-18 15:09:13 +01002022 bufsize = snd_pcm_lib_buffer_bytes(substream);
2023 period_bytes = snd_pcm_lib_period_bytes(substream);
2024
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002025 snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
2026 pci_name(chip->pci), bufsize, format_val);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002027
2028 if (bufsize != azx_dev->bufsize ||
2029 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002030 format_val != azx_dev->format_val ||
2031 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002032 azx_dev->bufsize = bufsize;
2033 azx_dev->period_bytes = period_bytes;
2034 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002035 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002036 err = azx_setup_periods(chip, substream, azx_dev);
2037 if (err < 0)
2038 return err;
2039 }
2040
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002041 /* wallclk has 24Mhz clock source */
2042 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2043 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 azx_setup_controller(chip, azx_dev);
2045 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2046 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2047 else
2048 azx_dev->fifo_size = 0;
2049
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002050 stream_tag = azx_dev->stream_tag;
2051 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002052 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002053 stream_tag > chip->capture_streams)
2054 stream_tag -= chip->capture_streams;
2055 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002056 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057}
2058
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002059static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060{
2061 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002062 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002063 struct azx_dev *azx_dev;
2064 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002065 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002066 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002068 azx_dev = get_azx_dev(substream);
2069 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2070
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002072 case SNDRV_PCM_TRIGGER_START:
2073 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2075 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002076 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 break;
2078 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002079 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002081 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 break;
2083 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002084 return -EINVAL;
2085 }
2086
2087 snd_pcm_group_for_each_entry(s, substream) {
2088 if (s->pcm->card != substream->pcm->card)
2089 continue;
2090 azx_dev = get_azx_dev(s);
2091 sbits |= 1 << azx_dev->index;
2092 nsync++;
2093 snd_pcm_trigger_done(s, substream);
2094 }
2095
2096 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002097
2098 /* first, set SYNC bits of corresponding streams */
2099 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2100 azx_writel(chip, OLD_SSYNC,
2101 azx_readl(chip, OLD_SSYNC) | sbits);
2102 else
2103 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2104
Takashi Iwai850f0e52008-03-18 17:11:05 +01002105 snd_pcm_group_for_each_entry(s, substream) {
2106 if (s->pcm->card != substream->pcm->card)
2107 continue;
2108 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002109 if (start) {
2110 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2111 if (!rstart)
2112 azx_dev->start_wallclk -=
2113 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002114 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002115 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002116 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002117 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002118 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 }
2120 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002121 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002122 /* wait until all FIFOs get ready */
2123 for (timeout = 5000; timeout; timeout--) {
2124 nwait = 0;
2125 snd_pcm_group_for_each_entry(s, substream) {
2126 if (s->pcm->card != substream->pcm->card)
2127 continue;
2128 azx_dev = get_azx_dev(s);
2129 if (!(azx_sd_readb(azx_dev, SD_STS) &
2130 SD_STS_FIFO_READY))
2131 nwait++;
2132 }
2133 if (!nwait)
2134 break;
2135 cpu_relax();
2136 }
2137 } else {
2138 /* wait until all RUN bits are cleared */
2139 for (timeout = 5000; timeout; timeout--) {
2140 nwait = 0;
2141 snd_pcm_group_for_each_entry(s, substream) {
2142 if (s->pcm->card != substream->pcm->card)
2143 continue;
2144 azx_dev = get_azx_dev(s);
2145 if (azx_sd_readb(azx_dev, SD_CTL) &
2146 SD_CTL_DMA_START)
2147 nwait++;
2148 }
2149 if (!nwait)
2150 break;
2151 cpu_relax();
2152 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002154 spin_lock(&chip->reg_lock);
2155 /* reset SYNC bits */
2156 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2157 azx_writel(chip, OLD_SSYNC,
2158 azx_readl(chip, OLD_SSYNC) & ~sbits);
2159 else
2160 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002161 if (start) {
2162 azx_timecounter_init(substream, 0, 0);
2163 if (nsync > 1) {
2164 cycle_t cycle_last;
2165
2166 /* same start cycle for master and group */
2167 azx_dev = get_azx_dev(substream);
2168 cycle_last = azx_dev->azx_tc.cycle_last;
2169
2170 snd_pcm_group_for_each_entry(s, substream) {
2171 if (s->pcm->card != substream->pcm->card)
2172 continue;
2173 azx_timecounter_init(s, 1, cycle_last);
2174 }
2175 }
2176 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002177 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002178 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179}
2180
Joseph Chan0e153472008-08-26 14:38:03 +02002181/* get the current DMA position with correction on VIA chips */
2182static unsigned int azx_via_get_position(struct azx *chip,
2183 struct azx_dev *azx_dev)
2184{
2185 unsigned int link_pos, mini_pos, bound_pos;
2186 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2187 unsigned int fifo_size;
2188
2189 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002190 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002191 /* Playback, no problem using link position */
2192 return link_pos;
2193 }
2194
2195 /* Capture */
2196 /* For new chipset,
2197 * use mod to get the DMA position just like old chipset
2198 */
2199 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2200 mod_dma_pos %= azx_dev->period_bytes;
2201
2202 /* azx_dev->fifo_size can't get FIFO size of in stream.
2203 * Get from base address + offset.
2204 */
2205 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2206
2207 if (azx_dev->insufficient) {
2208 /* Link position never gather than FIFO size */
2209 if (link_pos <= fifo_size)
2210 return 0;
2211
2212 azx_dev->insufficient = 0;
2213 }
2214
2215 if (link_pos <= fifo_size)
2216 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2217 else
2218 mini_pos = link_pos - fifo_size;
2219
2220 /* Find nearest previous boudary */
2221 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2222 mod_link_pos = link_pos % azx_dev->period_bytes;
2223 if (mod_link_pos >= fifo_size)
2224 bound_pos = link_pos - mod_link_pos;
2225 else if (mod_dma_pos >= mod_mini_pos)
2226 bound_pos = mini_pos - mod_mini_pos;
2227 else {
2228 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2229 if (bound_pos >= azx_dev->bufsize)
2230 bound_pos = 0;
2231 }
2232
2233 /* Calculate real DMA position we want */
2234 return bound_pos + mod_dma_pos;
2235}
2236
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002237static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002238 struct azx_dev *azx_dev,
2239 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002242 int stream = azx_dev->substream->stream;
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002243 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244
David Henningsson4cb36312010-09-30 10:12:50 +02002245 switch (chip->position_fix[stream]) {
2246 case POS_FIX_LPIB:
2247 /* read LPIB */
2248 pos = azx_sd_readl(azx_dev, SD_LPIB);
2249 break;
2250 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002251 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002252 break;
2253 default:
2254 /* use the position buffer */
2255 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002256 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002257 if (!pos || pos == (u32)-1) {
2258 printk(KERN_WARNING
2259 "hda-intel: Invalid position buffer, "
2260 "using LPIB read method instead.\n");
2261 chip->position_fix[stream] = POS_FIX_LPIB;
2262 pos = azx_sd_readl(azx_dev, SD_LPIB);
2263 } else
2264 chip->position_fix[stream] = POS_FIX_POSBUF;
2265 }
2266 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002267 }
David Henningsson4cb36312010-09-30 10:12:50 +02002268
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269 if (pos >= azx_dev->bufsize)
2270 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002271
2272 /* calculate runtime delay from LPIB */
2273 if (azx_dev->substream->runtime &&
2274 chip->position_fix[stream] == POS_FIX_POSBUF &&
2275 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2276 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002277 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2278 delay = pos - lpib_pos;
2279 else
2280 delay = lpib_pos - pos;
2281 if (delay < 0)
2282 delay += azx_dev->bufsize;
2283 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002284 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002285 "%s: Unstable LPIB (%d >= %d); "
Takashi Iwai1f046612012-10-16 16:52:26 +02002286 "disabling LPIB delay counting\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002287 pci_name(chip->pci), delay, azx_dev->period_bytes);
Takashi Iwai1f046612012-10-16 16:52:26 +02002288 delay = 0;
2289 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002290 }
2291 azx_dev->substream->runtime->delay =
2292 bytes_to_frames(azx_dev->substream->runtime, delay);
2293 }
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002294 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002295 return pos;
2296}
2297
2298static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2299{
2300 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2301 struct azx *chip = apcm->chip;
2302 struct azx_dev *azx_dev = get_azx_dev(substream);
2303 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002304 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002305}
2306
2307/*
2308 * Check whether the current DMA position is acceptable for updating
2309 * periods. Returns non-zero if it's OK.
2310 *
2311 * Many HD-audio controllers appear pretty inaccurate about
2312 * the update-IRQ timing. The IRQ is issued before actually the
2313 * data is processed. So, we need to process it afterwords in a
2314 * workqueue.
2315 */
2316static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2317{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002318 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002319 unsigned int pos;
2320
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002321 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2322 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002323 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002324
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002325 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002326
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002327 if (WARN_ONCE(!azx_dev->period_bytes,
2328 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002329 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002330 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002331 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2332 /* NG - it's below the first next period boundary */
2333 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002334 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002335 return 1; /* OK, it's fine */
2336}
2337
2338/*
2339 * The work for pending PCM period updates.
2340 */
2341static void azx_irq_pending_work(struct work_struct *work)
2342{
2343 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002344 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002345
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002346 if (!chip->irq_pending_warned) {
2347 printk(KERN_WARNING
2348 "hda-intel: IRQ timing workaround is activated "
2349 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2350 chip->card->number);
2351 chip->irq_pending_warned = 1;
2352 }
2353
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002354 for (;;) {
2355 pending = 0;
2356 spin_lock_irq(&chip->reg_lock);
2357 for (i = 0; i < chip->num_streams; i++) {
2358 struct azx_dev *azx_dev = &chip->azx_dev[i];
2359 if (!azx_dev->irq_pending ||
2360 !azx_dev->substream ||
2361 !azx_dev->running)
2362 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002363 ok = azx_position_ok(chip, azx_dev);
2364 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002365 azx_dev->irq_pending = 0;
2366 spin_unlock(&chip->reg_lock);
2367 snd_pcm_period_elapsed(azx_dev->substream);
2368 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002369 } else if (ok < 0) {
2370 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002371 } else
2372 pending++;
2373 }
2374 spin_unlock_irq(&chip->reg_lock);
2375 if (!pending)
2376 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002377 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002378 }
2379}
2380
2381/* clear irq_pending flags and assure no on-going workq */
2382static void azx_clear_irq_pending(struct azx *chip)
2383{
2384 int i;
2385
2386 spin_lock_irq(&chip->reg_lock);
2387 for (i = 0; i < chip->num_streams; i++)
2388 chip->azx_dev[i].irq_pending = 0;
2389 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390}
2391
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002392#ifdef CONFIG_X86
2393static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2394 struct vm_area_struct *area)
2395{
2396 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2397 struct azx *chip = apcm->chip;
2398 if (!azx_snoop(chip))
2399 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2400 return snd_pcm_lib_default_mmap(substream, area);
2401}
2402#else
2403#define azx_pcm_mmap NULL
2404#endif
2405
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002406static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407 .open = azx_pcm_open,
2408 .close = azx_pcm_close,
2409 .ioctl = snd_pcm_lib_ioctl,
2410 .hw_params = azx_pcm_hw_params,
2411 .hw_free = azx_pcm_hw_free,
2412 .prepare = azx_pcm_prepare,
2413 .trigger = azx_pcm_trigger,
2414 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002415 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002416 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002417 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418};
2419
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002420static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421{
Takashi Iwai176d5332008-07-30 15:01:44 +02002422 struct azx_pcm *apcm = pcm->private_data;
2423 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002424 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002425 kfree(apcm);
2426 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427}
2428
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002429#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2430
Takashi Iwai176d5332008-07-30 15:01:44 +02002431static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002432azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2433 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002434{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002435 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002436 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002438 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002439 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002440 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002442 list_for_each_entry(apcm, &chip->pcm_list, list) {
2443 if (apcm->pcm->device == pcm_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002444 snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
2445 pci_name(chip->pci), pcm_dev);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002446 return -EBUSY;
2447 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002448 }
2449 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2450 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2451 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 &pcm);
2453 if (err < 0)
2454 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002455 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002456 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457 if (apcm == NULL)
2458 return -ENOMEM;
2459 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002460 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462 pcm->private_data = apcm;
2463 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002464 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2465 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002466 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002467 cpcm->pcm = pcm;
2468 for (s = 0; s < 2; s++) {
2469 apcm->hinfo[s] = &cpcm->stream[s];
2470 if (cpcm->stream[s].substreams)
2471 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2472 }
2473 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002474 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2475 if (size > MAX_PREALLOC_SIZE)
2476 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002477 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002479 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 return 0;
2481}
2482
2483/*
2484 * mixer creation - all stuff is implemented in hda module
2485 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002486static int azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002487{
2488 return snd_hda_build_controls(chip->bus);
2489}
2490
2491
2492/*
2493 * initialize SD streams
2494 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002495static int azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496{
2497 int i;
2498
2499 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002500 * assign the starting bdl address to each stream (device)
2501 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002502 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002503 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002504 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002505 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2507 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2508 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2509 azx_dev->sd_int_sta_mask = 1 << i;
2510 /* stream tag: must be non-zero and unique */
2511 azx_dev->index = i;
2512 azx_dev->stream_tag = i + 1;
2513 }
2514
2515 return 0;
2516}
2517
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002518static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2519{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002520 if (request_irq(chip->pci->irq, azx_interrupt,
2521 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002522 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002523 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2524 "disabling device\n", chip->pci->irq);
2525 if (do_disconnect)
2526 snd_card_disconnect(chip->card);
2527 return -1;
2528 }
2529 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002530 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002531 return 0;
2532}
2533
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534
Takashi Iwaicb53c622007-08-10 17:21:45 +02002535static void azx_stop_chip(struct azx *chip)
2536{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002537 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002538 return;
2539
2540 /* disable interrupts */
2541 azx_int_disable(chip);
2542 azx_int_clear(chip);
2543
2544 /* disable CORB/RIRB */
2545 azx_free_cmd_io(chip);
2546
2547 /* disable position buffer */
2548 azx_writel(chip, DPLBASE, 0);
2549 azx_writel(chip, DPUBASE, 0);
2550
2551 chip->initialized = 0;
2552}
2553
Takashi Iwai83012a72012-08-24 18:38:08 +02002554#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002555/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002556static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002557{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002558 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002559
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002560 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2561 return;
2562
Takashi Iwai68467f52012-08-28 09:14:29 -07002563 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002564 pm_runtime_get_sync(&chip->pci->dev);
2565 else
2566 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002567}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002568
2569static DEFINE_MUTEX(card_list_lock);
2570static LIST_HEAD(card_list);
2571
2572static void azx_add_card_list(struct azx *chip)
2573{
2574 mutex_lock(&card_list_lock);
2575 list_add(&chip->list, &card_list);
2576 mutex_unlock(&card_list_lock);
2577}
2578
2579static void azx_del_card_list(struct azx *chip)
2580{
2581 mutex_lock(&card_list_lock);
2582 list_del_init(&chip->list);
2583 mutex_unlock(&card_list_lock);
2584}
2585
2586/* trigger power-save check at writing parameter */
2587static int param_set_xint(const char *val, const struct kernel_param *kp)
2588{
2589 struct azx *chip;
2590 struct hda_codec *c;
2591 int prev = power_save;
2592 int ret = param_set_int(val, kp);
2593
2594 if (ret || prev == power_save)
2595 return ret;
2596
2597 mutex_lock(&card_list_lock);
2598 list_for_each_entry(chip, &card_list, list) {
2599 if (!chip->bus || chip->disabled)
2600 continue;
2601 list_for_each_entry(c, &chip->bus->codec_list, list)
2602 snd_hda_power_sync(c);
2603 }
2604 mutex_unlock(&card_list_lock);
2605 return 0;
2606}
2607#else
2608#define azx_add_card_list(chip) /* NOP */
2609#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002610#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002611
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002612#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002613/*
2614 * power management
2615 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002616static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002617{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002618 struct pci_dev *pci = to_pci_dev(dev);
2619 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002620 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002621 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622
Takashi Iwai421a1252005-11-17 16:11:09 +01002623 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002624 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002625 list_for_each_entry(p, &chip->pcm_list, list)
2626 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002627 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002628 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002629 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002630 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002631 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002632 chip->irq = -1;
2633 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002634 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002635 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002636 pci_disable_device(pci);
2637 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002638 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002639 return 0;
2640}
2641
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002642static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002643{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002644 struct pci_dev *pci = to_pci_dev(dev);
2645 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002646 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002647
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002648 pci_set_power_state(pci, PCI_D0);
2649 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002650 if (pci_enable_device(pci) < 0) {
2651 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2652 "disabling device\n");
2653 snd_card_disconnect(card);
2654 return -EIO;
2655 }
2656 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002657 if (chip->msi)
2658 if (pci_enable_msi(pci) < 0)
2659 chip->msi = 0;
2660 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002661 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002662 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002663
Takashi Iwai7f308302012-05-08 16:52:23 +02002664 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002665
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002667 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668 return 0;
2669}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002670#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2671
2672#ifdef CONFIG_PM_RUNTIME
2673static int azx_runtime_suspend(struct device *dev)
2674{
2675 struct snd_card *card = dev_get_drvdata(dev);
2676 struct azx *chip = card->private_data;
2677
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002678 if (!power_save_controller ||
2679 !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002680 return -EAGAIN;
2681
2682 azx_stop_chip(chip);
2683 azx_clear_irq_pending(chip);
2684 return 0;
2685}
2686
2687static int azx_runtime_resume(struct device *dev)
2688{
2689 struct snd_card *card = dev_get_drvdata(dev);
2690 struct azx *chip = card->private_data;
2691
2692 azx_init_pci(chip);
2693 azx_init_chip(chip, 1);
2694 return 0;
2695}
2696#endif /* CONFIG_PM_RUNTIME */
2697
2698#ifdef CONFIG_PM
2699static const struct dev_pm_ops azx_pm = {
2700 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2701 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, NULL)
2702};
2703
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002704#define AZX_PM_OPS &azx_pm
2705#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002706#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002707#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002708
2709
2710/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002711 * reboot notifier for hang-up problem at power-down
2712 */
2713static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2714{
2715 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002716 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002717 azx_stop_chip(chip);
2718 return NOTIFY_OK;
2719}
2720
2721static void azx_notifier_register(struct azx *chip)
2722{
2723 chip->reboot_notifier.notifier_call = azx_halt;
2724 register_reboot_notifier(&chip->reboot_notifier);
2725}
2726
2727static void azx_notifier_unregister(struct azx *chip)
2728{
2729 if (chip->reboot_notifier.notifier_call)
2730 unregister_reboot_notifier(&chip->reboot_notifier);
2731}
2732
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002733static int azx_first_init(struct azx *chip);
2734static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002735
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002736#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05002737static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002738
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002739static void azx_vs_set_state(struct pci_dev *pci,
2740 enum vga_switcheroo_state state)
2741{
2742 struct snd_card *card = pci_get_drvdata(pci);
2743 struct azx *chip = card->private_data;
2744 bool disabled;
2745
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002746 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002747 if (chip->init_failed)
2748 return;
2749
2750 disabled = (state == VGA_SWITCHEROO_OFF);
2751 if (chip->disabled == disabled)
2752 return;
2753
2754 if (!chip->bus) {
2755 chip->disabled = disabled;
2756 if (!disabled) {
2757 snd_printk(KERN_INFO SFX
2758 "%s: Start delayed initialization\n",
2759 pci_name(chip->pci));
2760 if (azx_first_init(chip) < 0 ||
2761 azx_probe_continue(chip) < 0) {
2762 snd_printk(KERN_ERR SFX
2763 "%s: initialization error\n",
2764 pci_name(chip->pci));
2765 chip->init_failed = true;
2766 }
2767 }
2768 } else {
2769 snd_printk(KERN_INFO SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002770 "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
2771 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002772 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002773 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002774 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02002775 if (snd_hda_lock_devices(chip->bus))
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002776 snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
2777 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002778 } else {
2779 snd_hda_unlock_devices(chip->bus);
2780 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002781 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002782 }
2783 }
2784}
2785
2786static bool azx_vs_can_switch(struct pci_dev *pci)
2787{
2788 struct snd_card *card = pci_get_drvdata(pci);
2789 struct azx *chip = card->private_data;
2790
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002791 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002792 if (chip->init_failed)
2793 return false;
2794 if (chip->disabled || !chip->bus)
2795 return true;
2796 if (snd_hda_lock_devices(chip->bus))
2797 return false;
2798 snd_hda_unlock_devices(chip->bus);
2799 return true;
2800}
2801
Bill Pembertone23e7a12012-12-06 12:35:10 -05002802static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002803{
2804 struct pci_dev *p = get_bound_vga(chip->pci);
2805 if (p) {
2806 snd_printk(KERN_INFO SFX
2807 "%s: Handle VGA-switcheroo audio client\n",
2808 pci_name(chip->pci));
2809 chip->use_vga_switcheroo = 1;
2810 pci_dev_put(p);
2811 }
2812}
2813
2814static const struct vga_switcheroo_client_ops azx_vs_ops = {
2815 .set_gpu_state = azx_vs_set_state,
2816 .can_switch = azx_vs_can_switch,
2817};
2818
Bill Pembertone23e7a12012-12-06 12:35:10 -05002819static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002820{
Takashi Iwai128960a2012-10-12 17:28:18 +02002821 int err;
2822
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002823 if (!chip->use_vga_switcheroo)
2824 return 0;
2825 /* FIXME: currently only handling DIS controller
2826 * is there any machine with two switchable HDMI audio controllers?
2827 */
Takashi Iwai128960a2012-10-12 17:28:18 +02002828 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002829 VGA_SWITCHEROO_DIS,
2830 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02002831 if (err < 0)
2832 return err;
2833 chip->vga_switcheroo_registered = 1;
2834 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002835}
2836#else
2837#define init_vga_switcheroo(chip) /* NOP */
2838#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002839#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002840#endif /* SUPPORT_VGA_SWITCHER */
2841
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002842/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002843 * destructor
2844 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002845static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002847 int i;
2848
Takashi Iwai65fcd412012-08-14 17:13:32 +02002849 azx_del_card_list(chip);
2850
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002851 azx_notifier_unregister(chip);
2852
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002853 chip->init_failed = 1; /* to be sure */
2854 complete(&chip->probe_wait);
2855
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002856 if (use_vga_switcheroo(chip)) {
2857 if (chip->disabled && chip->bus)
2858 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02002859 if (chip->vga_switcheroo_registered)
2860 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002861 }
2862
Takashi Iwaice43fba2005-05-30 20:33:44 +02002863 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002864 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002865 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002866 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002867 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002868 }
2869
Jeff Garzikf000fd82008-04-22 13:50:34 +02002870 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002872 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002873 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002874 if (chip->remap_addr)
2875 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002876
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002877 if (chip->azx_dev) {
2878 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002879 if (chip->azx_dev[i].bdl.area) {
2880 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002881 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002882 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002883 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002884 if (chip->rb.area) {
2885 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002886 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002887 }
2888 if (chip->posbuf.area) {
2889 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002890 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002891 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002892 if (chip->region_requested)
2893 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002894 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002895 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002896#ifdef CONFIG_SND_HDA_PATCH_LOADER
2897 if (chip->fw)
2898 release_firmware(chip->fw);
2899#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002900 kfree(chip);
2901
2902 return 0;
2903}
2904
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002905static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906{
2907 return azx_free(device->device_data);
2908}
2909
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002910#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002911/*
Takashi Iwai91219472012-04-26 12:13:25 +02002912 * Check of disabled HDMI controller by vga-switcheroo
2913 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002914static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02002915{
2916 struct pci_dev *p;
2917
2918 /* check only discrete GPU */
2919 switch (pci->vendor) {
2920 case PCI_VENDOR_ID_ATI:
2921 case PCI_VENDOR_ID_AMD:
2922 case PCI_VENDOR_ID_NVIDIA:
2923 if (pci->devfn == 1) {
2924 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2925 pci->bus->number, 0);
2926 if (p) {
2927 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2928 return p;
2929 pci_dev_put(p);
2930 }
2931 }
2932 break;
2933 }
2934 return NULL;
2935}
2936
Bill Pembertone23e7a12012-12-06 12:35:10 -05002937static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02002938{
2939 bool vga_inactive = false;
2940 struct pci_dev *p = get_bound_vga(pci);
2941
2942 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002943 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002944 vga_inactive = true;
2945 pci_dev_put(p);
2946 }
2947 return vga_inactive;
2948}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002949#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002950
2951/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002952 * white/black-listing for position_fix
2953 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002954static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002955 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2956 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002957 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002958 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002959 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002960 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002961 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002962 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002963 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002964 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002965 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002966 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002967 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002968 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002969 {}
2970};
2971
Bill Pembertone23e7a12012-12-06 12:35:10 -05002972static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01002973{
2974 const struct snd_pci_quirk *q;
2975
Takashi Iwaic673ba12009-03-17 07:49:14 +01002976 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02002977 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002978 case POS_FIX_LPIB:
2979 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002980 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002981 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002982 return fix;
2983 }
2984
Takashi Iwaic673ba12009-03-17 07:49:14 +01002985 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2986 if (q) {
2987 printk(KERN_INFO
2988 "hda_intel: position_fix set to %d "
2989 "for device %04x:%04x\n",
2990 q->value, q->subvendor, q->subdevice);
2991 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002992 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002993
2994 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002995 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002996 snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
David Henningssonbdd9ef22010-10-04 12:02:14 +02002997 return POS_FIX_VIACOMBO;
2998 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002999 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003000 snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
Takashi Iwai9477c582011-05-25 09:11:37 +02003001 return POS_FIX_LPIB;
3002 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01003003 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01003004}
3005
3006/*
Takashi Iwai669ba272007-08-17 09:17:36 +02003007 * black-lists for probe_mask
3008 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003009static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02003010 /* Thinkpad often breaks the controller communication when accessing
3011 * to the non-working (or non-existing) modem codec slot.
3012 */
3013 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
3014 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3015 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003016 /* broken BIOS */
3017 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003018 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3019 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003020 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003021 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003022 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003023 /* WinFast VP200 H (Teradici) user reported broken communication */
3024 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003025 {}
3026};
3027
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003028#define AZX_FORCE_CODEC_MASK 0x100
3029
Bill Pembertone23e7a12012-12-06 12:35:10 -05003030static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003031{
3032 const struct snd_pci_quirk *q;
3033
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003034 chip->codec_probe_mask = probe_mask[dev];
3035 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003036 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3037 if (q) {
3038 printk(KERN_INFO
3039 "hda_intel: probe_mask set to 0x%x "
3040 "for device %04x:%04x\n",
3041 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003042 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003043 }
3044 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003045
3046 /* check forced option */
3047 if (chip->codec_probe_mask != -1 &&
3048 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3049 chip->codec_mask = chip->codec_probe_mask & 0xff;
3050 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3051 chip->codec_mask);
3052 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003053}
3054
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003055/*
Takashi Iwai716238552009-09-28 13:14:04 +02003056 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003057 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003058static struct snd_pci_quirk msi_black_list[] = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003059 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003060 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003061 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01003062 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003063 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003064 {}
3065};
3066
Bill Pembertone23e7a12012-12-06 12:35:10 -05003067static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003068{
3069 const struct snd_pci_quirk *q;
3070
Takashi Iwai716238552009-09-28 13:14:04 +02003071 if (enable_msi >= 0) {
3072 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003073 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003074 }
3075 chip->msi = 1; /* enable MSI as default */
3076 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003077 if (q) {
3078 printk(KERN_INFO
3079 "hda_intel: msi for device %04x:%04x set to %d\n",
3080 q->subvendor, q->subdevice, q->value);
3081 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003082 return;
3083 }
3084
3085 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003086 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3087 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003088 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003089 }
3090}
3091
Takashi Iwaia1585d72011-12-14 09:27:04 +01003092/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003093static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01003094{
3095 bool snoop = chip->snoop;
3096
3097 switch (chip->driver_type) {
3098 case AZX_DRIVER_VIA:
3099 /* force to non-snoop mode for a new VIA controller
3100 * when BIOS is set
3101 */
3102 if (snoop) {
3103 u8 val;
3104 pci_read_config_byte(chip->pci, 0x42, &val);
3105 if (!(val & 0x80) && chip->pci->revision == 0x30)
3106 snoop = false;
3107 }
3108 break;
3109 case AZX_DRIVER_ATIHDMI_NS:
3110 /* new ATI HDMI requires non-snoop */
3111 snoop = false;
3112 break;
3113 }
3114
3115 if (snoop != chip->snoop) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003116 snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
3117 pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
Takashi Iwaia1585d72011-12-14 09:27:04 +01003118 chip->snoop = snoop;
3119 }
3120}
Takashi Iwai669ba272007-08-17 09:17:36 +02003121
3122/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003123 * constructor
3124 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003125static int azx_create(struct snd_card *card, struct pci_dev *pci,
3126 int dev, unsigned int driver_caps,
3127 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003128{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003129 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003130 .dev_free = azx_dev_free,
3131 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003132 struct azx *chip;
3133 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003134
3135 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003136
Pavel Machek927fc862006-08-31 17:03:43 +02003137 err = pci_enable_device(pci);
3138 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139 return err;
3140
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003141 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003142 if (!chip) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003143 snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003144 pci_disable_device(pci);
3145 return -ENOMEM;
3146 }
3147
3148 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003149 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150 chip->card = card;
3151 chip->pci = pci;
3152 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003153 chip->driver_caps = driver_caps;
3154 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003155 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003156 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003157 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003158 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003159 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003160 init_vga_switcheroo(chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003161 init_completion(&chip->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003162
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003163 chip->position_fix[0] = chip->position_fix[1] =
3164 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003165 /* combo mode uses LPIB for playback */
3166 if (chip->position_fix[0] == POS_FIX_COMBO) {
3167 chip->position_fix[0] = POS_FIX_LPIB;
3168 chip->position_fix[1] = POS_FIX_AUTO;
3169 }
3170
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003171 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003172
Takashi Iwai27346162006-01-12 18:28:44 +01003173 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003174 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003175 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003176
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003177 if (bdl_pos_adj[dev] < 0) {
3178 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003179 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003180 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003181 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003182 break;
3183 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003184 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003185 break;
3186 }
3187 }
3188
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003189 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3190 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003191 snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
3192 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003193 azx_free(chip);
3194 return err;
3195 }
3196
3197 *rchip = chip;
3198 return 0;
3199}
3200
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003201static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003202{
3203 int dev = chip->dev_index;
3204 struct pci_dev *pci = chip->pci;
3205 struct snd_card *card = chip->card;
3206 int i, err;
3207 unsigned short gcap;
3208
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003209#if BITS_PER_LONG != 64
3210 /* Fix up base address on ULI M5461 */
3211 if (chip->driver_type == AZX_DRIVER_ULI) {
3212 u16 tmp3;
3213 pci_read_config_word(pci, 0x40, &tmp3);
3214 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3215 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3216 }
3217#endif
3218
Pavel Machek927fc862006-08-31 17:03:43 +02003219 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003220 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003222 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003223
Pavel Machek927fc862006-08-31 17:03:43 +02003224 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003225 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003226 if (chip->remap_addr == NULL) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003227 snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003228 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003229 }
3230
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003231 if (chip->msi)
3232 if (pci_enable_msi(pci) < 0)
3233 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003234
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003235 if (azx_acquire_irq(chip, 0) < 0)
3236 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003237
3238 pci_set_master(pci);
3239 synchronize_irq(chip->irq);
3240
Tobin Davisbcd72002008-01-15 11:23:55 +01003241 gcap = azx_readw(chip, GCAP);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003242 snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003243
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003244 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003245 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003246 struct pci_dev *p_smbus;
3247 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3248 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3249 NULL);
3250 if (p_smbus) {
3251 if (p_smbus->revision < 0x30)
3252 gcap &= ~ICH6_GCAP_64OK;
3253 pci_dev_put(p_smbus);
3254 }
3255 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003256
Takashi Iwai9477c582011-05-25 09:11:37 +02003257 /* disable 64bit DMA address on some devices */
3258 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003259 snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003260 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003261 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003262
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003263 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003264 if (align_buffer_size >= 0)
3265 chip->align_buffer_size = !!align_buffer_size;
3266 else {
3267 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3268 chip->align_buffer_size = 0;
3269 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3270 chip->align_buffer_size = 1;
3271 else
3272 chip->align_buffer_size = 1;
3273 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003274
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003275 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003276 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003277 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003278 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003279 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3280 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003281 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003282
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003283 /* read number of streams from GCAP register instead of using
3284 * hardcoded value
3285 */
3286 chip->capture_streams = (gcap >> 8) & 0x0f;
3287 chip->playback_streams = (gcap >> 12) & 0x0f;
3288 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003289 /* gcap didn't give any info, switching to old method */
3290
3291 switch (chip->driver_type) {
3292 case AZX_DRIVER_ULI:
3293 chip->playback_streams = ULI_NUM_PLAYBACK;
3294 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003295 break;
3296 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003297 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003298 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3299 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003300 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003301 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003302 default:
3303 chip->playback_streams = ICH6_NUM_PLAYBACK;
3304 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003305 break;
3306 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003307 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003308 chip->capture_index_offset = 0;
3309 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003310 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003311 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3312 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003313 if (!chip->azx_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003314 snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003315 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003316 }
3317
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003318 for (i = 0; i < chip->num_streams; i++) {
3319 /* allocate memory for the BDL for each stream */
3320 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3321 snd_dma_pci_data(chip->pci),
3322 BDL_SIZE, &chip->azx_dev[i].bdl);
3323 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003324 snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003325 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003326 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003327 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003328 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003329 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003330 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3331 snd_dma_pci_data(chip->pci),
3332 chip->num_streams * 8, &chip->posbuf);
3333 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003334 snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003335 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003336 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003337 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003338 /* allocate CORB/RIRB */
Takashi Iwai817408612009-05-26 15:22:00 +02003339 err = azx_alloc_cmd_io(chip);
3340 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003341 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003342
3343 /* initialize streams */
3344 azx_init_stream(chip);
3345
3346 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003347 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003348 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003349
3350 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003351 if (!chip->codec_mask) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003352 snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003353 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003354 }
3355
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003356 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003357 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3358 sizeof(card->shortname));
3359 snprintf(card->longname, sizeof(card->longname),
3360 "%s at 0x%lx irq %i",
3361 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003362
Linus Torvalds1da177e2005-04-16 15:20:36 -07003363 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003364}
3365
Takashi Iwaicb53c622007-08-10 17:21:45 +02003366static void power_down_all_codecs(struct azx *chip)
3367{
Takashi Iwai83012a72012-08-24 18:38:08 +02003368#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003369 /* The codecs were powered up in snd_hda_codec_new().
3370 * Now all initialization done, so turn them down if possible
3371 */
3372 struct hda_codec *codec;
3373 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3374 snd_hda_power_down(codec);
3375 }
3376#endif
3377}
3378
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003379#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003380/* callback from request_firmware_nowait() */
3381static void azx_firmware_cb(const struct firmware *fw, void *context)
3382{
3383 struct snd_card *card = context;
3384 struct azx *chip = card->private_data;
3385 struct pci_dev *pci = chip->pci;
3386
3387 if (!fw) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003388 snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
3389 pci_name(chip->pci));
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003390 goto error;
3391 }
3392
3393 chip->fw = fw;
3394 if (!chip->disabled) {
3395 /* continue probing */
3396 if (azx_probe_continue(chip))
3397 goto error;
3398 }
3399 return; /* OK */
3400
3401 error:
3402 snd_card_free(card);
3403 pci_set_drvdata(pci, NULL);
3404}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003405#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003406
Bill Pembertone23e7a12012-12-06 12:35:10 -05003407static int azx_probe(struct pci_dev *pci,
3408 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003409{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003410 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003411 struct snd_card *card;
3412 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003413 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003414 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003415
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003416 if (dev >= SNDRV_CARDS)
3417 return -ENODEV;
3418 if (!enable[dev]) {
3419 dev++;
3420 return -ENOENT;
3421 }
3422
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003423 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3424 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003425 snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003426 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003427 }
3428
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003429 snd_card_set_dev(card, &pci->dev);
3430
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003431 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003432 if (err < 0)
3433 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003434 card->private_data = chip;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003435
3436 pci_set_drvdata(pci, card);
3437
3438 err = register_vga_switcheroo(chip);
3439 if (err < 0) {
3440 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003441 "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003442 goto out_free;
3443 }
3444
3445 if (check_hdmi_disabled(pci)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003446 snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003447 pci_name(pci));
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003448 snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003449 chip->disabled = true;
3450 }
3451
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003452 probe_now = !chip->disabled;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003453 if (probe_now) {
3454 err = azx_first_init(chip);
3455 if (err < 0)
3456 goto out_free;
3457 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003458
Takashi Iwai4918cda2012-08-09 12:33:28 +02003459#ifdef CONFIG_SND_HDA_PATCH_LOADER
3460 if (patch[dev] && *patch[dev]) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003461 snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
3462 pci_name(pci), patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003463 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3464 &pci->dev, GFP_KERNEL, card,
3465 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003466 if (err < 0)
3467 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003468 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003469 }
3470#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3471
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003472 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003473 err = azx_probe_continue(chip);
3474 if (err < 0)
3475 goto out_free;
3476 }
3477
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003478 if (pci_dev_run_wake(pci))
3479 pm_runtime_put_noidle(&pci->dev);
3480
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003481 dev++;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003482 complete(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003483 return 0;
3484
3485out_free:
3486 snd_card_free(card);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003487 pci_set_drvdata(pci, NULL);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003488 return err;
3489}
3490
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003491static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003492{
3493 int dev = chip->dev_index;
3494 int err;
3495
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003496#ifdef CONFIG_SND_HDA_INPUT_BEEP
3497 chip->beep_mode = beep_mode[dev];
3498#endif
3499
Linus Torvalds1da177e2005-04-16 15:20:36 -07003500 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003501 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003502 if (err < 0)
3503 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003504#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003505 if (chip->fw) {
3506 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3507 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003508 if (err < 0)
3509 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003510#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02003511 release_firmware(chip->fw); /* no longer needed */
3512 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003513#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003514 }
3515#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003516 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003517 err = azx_codec_configure(chip);
3518 if (err < 0)
3519 goto out_free;
3520 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521
3522 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003523 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003524 if (err < 0)
3525 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003526
3527 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003528 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003529 if (err < 0)
3530 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003531
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003532 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003533 if (err < 0)
3534 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003535
Takashi Iwaicb53c622007-08-10 17:21:45 +02003536 chip->running = 1;
3537 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003538 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003539 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003540
Takashi Iwai91219472012-04-26 12:13:25 +02003541 return 0;
3542
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003543out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003544 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003545 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003546}
3547
Bill Pembertone23e7a12012-12-06 12:35:10 -05003548static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003549{
Takashi Iwai91219472012-04-26 12:13:25 +02003550 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003551
3552 if (pci_dev_run_wake(pci))
3553 pm_runtime_get_noresume(&pci->dev);
3554
Takashi Iwai91219472012-04-26 12:13:25 +02003555 if (card)
3556 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003557 pci_set_drvdata(pci, NULL);
3558}
3559
3560/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003561static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003562 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003563 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003564 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasleycea310e2010-09-10 16:29:56 -07003565 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003566 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003567 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003568 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003569 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003570 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003571 /* Lynx Point */
3572 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003573 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003574 /* Lynx Point-LP */
3575 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003576 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003577 /* Lynx Point-LP */
3578 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003579 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003580 /* Haswell */
3581 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003582 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003583 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003584 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003585 /* 5 Series/3400 */
3586 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003587 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai87218e92008-02-21 08:13:11 +01003588 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003589 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003590 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003591 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003592 { PCI_DEVICE(0x8086, 0x080a),
3593 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003594 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003595 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003596 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003597 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3598 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003599 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003600 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3601 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003602 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003603 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3604 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003605 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003606 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3607 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003608 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003609 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3610 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003611 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003612 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3613 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003614 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003615 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3616 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003617 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003618 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3619 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003620 /* Generic Intel */
3621 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3622 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3623 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003624 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003625 /* ATI SB 450/600/700/800/900 */
3626 { PCI_DEVICE(0x1002, 0x437b),
3627 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3628 { PCI_DEVICE(0x1002, 0x4383),
3629 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3630 /* AMD Hudson */
3631 { PCI_DEVICE(0x1022, 0x780d),
3632 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003633 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003634 { PCI_DEVICE(0x1002, 0x793b),
3635 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3636 { PCI_DEVICE(0x1002, 0x7919),
3637 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3638 { PCI_DEVICE(0x1002, 0x960f),
3639 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3640 { PCI_DEVICE(0x1002, 0x970f),
3641 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3642 { PCI_DEVICE(0x1002, 0xaa00),
3643 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3644 { PCI_DEVICE(0x1002, 0xaa08),
3645 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3646 { PCI_DEVICE(0x1002, 0xaa10),
3647 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3648 { PCI_DEVICE(0x1002, 0xaa18),
3649 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3650 { PCI_DEVICE(0x1002, 0xaa20),
3651 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3652 { PCI_DEVICE(0x1002, 0xaa28),
3653 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3654 { PCI_DEVICE(0x1002, 0xaa30),
3655 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3656 { PCI_DEVICE(0x1002, 0xaa38),
3657 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3658 { PCI_DEVICE(0x1002, 0xaa40),
3659 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3660 { PCI_DEVICE(0x1002, 0xaa48),
3661 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003662 { PCI_DEVICE(0x1002, 0x9902),
3663 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3664 { PCI_DEVICE(0x1002, 0xaaa0),
3665 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3666 { PCI_DEVICE(0x1002, 0xaaa8),
3667 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3668 { PCI_DEVICE(0x1002, 0xaab0),
3669 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003670 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003671 { PCI_DEVICE(0x1106, 0x3288),
3672 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003673 /* VIA GFX VT7122/VX900 */
3674 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3675 /* VIA GFX VT6122/VX11 */
3676 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003677 /* SIS966 */
3678 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3679 /* ULI M5461 */
3680 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3681 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003682 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3683 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3684 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003685 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003686 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003687 { PCI_DEVICE(0x6549, 0x1200),
3688 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07003689 { PCI_DEVICE(0x6549, 0x2200),
3690 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003691 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003692 /* CTHDA chips */
3693 { PCI_DEVICE(0x1102, 0x0010),
3694 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3695 { PCI_DEVICE(0x1102, 0x0012),
3696 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003697#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3698 /* the following entry conflicts with snd-ctxfi driver,
3699 * as ctxfi driver mutates from HD-audio to native mode with
3700 * a special command sequence.
3701 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003702 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3703 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3704 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003705 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003706 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003707#else
3708 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003709 { PCI_DEVICE(0x1102, 0x0009),
3710 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003711 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003712#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003713 /* Vortex86MX */
3714 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003715 /* VMware HDAudio */
3716 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003717 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003718 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3719 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3720 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003721 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003722 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3723 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3724 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003725 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003726 { 0, }
3727};
3728MODULE_DEVICE_TABLE(pci, azx_ids);
3729
3730/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003731static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003732 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003733 .id_table = azx_ids,
3734 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05003735 .remove = azx_remove,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003736 .driver = {
3737 .pm = AZX_PM_OPS,
3738 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003739};
3740
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003741module_pci_driver(azx_driver);