blob: e820973166025764b6658f05bdf2d3334a8fdea0 [file] [log] [blame]
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001/*
2 * Support PCI/PCIe on PowerNV platforms
3 *
4 * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +000012#undef DEBUG
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000013
14#include <linux/kernel.h>
15#include <linux/pci.h>
Gavin Shan361f2a22014-04-24 18:00:25 +100016#include <linux/crash_dump.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080017#include <linux/debugfs.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000018#include <linux/delay.h>
19#include <linux/string.h>
20#include <linux/init.h>
21#include <linux/bootmem.h>
22#include <linux/irq.h>
23#include <linux/io.h>
24#include <linux/msi.h>
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +110025#include <linux/memblock.h>
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +100026#include <linux/iommu.h>
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +100027#include <linux/rculist.h>
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +100028#include <linux/sizes.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000029
30#include <asm/sections.h>
31#include <asm/io.h>
32#include <asm/prom.h>
33#include <asm/pci-bridge.h>
34#include <asm/machdep.h>
Gavin Shanfb1b55d2013-03-05 21:12:37 +000035#include <asm/msi_bitmap.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000036#include <asm/ppc-pci.h>
37#include <asm/opal.h>
38#include <asm/iommu.h>
39#include <asm/tce.h>
Gavin Shan137436c2013-04-25 19:20:59 +000040#include <asm/xics.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080041#include <asm/debug.h>
Guo Chao262af552014-07-21 14:42:30 +100042#include <asm/firmware.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110043#include <asm/pnv-pci.h>
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100044#include <asm/mmzone.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110045
Michael Neulingec249dd2015-05-27 16:07:16 +100046#include <misc/cxl-base.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000047
48#include "powernv.h"
49#include "pci.h"
50
Gavin Shan99451552016-05-05 12:02:13 +100051#define PNV_IODA1_M64_NUM 16 /* Number of M64 BARs */
52#define PNV_IODA1_M64_SEGS 8 /* Segments per M64 BAR */
Gavin Shanacce9712016-05-03 15:41:33 +100053#define PNV_IODA1_DMA32_SEGSIZE 0x10000000
Wei Yang781a8682015-03-25 16:23:57 +080054
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +100055#define POWERNV_IOMMU_DEFAULT_LEVELS 1
56#define POWERNV_IOMMU_MAX_LEVELS 5
57
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100058static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl);
59
Alexey Kardashevskiy7d623e42016-04-29 18:55:21 +100060void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
Joe Perches6d31c2fa2014-09-21 10:55:06 -070061 const char *fmt, ...)
62{
63 struct va_format vaf;
64 va_list args;
65 char pfix[32];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000066
Joe Perches6d31c2fa2014-09-21 10:55:06 -070067 va_start(args, fmt);
68
69 vaf.fmt = fmt;
70 vaf.va = &args;
71
Wei Yang781a8682015-03-25 16:23:57 +080072 if (pe->flags & PNV_IODA_PE_DEV)
Joe Perches6d31c2fa2014-09-21 10:55:06 -070073 strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
Wei Yang781a8682015-03-25 16:23:57 +080074 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Joe Perches6d31c2fa2014-09-21 10:55:06 -070075 sprintf(pfix, "%04x:%02x ",
76 pci_domain_nr(pe->pbus), pe->pbus->number);
Wei Yang781a8682015-03-25 16:23:57 +080077#ifdef CONFIG_PCI_IOV
78 else if (pe->flags & PNV_IODA_PE_VF)
79 sprintf(pfix, "%04x:%02x:%2x.%d",
80 pci_domain_nr(pe->parent_dev->bus),
81 (pe->rid & 0xff00) >> 8,
82 PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
83#endif /* CONFIG_PCI_IOV*/
Joe Perches6d31c2fa2014-09-21 10:55:06 -070084
85 printk("%spci %s: [PE# %.3d] %pV",
86 level, pfix, pe->pe_number, &vaf);
87
88 va_end(args);
89}
90
Thadeu Lima de Souza Cascardo4e287842014-10-23 19:19:35 -020091static bool pnv_iommu_bypass_disabled __read_mostly;
92
93static int __init iommu_setup(char *str)
94{
95 if (!str)
96 return -EINVAL;
97
98 while (*str) {
99 if (!strncmp(str, "nobypass", 8)) {
100 pnv_iommu_bypass_disabled = true;
101 pr_info("PowerNV: IOMMU bypass window disabled.\n");
102 break;
103 }
104 str += strcspn(str, ",");
105 if (*str == ',')
106 str++;
107 }
108
109 return 0;
110}
111early_param("iommu", iommu_setup);
112
Guo Chao262af552014-07-21 14:42:30 +1000113static inline bool pnv_pci_is_mem_pref_64(unsigned long flags)
114{
115 return ((flags & (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH)) ==
116 (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH));
117}
118
Gavin Shan1e916772016-05-03 15:41:36 +1000119static struct pnv_ioda_pe *pnv_ioda_init_pe(struct pnv_phb *phb, int pe_no)
120{
121 phb->ioda.pe_array[pe_no].phb = phb;
122 phb->ioda.pe_array[pe_no].pe_number = pe_no;
123
124 return &phb->ioda.pe_array[pe_no];
125}
126
Gavin Shan4b82ab12014-11-12 13:36:07 +1100127static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
128{
Gavin Shan92b8f132016-05-03 15:41:24 +1000129 if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe_num)) {
Gavin Shan4b82ab12014-11-12 13:36:07 +1100130 pr_warn("%s: Invalid PE %d on PHB#%x\n",
131 __func__, pe_no, phb->hose->global_number);
132 return;
133 }
134
Gavin Shane9dc4d72015-06-19 12:26:16 +1000135 if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
136 pr_debug("%s: PE %d was reserved on PHB#%x\n",
137 __func__, pe_no, phb->hose->global_number);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100138
Gavin Shan1e916772016-05-03 15:41:36 +1000139 pnv_ioda_init_pe(phb, pe_no);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100140}
141
Gavin Shan1e916772016-05-03 15:41:36 +1000142static struct pnv_ioda_pe *pnv_ioda_alloc_pe(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000143{
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000144 unsigned long pe = phb->ioda.total_pe_num - 1;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000145
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000146 for (pe = phb->ioda.total_pe_num - 1; pe >= 0; pe--) {
147 if (!test_and_set_bit(pe, phb->ioda.pe_alloc))
148 return pnv_ioda_init_pe(phb, pe);
149 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000150
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000151 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000152}
153
Gavin Shan1e916772016-05-03 15:41:36 +1000154static void pnv_ioda_free_pe(struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000155{
Gavin Shan1e916772016-05-03 15:41:36 +1000156 struct pnv_phb *phb = pe->phb;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000157
Gavin Shan1e916772016-05-03 15:41:36 +1000158 WARN_ON(pe->pdev);
159
160 memset(pe, 0, sizeof(struct pnv_ioda_pe));
161 clear_bit(pe->pe_number, phb->ioda.pe_alloc);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000162}
163
Guo Chao262af552014-07-21 14:42:30 +1000164/* The default M64 BAR is shared by all PEs */
165static int pnv_ioda2_init_m64(struct pnv_phb *phb)
166{
167 const char *desc;
168 struct resource *r;
169 s64 rc;
170
171 /* Configure the default M64 BAR */
172 rc = opal_pci_set_phb_mem_window(phb->opal_id,
173 OPAL_M64_WINDOW_TYPE,
174 phb->ioda.m64_bar_idx,
175 phb->ioda.m64_base,
176 0, /* unused */
177 phb->ioda.m64_size);
178 if (rc != OPAL_SUCCESS) {
179 desc = "configuring";
180 goto fail;
181 }
182
183 /* Enable the default M64 BAR */
184 rc = opal_pci_phb_mmio_enable(phb->opal_id,
185 OPAL_M64_WINDOW_TYPE,
186 phb->ioda.m64_bar_idx,
187 OPAL_ENABLE_M64_SPLIT);
188 if (rc != OPAL_SUCCESS) {
189 desc = "enabling";
190 goto fail;
191 }
192
193 /* Mark the M64 BAR assigned */
194 set_bit(phb->ioda.m64_bar_idx, &phb->ioda.m64_bar_alloc);
195
196 /*
197 * Strip off the segment used by the reserved PE, which is
Michael Ellerman027dfac2016-06-01 16:34:37 +1000198 * expected to be 0 or last one of PE capability.
Guo Chao262af552014-07-21 14:42:30 +1000199 */
200 r = &phb->hose->mem_resources[1];
Gavin Shan92b8f132016-05-03 15:41:24 +1000201 if (phb->ioda.reserved_pe_idx == 0)
Guo Chao262af552014-07-21 14:42:30 +1000202 r->start += phb->ioda.m64_segsize;
Gavin Shan92b8f132016-05-03 15:41:24 +1000203 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Guo Chao262af552014-07-21 14:42:30 +1000204 r->end -= phb->ioda.m64_segsize;
205 else
206 pr_warn(" Cannot strip M64 segment for reserved PE#%d\n",
Gavin Shan92b8f132016-05-03 15:41:24 +1000207 phb->ioda.reserved_pe_idx);
Guo Chao262af552014-07-21 14:42:30 +1000208
209 return 0;
210
211fail:
212 pr_warn(" Failure %lld %s M64 BAR#%d\n",
213 rc, desc, phb->ioda.m64_bar_idx);
214 opal_pci_phb_mmio_enable(phb->opal_id,
215 OPAL_M64_WINDOW_TYPE,
216 phb->ioda.m64_bar_idx,
217 OPAL_DISABLE_M64);
218 return -EIO;
219}
220
Gavin Shanc4306702016-05-03 15:41:30 +1000221static void pnv_ioda_reserve_dev_m64_pe(struct pci_dev *pdev,
Gavin Shan96a2f922015-06-19 12:26:17 +1000222 unsigned long *pe_bitmap)
Guo Chao262af552014-07-21 14:42:30 +1000223{
Gavin Shan96a2f922015-06-19 12:26:17 +1000224 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
225 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000226 struct resource *r;
Gavin Shan96a2f922015-06-19 12:26:17 +1000227 resource_size_t base, sgsz, start, end;
228 int segno, i;
Guo Chao262af552014-07-21 14:42:30 +1000229
Gavin Shan96a2f922015-06-19 12:26:17 +1000230 base = phb->ioda.m64_base;
231 sgsz = phb->ioda.m64_segsize;
232 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
233 r = &pdev->resource[i];
234 if (!r->parent || !pnv_pci_is_mem_pref_64(r->flags))
235 continue;
Guo Chao262af552014-07-21 14:42:30 +1000236
Gavin Shan96a2f922015-06-19 12:26:17 +1000237 start = _ALIGN_DOWN(r->start - base, sgsz);
238 end = _ALIGN_UP(r->end - base, sgsz);
239 for (segno = start / sgsz; segno < end / sgsz; segno++) {
240 if (pe_bitmap)
241 set_bit(segno, pe_bitmap);
242 else
243 pnv_ioda_reserve_pe(phb, segno);
Guo Chao262af552014-07-21 14:42:30 +1000244 }
245 }
246}
247
Gavin Shan99451552016-05-05 12:02:13 +1000248static int pnv_ioda1_init_m64(struct pnv_phb *phb)
249{
250 struct resource *r;
251 int index;
252
253 /*
254 * There are 16 M64 BARs, each of which has 8 segments. So
255 * there are as many M64 segments as the maximum number of
256 * PEs, which is 128.
257 */
258 for (index = 0; index < PNV_IODA1_M64_NUM; index++) {
259 unsigned long base, segsz = phb->ioda.m64_segsize;
260 int64_t rc;
261
262 base = phb->ioda.m64_base +
263 index * PNV_IODA1_M64_SEGS * segsz;
264 rc = opal_pci_set_phb_mem_window(phb->opal_id,
265 OPAL_M64_WINDOW_TYPE, index, base, 0,
266 PNV_IODA1_M64_SEGS * segsz);
267 if (rc != OPAL_SUCCESS) {
268 pr_warn(" Error %lld setting M64 PHB#%d-BAR#%d\n",
269 rc, phb->hose->global_number, index);
270 goto fail;
271 }
272
273 rc = opal_pci_phb_mmio_enable(phb->opal_id,
274 OPAL_M64_WINDOW_TYPE, index,
275 OPAL_ENABLE_M64_SPLIT);
276 if (rc != OPAL_SUCCESS) {
277 pr_warn(" Error %lld enabling M64 PHB#%d-BAR#%d\n",
278 rc, phb->hose->global_number, index);
279 goto fail;
280 }
281 }
282
283 /*
284 * Exclude the segment used by the reserved PE, which
285 * is expected to be 0 or last supported PE#.
286 */
287 r = &phb->hose->mem_resources[1];
288 if (phb->ioda.reserved_pe_idx == 0)
289 r->start += phb->ioda.m64_segsize;
290 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
291 r->end -= phb->ioda.m64_segsize;
292 else
293 WARN(1, "Wrong reserved PE#%d on PHB#%d\n",
294 phb->ioda.reserved_pe_idx, phb->hose->global_number);
295
296 return 0;
297
298fail:
299 for ( ; index >= 0; index--)
300 opal_pci_phb_mmio_enable(phb->opal_id,
301 OPAL_M64_WINDOW_TYPE, index, OPAL_DISABLE_M64);
302
303 return -EIO;
304}
305
Gavin Shanc4306702016-05-03 15:41:30 +1000306static void pnv_ioda_reserve_m64_pe(struct pci_bus *bus,
307 unsigned long *pe_bitmap,
308 bool all)
Guo Chao262af552014-07-21 14:42:30 +1000309{
Guo Chao262af552014-07-21 14:42:30 +1000310 struct pci_dev *pdev;
Gavin Shan96a2f922015-06-19 12:26:17 +1000311
312 list_for_each_entry(pdev, &bus->devices, bus_list) {
Gavin Shanc4306702016-05-03 15:41:30 +1000313 pnv_ioda_reserve_dev_m64_pe(pdev, pe_bitmap);
Gavin Shan96a2f922015-06-19 12:26:17 +1000314
315 if (all && pdev->subordinate)
Gavin Shanc4306702016-05-03 15:41:30 +1000316 pnv_ioda_reserve_m64_pe(pdev->subordinate,
317 pe_bitmap, all);
Gavin Shan96a2f922015-06-19 12:26:17 +1000318 }
319}
320
Gavin Shan1e916772016-05-03 15:41:36 +1000321static struct pnv_ioda_pe *pnv_ioda_pick_m64_pe(struct pci_bus *bus, bool all)
Guo Chao262af552014-07-21 14:42:30 +1000322{
Gavin Shan26ba2482015-06-19 12:26:19 +1000323 struct pci_controller *hose = pci_bus_to_host(bus);
324 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000325 struct pnv_ioda_pe *master_pe, *pe;
326 unsigned long size, *pe_alloc;
Gavin Shan26ba2482015-06-19 12:26:19 +1000327 int i;
Guo Chao262af552014-07-21 14:42:30 +1000328
329 /* Root bus shouldn't use M64 */
330 if (pci_is_root_bus(bus))
Gavin Shan1e916772016-05-03 15:41:36 +1000331 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000332
Guo Chao262af552014-07-21 14:42:30 +1000333 /* Allocate bitmap */
Gavin Shan92b8f132016-05-03 15:41:24 +1000334 size = _ALIGN_UP(phb->ioda.total_pe_num / 8, sizeof(unsigned long));
Guo Chao262af552014-07-21 14:42:30 +1000335 pe_alloc = kzalloc(size, GFP_KERNEL);
336 if (!pe_alloc) {
337 pr_warn("%s: Out of memory !\n",
338 __func__);
Gavin Shan1e916772016-05-03 15:41:36 +1000339 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000340 }
341
Gavin Shan26ba2482015-06-19 12:26:19 +1000342 /* Figure out reserved PE numbers by the PE */
Gavin Shanc4306702016-05-03 15:41:30 +1000343 pnv_ioda_reserve_m64_pe(bus, pe_alloc, all);
Guo Chao262af552014-07-21 14:42:30 +1000344
345 /*
346 * the current bus might not own M64 window and that's all
347 * contributed by its child buses. For the case, we needn't
348 * pick M64 dependent PE#.
349 */
Gavin Shan92b8f132016-05-03 15:41:24 +1000350 if (bitmap_empty(pe_alloc, phb->ioda.total_pe_num)) {
Guo Chao262af552014-07-21 14:42:30 +1000351 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000352 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000353 }
354
355 /*
356 * Figure out the master PE and put all slave PEs to master
357 * PE's list to form compound PE.
358 */
Guo Chao262af552014-07-21 14:42:30 +1000359 master_pe = NULL;
360 i = -1;
Gavin Shan92b8f132016-05-03 15:41:24 +1000361 while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe_num, i + 1)) <
362 phb->ioda.total_pe_num) {
Guo Chao262af552014-07-21 14:42:30 +1000363 pe = &phb->ioda.pe_array[i];
Guo Chao262af552014-07-21 14:42:30 +1000364
Gavin Shan93289d82016-05-03 15:41:29 +1000365 phb->ioda.m64_segmap[pe->pe_number] = pe->pe_number;
Guo Chao262af552014-07-21 14:42:30 +1000366 if (!master_pe) {
367 pe->flags |= PNV_IODA_PE_MASTER;
368 INIT_LIST_HEAD(&pe->slaves);
369 master_pe = pe;
370 } else {
371 pe->flags |= PNV_IODA_PE_SLAVE;
372 pe->master = master_pe;
373 list_add_tail(&pe->list, &master_pe->slaves);
374 }
Gavin Shan99451552016-05-05 12:02:13 +1000375
376 /*
377 * P7IOC supports M64DT, which helps mapping M64 segment
378 * to one particular PE#. However, PHB3 has fixed mapping
379 * between M64 segment and PE#. In order to have same logic
380 * for P7IOC and PHB3, we enforce fixed mapping between M64
381 * segment and PE# on P7IOC.
382 */
383 if (phb->type == PNV_PHB_IODA1) {
384 int64_t rc;
385
386 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
387 pe->pe_number, OPAL_M64_WINDOW_TYPE,
388 pe->pe_number / PNV_IODA1_M64_SEGS,
389 pe->pe_number % PNV_IODA1_M64_SEGS);
390 if (rc != OPAL_SUCCESS)
391 pr_warn("%s: Error %lld mapping M64 for PHB#%d-PE#%d\n",
392 __func__, rc, phb->hose->global_number,
393 pe->pe_number);
394 }
Guo Chao262af552014-07-21 14:42:30 +1000395 }
396
397 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000398 return master_pe;
Guo Chao262af552014-07-21 14:42:30 +1000399}
400
401static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
402{
403 struct pci_controller *hose = phb->hose;
404 struct device_node *dn = hose->dn;
405 struct resource *res;
406 const u32 *r;
407 u64 pci_addr;
408
Gavin Shan99451552016-05-05 12:02:13 +1000409 if (phb->type != PNV_PHB_IODA1 && phb->type != PNV_PHB_IODA2) {
Gavin Shan1665c4a2014-11-12 13:36:04 +1100410 pr_info(" Not support M64 window\n");
411 return;
412 }
413
Stewart Smithe4d54f72015-12-09 17:18:20 +1100414 if (!firmware_has_feature(FW_FEATURE_OPAL)) {
Guo Chao262af552014-07-21 14:42:30 +1000415 pr_info(" Firmware too old to support M64 window\n");
416 return;
417 }
418
419 r = of_get_property(dn, "ibm,opal-m64-window", NULL);
420 if (!r) {
421 pr_info(" No <ibm,opal-m64-window> on %s\n",
422 dn->full_name);
423 return;
424 }
425
Guo Chao262af552014-07-21 14:42:30 +1000426 res = &hose->mem_resources[1];
Gavin Shane80c4e72015-10-22 12:03:08 +1100427 res->name = dn->full_name;
Guo Chao262af552014-07-21 14:42:30 +1000428 res->start = of_translate_address(dn, r + 2);
429 res->end = res->start + of_read_number(r + 4, 2) - 1;
430 res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
431 pci_addr = of_read_number(r, 2);
432 hose->mem_offset[1] = res->start - pci_addr;
433
434 phb->ioda.m64_size = resource_size(res);
Gavin Shan92b8f132016-05-03 15:41:24 +1000435 phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe_num;
Guo Chao262af552014-07-21 14:42:30 +1000436 phb->ioda.m64_base = pci_addr;
437
Wei Yange9863e62014-12-12 12:39:37 +0800438 pr_info(" MEM64 0x%016llx..0x%016llx -> 0x%016llx\n",
439 res->start, res->end, pci_addr);
440
Guo Chao262af552014-07-21 14:42:30 +1000441 /* Use last M64 BAR to cover M64 window */
442 phb->ioda.m64_bar_idx = 15;
Gavin Shan99451552016-05-05 12:02:13 +1000443 if (phb->type == PNV_PHB_IODA1)
444 phb->init_m64 = pnv_ioda1_init_m64;
445 else
446 phb->init_m64 = pnv_ioda2_init_m64;
Gavin Shanc4306702016-05-03 15:41:30 +1000447 phb->reserve_m64_pe = pnv_ioda_reserve_m64_pe;
448 phb->pick_m64_pe = pnv_ioda_pick_m64_pe;
Guo Chao262af552014-07-21 14:42:30 +1000449}
450
Gavin Shan49dec922014-07-21 14:42:33 +1000451static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
452{
453 struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
454 struct pnv_ioda_pe *slave;
455 s64 rc;
456
457 /* Fetch master PE */
458 if (pe->flags & PNV_IODA_PE_SLAVE) {
459 pe = pe->master;
Gavin Shanec8e4e92014-11-12 13:36:10 +1100460 if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
461 return;
462
Gavin Shan49dec922014-07-21 14:42:33 +1000463 pe_no = pe->pe_number;
464 }
465
466 /* Freeze master PE */
467 rc = opal_pci_eeh_freeze_set(phb->opal_id,
468 pe_no,
469 OPAL_EEH_ACTION_SET_FREEZE_ALL);
470 if (rc != OPAL_SUCCESS) {
471 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
472 __func__, rc, phb->hose->global_number, pe_no);
473 return;
474 }
475
476 /* Freeze slave PEs */
477 if (!(pe->flags & PNV_IODA_PE_MASTER))
478 return;
479
480 list_for_each_entry(slave, &pe->slaves, list) {
481 rc = opal_pci_eeh_freeze_set(phb->opal_id,
482 slave->pe_number,
483 OPAL_EEH_ACTION_SET_FREEZE_ALL);
484 if (rc != OPAL_SUCCESS)
485 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
486 __func__, rc, phb->hose->global_number,
487 slave->pe_number);
488 }
489}
490
Anton Blancharde51df2c2014-08-20 08:55:18 +1000491static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
Gavin Shan49dec922014-07-21 14:42:33 +1000492{
493 struct pnv_ioda_pe *pe, *slave;
494 s64 rc;
495
496 /* Find master PE */
497 pe = &phb->ioda.pe_array[pe_no];
498 if (pe->flags & PNV_IODA_PE_SLAVE) {
499 pe = pe->master;
500 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
501 pe_no = pe->pe_number;
502 }
503
504 /* Clear frozen state for master PE */
505 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
506 if (rc != OPAL_SUCCESS) {
507 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
508 __func__, rc, opt, phb->hose->global_number, pe_no);
509 return -EIO;
510 }
511
512 if (!(pe->flags & PNV_IODA_PE_MASTER))
513 return 0;
514
515 /* Clear frozen state for slave PEs */
516 list_for_each_entry(slave, &pe->slaves, list) {
517 rc = opal_pci_eeh_freeze_clear(phb->opal_id,
518 slave->pe_number,
519 opt);
520 if (rc != OPAL_SUCCESS) {
521 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
522 __func__, rc, opt, phb->hose->global_number,
523 slave->pe_number);
524 return -EIO;
525 }
526 }
527
528 return 0;
529}
530
531static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
532{
533 struct pnv_ioda_pe *slave, *pe;
534 u8 fstate, state;
535 __be16 pcierr;
536 s64 rc;
537
538 /* Sanity check on PE number */
Gavin Shan92b8f132016-05-03 15:41:24 +1000539 if (pe_no < 0 || pe_no >= phb->ioda.total_pe_num)
Gavin Shan49dec922014-07-21 14:42:33 +1000540 return OPAL_EEH_STOPPED_PERM_UNAVAIL;
541
542 /*
543 * Fetch the master PE and the PE instance might be
544 * not initialized yet.
545 */
546 pe = &phb->ioda.pe_array[pe_no];
547 if (pe->flags & PNV_IODA_PE_SLAVE) {
548 pe = pe->master;
549 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
550 pe_no = pe->pe_number;
551 }
552
553 /* Check the master PE */
554 rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
555 &state, &pcierr, NULL);
556 if (rc != OPAL_SUCCESS) {
557 pr_warn("%s: Failure %lld getting "
558 "PHB#%x-PE#%x state\n",
559 __func__, rc,
560 phb->hose->global_number, pe_no);
561 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
562 }
563
564 /* Check the slave PE */
565 if (!(pe->flags & PNV_IODA_PE_MASTER))
566 return state;
567
568 list_for_each_entry(slave, &pe->slaves, list) {
569 rc = opal_pci_eeh_freeze_status(phb->opal_id,
570 slave->pe_number,
571 &fstate,
572 &pcierr,
573 NULL);
574 if (rc != OPAL_SUCCESS) {
575 pr_warn("%s: Failure %lld getting "
576 "PHB#%x-PE#%x state\n",
577 __func__, rc,
578 phb->hose->global_number, slave->pe_number);
579 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
580 }
581
582 /*
583 * Override the result based on the ascending
584 * priority.
585 */
586 if (fstate > state)
587 state = fstate;
588 }
589
590 return state;
591}
592
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000593/* Currently those 2 are only used when MSIs are enabled, this will change
594 * but in the meantime, we need to protect them to avoid warnings
595 */
596#ifdef CONFIG_PCI_MSI
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800597static struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000598{
599 struct pci_controller *hose = pci_bus_to_host(dev->bus);
600 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000601 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000602
603 if (!pdn)
604 return NULL;
605 if (pdn->pe_number == IODA_INVALID_PE)
606 return NULL;
607 return &phb->ioda.pe_array[pdn->pe_number];
608}
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000609#endif /* CONFIG_PCI_MSI */
610
Gavin Shanb131a842014-11-12 13:36:08 +1100611static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
612 struct pnv_ioda_pe *parent,
613 struct pnv_ioda_pe *child,
614 bool is_add)
615{
616 const char *desc = is_add ? "adding" : "removing";
617 uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
618 OPAL_REMOVE_PE_FROM_DOMAIN;
619 struct pnv_ioda_pe *slave;
620 long rc;
621
622 /* Parent PE affects child PE */
623 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
624 child->pe_number, op);
625 if (rc != OPAL_SUCCESS) {
626 pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
627 rc, desc);
628 return -ENXIO;
629 }
630
631 if (!(child->flags & PNV_IODA_PE_MASTER))
632 return 0;
633
634 /* Compound case: parent PE affects slave PEs */
635 list_for_each_entry(slave, &child->slaves, list) {
636 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
637 slave->pe_number, op);
638 if (rc != OPAL_SUCCESS) {
639 pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
640 rc, desc);
641 return -ENXIO;
642 }
643 }
644
645 return 0;
646}
647
648static int pnv_ioda_set_peltv(struct pnv_phb *phb,
649 struct pnv_ioda_pe *pe,
650 bool is_add)
651{
652 struct pnv_ioda_pe *slave;
Wei Yang781a8682015-03-25 16:23:57 +0800653 struct pci_dev *pdev = NULL;
Gavin Shanb131a842014-11-12 13:36:08 +1100654 int ret;
655
656 /*
657 * Clear PE frozen state. If it's master PE, we need
658 * clear slave PE frozen state as well.
659 */
660 if (is_add) {
661 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
662 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
663 if (pe->flags & PNV_IODA_PE_MASTER) {
664 list_for_each_entry(slave, &pe->slaves, list)
665 opal_pci_eeh_freeze_clear(phb->opal_id,
666 slave->pe_number,
667 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
668 }
669 }
670
671 /*
672 * Associate PE in PELT. We need add the PE into the
673 * corresponding PELT-V as well. Otherwise, the error
674 * originated from the PE might contribute to other
675 * PEs.
676 */
677 ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
678 if (ret)
679 return ret;
680
681 /* For compound PEs, any one affects all of them */
682 if (pe->flags & PNV_IODA_PE_MASTER) {
683 list_for_each_entry(slave, &pe->slaves, list) {
684 ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
685 if (ret)
686 return ret;
687 }
688 }
689
690 if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
691 pdev = pe->pbus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800692 else if (pe->flags & PNV_IODA_PE_DEV)
Gavin Shanb131a842014-11-12 13:36:08 +1100693 pdev = pe->pdev->bus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800694#ifdef CONFIG_PCI_IOV
695 else if (pe->flags & PNV_IODA_PE_VF)
Gavin Shan283e2d82015-06-22 13:45:47 +1000696 pdev = pe->parent_dev;
Wei Yang781a8682015-03-25 16:23:57 +0800697#endif /* CONFIG_PCI_IOV */
Gavin Shanb131a842014-11-12 13:36:08 +1100698 while (pdev) {
699 struct pci_dn *pdn = pci_get_pdn(pdev);
700 struct pnv_ioda_pe *parent;
701
702 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
703 parent = &phb->ioda.pe_array[pdn->pe_number];
704 ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
705 if (ret)
706 return ret;
707 }
708
709 pdev = pdev->bus->self;
710 }
711
712 return 0;
713}
714
Wei Yang781a8682015-03-25 16:23:57 +0800715#ifdef CONFIG_PCI_IOV
716static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
717{
718 struct pci_dev *parent;
719 uint8_t bcomp, dcomp, fcomp;
720 int64_t rc;
721 long rid_end, rid;
722
723 /* Currently, we just deconfigure VF PE. Bus PE will always there.*/
724 if (pe->pbus) {
725 int count;
726
727 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
728 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
729 parent = pe->pbus->self;
730 if (pe->flags & PNV_IODA_PE_BUS_ALL)
731 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
732 else
733 count = 1;
734
735 switch(count) {
736 case 1: bcomp = OpalPciBusAll; break;
737 case 2: bcomp = OpalPciBus7Bits; break;
738 case 4: bcomp = OpalPciBus6Bits; break;
739 case 8: bcomp = OpalPciBus5Bits; break;
740 case 16: bcomp = OpalPciBus4Bits; break;
741 case 32: bcomp = OpalPciBus3Bits; break;
742 default:
743 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
744 count);
745 /* Do an exact match only */
746 bcomp = OpalPciBusAll;
747 }
748 rid_end = pe->rid + (count << 8);
749 } else {
750 if (pe->flags & PNV_IODA_PE_VF)
751 parent = pe->parent_dev;
752 else
753 parent = pe->pdev->bus->self;
754 bcomp = OpalPciBusAll;
755 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
756 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
757 rid_end = pe->rid + 1;
758 }
759
760 /* Clear the reverse map */
761 for (rid = pe->rid; rid < rid_end; rid++)
Gavin Shanc1275622016-05-20 16:41:29 +1000762 phb->ioda.pe_rmap[rid] = IODA_INVALID_PE;
Wei Yang781a8682015-03-25 16:23:57 +0800763
764 /* Release from all parents PELT-V */
765 while (parent) {
766 struct pci_dn *pdn = pci_get_pdn(parent);
767 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
768 rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
769 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
770 /* XXX What to do in case of error ? */
771 }
772 parent = parent->bus->self;
773 }
774
Gavin Shanf951e512015-06-23 17:01:13 +1000775 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
Wei Yang781a8682015-03-25 16:23:57 +0800776 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
777
778 /* Disassociate PE in PELT */
779 rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
780 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
781 if (rc)
782 pe_warn(pe, "OPAL error %ld remove self from PELTV\n", rc);
783 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
784 bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
785 if (rc)
786 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
787
788 pe->pbus = NULL;
789 pe->pdev = NULL;
790 pe->parent_dev = NULL;
791
792 return 0;
793}
794#endif /* CONFIG_PCI_IOV */
795
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800796static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000797{
798 struct pci_dev *parent;
799 uint8_t bcomp, dcomp, fcomp;
800 long rc, rid_end, rid;
801
802 /* Bus validation ? */
803 if (pe->pbus) {
804 int count;
805
806 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
807 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
808 parent = pe->pbus->self;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000809 if (pe->flags & PNV_IODA_PE_BUS_ALL)
810 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
811 else
812 count = 1;
813
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000814 switch(count) {
815 case 1: bcomp = OpalPciBusAll; break;
816 case 2: bcomp = OpalPciBus7Bits; break;
817 case 4: bcomp = OpalPciBus6Bits; break;
818 case 8: bcomp = OpalPciBus5Bits; break;
819 case 16: bcomp = OpalPciBus4Bits; break;
820 case 32: bcomp = OpalPciBus3Bits; break;
821 default:
Wei Yang781a8682015-03-25 16:23:57 +0800822 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
823 count);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000824 /* Do an exact match only */
825 bcomp = OpalPciBusAll;
826 }
827 rid_end = pe->rid + (count << 8);
828 } else {
Wei Yang781a8682015-03-25 16:23:57 +0800829#ifdef CONFIG_PCI_IOV
830 if (pe->flags & PNV_IODA_PE_VF)
831 parent = pe->parent_dev;
832 else
833#endif /* CONFIG_PCI_IOV */
834 parent = pe->pdev->bus->self;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000835 bcomp = OpalPciBusAll;
836 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
837 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
838 rid_end = pe->rid + 1;
839 }
840
Gavin Shan631ad692013-11-04 16:32:46 +0800841 /*
842 * Associate PE in PELT. We need add the PE into the
843 * corresponding PELT-V as well. Otherwise, the error
844 * originated from the PE might contribute to other
845 * PEs.
846 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000847 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
848 bcomp, dcomp, fcomp, OPAL_MAP_PE);
849 if (rc) {
850 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
851 return -ENXIO;
852 }
Gavin Shan631ad692013-11-04 16:32:46 +0800853
Alistair Popple5d2aa712015-12-17 13:43:13 +1100854 /*
855 * Configure PELTV. NPUs don't have a PELTV table so skip
856 * configuration on them.
857 */
858 if (phb->type != PNV_PHB_NPU)
859 pnv_ioda_set_peltv(phb, pe, true);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000860
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000861 /* Setup reverse map */
862 for (rid = pe->rid; rid < rid_end; rid++)
863 phb->ioda.pe_rmap[rid] = pe->pe_number;
864
865 /* Setup one MVTs on IODA1 */
Gavin Shan4773f762014-11-12 13:36:09 +1100866 if (phb->type != PNV_PHB_IODA1) {
867 pe->mve_number = 0;
868 goto out;
869 }
870
871 pe->mve_number = pe->pe_number;
872 rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
873 if (rc != OPAL_SUCCESS) {
874 pe_err(pe, "OPAL error %ld setting up MVE %d\n",
875 rc, pe->mve_number);
876 pe->mve_number = -1;
877 } else {
878 rc = opal_pci_set_mve_enable(phb->opal_id,
879 pe->mve_number, OPAL_ENABLE_MVE);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000880 if (rc) {
Gavin Shan4773f762014-11-12 13:36:09 +1100881 pe_err(pe, "OPAL error %ld enabling MVE %d\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000882 rc, pe->mve_number);
883 pe->mve_number = -1;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000884 }
Gavin Shan4773f762014-11-12 13:36:09 +1100885 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000886
Gavin Shan4773f762014-11-12 13:36:09 +1100887out:
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000888 return 0;
889}
890
Wei Yang781a8682015-03-25 16:23:57 +0800891#ifdef CONFIG_PCI_IOV
892static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
893{
894 struct pci_dn *pdn = pci_get_pdn(dev);
895 int i;
896 struct resource *res, res2;
897 resource_size_t size;
898 u16 num_vfs;
899
900 if (!dev->is_physfn)
901 return -EINVAL;
902
903 /*
904 * "offset" is in VFs. The M64 windows are sized so that when they
905 * are segmented, each segment is the same size as the IOV BAR.
906 * Each segment is in a separate PE, and the high order bits of the
907 * address are the PE number. Therefore, each VF's BAR is in a
908 * separate PE, and changing the IOV BAR start address changes the
909 * range of PEs the VFs are in.
910 */
911 num_vfs = pdn->num_vfs;
912 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
913 res = &dev->resource[i + PCI_IOV_RESOURCES];
914 if (!res->flags || !res->parent)
915 continue;
916
Wei Yang781a8682015-03-25 16:23:57 +0800917 /*
918 * The actual IOV BAR range is determined by the start address
919 * and the actual size for num_vfs VFs BAR. This check is to
920 * make sure that after shifting, the range will not overlap
921 * with another device.
922 */
923 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
924 res2.flags = res->flags;
925 res2.start = res->start + (size * offset);
926 res2.end = res2.start + (size * num_vfs) - 1;
927
928 if (res2.end > res->end) {
929 dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
930 i, &res2, res, num_vfs, offset);
931 return -EBUSY;
932 }
933 }
934
935 /*
936 * After doing so, there would be a "hole" in the /proc/iomem when
937 * offset is a positive value. It looks like the device return some
938 * mmio back to the system, which actually no one could use it.
939 */
940 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
941 res = &dev->resource[i + PCI_IOV_RESOURCES];
942 if (!res->flags || !res->parent)
943 continue;
944
Wei Yang781a8682015-03-25 16:23:57 +0800945 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
946 res2 = *res;
947 res->start += size * offset;
948
Wei Yang74703cc2015-07-20 18:14:58 +0800949 dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (%sabling %d VFs shifted by %d)\n",
950 i, &res2, res, (offset > 0) ? "En" : "Dis",
951 num_vfs, offset);
Wei Yang781a8682015-03-25 16:23:57 +0800952 pci_update_resource(dev, i + PCI_IOV_RESOURCES);
953 }
954 return 0;
955}
956#endif /* CONFIG_PCI_IOV */
957
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800958static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000959{
960 struct pci_controller *hose = pci_bus_to_host(dev->bus);
961 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000962 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000963 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000964
965 if (!pdn) {
966 pr_err("%s: Device tree node not associated properly\n",
967 pci_name(dev));
968 return NULL;
969 }
970 if (pdn->pe_number != IODA_INVALID_PE)
971 return NULL;
972
Gavin Shan1e916772016-05-03 15:41:36 +1000973 pe = pnv_ioda_alloc_pe(phb);
974 if (!pe) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000975 pr_warning("%s: Not enough PE# available, disabling device\n",
976 pci_name(dev));
977 return NULL;
978 }
979
980 /* NOTE: We get only one ref to the pci_dev for the pdn, not for the
981 * pointer in the PE data structure, both should be destroyed at the
982 * same time. However, this needs to be looked at more closely again
983 * once we actually start removing things (Hotplug, SR-IOV, ...)
984 *
985 * At some point we want to remove the PDN completely anyways
986 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000987 pci_dev_get(dev);
988 pdn->pcidev = dev;
Gavin Shan1e916772016-05-03 15:41:36 +1000989 pdn->pe_number = pe->pe_number;
Alistair Popple5d2aa712015-12-17 13:43:13 +1100990 pe->flags = PNV_IODA_PE_DEV;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000991 pe->pdev = dev;
992 pe->pbus = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000993 pe->mve_number = -1;
994 pe->rid = dev->bus->number << 8 | pdn->devfn;
995
996 pe_info(pe, "Associated device to PE\n");
997
998 if (pnv_ioda_configure_pe(phb, pe)) {
999 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001000 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001001 pdn->pe_number = IODA_INVALID_PE;
1002 pe->pdev = NULL;
1003 pci_dev_put(dev);
1004 return NULL;
1005 }
1006
Alexey Kardashevskiy1d4e89c2016-05-12 15:47:10 +10001007 /* Put PE to the list */
1008 list_add_tail(&pe->list, &phb->ioda.pe_list);
1009
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001010 return pe;
1011}
1012
1013static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
1014{
1015 struct pci_dev *dev;
1016
1017 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001018 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001019
1020 if (pdn == NULL) {
1021 pr_warn("%s: No device node associated with device !\n",
1022 pci_name(dev));
1023 continue;
1024 }
Alistair Popple94973b22015-12-17 13:43:11 +11001025 pdn->pcidev = dev;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001026 pdn->pe_number = pe->pe_number;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001027 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001028 pnv_ioda_setup_same_PE(dev->subordinate, pe);
1029 }
1030}
1031
Gavin Shanfb446ad2012-08-20 03:49:14 +00001032/*
1033 * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1034 * single PCI bus. Another one that contains the primary PCI bus and its
1035 * subordinate PCI devices and buses. The second type of PE is normally
1036 * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1037 */
Gavin Shan1e916772016-05-03 15:41:36 +10001038static struct pnv_ioda_pe *pnv_ioda_setup_bus_PE(struct pci_bus *bus, bool all)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001039{
Gavin Shanfb446ad2012-08-20 03:49:14 +00001040 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001041 struct pnv_phb *phb = hose->private_data;
Gavin Shan1e916772016-05-03 15:41:36 +10001042 struct pnv_ioda_pe *pe = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001043
Guo Chao262af552014-07-21 14:42:30 +10001044 /* Check if PE is determined by M64 */
1045 if (phb->pick_m64_pe)
Gavin Shan1e916772016-05-03 15:41:36 +10001046 pe = phb->pick_m64_pe(bus, all);
Guo Chao262af552014-07-21 14:42:30 +10001047
1048 /* The PE number isn't pinned by M64 */
Gavin Shan1e916772016-05-03 15:41:36 +10001049 if (!pe)
1050 pe = pnv_ioda_alloc_pe(phb);
Guo Chao262af552014-07-21 14:42:30 +10001051
Gavin Shan1e916772016-05-03 15:41:36 +10001052 if (!pe) {
Gavin Shanfb446ad2012-08-20 03:49:14 +00001053 pr_warning("%s: Not enough PE# available for PCI bus %04x:%02x\n",
1054 __func__, pci_domain_nr(bus), bus->number);
Gavin Shan1e916772016-05-03 15:41:36 +10001055 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001056 }
1057
Guo Chao262af552014-07-21 14:42:30 +10001058 pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001059 pe->pbus = bus;
1060 pe->pdev = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001061 pe->mve_number = -1;
Yinghai Lub918c622012-05-17 18:51:11 -07001062 pe->rid = bus->busn_res.start << 8;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001063
Gavin Shanfb446ad2012-08-20 03:49:14 +00001064 if (all)
1065 pe_info(pe, "Secondary bus %d..%d associated with PE#%d\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001066 bus->busn_res.start, bus->busn_res.end, pe->pe_number);
Gavin Shanfb446ad2012-08-20 03:49:14 +00001067 else
1068 pe_info(pe, "Secondary bus %d associated with PE#%d\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001069 bus->busn_res.start, pe->pe_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001070
1071 if (pnv_ioda_configure_pe(phb, pe)) {
1072 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001073 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001074 pe->pbus = NULL;
Gavin Shan1e916772016-05-03 15:41:36 +10001075 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001076 }
1077
1078 /* Associate it with all child devices */
1079 pnv_ioda_setup_same_PE(bus, pe);
1080
Gavin Shan7ebdf952012-08-20 03:49:15 +00001081 /* Put PE to the list */
1082 list_add_tail(&pe->list, &phb->ioda.pe_list);
Gavin Shan1e916772016-05-03 15:41:36 +10001083
1084 return pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001085}
1086
Alistair Poppleb5215492016-01-11 16:53:49 +11001087static struct pnv_ioda_pe *pnv_ioda_setup_npu_PE(struct pci_dev *npu_pdev)
Alistair Popple5d2aa712015-12-17 13:43:13 +11001088{
Alistair Poppleb5215492016-01-11 16:53:49 +11001089 int pe_num, found_pe = false, rc;
1090 long rid;
1091 struct pnv_ioda_pe *pe;
1092 struct pci_dev *gpu_pdev;
1093 struct pci_dn *npu_pdn;
1094 struct pci_controller *hose = pci_bus_to_host(npu_pdev->bus);
1095 struct pnv_phb *phb = hose->private_data;
1096
1097 /*
1098 * Due to a hardware errata PE#0 on the NPU is reserved for
1099 * error handling. This means we only have three PEs remaining
1100 * which need to be assigned to four links, implying some
1101 * links must share PEs.
1102 *
1103 * To achieve this we assign PEs such that NPUs linking the
1104 * same GPU get assigned the same PE.
1105 */
1106 gpu_pdev = pnv_pci_get_gpu_dev(npu_pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10001107 for (pe_num = 0; pe_num < phb->ioda.total_pe_num; pe_num++) {
Alistair Poppleb5215492016-01-11 16:53:49 +11001108 pe = &phb->ioda.pe_array[pe_num];
1109 if (!pe->pdev)
1110 continue;
1111
1112 if (pnv_pci_get_gpu_dev(pe->pdev) == gpu_pdev) {
1113 /*
1114 * This device has the same peer GPU so should
1115 * be assigned the same PE as the existing
1116 * peer NPU.
1117 */
1118 dev_info(&npu_pdev->dev,
1119 "Associating to existing PE %d\n", pe_num);
1120 pci_dev_get(npu_pdev);
1121 npu_pdn = pci_get_pdn(npu_pdev);
1122 rid = npu_pdev->bus->number << 8 | npu_pdn->devfn;
1123 npu_pdn->pcidev = npu_pdev;
1124 npu_pdn->pe_number = pe_num;
Alistair Poppleb5215492016-01-11 16:53:49 +11001125 phb->ioda.pe_rmap[rid] = pe->pe_number;
1126
1127 /* Map the PE to this link */
1128 rc = opal_pci_set_pe(phb->opal_id, pe_num, rid,
1129 OpalPciBusAll,
1130 OPAL_COMPARE_RID_DEVICE_NUMBER,
1131 OPAL_COMPARE_RID_FUNCTION_NUMBER,
1132 OPAL_MAP_PE);
1133 WARN_ON(rc != OPAL_SUCCESS);
1134 found_pe = true;
1135 break;
1136 }
1137 }
1138
1139 if (!found_pe)
1140 /*
1141 * Could not find an existing PE so allocate a new
1142 * one.
1143 */
1144 return pnv_ioda_setup_dev_PE(npu_pdev);
1145 else
1146 return pe;
1147}
1148
1149static void pnv_ioda_setup_npu_PEs(struct pci_bus *bus)
1150{
Alistair Popple5d2aa712015-12-17 13:43:13 +11001151 struct pci_dev *pdev;
1152
1153 list_for_each_entry(pdev, &bus->devices, bus_list)
Alistair Poppleb5215492016-01-11 16:53:49 +11001154 pnv_ioda_setup_npu_PE(pdev);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001155}
1156
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001157static void pnv_ioda_setup_PEs(struct pci_bus *bus)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001158{
1159 struct pci_dev *dev;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001160
Gavin Shand1203852015-06-19 12:26:18 +10001161 pnv_ioda_setup_bus_PE(bus, false);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001162
1163 list_for_each_entry(dev, &bus->devices, bus_list) {
Gavin Shanfb446ad2012-08-20 03:49:14 +00001164 if (dev->subordinate) {
1165 if (pci_pcie_type(dev) == PCI_EXP_TYPE_PCI_BRIDGE)
Gavin Shand1203852015-06-19 12:26:18 +10001166 pnv_ioda_setup_bus_PE(dev->subordinate, true);
Gavin Shanfb446ad2012-08-20 03:49:14 +00001167 else
1168 pnv_ioda_setup_PEs(dev->subordinate);
1169 }
1170 }
1171}
1172
1173/*
1174 * Configure PEs so that the downstream PCI buses and devices
1175 * could have their associated PE#. Unfortunately, we didn't
1176 * figure out the way to identify the PLX bridge yet. So we
1177 * simply put the PCI bus and the subordinate behind the root
1178 * port to PE# here. The game rule here is expected to be changed
1179 * as soon as we can detected PLX bridge correctly.
1180 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001181static void pnv_pci_ioda_setup_PEs(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00001182{
1183 struct pci_controller *hose, *tmp;
Guo Chao262af552014-07-21 14:42:30 +10001184 struct pnv_phb *phb;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001185
1186 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
Guo Chao262af552014-07-21 14:42:30 +10001187 phb = hose->private_data;
1188
1189 /* M64 layout might affect PE allocation */
Gavin Shan5ef73562014-11-12 13:36:06 +11001190 if (phb->reserve_m64_pe)
Gavin Shan96a2f922015-06-19 12:26:17 +10001191 phb->reserve_m64_pe(hose->bus, NULL, true);
Guo Chao262af552014-07-21 14:42:30 +10001192
Alistair Popple5d2aa712015-12-17 13:43:13 +11001193 /*
1194 * On NPU PHB, we expect separate PEs for individual PCI
1195 * functions. PCI bus dependent PEs are required for the
1196 * remaining types of PHBs.
1197 */
Alistair Popple08f48f32016-01-11 16:53:50 +11001198 if (phb->type == PNV_PHB_NPU) {
1199 /* PE#0 is needed for error reporting */
1200 pnv_ioda_reserve_pe(phb, 0);
Alistair Poppleb5215492016-01-11 16:53:49 +11001201 pnv_ioda_setup_npu_PEs(hose->bus);
Alistair Popple08f48f32016-01-11 16:53:50 +11001202 } else
Alistair Popple5d2aa712015-12-17 13:43:13 +11001203 pnv_ioda_setup_PEs(hose->bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001204 }
1205}
1206
Gavin Shana8b2f822015-03-25 16:23:52 +08001207#ifdef CONFIG_PCI_IOV
Wei Yangee8222f2015-10-22 09:22:16 +08001208static int pnv_pci_vf_release_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001209{
1210 struct pci_bus *bus;
1211 struct pci_controller *hose;
1212 struct pnv_phb *phb;
1213 struct pci_dn *pdn;
Wei Yang02639b02015-03-25 16:23:59 +08001214 int i, j;
Wei Yangee8222f2015-10-22 09:22:16 +08001215 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001216
1217 bus = pdev->bus;
1218 hose = pci_bus_to_host(bus);
1219 phb = hose->private_data;
1220 pdn = pci_get_pdn(pdev);
1221
Wei Yangee8222f2015-10-22 09:22:16 +08001222 if (pdn->m64_single_mode)
1223 m64_bars = num_vfs;
1224 else
1225 m64_bars = 1;
1226
Wei Yang02639b02015-03-25 16:23:59 +08001227 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
Wei Yangee8222f2015-10-22 09:22:16 +08001228 for (j = 0; j < m64_bars; j++) {
1229 if (pdn->m64_map[j][i] == IODA_INVALID_M64)
Wei Yang02639b02015-03-25 16:23:59 +08001230 continue;
1231 opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001232 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 0);
1233 clear_bit(pdn->m64_map[j][i], &phb->ioda.m64_bar_alloc);
1234 pdn->m64_map[j][i] = IODA_INVALID_M64;
Wei Yang02639b02015-03-25 16:23:59 +08001235 }
Wei Yang781a8682015-03-25 16:23:57 +08001236
Wei Yangee8222f2015-10-22 09:22:16 +08001237 kfree(pdn->m64_map);
Wei Yang781a8682015-03-25 16:23:57 +08001238 return 0;
1239}
1240
Wei Yang02639b02015-03-25 16:23:59 +08001241static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001242{
1243 struct pci_bus *bus;
1244 struct pci_controller *hose;
1245 struct pnv_phb *phb;
1246 struct pci_dn *pdn;
1247 unsigned int win;
1248 struct resource *res;
Wei Yang02639b02015-03-25 16:23:59 +08001249 int i, j;
Wei Yang781a8682015-03-25 16:23:57 +08001250 int64_t rc;
Wei Yang02639b02015-03-25 16:23:59 +08001251 int total_vfs;
1252 resource_size_t size, start;
1253 int pe_num;
Wei Yangee8222f2015-10-22 09:22:16 +08001254 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001255
1256 bus = pdev->bus;
1257 hose = pci_bus_to_host(bus);
1258 phb = hose->private_data;
1259 pdn = pci_get_pdn(pdev);
Wei Yang02639b02015-03-25 16:23:59 +08001260 total_vfs = pci_sriov_get_totalvfs(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001261
Wei Yangee8222f2015-10-22 09:22:16 +08001262 if (pdn->m64_single_mode)
1263 m64_bars = num_vfs;
1264 else
1265 m64_bars = 1;
Wei Yang02639b02015-03-25 16:23:59 +08001266
Wei Yangee8222f2015-10-22 09:22:16 +08001267 pdn->m64_map = kmalloc(sizeof(*pdn->m64_map) * m64_bars, GFP_KERNEL);
1268 if (!pdn->m64_map)
1269 return -ENOMEM;
1270 /* Initialize the m64_map to IODA_INVALID_M64 */
1271 for (i = 0; i < m64_bars ; i++)
1272 for (j = 0; j < PCI_SRIOV_NUM_BARS; j++)
1273 pdn->m64_map[i][j] = IODA_INVALID_M64;
1274
Wei Yang781a8682015-03-25 16:23:57 +08001275
1276 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1277 res = &pdev->resource[i + PCI_IOV_RESOURCES];
1278 if (!res->flags || !res->parent)
1279 continue;
1280
Wei Yangee8222f2015-10-22 09:22:16 +08001281 for (j = 0; j < m64_bars; j++) {
Wei Yang02639b02015-03-25 16:23:59 +08001282 do {
1283 win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1284 phb->ioda.m64_bar_idx + 1, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001285
Wei Yang02639b02015-03-25 16:23:59 +08001286 if (win >= phb->ioda.m64_bar_idx + 1)
1287 goto m64_failed;
1288 } while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
Wei Yang781a8682015-03-25 16:23:57 +08001289
Wei Yangee8222f2015-10-22 09:22:16 +08001290 pdn->m64_map[j][i] = win;
Wei Yang781a8682015-03-25 16:23:57 +08001291
Wei Yangee8222f2015-10-22 09:22:16 +08001292 if (pdn->m64_single_mode) {
Wei Yang02639b02015-03-25 16:23:59 +08001293 size = pci_iov_resource_size(pdev,
1294 PCI_IOV_RESOURCES + i);
Wei Yang02639b02015-03-25 16:23:59 +08001295 start = res->start + size * j;
1296 } else {
1297 size = resource_size(res);
1298 start = res->start;
1299 }
1300
1301 /* Map the M64 here */
Wei Yangee8222f2015-10-22 09:22:16 +08001302 if (pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001303 pe_num = pdn->pe_num_map[j];
Wei Yang02639b02015-03-25 16:23:59 +08001304 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1305 pe_num, OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001306 pdn->m64_map[j][i], 0);
Wei Yang02639b02015-03-25 16:23:59 +08001307 }
1308
1309 rc = opal_pci_set_phb_mem_window(phb->opal_id,
Wei Yang781a8682015-03-25 16:23:57 +08001310 OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001311 pdn->m64_map[j][i],
Wei Yang02639b02015-03-25 16:23:59 +08001312 start,
Wei Yang781a8682015-03-25 16:23:57 +08001313 0, /* unused */
Wei Yang02639b02015-03-25 16:23:59 +08001314 size);
Wei Yang781a8682015-03-25 16:23:57 +08001315
Wei Yang02639b02015-03-25 16:23:59 +08001316
1317 if (rc != OPAL_SUCCESS) {
1318 dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1319 win, rc);
1320 goto m64_failed;
1321 }
1322
Wei Yangee8222f2015-10-22 09:22:16 +08001323 if (pdn->m64_single_mode)
Wei Yang02639b02015-03-25 16:23:59 +08001324 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001325 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 2);
Wei Yang02639b02015-03-25 16:23:59 +08001326 else
1327 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001328 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 1);
Wei Yang02639b02015-03-25 16:23:59 +08001329
1330 if (rc != OPAL_SUCCESS) {
1331 dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1332 win, rc);
1333 goto m64_failed;
1334 }
Wei Yang781a8682015-03-25 16:23:57 +08001335 }
1336 }
1337 return 0;
1338
1339m64_failed:
Wei Yangee8222f2015-10-22 09:22:16 +08001340 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001341 return -EBUSY;
1342}
1343
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001344static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1345 int num);
1346static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable);
1347
Wei Yang781a8682015-03-25 16:23:57 +08001348static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1349{
Wei Yang781a8682015-03-25 16:23:57 +08001350 struct iommu_table *tbl;
Wei Yang781a8682015-03-25 16:23:57 +08001351 int64_t rc;
1352
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001353 tbl = pe->table_group.tables[0];
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001354 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001355 if (rc)
1356 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
1357
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001358 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001359 if (pe->table_group.group) {
1360 iommu_group_put(pe->table_group.group);
1361 BUG_ON(pe->table_group.group);
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +10001362 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10001363 pnv_pci_ioda2_table_free_pages(tbl);
Wei Yang781a8682015-03-25 16:23:57 +08001364 iommu_free_table(tbl, of_node_full_name(dev->dev.of_node));
Wei Yang781a8682015-03-25 16:23:57 +08001365}
1366
Wei Yangee8222f2015-10-22 09:22:16 +08001367static void pnv_ioda_release_vf_PE(struct pci_dev *pdev)
Wei Yang781a8682015-03-25 16:23:57 +08001368{
1369 struct pci_bus *bus;
1370 struct pci_controller *hose;
1371 struct pnv_phb *phb;
1372 struct pnv_ioda_pe *pe, *pe_n;
1373 struct pci_dn *pdn;
1374
1375 bus = pdev->bus;
1376 hose = pci_bus_to_host(bus);
1377 phb = hose->private_data;
Wei Yang02639b02015-03-25 16:23:59 +08001378 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001379
1380 if (!pdev->is_physfn)
1381 return;
1382
Wei Yang781a8682015-03-25 16:23:57 +08001383 list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1384 if (pe->parent_dev != pdev)
1385 continue;
1386
1387 pnv_pci_ioda2_release_dma_pe(pdev, pe);
1388
1389 /* Remove from list */
1390 mutex_lock(&phb->ioda.pe_list_mutex);
1391 list_del(&pe->list);
1392 mutex_unlock(&phb->ioda.pe_list_mutex);
1393
1394 pnv_ioda_deconfigure_pe(phb, pe);
1395
Gavin Shan1e916772016-05-03 15:41:36 +10001396 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001397 }
1398}
1399
1400void pnv_pci_sriov_disable(struct pci_dev *pdev)
1401{
1402 struct pci_bus *bus;
1403 struct pci_controller *hose;
1404 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001405 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001406 struct pci_dn *pdn;
1407 struct pci_sriov *iov;
Wei Yangbe283ee2015-10-22 09:22:19 +08001408 u16 num_vfs, i;
Wei Yang781a8682015-03-25 16:23:57 +08001409
1410 bus = pdev->bus;
1411 hose = pci_bus_to_host(bus);
1412 phb = hose->private_data;
1413 pdn = pci_get_pdn(pdev);
1414 iov = pdev->sriov;
1415 num_vfs = pdn->num_vfs;
1416
1417 /* Release VF PEs */
Wei Yangee8222f2015-10-22 09:22:16 +08001418 pnv_ioda_release_vf_PE(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001419
1420 if (phb->type == PNV_PHB_IODA2) {
Wei Yangee8222f2015-10-22 09:22:16 +08001421 if (!pdn->m64_single_mode)
Wei Yangbe283ee2015-10-22 09:22:19 +08001422 pnv_pci_vf_resource_shift(pdev, -*pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001423
1424 /* Release M64 windows */
Wei Yangee8222f2015-10-22 09:22:16 +08001425 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001426
1427 /* Release PE numbers */
Wei Yangbe283ee2015-10-22 09:22:19 +08001428 if (pdn->m64_single_mode) {
1429 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001430 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1431 continue;
1432
1433 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1434 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001435 }
1436 } else
1437 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1438 /* Releasing pe_num_map */
1439 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001440 }
1441}
1442
1443static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1444 struct pnv_ioda_pe *pe);
1445static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1446{
1447 struct pci_bus *bus;
1448 struct pci_controller *hose;
1449 struct pnv_phb *phb;
1450 struct pnv_ioda_pe *pe;
1451 int pe_num;
1452 u16 vf_index;
1453 struct pci_dn *pdn;
1454
1455 bus = pdev->bus;
1456 hose = pci_bus_to_host(bus);
1457 phb = hose->private_data;
1458 pdn = pci_get_pdn(pdev);
1459
1460 if (!pdev->is_physfn)
1461 return;
1462
1463 /* Reserve PE for each VF */
1464 for (vf_index = 0; vf_index < num_vfs; vf_index++) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001465 if (pdn->m64_single_mode)
1466 pe_num = pdn->pe_num_map[vf_index];
1467 else
1468 pe_num = *pdn->pe_num_map + vf_index;
Wei Yang781a8682015-03-25 16:23:57 +08001469
1470 pe = &phb->ioda.pe_array[pe_num];
1471 pe->pe_number = pe_num;
1472 pe->phb = phb;
1473 pe->flags = PNV_IODA_PE_VF;
1474 pe->pbus = NULL;
1475 pe->parent_dev = pdev;
Wei Yang781a8682015-03-25 16:23:57 +08001476 pe->mve_number = -1;
1477 pe->rid = (pci_iov_virtfn_bus(pdev, vf_index) << 8) |
1478 pci_iov_virtfn_devfn(pdev, vf_index);
1479
1480 pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%d\n",
1481 hose->global_number, pdev->bus->number,
1482 PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
1483 PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)), pe_num);
1484
1485 if (pnv_ioda_configure_pe(phb, pe)) {
1486 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001487 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001488 pe->pdev = NULL;
1489 continue;
1490 }
1491
Wei Yang781a8682015-03-25 16:23:57 +08001492 /* Put PE to the list */
1493 mutex_lock(&phb->ioda.pe_list_mutex);
1494 list_add_tail(&pe->list, &phb->ioda.pe_list);
1495 mutex_unlock(&phb->ioda.pe_list_mutex);
1496
1497 pnv_pci_ioda2_setup_dma_pe(phb, pe);
1498 }
1499}
1500
1501int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1502{
1503 struct pci_bus *bus;
1504 struct pci_controller *hose;
1505 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001506 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001507 struct pci_dn *pdn;
1508 int ret;
Wei Yangbe283ee2015-10-22 09:22:19 +08001509 u16 i;
Wei Yang781a8682015-03-25 16:23:57 +08001510
1511 bus = pdev->bus;
1512 hose = pci_bus_to_host(bus);
1513 phb = hose->private_data;
1514 pdn = pci_get_pdn(pdev);
1515
1516 if (phb->type == PNV_PHB_IODA2) {
Wei Yangb0331852015-10-22 09:22:14 +08001517 if (!pdn->vfs_expanded) {
1518 dev_info(&pdev->dev, "don't support this SRIOV device"
1519 " with non 64bit-prefetchable IOV BAR\n");
1520 return -ENOSPC;
1521 }
1522
Wei Yangee8222f2015-10-22 09:22:16 +08001523 /*
1524 * When M64 BARs functions in Single PE mode, the number of VFs
1525 * could be enabled must be less than the number of M64 BARs.
1526 */
1527 if (pdn->m64_single_mode && num_vfs > phb->ioda.m64_bar_idx) {
1528 dev_info(&pdev->dev, "Not enough M64 BAR for VFs\n");
1529 return -EBUSY;
1530 }
1531
Wei Yangbe283ee2015-10-22 09:22:19 +08001532 /* Allocating pe_num_map */
1533 if (pdn->m64_single_mode)
1534 pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map) * num_vfs,
1535 GFP_KERNEL);
1536 else
1537 pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map), GFP_KERNEL);
1538
1539 if (!pdn->pe_num_map)
1540 return -ENOMEM;
1541
1542 if (pdn->m64_single_mode)
1543 for (i = 0; i < num_vfs; i++)
1544 pdn->pe_num_map[i] = IODA_INVALID_PE;
1545
Wei Yang781a8682015-03-25 16:23:57 +08001546 /* Calculate available PE for required VFs */
Wei Yangbe283ee2015-10-22 09:22:19 +08001547 if (pdn->m64_single_mode) {
1548 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001549 pe = pnv_ioda_alloc_pe(phb);
1550 if (!pe) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001551 ret = -EBUSY;
1552 goto m64_failed;
1553 }
Gavin Shan1e916772016-05-03 15:41:36 +10001554
1555 pdn->pe_num_map[i] = pe->pe_number;
Wei Yangbe283ee2015-10-22 09:22:19 +08001556 }
1557 } else {
1558 mutex_lock(&phb->ioda.pe_alloc_mutex);
1559 *pdn->pe_num_map = bitmap_find_next_zero_area(
Gavin Shan92b8f132016-05-03 15:41:24 +10001560 phb->ioda.pe_alloc, phb->ioda.total_pe_num,
Wei Yangbe283ee2015-10-22 09:22:19 +08001561 0, num_vfs, 0);
Gavin Shan92b8f132016-05-03 15:41:24 +10001562 if (*pdn->pe_num_map >= phb->ioda.total_pe_num) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001563 mutex_unlock(&phb->ioda.pe_alloc_mutex);
1564 dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1565 kfree(pdn->pe_num_map);
1566 return -EBUSY;
1567 }
1568 bitmap_set(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001569 mutex_unlock(&phb->ioda.pe_alloc_mutex);
Wei Yang781a8682015-03-25 16:23:57 +08001570 }
Wei Yang781a8682015-03-25 16:23:57 +08001571 pdn->num_vfs = num_vfs;
Wei Yang781a8682015-03-25 16:23:57 +08001572
1573 /* Assign M64 window accordingly */
Wei Yang02639b02015-03-25 16:23:59 +08001574 ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001575 if (ret) {
1576 dev_info(&pdev->dev, "Not enough M64 window resources\n");
1577 goto m64_failed;
1578 }
1579
1580 /*
1581 * When using one M64 BAR to map one IOV BAR, we need to shift
1582 * the IOV BAR according to the PE# allocated to the VFs.
1583 * Otherwise, the PE# for the VF will conflict with others.
1584 */
Wei Yangee8222f2015-10-22 09:22:16 +08001585 if (!pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001586 ret = pnv_pci_vf_resource_shift(pdev, *pdn->pe_num_map);
Wei Yang02639b02015-03-25 16:23:59 +08001587 if (ret)
1588 goto m64_failed;
1589 }
Wei Yang781a8682015-03-25 16:23:57 +08001590 }
1591
1592 /* Setup VF PEs */
1593 pnv_ioda_setup_vf_PE(pdev, num_vfs);
1594
1595 return 0;
1596
1597m64_failed:
Wei Yangbe283ee2015-10-22 09:22:19 +08001598 if (pdn->m64_single_mode) {
1599 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001600 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1601 continue;
1602
1603 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1604 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001605 }
1606 } else
1607 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1608
1609 /* Releasing pe_num_map */
1610 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001611
1612 return ret;
1613}
1614
Gavin Shana8b2f822015-03-25 16:23:52 +08001615int pcibios_sriov_disable(struct pci_dev *pdev)
1616{
Wei Yang781a8682015-03-25 16:23:57 +08001617 pnv_pci_sriov_disable(pdev);
1618
Gavin Shana8b2f822015-03-25 16:23:52 +08001619 /* Release PCI data */
1620 remove_dev_pci_data(pdev);
1621 return 0;
1622}
1623
1624int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1625{
1626 /* Allocate PCI data */
1627 add_dev_pci_data(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001628
Wei Yangee8222f2015-10-22 09:22:16 +08001629 return pnv_pci_sriov_enable(pdev, num_vfs);
Gavin Shana8b2f822015-03-25 16:23:52 +08001630}
1631#endif /* CONFIG_PCI_IOV */
1632
Gavin Shan959c9bd2013-04-25 19:21:02 +00001633static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001634{
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001635 struct pci_dn *pdn = pci_get_pdn(pdev);
Gavin Shan959c9bd2013-04-25 19:21:02 +00001636 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001637
Gavin Shan959c9bd2013-04-25 19:21:02 +00001638 /*
1639 * The function can be called while the PE#
1640 * hasn't been assigned. Do nothing for the
1641 * case.
1642 */
1643 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1644 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001645
Gavin Shan959c9bd2013-04-25 19:21:02 +00001646 pe = &phb->ioda.pe_array[pdn->pe_number];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001647 WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
Alexey Kardashevskiy0e1ffef2015-08-27 16:01:16 +10001648 set_dma_offset(&pdev->dev, pe->tce_bypass_base);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001649 set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001650 /*
1651 * Note: iommu_add_device() will fail here as
1652 * for physical PE: the device is already added by now;
1653 * for virtual PE: sysfs entries are not ready yet and
1654 * tce_iommu_bus_notifier will add the device to a group later.
1655 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001656}
1657
Daniel Axtens763d2d82015-04-28 15:12:07 +10001658static int pnv_pci_ioda_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001659{
Daniel Axtens763d2d82015-04-28 15:12:07 +10001660 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1661 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001662 struct pci_dn *pdn = pci_get_pdn(pdev);
1663 struct pnv_ioda_pe *pe;
1664 uint64_t top;
1665 bool bypass = false;
1666
1667 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1668 return -ENODEV;;
1669
1670 pe = &phb->ioda.pe_array[pdn->pe_number];
1671 if (pe->tce_bypass_enabled) {
1672 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
1673 bypass = (dma_mask >= top);
1674 }
1675
1676 if (bypass) {
1677 dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
1678 set_dma_ops(&pdev->dev, &dma_direct_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001679 } else {
1680 dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
1681 set_dma_ops(&pdev->dev, &dma_iommu_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001682 }
Brian W Harta32305b2014-07-31 14:24:37 -05001683 *pdev->dev.dma_mask = dma_mask;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001684
1685 /* Update peer npu devices */
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10001686 pnv_npu_try_dma_set_bypass(pdev, bypass);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001687
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001688 return 0;
1689}
1690
Andrew Donnellan535229822015-08-07 13:45:54 +10001691static u64 pnv_pci_ioda_dma_get_required_mask(struct pci_dev *pdev)
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001692{
Andrew Donnellan535229822015-08-07 13:45:54 +10001693 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1694 struct pnv_phb *phb = hose->private_data;
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001695 struct pci_dn *pdn = pci_get_pdn(pdev);
1696 struct pnv_ioda_pe *pe;
1697 u64 end, mask;
1698
1699 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1700 return 0;
1701
1702 pe = &phb->ioda.pe_array[pdn->pe_number];
1703 if (!pe->tce_bypass_enabled)
1704 return __dma_get_required_mask(&pdev->dev);
1705
1706
1707 end = pe->tce_bypass_base + memblock_end_of_DRAM();
1708 mask = 1ULL << (fls64(end) - 1);
1709 mask += mask - 1;
1710
1711 return mask;
1712}
1713
Gavin Shandff4a392014-07-15 17:00:55 +10001714static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe,
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10001715 struct pci_bus *bus)
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001716{
1717 struct pci_dev *dev;
1718
1719 list_for_each_entry(dev, &bus->devices, bus_list) {
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001720 set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
Benjamin Herrenschmidte91c25112015-06-24 15:25:27 +10001721 set_dma_offset(&dev->dev, pe->tce_bypass_base);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001722 iommu_add_device(&dev->dev);
Gavin Shandff4a392014-07-15 17:00:55 +10001723
Alexey Kardashevskiy5c89a872015-06-18 11:41:36 +10001724 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10001725 pnv_ioda_setup_bus_dma(pe, dev->subordinate);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001726 }
1727}
1728
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001729static void pnv_pci_ioda1_tce_invalidate(struct iommu_table *tbl,
1730 unsigned long index, unsigned long npages, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +00001731{
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001732 struct iommu_table_group_link *tgl = list_first_entry_or_null(
1733 &tbl->it_group_list, struct iommu_table_group_link,
1734 next);
1735 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001736 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001737 __be64 __iomem *invalidate = rm ?
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001738 (__be64 __iomem *)pe->phb->ioda.tce_inval_reg_phys :
1739 pe->phb->ioda.tce_inval_reg;
Gavin Shan4cce9552013-04-25 19:21:00 +00001740 unsigned long start, end, inc;
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001741 const unsigned shift = tbl->it_page_shift;
Gavin Shan4cce9552013-04-25 19:21:00 +00001742
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001743 start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1744 end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1745 npages - 1);
Gavin Shan4cce9552013-04-25 19:21:00 +00001746
1747 /* BML uses this case for p6/p7/galaxy2: Shift addr and put in node */
1748 if (tbl->it_busno) {
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001749 start <<= shift;
1750 end <<= shift;
1751 inc = 128ull << shift;
Gavin Shan4cce9552013-04-25 19:21:00 +00001752 start |= tbl->it_busno;
1753 end |= tbl->it_busno;
1754 } else if (tbl->it_type & TCE_PCI_SWINV_PAIR) {
1755 /* p7ioc-style invalidation, 2 TCEs per write */
1756 start |= (1ull << 63);
1757 end |= (1ull << 63);
1758 inc = 16;
1759 } else {
1760 /* Default (older HW) */
1761 inc = 128;
1762 }
1763
1764 end |= inc - 1; /* round up end to be different than start */
1765
1766 mb(); /* Ensure above stores are visible */
1767 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001768 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001769 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001770 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001771 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001772 start += inc;
1773 }
1774
1775 /*
1776 * The iommu layer will do another mb() for us on build()
1777 * and we don't care on free()
1778 */
1779}
1780
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001781static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1782 long npages, unsigned long uaddr,
1783 enum dma_data_direction direction,
1784 struct dma_attrs *attrs)
1785{
1786 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1787 attrs);
1788
1789 if (!ret && (tbl->it_type & TCE_PCI_SWINV_CREATE))
1790 pnv_pci_ioda1_tce_invalidate(tbl, index, npages, false);
1791
1792 return ret;
1793}
1794
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001795#ifdef CONFIG_IOMMU_API
1796static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
1797 unsigned long *hpa, enum dma_data_direction *direction)
1798{
1799 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
1800
1801 if (!ret && (tbl->it_type &
1802 (TCE_PCI_SWINV_CREATE | TCE_PCI_SWINV_FREE)))
1803 pnv_pci_ioda1_tce_invalidate(tbl, index, 1, false);
1804
1805 return ret;
1806}
1807#endif
1808
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001809static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
1810 long npages)
1811{
1812 pnv_tce_free(tbl, index, npages);
1813
1814 if (tbl->it_type & TCE_PCI_SWINV_FREE)
1815 pnv_pci_ioda1_tce_invalidate(tbl, index, npages, false);
1816}
1817
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001818static struct iommu_table_ops pnv_ioda1_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001819 .set = pnv_ioda1_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001820#ifdef CONFIG_IOMMU_API
1821 .exchange = pnv_ioda1_tce_xchg,
1822#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001823 .clear = pnv_ioda1_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001824 .get = pnv_tce_get,
1825};
1826
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001827#define TCE_KILL_INVAL_ALL PPC_BIT(0)
Alexey Kardashevskiybef92532016-04-29 18:55:17 +10001828#define TCE_KILL_INVAL_PE PPC_BIT(1)
1829#define TCE_KILL_INVAL_TCE PPC_BIT(2)
1830
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001831void pnv_pci_ioda2_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
1832{
1833 const unsigned long val = TCE_KILL_INVAL_ALL;
1834
1835 mb(); /* Ensure previous TCE table stores are visible */
1836 if (rm)
1837 __raw_rm_writeq(cpu_to_be64(val),
1838 (__be64 __iomem *)
1839 phb->ioda.tce_inval_reg_phys);
1840 else
1841 __raw_writeq(cpu_to_be64(val), phb->ioda.tce_inval_reg);
1842}
1843
Alexey Kardashevskiya7cf13c2016-04-29 18:55:16 +10001844static inline void pnv_pci_ioda2_tce_invalidate_pe(struct pnv_ioda_pe *pe)
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001845{
1846 /* 01xb - invalidate TCEs that match the specified PE# */
Alexey Kardashevskiybef92532016-04-29 18:55:17 +10001847 unsigned long val = TCE_KILL_INVAL_PE | (pe->pe_number & 0xFF);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001848 struct pnv_phb *phb = pe->phb;
1849
1850 if (!phb->ioda.tce_inval_reg)
1851 return;
1852
1853 mb(); /* Ensure above stores are visible */
1854 __raw_writeq(cpu_to_be64(val), phb->ioda.tce_inval_reg);
1855}
1856
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001857static void pnv_pci_ioda2_do_tce_invalidate(unsigned pe_number, bool rm,
1858 __be64 __iomem *invalidate, unsigned shift,
1859 unsigned long index, unsigned long npages)
Gavin Shan4cce9552013-04-25 19:21:00 +00001860{
1861 unsigned long start, end, inc;
Gavin Shan4cce9552013-04-25 19:21:00 +00001862
1863 /* We'll invalidate DMA address in PE scope */
Alexey Kardashevskiybef92532016-04-29 18:55:17 +10001864 start = TCE_KILL_INVAL_TCE;
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001865 start |= (pe_number & 0xFF);
Gavin Shan4cce9552013-04-25 19:21:00 +00001866 end = start;
1867
1868 /* Figure out the start, end and step */
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001869 start |= (index << shift);
1870 end |= ((index + npages - 1) << shift);
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001871 inc = (0x1ull << shift);
Gavin Shan4cce9552013-04-25 19:21:00 +00001872 mb();
1873
1874 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001875 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001876 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001877 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001878 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001879 start += inc;
1880 }
1881}
1882
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001883static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
1884 unsigned long index, unsigned long npages, bool rm)
1885{
1886 struct iommu_table_group_link *tgl;
1887
1888 list_for_each_entry_rcu(tgl, &tbl->it_group_list, next) {
1889 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
1890 struct pnv_ioda_pe, table_group);
1891 __be64 __iomem *invalidate = rm ?
1892 (__be64 __iomem *)pe->phb->ioda.tce_inval_reg_phys :
1893 pe->phb->ioda.tce_inval_reg;
1894
Alexey Kardashevskiy85674862016-04-29 18:55:23 +10001895 if (pe->phb->type == PNV_PHB_NPU) {
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001896 /*
1897 * The NVLink hardware does not support TCE kill
1898 * per TCE entry so we have to invalidate
1899 * the entire cache for it.
1900 */
Alexey Kardashevskiy85674862016-04-29 18:55:23 +10001901 pnv_pci_ioda2_tce_invalidate_entire(pe->phb, rm);
1902 continue;
1903 }
1904 pnv_pci_ioda2_do_tce_invalidate(pe->pe_number, rm,
1905 invalidate, tbl->it_page_shift,
1906 index, npages);
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001907 }
1908}
1909
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001910static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
1911 long npages, unsigned long uaddr,
1912 enum dma_data_direction direction,
1913 struct dma_attrs *attrs)
Gavin Shan4cce9552013-04-25 19:21:00 +00001914{
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001915 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1916 attrs);
Gavin Shan4cce9552013-04-25 19:21:00 +00001917
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001918 if (!ret && (tbl->it_type & TCE_PCI_SWINV_CREATE))
1919 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
1920
1921 return ret;
1922}
1923
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001924#ifdef CONFIG_IOMMU_API
1925static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
1926 unsigned long *hpa, enum dma_data_direction *direction)
1927{
1928 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
1929
1930 if (!ret && (tbl->it_type &
1931 (TCE_PCI_SWINV_CREATE | TCE_PCI_SWINV_FREE)))
1932 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
1933
1934 return ret;
1935}
1936#endif
1937
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001938static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
1939 long npages)
1940{
1941 pnv_tce_free(tbl, index, npages);
1942
1943 if (tbl->it_type & TCE_PCI_SWINV_FREE)
1944 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
Gavin Shan4cce9552013-04-25 19:21:00 +00001945}
1946
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10001947static void pnv_ioda2_table_free(struct iommu_table *tbl)
1948{
1949 pnv_pci_ioda2_table_free_pages(tbl);
1950 iommu_free_table(tbl, "pnv");
1951}
1952
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001953static struct iommu_table_ops pnv_ioda2_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001954 .set = pnv_ioda2_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001955#ifdef CONFIG_IOMMU_API
1956 .exchange = pnv_ioda2_tce_xchg,
1957#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001958 .clear = pnv_ioda2_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001959 .get = pnv_tce_get,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10001960 .free = pnv_ioda2_table_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001961};
1962
Gavin Shan801846d2016-05-03 15:41:34 +10001963static int pnv_pci_ioda_dev_dma_weight(struct pci_dev *dev, void *data)
1964{
1965 unsigned int *weight = (unsigned int *)data;
1966
1967 /* This is quite simplistic. The "base" weight of a device
1968 * is 10. 0 means no DMA is to be accounted for it.
1969 */
1970 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
1971 return 0;
1972
1973 if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
1974 dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
1975 dev->class == PCI_CLASS_SERIAL_USB_EHCI)
1976 *weight += 3;
1977 else if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
1978 *weight += 15;
1979 else
1980 *weight += 10;
1981
1982 return 0;
1983}
1984
1985static unsigned int pnv_pci_ioda_pe_dma_weight(struct pnv_ioda_pe *pe)
1986{
1987 unsigned int weight = 0;
1988
1989 /* SRIOV VF has same DMA32 weight as its PF */
1990#ifdef CONFIG_PCI_IOV
1991 if ((pe->flags & PNV_IODA_PE_VF) && pe->parent_dev) {
1992 pnv_pci_ioda_dev_dma_weight(pe->parent_dev, &weight);
1993 return weight;
1994 }
1995#endif
1996
1997 if ((pe->flags & PNV_IODA_PE_DEV) && pe->pdev) {
1998 pnv_pci_ioda_dev_dma_weight(pe->pdev, &weight);
1999 } else if ((pe->flags & PNV_IODA_PE_BUS) && pe->pbus) {
2000 struct pci_dev *pdev;
2001
2002 list_for_each_entry(pdev, &pe->pbus->devices, bus_list)
2003 pnv_pci_ioda_dev_dma_weight(pdev, &weight);
2004 } else if ((pe->flags & PNV_IODA_PE_BUS_ALL) && pe->pbus) {
2005 pci_walk_bus(pe->pbus, pnv_pci_ioda_dev_dma_weight, &weight);
2006 }
2007
2008 return weight;
2009}
2010
Gavin Shanb30d9362016-05-03 15:41:32 +10002011static void pnv_pci_ioda1_setup_dma_pe(struct pnv_phb *phb,
Gavin Shan2b923ed2016-05-05 12:04:16 +10002012 struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002013{
2014
2015 struct page *tce_mem = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002016 struct iommu_table *tbl;
Gavin Shan2b923ed2016-05-05 12:04:16 +10002017 unsigned int weight, total_weight = 0;
2018 unsigned int tce32_segsz, base, segs, avail, i;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002019 int64_t rc;
2020 void *addr;
2021
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002022 /* XXX FIXME: Handle 64-bit only DMA devices */
2023 /* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
2024 /* XXX FIXME: Allocate multi-level tables on PHB3 */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002025 weight = pnv_pci_ioda_pe_dma_weight(pe);
2026 if (!weight)
2027 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002028
Gavin Shan2b923ed2016-05-05 12:04:16 +10002029 pci_walk_bus(phb->hose->bus, pnv_pci_ioda_dev_dma_weight,
2030 &total_weight);
2031 segs = (weight * phb->ioda.dma32_count) / total_weight;
2032 if (!segs)
2033 segs = 1;
2034
2035 /*
2036 * Allocate contiguous DMA32 segments. We begin with the expected
2037 * number of segments. With one more attempt, the number of DMA32
2038 * segments to be allocated is decreased by one until one segment
2039 * is allocated successfully.
2040 */
2041 do {
2042 for (base = 0; base <= phb->ioda.dma32_count - segs; base++) {
2043 for (avail = 0, i = base; i < base + segs; i++) {
2044 if (phb->ioda.dma32_segmap[i] ==
2045 IODA_INVALID_PE)
2046 avail++;
2047 }
2048
2049 if (avail == segs)
2050 goto found;
2051 }
2052 } while (--segs);
2053
2054 if (!segs) {
2055 pe_warn(pe, "No available DMA32 segments\n");
2056 return;
2057 }
2058
2059found:
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002060 tbl = pnv_pci_table_alloc(phb->hose->node);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002061 iommu_register_group(&pe->table_group, phb->hose->global_number,
2062 pe->pe_number);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002063 pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002064
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002065 /* Grab a 32-bit TCE table */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002066 pe_info(pe, "DMA weight %d (%d), assigned (%d) %d DMA32 segments\n",
2067 weight, total_weight, base, segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002068 pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
Gavin Shanacce9712016-05-03 15:41:33 +10002069 base * PNV_IODA1_DMA32_SEGSIZE,
2070 (base + segs) * PNV_IODA1_DMA32_SEGSIZE - 1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002071
2072 /* XXX Currently, we allocate one big contiguous table for the
2073 * TCEs. We only really need one chunk per 256M of TCE space
2074 * (ie per segment) but that's an optimization for later, it
2075 * requires some added smarts with our get/put_tce implementation
Gavin Shanacce9712016-05-03 15:41:33 +10002076 *
2077 * Each TCE page is 4KB in size and each TCE entry occupies 8
2078 * bytes
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002079 */
Gavin Shanacce9712016-05-03 15:41:33 +10002080 tce32_segsz = PNV_IODA1_DMA32_SEGSIZE >> (IOMMU_PAGE_SHIFT_4K - 3);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002081 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
Gavin Shanacce9712016-05-03 15:41:33 +10002082 get_order(tce32_segsz * segs));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002083 if (!tce_mem) {
2084 pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
2085 goto fail;
2086 }
2087 addr = page_address(tce_mem);
Gavin Shanacce9712016-05-03 15:41:33 +10002088 memset(addr, 0, tce32_segsz * segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002089
2090 /* Configure HW */
2091 for (i = 0; i < segs; i++) {
2092 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2093 pe->pe_number,
2094 base + i, 1,
Gavin Shanacce9712016-05-03 15:41:33 +10002095 __pa(addr) + tce32_segsz * i,
2096 tce32_segsz, IOMMU_PAGE_SIZE_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002097 if (rc) {
2098 pe_err(pe, " Failed to configure 32-bit TCE table,"
2099 " err %ld\n", rc);
2100 goto fail;
2101 }
2102 }
2103
Gavin Shan2b923ed2016-05-05 12:04:16 +10002104 /* Setup DMA32 segment mapping */
2105 for (i = base; i < base + segs; i++)
2106 phb->ioda.dma32_segmap[i] = pe->pe_number;
2107
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002108 /* Setup linux iommu table */
Gavin Shanacce9712016-05-03 15:41:33 +10002109 pnv_pci_setup_iommu_table(tbl, addr, tce32_segsz * segs,
2110 base * PNV_IODA1_DMA32_SEGSIZE,
2111 IOMMU_PAGE_SHIFT_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002112
2113 /* OPAL variant of P7IOC SW invalidated TCEs */
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002114 if (phb->ioda.tce_inval_reg)
Gavin Shan65fd7662014-04-24 18:00:28 +10002115 tbl->it_type |= (TCE_PCI_SWINV_CREATE |
2116 TCE_PCI_SWINV_FREE |
2117 TCE_PCI_SWINV_PAIR);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002118
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002119 tbl->it_ops = &pnv_ioda1_iommu_ops;
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002120 pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
2121 pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002122 iommu_init_table(tbl, phb->hose->node);
2123
Wei Yang781a8682015-03-25 16:23:57 +08002124 if (pe->flags & PNV_IODA_PE_DEV) {
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10002125 /*
2126 * Setting table base here only for carrying iommu_group
2127 * further down to let iommu_add_device() do the job.
2128 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2129 */
2130 set_iommu_table_base(&pe->pdev->dev, tbl);
2131 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002132 } else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10002133 pnv_ioda_setup_bus_dma(pe, pe->pbus);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10002134
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002135 return;
2136 fail:
2137 /* XXX Failure: Try to fallback to 64-bit only ? */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002138 if (tce_mem)
Gavin Shanacce9712016-05-03 15:41:33 +10002139 __free_pages(tce_mem, get_order(tce32_segsz * segs));
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002140 if (tbl) {
2141 pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
2142 iommu_free_table(tbl, "pnv");
2143 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002144}
2145
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002146static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
2147 int num, struct iommu_table *tbl)
2148{
2149 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2150 table_group);
2151 struct pnv_phb *phb = pe->phb;
2152 int64_t rc;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002153 const unsigned long size = tbl->it_indirect_levels ?
2154 tbl->it_level_size : tbl->it_size;
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002155 const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
2156 const __u64 win_size = tbl->it_size << tbl->it_page_shift;
2157
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002158 pe_info(pe, "Setting up window#%d %llx..%llx pg=%x\n", num,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002159 start_addr, start_addr + win_size - 1,
2160 IOMMU_PAGE_SIZE(tbl));
2161
2162 /*
2163 * Map TCE table through TVT. The TVE index is the PE number
2164 * shifted by 1 bit for 32-bits DMA space.
2165 */
2166 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2167 pe->pe_number,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002168 (pe->pe_number << 1) + num,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002169 tbl->it_indirect_levels + 1,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002170 __pa(tbl->it_base),
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002171 size << 3,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002172 IOMMU_PAGE_SIZE(tbl));
2173 if (rc) {
2174 pe_err(pe, "Failed to configure TCE table, err %ld\n", rc);
2175 return rc;
2176 }
2177
2178 pnv_pci_link_table_and_group(phb->hose->node, num,
2179 tbl, &pe->table_group);
Alexey Kardashevskiya7cf13c2016-04-29 18:55:16 +10002180 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002181
2182 return 0;
2183}
2184
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002185static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002186{
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002187 uint16_t window_id = (pe->pe_number << 1 ) + 1;
2188 int64_t rc;
2189
2190 pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2191 if (enable) {
2192 phys_addr_t top = memblock_end_of_DRAM();
2193
2194 top = roundup_pow_of_two(top);
2195 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2196 pe->pe_number,
2197 window_id,
2198 pe->tce_bypass_base,
2199 top);
2200 } else {
2201 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2202 pe->pe_number,
2203 window_id,
2204 pe->tce_bypass_base,
2205 0);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002206 }
2207 if (rc)
2208 pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2209 else
2210 pe->tce_bypass_enabled = enable;
2211}
2212
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002213static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
2214 __u32 page_shift, __u64 window_size, __u32 levels,
2215 struct iommu_table *tbl);
2216
2217static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
2218 int num, __u32 page_shift, __u64 window_size, __u32 levels,
2219 struct iommu_table **ptbl)
2220{
2221 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2222 table_group);
2223 int nid = pe->phb->hose->node;
2224 __u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
2225 long ret;
2226 struct iommu_table *tbl;
2227
2228 tbl = pnv_pci_table_alloc(nid);
2229 if (!tbl)
2230 return -ENOMEM;
2231
2232 ret = pnv_pci_ioda2_table_alloc_pages(nid,
2233 bus_offset, page_shift, window_size,
2234 levels, tbl);
2235 if (ret) {
2236 iommu_free_table(tbl, "pnv");
2237 return ret;
2238 }
2239
2240 tbl->it_ops = &pnv_ioda2_iommu_ops;
2241 if (pe->phb->ioda.tce_inval_reg)
2242 tbl->it_type |= (TCE_PCI_SWINV_CREATE | TCE_PCI_SWINV_FREE);
2243
2244 *ptbl = tbl;
2245
2246 return 0;
2247}
2248
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002249static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
2250{
2251 struct iommu_table *tbl = NULL;
2252 long rc;
2253
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002254 /*
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002255 * crashkernel= specifies the kdump kernel's maximum memory at
2256 * some offset and there is no guaranteed the result is a power
2257 * of 2, which will cause errors later.
2258 */
2259 const u64 max_memory = __rounddown_pow_of_two(memory_hotplug_max());
2260
2261 /*
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002262 * In memory constrained environments, e.g. kdump kernel, the
2263 * DMA window can be larger than available memory, which will
2264 * cause errors later.
2265 */
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002266 const u64 window_size = min((u64)pe->table_group.tce32_size, max_memory);
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002267
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002268 rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
2269 IOMMU_PAGE_SHIFT_4K,
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002270 window_size,
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002271 POWERNV_IOMMU_DEFAULT_LEVELS, &tbl);
2272 if (rc) {
2273 pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
2274 rc);
2275 return rc;
2276 }
2277
2278 iommu_init_table(tbl, pe->phb->hose->node);
2279
2280 rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
2281 if (rc) {
2282 pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
2283 rc);
2284 pnv_ioda2_table_free(tbl);
2285 return rc;
2286 }
2287
2288 if (!pnv_iommu_bypass_disabled)
2289 pnv_pci_ioda2_set_bypass(pe, true);
2290
2291 /* OPAL variant of PHB3 invalidated TCEs */
2292 if (pe->phb->ioda.tce_inval_reg)
2293 tbl->it_type |= (TCE_PCI_SWINV_CREATE | TCE_PCI_SWINV_FREE);
2294
2295 /*
2296 * Setting table base here only for carrying iommu_group
2297 * further down to let iommu_add_device() do the job.
2298 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2299 */
2300 if (pe->flags & PNV_IODA_PE_DEV)
2301 set_iommu_table_base(&pe->pdev->dev, tbl);
2302
2303 return 0;
2304}
2305
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002306#if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2307static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2308 int num)
2309{
2310 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2311 table_group);
2312 struct pnv_phb *phb = pe->phb;
2313 long ret;
2314
2315 pe_info(pe, "Removing DMA window #%d\n", num);
2316
2317 ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2318 (pe->pe_number << 1) + num,
2319 0/* levels */, 0/* table address */,
2320 0/* table size */, 0/* page size */);
2321 if (ret)
2322 pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2323 else
Alexey Kardashevskiya7cf13c2016-04-29 18:55:16 +10002324 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002325
2326 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2327
2328 return ret;
2329}
2330#endif
2331
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002332#ifdef CONFIG_IOMMU_API
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002333static unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
2334 __u64 window_size, __u32 levels)
2335{
2336 unsigned long bytes = 0;
2337 const unsigned window_shift = ilog2(window_size);
2338 unsigned entries_shift = window_shift - page_shift;
2339 unsigned table_shift = entries_shift + 3;
2340 unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
2341 unsigned long direct_table_size;
2342
2343 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
2344 (window_size > memory_hotplug_max()) ||
2345 !is_power_of_2(window_size))
2346 return 0;
2347
2348 /* Calculate a direct table size from window_size and levels */
2349 entries_shift = (entries_shift + levels - 1) / levels;
2350 table_shift = entries_shift + 3;
2351 table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
2352 direct_table_size = 1UL << table_shift;
2353
2354 for ( ; levels; --levels) {
2355 bytes += _ALIGN_UP(tce_table_size, direct_table_size);
2356
2357 tce_table_size /= direct_table_size;
2358 tce_table_size <<= 3;
2359 tce_table_size = _ALIGN_UP(tce_table_size, direct_table_size);
2360 }
2361
2362 return bytes;
2363}
2364
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002365static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002366{
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002367 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2368 table_group);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002369 /* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
2370 struct iommu_table *tbl = pe->table_group.tables[0];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002371
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002372 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002373 pnv_pci_ioda2_unset_window(&pe->table_group, 0);
2374 pnv_ioda2_table_free(tbl);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002375}
2376
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002377static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2378{
2379 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2380 table_group);
2381
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002382 pnv_pci_ioda2_setup_default_config(pe);
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002383}
2384
2385static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002386 .get_table_size = pnv_pci_ioda2_get_table_size,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002387 .create_table = pnv_pci_ioda2_create_table,
2388 .set_window = pnv_pci_ioda2_set_window,
2389 .unset_window = pnv_pci_ioda2_unset_window,
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002390 .take_ownership = pnv_ioda2_take_ownership,
2391 .release_ownership = pnv_ioda2_release_ownership,
2392};
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002393
2394static int gpe_table_group_to_npe_cb(struct device *dev, void *opaque)
2395{
2396 struct pci_controller *hose;
2397 struct pnv_phb *phb;
2398 struct pnv_ioda_pe **ptmppe = opaque;
2399 struct pci_dev *pdev = container_of(dev, struct pci_dev, dev);
2400 struct pci_dn *pdn = pci_get_pdn(pdev);
2401
2402 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
2403 return 0;
2404
2405 hose = pci_bus_to_host(pdev->bus);
2406 phb = hose->private_data;
2407 if (phb->type != PNV_PHB_NPU)
2408 return 0;
2409
2410 *ptmppe = &phb->ioda.pe_array[pdn->pe_number];
2411
2412 return 1;
2413}
2414
2415/*
2416 * This returns PE of associated NPU.
2417 * This assumes that NPU is in the same IOMMU group with GPU and there is
2418 * no other PEs.
2419 */
2420static struct pnv_ioda_pe *gpe_table_group_to_npe(
2421 struct iommu_table_group *table_group)
2422{
2423 struct pnv_ioda_pe *npe = NULL;
2424 int ret = iommu_group_for_each_dev(table_group->group, &npe,
2425 gpe_table_group_to_npe_cb);
2426
2427 BUG_ON(!ret || !npe);
2428
2429 return npe;
2430}
2431
2432static long pnv_pci_ioda2_npu_set_window(struct iommu_table_group *table_group,
2433 int num, struct iommu_table *tbl)
2434{
2435 long ret = pnv_pci_ioda2_set_window(table_group, num, tbl);
2436
2437 if (ret)
2438 return ret;
2439
2440 ret = pnv_npu_set_window(gpe_table_group_to_npe(table_group), num, tbl);
2441 if (ret)
2442 pnv_pci_ioda2_unset_window(table_group, num);
2443
2444 return ret;
2445}
2446
2447static long pnv_pci_ioda2_npu_unset_window(
2448 struct iommu_table_group *table_group,
2449 int num)
2450{
2451 long ret = pnv_pci_ioda2_unset_window(table_group, num);
2452
2453 if (ret)
2454 return ret;
2455
2456 return pnv_npu_unset_window(gpe_table_group_to_npe(table_group), num);
2457}
2458
2459static void pnv_ioda2_npu_take_ownership(struct iommu_table_group *table_group)
2460{
2461 /*
2462 * Detach NPU first as pnv_ioda2_take_ownership() will destroy
2463 * the iommu_table if 32bit DMA is enabled.
2464 */
2465 pnv_npu_take_ownership(gpe_table_group_to_npe(table_group));
2466 pnv_ioda2_take_ownership(table_group);
2467}
2468
2469static struct iommu_table_group_ops pnv_pci_ioda2_npu_ops = {
2470 .get_table_size = pnv_pci_ioda2_get_table_size,
2471 .create_table = pnv_pci_ioda2_create_table,
2472 .set_window = pnv_pci_ioda2_npu_set_window,
2473 .unset_window = pnv_pci_ioda2_npu_unset_window,
2474 .take_ownership = pnv_ioda2_npu_take_ownership,
2475 .release_ownership = pnv_ioda2_release_ownership,
2476};
2477
2478static void pnv_pci_ioda_setup_iommu_api(void)
2479{
2480 struct pci_controller *hose, *tmp;
2481 struct pnv_phb *phb;
2482 struct pnv_ioda_pe *pe, *gpe;
2483
2484 /*
2485 * Now we have all PHBs discovered, time to add NPU devices to
2486 * the corresponding IOMMU groups.
2487 */
2488 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
2489 phb = hose->private_data;
2490
2491 if (phb->type != PNV_PHB_NPU)
2492 continue;
2493
2494 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
2495 gpe = pnv_pci_npu_setup_iommu(pe);
2496 if (gpe)
2497 gpe->table_group.ops = &pnv_pci_ioda2_npu_ops;
2498 }
2499 }
2500}
2501#else /* !CONFIG_IOMMU_API */
2502static void pnv_pci_ioda_setup_iommu_api(void) { };
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002503#endif
2504
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002505static void pnv_pci_ioda_setup_opal_tce_kill(struct pnv_phb *phb)
2506{
2507 const __be64 *swinvp;
2508
2509 /* OPAL variant of PHB3 invalidated TCEs */
2510 swinvp = of_get_property(phb->hose->dn, "ibm,opal-tce-kill", NULL);
2511 if (!swinvp)
2512 return;
2513
2514 phb->ioda.tce_inval_reg_phys = be64_to_cpup(swinvp);
2515 phb->ioda.tce_inval_reg = ioremap(phb->ioda.tce_inval_reg_phys, 8);
2516}
2517
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002518static __be64 *pnv_pci_ioda2_table_do_alloc_pages(int nid, unsigned shift,
2519 unsigned levels, unsigned long limit,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002520 unsigned long *current_offset, unsigned long *total_allocated)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002521{
2522 struct page *tce_mem = NULL;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002523 __be64 *addr, *tmp;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002524 unsigned order = max_t(unsigned, shift, PAGE_SHIFT) - PAGE_SHIFT;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002525 unsigned long allocated = 1UL << (order + PAGE_SHIFT);
2526 unsigned entries = 1UL << (shift - 3);
2527 long i;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002528
2529 tce_mem = alloc_pages_node(nid, GFP_KERNEL, order);
2530 if (!tce_mem) {
2531 pr_err("Failed to allocate a TCE memory, order=%d\n", order);
2532 return NULL;
2533 }
2534 addr = page_address(tce_mem);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002535 memset(addr, 0, allocated);
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002536 *total_allocated += allocated;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002537
2538 --levels;
2539 if (!levels) {
2540 *current_offset += allocated;
2541 return addr;
2542 }
2543
2544 for (i = 0; i < entries; ++i) {
2545 tmp = pnv_pci_ioda2_table_do_alloc_pages(nid, shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002546 levels, limit, current_offset, total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002547 if (!tmp)
2548 break;
2549
2550 addr[i] = cpu_to_be64(__pa(tmp) |
2551 TCE_PCI_READ | TCE_PCI_WRITE);
2552
2553 if (*current_offset >= limit)
2554 break;
2555 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002556
2557 return addr;
2558}
2559
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002560static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2561 unsigned long size, unsigned level);
2562
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002563static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002564 __u32 page_shift, __u64 window_size, __u32 levels,
2565 struct iommu_table *tbl)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002566{
2567 void *addr;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002568 unsigned long offset = 0, level_shift, total_allocated = 0;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002569 const unsigned window_shift = ilog2(window_size);
2570 unsigned entries_shift = window_shift - page_shift;
2571 unsigned table_shift = max_t(unsigned, entries_shift + 3, PAGE_SHIFT);
2572 const unsigned long tce_table_size = 1UL << table_shift;
2573
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002574 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS))
2575 return -EINVAL;
2576
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002577 if ((window_size > memory_hotplug_max()) || !is_power_of_2(window_size))
2578 return -EINVAL;
2579
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002580 /* Adjust direct table size from window_size and levels */
2581 entries_shift = (entries_shift + levels - 1) / levels;
2582 level_shift = entries_shift + 3;
2583 level_shift = max_t(unsigned, level_shift, PAGE_SHIFT);
2584
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002585 /* Allocate TCE table */
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002586 addr = pnv_pci_ioda2_table_do_alloc_pages(nid, level_shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002587 levels, tce_table_size, &offset, &total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002588
2589 /* addr==NULL means that the first level allocation failed */
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002590 if (!addr)
2591 return -ENOMEM;
2592
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002593 /*
2594 * First level was allocated but some lower level failed as
2595 * we did not allocate as much as we wanted,
2596 * release partially allocated table.
2597 */
2598 if (offset < tce_table_size) {
2599 pnv_pci_ioda2_table_do_free_pages(addr,
2600 1ULL << (level_shift - 3), levels - 1);
2601 return -ENOMEM;
2602 }
2603
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002604 /* Setup linux iommu table */
2605 pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, bus_offset,
2606 page_shift);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002607 tbl->it_level_size = 1ULL << (level_shift - 3);
2608 tbl->it_indirect_levels = levels - 1;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002609 tbl->it_allocated_size = total_allocated;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002610
2611 pr_devel("Created TCE table: ws=%08llx ts=%lx @%08llx\n",
2612 window_size, tce_table_size, bus_offset);
2613
2614 return 0;
2615}
2616
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002617static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2618 unsigned long size, unsigned level)
2619{
2620 const unsigned long addr_ul = (unsigned long) addr &
2621 ~(TCE_PCI_READ | TCE_PCI_WRITE);
2622
2623 if (level) {
2624 long i;
2625 u64 *tmp = (u64 *) addr_ul;
2626
2627 for (i = 0; i < size; ++i) {
2628 unsigned long hpa = be64_to_cpu(tmp[i]);
2629
2630 if (!(hpa & (TCE_PCI_READ | TCE_PCI_WRITE)))
2631 continue;
2632
2633 pnv_pci_ioda2_table_do_free_pages(__va(hpa), size,
2634 level - 1);
2635 }
2636 }
2637
2638 free_pages(addr_ul, get_order(size << 3));
2639}
2640
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002641static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl)
2642{
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002643 const unsigned long size = tbl->it_indirect_levels ?
2644 tbl->it_level_size : tbl->it_size;
2645
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002646 if (!tbl->it_size)
2647 return;
2648
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002649 pnv_pci_ioda2_table_do_free_pages((__be64 *)tbl->it_base, size,
2650 tbl->it_indirect_levels);
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002651}
2652
Gavin Shan373f5652013-04-25 19:21:01 +00002653static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2654 struct pnv_ioda_pe *pe)
2655{
Gavin Shan373f5652013-04-25 19:21:01 +00002656 int64_t rc;
2657
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002658 /* TVE #1 is selected by PCI address bit 59 */
2659 pe->tce_bypass_base = 1ull << 59;
2660
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002661 iommu_register_group(&pe->table_group, phb->hose->global_number,
2662 pe->pe_number);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002663
Gavin Shan373f5652013-04-25 19:21:01 +00002664 /* The PE will reserve all possible 32-bits space */
Gavin Shan373f5652013-04-25 19:21:01 +00002665 pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002666 phb->ioda.m32_pci_base);
Gavin Shan373f5652013-04-25 19:21:01 +00002667
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002668 /* Setup linux iommu table */
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002669 pe->table_group.tce32_start = 0;
2670 pe->table_group.tce32_size = phb->ioda.m32_pci_base;
2671 pe->table_group.max_dynamic_windows_supported =
2672 IOMMU_TABLE_GROUP_MAX_TABLES;
2673 pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
2674 pe->table_group.pgsizes = SZ_4K | SZ_64K | SZ_16M;
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002675#ifdef CONFIG_IOMMU_API
2676 pe->table_group.ops = &pnv_pci_ioda2_ops;
2677#endif
2678
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002679 rc = pnv_pci_ioda2_setup_default_config(pe);
Gavin Shan801846d2016-05-03 15:41:34 +10002680 if (rc)
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002681 return;
Gavin Shan373f5652013-04-25 19:21:01 +00002682
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002683 if (pe->flags & PNV_IODA_PE_DEV)
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10002684 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002685 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10002686 pnv_ioda_setup_bus_dma(pe, pe->pbus);
Gavin Shan373f5652013-04-25 19:21:01 +00002687}
2688
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08002689static void pnv_ioda_setup_dma(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002690{
2691 struct pci_controller *hose = phb->hose;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002692 struct pnv_ioda_pe *pe;
Gavin Shan2b923ed2016-05-05 12:04:16 +10002693 unsigned int weight;
Gavin Shan801846d2016-05-03 15:41:34 +10002694
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002695 /* If we have more PE# than segments available, hand out one
2696 * per PE until we run out and let the rest fail. If not,
2697 * then we assign at least one segment per PE, plus more based
2698 * on the amount of devices under that PE
2699 */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002700 pr_info("PCI: Domain %04x has %d available 32-bit DMA segments\n",
2701 hose->global_number, phb->ioda.dma32_count);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002702
Gavin Shan2b923ed2016-05-05 12:04:16 +10002703 /* Walk our PE list and configure their DMA segments */
Gavin Shan801846d2016-05-03 15:41:34 +10002704 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
2705 weight = pnv_pci_ioda_pe_dma_weight(pe);
2706 if (!weight)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002707 continue;
Gavin Shan801846d2016-05-03 15:41:34 +10002708
Gavin Shan373f5652013-04-25 19:21:01 +00002709 /*
2710 * For IODA2 compliant PHB3, we needn't care about the weight.
2711 * The all available 32-bits DMA space will be assigned to
2712 * the specific PE.
2713 */
2714 if (phb->type == PNV_PHB_IODA1) {
Gavin Shan2b923ed2016-05-05 12:04:16 +10002715 pnv_pci_ioda1_setup_dma_pe(phb, pe);
Alistair Popple5d2aa712015-12-17 13:43:13 +11002716 } else if (phb->type == PNV_PHB_IODA2) {
Gavin Shan373f5652013-04-25 19:21:01 +00002717 pe_info(pe, "Assign DMA32 space\n");
Gavin Shan373f5652013-04-25 19:21:01 +00002718 pnv_pci_ioda2_setup_dma_pe(phb, pe);
Alistair Popple5d2aa712015-12-17 13:43:13 +11002719 } else if (phb->type == PNV_PHB_NPU) {
2720 /*
2721 * We initialise the DMA space for an NPU PHB
2722 * after setup of the PHB is complete as we
2723 * point the NPU TVT to the the same location
2724 * as the PHB3 TVT.
2725 */
Gavin Shan373f5652013-04-25 19:21:01 +00002726 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002727 }
2728}
2729
2730#ifdef CONFIG_PCI_MSI
Gavin Shan137436c2013-04-25 19:20:59 +00002731static void pnv_ioda2_msi_eoi(struct irq_data *d)
2732{
2733 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
2734 struct irq_chip *chip = irq_data_get_irq_chip(d);
2735 struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2736 ioda.irq_chip);
2737 int64_t rc;
2738
2739 rc = opal_pci_msi_eoi(phb->opal_id, hw_irq);
2740 WARN_ON_ONCE(rc);
2741
2742 icp_native_eoi(d);
2743}
2744
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002745
2746static void set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
2747{
2748 struct irq_data *idata;
2749 struct irq_chip *ichip;
2750
2751 if (phb->type != PNV_PHB_IODA2)
2752 return;
2753
2754 if (!phb->ioda.irq_chip_init) {
2755 /*
2756 * First time we setup an MSI IRQ, we need to setup the
2757 * corresponding IRQ chip to route correctly.
2758 */
2759 idata = irq_get_irq_data(virq);
2760 ichip = irq_data_get_irq_chip(idata);
2761 phb->ioda.irq_chip_init = 1;
2762 phb->ioda.irq_chip = *ichip;
2763 phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
2764 }
2765 irq_set_chip(virq, &phb->ioda.irq_chip);
2766}
2767
Ian Munsie80c49c72014-10-08 19:54:57 +11002768#ifdef CONFIG_CXL_BASE
2769
Ryan Grimm6f963ec2015-01-28 20:16:04 -06002770struct device_node *pnv_pci_get_phb_node(struct pci_dev *dev)
Ian Munsie80c49c72014-10-08 19:54:57 +11002771{
2772 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2773
Ryan Grimm6f963ec2015-01-28 20:16:04 -06002774 return of_node_get(hose->dn);
Ian Munsie80c49c72014-10-08 19:54:57 +11002775}
Ryan Grimm6f963ec2015-01-28 20:16:04 -06002776EXPORT_SYMBOL(pnv_pci_get_phb_node);
Ian Munsie80c49c72014-10-08 19:54:57 +11002777
Ryan Grimm1212aa12015-01-19 11:52:50 -06002778int pnv_phb_to_cxl_mode(struct pci_dev *dev, uint64_t mode)
Ian Munsie80c49c72014-10-08 19:54:57 +11002779{
2780 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2781 struct pnv_phb *phb = hose->private_data;
2782 struct pnv_ioda_pe *pe;
2783 int rc;
2784
2785 pe = pnv_ioda_get_pe(dev);
2786 if (!pe)
2787 return -ENODEV;
2788
2789 pe_info(pe, "Switching PHB to CXL\n");
2790
Ryan Grimm1212aa12015-01-19 11:52:50 -06002791 rc = opal_pci_set_phb_cxl_mode(phb->opal_id, mode, pe->pe_number);
Ian Munsieb385c9e2016-06-08 15:09:54 +10002792 if (rc == OPAL_UNSUPPORTED)
2793 dev_err(&dev->dev, "Required cxl mode not supported by firmware - update skiboot\n");
2794 else if (rc)
Ian Munsie80c49c72014-10-08 19:54:57 +11002795 dev_err(&dev->dev, "opal_pci_set_phb_cxl_mode failed: %i\n", rc);
2796
2797 return rc;
2798}
Ryan Grimm1212aa12015-01-19 11:52:50 -06002799EXPORT_SYMBOL(pnv_phb_to_cxl_mode);
Ian Munsie80c49c72014-10-08 19:54:57 +11002800
2801/* Find PHB for cxl dev and allocate MSI hwirqs?
2802 * Returns the absolute hardware IRQ number
2803 */
2804int pnv_cxl_alloc_hwirqs(struct pci_dev *dev, int num)
2805{
2806 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2807 struct pnv_phb *phb = hose->private_data;
2808 int hwirq = msi_bitmap_alloc_hwirqs(&phb->msi_bmp, num);
2809
2810 if (hwirq < 0) {
2811 dev_warn(&dev->dev, "Failed to find a free MSI\n");
2812 return -ENOSPC;
2813 }
2814
2815 return phb->msi_base + hwirq;
2816}
2817EXPORT_SYMBOL(pnv_cxl_alloc_hwirqs);
2818
2819void pnv_cxl_release_hwirqs(struct pci_dev *dev, int hwirq, int num)
2820{
2821 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2822 struct pnv_phb *phb = hose->private_data;
2823
2824 msi_bitmap_free_hwirqs(&phb->msi_bmp, hwirq - phb->msi_base, num);
2825}
2826EXPORT_SYMBOL(pnv_cxl_release_hwirqs);
2827
2828void pnv_cxl_release_hwirq_ranges(struct cxl_irq_ranges *irqs,
2829 struct pci_dev *dev)
2830{
2831 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2832 struct pnv_phb *phb = hose->private_data;
2833 int i, hwirq;
2834
2835 for (i = 1; i < CXL_IRQ_RANGES; i++) {
2836 if (!irqs->range[i])
2837 continue;
2838 pr_devel("cxl release irq range 0x%x: offset: 0x%lx limit: %ld\n",
2839 i, irqs->offset[i],
2840 irqs->range[i]);
2841 hwirq = irqs->offset[i] - phb->msi_base;
2842 msi_bitmap_free_hwirqs(&phb->msi_bmp, hwirq,
2843 irqs->range[i]);
2844 }
2845}
2846EXPORT_SYMBOL(pnv_cxl_release_hwirq_ranges);
2847
2848int pnv_cxl_alloc_hwirq_ranges(struct cxl_irq_ranges *irqs,
2849 struct pci_dev *dev, int num)
2850{
2851 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2852 struct pnv_phb *phb = hose->private_data;
2853 int i, hwirq, try;
2854
2855 memset(irqs, 0, sizeof(struct cxl_irq_ranges));
2856
2857 /* 0 is reserved for the multiplexed PSL DSI interrupt */
2858 for (i = 1; i < CXL_IRQ_RANGES && num; i++) {
2859 try = num;
2860 while (try) {
2861 hwirq = msi_bitmap_alloc_hwirqs(&phb->msi_bmp, try);
2862 if (hwirq >= 0)
2863 break;
2864 try /= 2;
2865 }
2866 if (!try)
2867 goto fail;
2868
2869 irqs->offset[i] = phb->msi_base + hwirq;
2870 irqs->range[i] = try;
2871 pr_devel("cxl alloc irq range 0x%x: offset: 0x%lx limit: %li\n",
2872 i, irqs->offset[i], irqs->range[i]);
2873 num -= try;
2874 }
2875 if (num)
2876 goto fail;
2877
2878 return 0;
2879fail:
2880 pnv_cxl_release_hwirq_ranges(irqs, dev);
2881 return -ENOSPC;
2882}
2883EXPORT_SYMBOL(pnv_cxl_alloc_hwirq_ranges);
2884
2885int pnv_cxl_get_irq_count(struct pci_dev *dev)
2886{
2887 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2888 struct pnv_phb *phb = hose->private_data;
2889
2890 return phb->msi_bmp.irq_count;
2891}
2892EXPORT_SYMBOL(pnv_cxl_get_irq_count);
2893
2894int pnv_cxl_ioda_msi_setup(struct pci_dev *dev, unsigned int hwirq,
2895 unsigned int virq)
2896{
2897 struct pci_controller *hose = pci_bus_to_host(dev->bus);
2898 struct pnv_phb *phb = hose->private_data;
2899 unsigned int xive_num = hwirq - phb->msi_base;
2900 struct pnv_ioda_pe *pe;
2901 int rc;
2902
2903 if (!(pe = pnv_ioda_get_pe(dev)))
2904 return -ENODEV;
2905
2906 /* Assign XIVE to PE */
2907 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
2908 if (rc) {
2909 pe_warn(pe, "%s: OPAL error %d setting msi_base 0x%x "
2910 "hwirq 0x%x XIVE 0x%x PE\n",
2911 pci_name(dev), rc, phb->msi_base, hwirq, xive_num);
2912 return -EIO;
2913 }
2914 set_msi_irq_chip(phb, virq);
2915
2916 return 0;
2917}
2918EXPORT_SYMBOL(pnv_cxl_ioda_msi_setup);
2919#endif
2920
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002921static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
Gavin Shan137436c2013-04-25 19:20:59 +00002922 unsigned int hwirq, unsigned int virq,
2923 unsigned int is_64, struct msi_msg *msg)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002924{
2925 struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
2926 unsigned int xive_num = hwirq - phb->msi_base;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002927 __be32 data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002928 int rc;
2929
2930 /* No PE assigned ? bail out ... no MSI for you ! */
2931 if (pe == NULL)
2932 return -ENXIO;
2933
2934 /* Check if we have an MVE */
2935 if (pe->mve_number < 0)
2936 return -ENXIO;
2937
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002938 /* Force 32-bit MSI on some broken devices */
Benjamin Herrenschmidt36074382014-10-07 16:12:36 +11002939 if (dev->no_64bit_msi)
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002940 is_64 = 0;
2941
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002942 /* Assign XIVE to PE */
2943 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
2944 if (rc) {
2945 pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
2946 pci_name(dev), rc, xive_num);
2947 return -EIO;
2948 }
2949
2950 if (is_64) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002951 __be64 addr64;
2952
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002953 rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
2954 &addr64, &data);
2955 if (rc) {
2956 pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
2957 pci_name(dev), rc);
2958 return -EIO;
2959 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002960 msg->address_hi = be64_to_cpu(addr64) >> 32;
2961 msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002962 } else {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002963 __be32 addr32;
2964
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002965 rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
2966 &addr32, &data);
2967 if (rc) {
2968 pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
2969 pci_name(dev), rc);
2970 return -EIO;
2971 }
2972 msg->address_hi = 0;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002973 msg->address_lo = be32_to_cpu(addr32);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002974 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002975 msg->data = be32_to_cpu(data);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002976
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002977 set_msi_irq_chip(phb, virq);
Gavin Shan137436c2013-04-25 19:20:59 +00002978
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002979 pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
2980 " address=%x_%08x data=%x PE# %d\n",
2981 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
2982 msg->address_hi, msg->address_lo, data, pe->pe_number);
2983
2984 return 0;
2985}
2986
2987static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
2988{
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002989 unsigned int count;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002990 const __be32 *prop = of_get_property(phb->hose->dn,
2991 "ibm,opal-msi-ranges", NULL);
2992 if (!prop) {
2993 /* BML Fallback */
2994 prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
2995 }
2996 if (!prop)
2997 return;
2998
2999 phb->msi_base = be32_to_cpup(prop);
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003000 count = be32_to_cpup(prop + 1);
3001 if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003002 pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
3003 phb->hose->global_number);
3004 return;
3005 }
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003006
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003007 phb->msi_setup = pnv_pci_ioda_msi_setup;
3008 phb->msi32_support = 1;
3009 pr_info(" Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003010 count, phb->msi_base);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003011}
3012#else
3013static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
3014#endif /* CONFIG_PCI_MSI */
3015
Wei Yang6e628c72015-03-25 16:23:55 +08003016#ifdef CONFIG_PCI_IOV
3017static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
3018{
Wei Yangf2dd0af2015-10-22 09:22:17 +08003019 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3020 struct pnv_phb *phb = hose->private_data;
3021 const resource_size_t gate = phb->ioda.m64_segsize >> 2;
Wei Yang6e628c72015-03-25 16:23:55 +08003022 struct resource *res;
3023 int i;
Wei Yangdfcc8d42015-10-22 09:22:18 +08003024 resource_size_t size, total_vf_bar_sz;
Wei Yang6e628c72015-03-25 16:23:55 +08003025 struct pci_dn *pdn;
Wei Yang5b88ec22015-03-25 16:23:58 +08003026 int mul, total_vfs;
Wei Yang6e628c72015-03-25 16:23:55 +08003027
3028 if (!pdev->is_physfn || pdev->is_added)
3029 return;
3030
Wei Yang6e628c72015-03-25 16:23:55 +08003031 pdn = pci_get_pdn(pdev);
3032 pdn->vfs_expanded = 0;
Wei Yangee8222f2015-10-22 09:22:16 +08003033 pdn->m64_single_mode = false;
Wei Yang6e628c72015-03-25 16:23:55 +08003034
Wei Yang5b88ec22015-03-25 16:23:58 +08003035 total_vfs = pci_sriov_get_totalvfs(pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10003036 mul = phb->ioda.total_pe_num;
Wei Yangdfcc8d42015-10-22 09:22:18 +08003037 total_vf_bar_sz = 0;
Wei Yang5b88ec22015-03-25 16:23:58 +08003038
3039 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3040 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3041 if (!res->flags || res->parent)
3042 continue;
3043 if (!pnv_pci_is_mem_pref_64(res->flags)) {
Wei Yangb0331852015-10-22 09:22:14 +08003044 dev_warn(&pdev->dev, "Don't support SR-IOV with"
3045 " non M64 VF BAR%d: %pR. \n",
Wei Yang5b88ec22015-03-25 16:23:58 +08003046 i, res);
Wei Yangb0331852015-10-22 09:22:14 +08003047 goto truncate_iov;
Wei Yang5b88ec22015-03-25 16:23:58 +08003048 }
3049
Wei Yangdfcc8d42015-10-22 09:22:18 +08003050 total_vf_bar_sz += pci_iov_resource_size(pdev,
3051 i + PCI_IOV_RESOURCES);
Wei Yang5b88ec22015-03-25 16:23:58 +08003052
Wei Yangf2dd0af2015-10-22 09:22:17 +08003053 /*
3054 * If bigger than quarter of M64 segment size, just round up
3055 * power of two.
3056 *
3057 * Generally, one M64 BAR maps one IOV BAR. To avoid conflict
3058 * with other devices, IOV BAR size is expanded to be
3059 * (total_pe * VF_BAR_size). When VF_BAR_size is half of M64
3060 * segment size , the expanded size would equal to half of the
3061 * whole M64 space size, which will exhaust the M64 Space and
3062 * limit the system flexibility. This is a design decision to
3063 * set the boundary to quarter of the M64 segment size.
3064 */
Wei Yangdfcc8d42015-10-22 09:22:18 +08003065 if (total_vf_bar_sz > gate) {
Wei Yang5b88ec22015-03-25 16:23:58 +08003066 mul = roundup_pow_of_two(total_vfs);
Wei Yangdfcc8d42015-10-22 09:22:18 +08003067 dev_info(&pdev->dev,
3068 "VF BAR Total IOV size %llx > %llx, roundup to %d VFs\n",
3069 total_vf_bar_sz, gate, mul);
Wei Yangee8222f2015-10-22 09:22:16 +08003070 pdn->m64_single_mode = true;
Wei Yang5b88ec22015-03-25 16:23:58 +08003071 break;
3072 }
3073 }
3074
Wei Yang6e628c72015-03-25 16:23:55 +08003075 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3076 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3077 if (!res->flags || res->parent)
3078 continue;
Wei Yang6e628c72015-03-25 16:23:55 +08003079
Wei Yang6e628c72015-03-25 16:23:55 +08003080 size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
Wei Yangee8222f2015-10-22 09:22:16 +08003081 /*
3082 * On PHB3, the minimum size alignment of M64 BAR in single
3083 * mode is 32MB.
3084 */
3085 if (pdn->m64_single_mode && (size < SZ_32M))
3086 goto truncate_iov;
3087 dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
Wei Yang5b88ec22015-03-25 16:23:58 +08003088 res->end = res->start + size * mul - 1;
Wei Yang6e628c72015-03-25 16:23:55 +08003089 dev_dbg(&pdev->dev, " %pR\n", res);
3090 dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
Wei Yang5b88ec22015-03-25 16:23:58 +08003091 i, res, mul);
Wei Yang6e628c72015-03-25 16:23:55 +08003092 }
Wei Yang5b88ec22015-03-25 16:23:58 +08003093 pdn->vfs_expanded = mul;
Wei Yangb0331852015-10-22 09:22:14 +08003094
3095 return;
3096
3097truncate_iov:
3098 /* To save MMIO space, IOV BAR is truncated. */
3099 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3100 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3101 res->flags = 0;
3102 res->end = res->start - 1;
3103 }
Wei Yang6e628c72015-03-25 16:23:55 +08003104}
3105#endif /* CONFIG_PCI_IOV */
3106
Gavin Shan23e79422016-05-03 15:41:27 +10003107static void pnv_ioda_setup_pe_res(struct pnv_ioda_pe *pe,
3108 struct resource *res)
3109{
3110 struct pnv_phb *phb = pe->phb;
3111 struct pci_bus_region region;
3112 int index;
3113 int64_t rc;
3114
3115 if (!res || !res->flags || res->start > res->end)
3116 return;
3117
3118 if (res->flags & IORESOURCE_IO) {
3119 region.start = res->start - phb->ioda.io_pci_base;
3120 region.end = res->end - phb->ioda.io_pci_base;
3121 index = region.start / phb->ioda.io_segsize;
3122
3123 while (index < phb->ioda.total_pe_num &&
3124 region.start <= region.end) {
3125 phb->ioda.io_segmap[index] = pe->pe_number;
3126 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3127 pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
3128 if (rc != OPAL_SUCCESS) {
3129 pr_err("%s: Error %lld mapping IO segment#%d to PE#%d\n",
3130 __func__, rc, index, pe->pe_number);
3131 break;
3132 }
3133
3134 region.start += phb->ioda.io_segsize;
3135 index++;
3136 }
3137 } else if ((res->flags & IORESOURCE_MEM) &&
3138 !pnv_pci_is_mem_pref_64(res->flags)) {
3139 region.start = res->start -
3140 phb->hose->mem_offset[0] -
3141 phb->ioda.m32_pci_base;
3142 region.end = res->end -
3143 phb->hose->mem_offset[0] -
3144 phb->ioda.m32_pci_base;
3145 index = region.start / phb->ioda.m32_segsize;
3146
3147 while (index < phb->ioda.total_pe_num &&
3148 region.start <= region.end) {
3149 phb->ioda.m32_segmap[index] = pe->pe_number;
3150 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3151 pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
3152 if (rc != OPAL_SUCCESS) {
3153 pr_err("%s: Error %lld mapping M32 segment#%d to PE#%d",
3154 __func__, rc, index, pe->pe_number);
3155 break;
3156 }
3157
3158 region.start += phb->ioda.m32_segsize;
3159 index++;
3160 }
3161 }
3162}
3163
Gavin Shan11685be2012-08-20 03:49:16 +00003164/*
3165 * This function is supposed to be called on basis of PE from top
3166 * to bottom style. So the the I/O or MMIO segment assigned to
3167 * parent PE could be overrided by its child PEs if necessary.
3168 */
Gavin Shan23e79422016-05-03 15:41:27 +10003169static void pnv_ioda_setup_pe_seg(struct pnv_ioda_pe *pe)
Gavin Shan11685be2012-08-20 03:49:16 +00003170{
Gavin Shan69d733e2016-05-03 15:41:28 +10003171 struct pci_dev *pdev;
Gavin Shan23e79422016-05-03 15:41:27 +10003172 int i;
Gavin Shan11685be2012-08-20 03:49:16 +00003173
3174 /*
3175 * NOTE: We only care PCI bus based PE for now. For PCI
3176 * device based PE, for example SRIOV sensitive VF should
3177 * be figured out later.
3178 */
3179 BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
3180
Gavin Shan69d733e2016-05-03 15:41:28 +10003181 list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
3182 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
3183 pnv_ioda_setup_pe_res(pe, &pdev->resource[i]);
3184
3185 /*
3186 * If the PE contains all subordinate PCI buses, the
3187 * windows of the child bridges should be mapped to
3188 * the PE as well.
3189 */
3190 if (!(pe->flags & PNV_IODA_PE_BUS_ALL) || !pci_is_bridge(pdev))
3191 continue;
3192 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
3193 pnv_ioda_setup_pe_res(pe,
3194 &pdev->resource[PCI_BRIDGE_RESOURCES + i]);
3195 }
Gavin Shan11685be2012-08-20 03:49:16 +00003196}
3197
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08003198static void pnv_pci_ioda_setup_seg(void)
Gavin Shan11685be2012-08-20 03:49:16 +00003199{
3200 struct pci_controller *tmp, *hose;
3201 struct pnv_phb *phb;
3202 struct pnv_ioda_pe *pe;
3203
3204 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
3205 phb = hose->private_data;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003206
3207 /* NPU PHB does not support IO or MMIO segmentation */
3208 if (phb->type == PNV_PHB_NPU)
3209 continue;
3210
Gavin Shan11685be2012-08-20 03:49:16 +00003211 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
Gavin Shan23e79422016-05-03 15:41:27 +10003212 pnv_ioda_setup_pe_seg(pe);
Gavin Shan11685be2012-08-20 03:49:16 +00003213 }
3214 }
3215}
3216
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08003217static void pnv_pci_ioda_setup_DMA(void)
Gavin Shan13395c42012-08-20 03:49:17 +00003218{
3219 struct pci_controller *hose, *tmp;
Gavin Shandb1266c2012-08-20 03:49:18 +00003220 struct pnv_phb *phb;
Gavin Shan13395c42012-08-20 03:49:17 +00003221
3222 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
3223 pnv_ioda_setup_dma(hose->private_data);
Gavin Shandb1266c2012-08-20 03:49:18 +00003224
3225 /* Mark the PHB initialization done */
3226 phb = hose->private_data;
3227 phb->initialized = 1;
Gavin Shan13395c42012-08-20 03:49:17 +00003228 }
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10003229
3230 pnv_pci_ioda_setup_iommu_api();
Gavin Shan13395c42012-08-20 03:49:17 +00003231}
3232
Gavin Shan37c367f2013-06-20 18:13:25 +08003233static void pnv_pci_ioda_create_dbgfs(void)
3234{
3235#ifdef CONFIG_DEBUG_FS
3236 struct pci_controller *hose, *tmp;
3237 struct pnv_phb *phb;
3238 char name[16];
3239
3240 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
3241 phb = hose->private_data;
3242
3243 sprintf(name, "PCI%04x", hose->global_number);
3244 phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
3245 if (!phb->dbgfs)
3246 pr_warning("%s: Error on creating debugfs on PHB#%x\n",
3247 __func__, hose->global_number);
3248 }
3249#endif /* CONFIG_DEBUG_FS */
3250}
3251
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08003252static void pnv_pci_ioda_fixup(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00003253{
3254 pnv_pci_ioda_setup_PEs();
Gavin Shan11685be2012-08-20 03:49:16 +00003255 pnv_pci_ioda_setup_seg();
Gavin Shan13395c42012-08-20 03:49:17 +00003256 pnv_pci_ioda_setup_DMA();
Gavin Shane9cc17d2013-06-20 13:21:14 +08003257
Gavin Shan37c367f2013-06-20 18:13:25 +08003258 pnv_pci_ioda_create_dbgfs();
3259
Gavin Shane9cc17d2013-06-20 13:21:14 +08003260#ifdef CONFIG_EEH
Gavin Shane9cc17d2013-06-20 13:21:14 +08003261 eeh_init();
Mike Qiudadcd6d2014-06-26 02:58:47 -04003262 eeh_addr_cache_build();
Gavin Shane9cc17d2013-06-20 13:21:14 +08003263#endif
Gavin Shanfb446ad2012-08-20 03:49:14 +00003264}
3265
Gavin Shan271fd032012-09-11 16:59:47 -06003266/*
3267 * Returns the alignment for I/O or memory windows for P2P
3268 * bridges. That actually depends on how PEs are segmented.
3269 * For now, we return I/O or M32 segment size for PE sensitive
3270 * P2P bridges. Otherwise, the default values (4KiB for I/O,
3271 * 1MiB for memory) will be returned.
3272 *
3273 * The current PCI bus might be put into one PE, which was
3274 * create against the parent PCI bridge. For that case, we
3275 * needn't enlarge the alignment so that we can save some
3276 * resources.
3277 */
3278static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
3279 unsigned long type)
3280{
3281 struct pci_dev *bridge;
3282 struct pci_controller *hose = pci_bus_to_host(bus);
3283 struct pnv_phb *phb = hose->private_data;
3284 int num_pci_bridges = 0;
3285
3286 bridge = bus->self;
3287 while (bridge) {
3288 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
3289 num_pci_bridges++;
3290 if (num_pci_bridges >= 2)
3291 return 1;
3292 }
3293
3294 bridge = bridge->bus->self;
3295 }
3296
Guo Chao262af552014-07-21 14:42:30 +10003297 /* We fail back to M32 if M64 isn't supported */
3298 if (phb->ioda.m64_segsize &&
3299 pnv_pci_is_mem_pref_64(type))
3300 return phb->ioda.m64_segsize;
Gavin Shan271fd032012-09-11 16:59:47 -06003301 if (type & IORESOURCE_MEM)
3302 return phb->ioda.m32_segsize;
3303
3304 return phb->ioda.io_segsize;
3305}
3306
Wei Yang5350ab32015-03-25 16:23:56 +08003307#ifdef CONFIG_PCI_IOV
3308static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
3309 int resno)
3310{
Wei Yangee8222f2015-10-22 09:22:16 +08003311 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3312 struct pnv_phb *phb = hose->private_data;
Wei Yang5350ab32015-03-25 16:23:56 +08003313 struct pci_dn *pdn = pci_get_pdn(pdev);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003314 resource_size_t align;
Wei Yang5350ab32015-03-25 16:23:56 +08003315
Wei Yang7fbe7a92015-10-22 09:22:15 +08003316 /*
3317 * On PowerNV platform, IOV BAR is mapped by M64 BAR to enable the
3318 * SR-IOV. While from hardware perspective, the range mapped by M64
3319 * BAR should be size aligned.
3320 *
Wei Yangee8222f2015-10-22 09:22:16 +08003321 * When IOV BAR is mapped with M64 BAR in Single PE mode, the extra
3322 * powernv-specific hardware restriction is gone. But if just use the
3323 * VF BAR size as the alignment, PF BAR / VF BAR may be allocated with
3324 * in one segment of M64 #15, which introduces the PE conflict between
3325 * PF and VF. Based on this, the minimum alignment of an IOV BAR is
3326 * m64_segsize.
3327 *
Wei Yang7fbe7a92015-10-22 09:22:15 +08003328 * This function returns the total IOV BAR size if M64 BAR is in
3329 * Shared PE mode or just VF BAR size if not.
Wei Yangee8222f2015-10-22 09:22:16 +08003330 * If the M64 BAR is in Single PE mode, return the VF BAR size or
3331 * M64 segment size if IOV BAR size is less.
Wei Yang7fbe7a92015-10-22 09:22:15 +08003332 */
Wei Yang5350ab32015-03-25 16:23:56 +08003333 align = pci_iov_resource_size(pdev, resno);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003334 if (!pdn->vfs_expanded)
3335 return align;
Wei Yangee8222f2015-10-22 09:22:16 +08003336 if (pdn->m64_single_mode)
3337 return max(align, (resource_size_t)phb->ioda.m64_segsize);
Wei Yang5350ab32015-03-25 16:23:56 +08003338
Wei Yang7fbe7a92015-10-22 09:22:15 +08003339 return pdn->vfs_expanded * align;
Wei Yang5350ab32015-03-25 16:23:56 +08003340}
3341#endif /* CONFIG_PCI_IOV */
3342
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003343/* Prevent enabling devices for which we couldn't properly
3344 * assign a PE
3345 */
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003346static bool pnv_pci_enable_device_hook(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003347{
Gavin Shandb1266c2012-08-20 03:49:18 +00003348 struct pci_controller *hose = pci_bus_to_host(dev->bus);
3349 struct pnv_phb *phb = hose->private_data;
3350 struct pci_dn *pdn;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003351
Gavin Shandb1266c2012-08-20 03:49:18 +00003352 /* The function is probably called while the PEs have
3353 * not be created yet. For example, resource reassignment
3354 * during PCI probe period. We just skip the check if
3355 * PEs isn't ready.
3356 */
3357 if (!phb->initialized)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003358 return true;
Gavin Shandb1266c2012-08-20 03:49:18 +00003359
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00003360 pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003361 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003362 return false;
Gavin Shandb1266c2012-08-20 03:49:18 +00003363
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003364 return true;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003365}
3366
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003367static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003368{
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003369 struct pnv_phb *phb = hose->private_data;
3370
Gavin Shand1a85ee2014-09-30 12:39:05 +10003371 opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003372 OPAL_ASSERT_RESET);
3373}
3374
Daniel Axtens92ae0352015-04-28 15:12:05 +10003375static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003376 .dma_dev_setup = pnv_pci_dma_dev_setup,
3377 .dma_bus_setup = pnv_pci_dma_bus_setup,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003378#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003379 .setup_msi_irqs = pnv_setup_msi_irqs,
3380 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003381#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003382 .enable_device_hook = pnv_pci_enable_device_hook,
3383 .window_alignment = pnv_pci_window_alignment,
3384 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3385 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3386 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3387 .shutdown = pnv_pci_ioda_shutdown,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003388};
3389
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003390static int pnv_npu_dma_set_mask(struct pci_dev *npdev, u64 dma_mask)
3391{
3392 dev_err_once(&npdev->dev,
3393 "%s operation unsupported for NVLink devices\n",
3394 __func__);
3395 return -EPERM;
3396}
3397
Alistair Popple5d2aa712015-12-17 13:43:13 +11003398static const struct pci_controller_ops pnv_npu_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003399 .dma_dev_setup = pnv_pci_dma_dev_setup,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003400#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003401 .setup_msi_irqs = pnv_setup_msi_irqs,
3402 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003403#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003404 .enable_device_hook = pnv_pci_enable_device_hook,
3405 .window_alignment = pnv_pci_window_alignment,
3406 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3407 .dma_set_mask = pnv_npu_dma_set_mask,
3408 .shutdown = pnv_pci_ioda_shutdown,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003409};
3410
Anton Blancharde51df2c2014-08-20 08:55:18 +10003411static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3412 u64 hub_id, int ioda_type)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003413{
3414 struct pci_controller *hose;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003415 struct pnv_phb *phb;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003416 unsigned long size, m64map_off, m32map_off, pemap_off;
3417 unsigned long iomap_off = 0, dma32map_off = 0;
Alistair Popplec681b932013-09-23 12:04:57 +10003418 const __be64 *prop64;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003419 const __be32 *prop32;
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003420 int len;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003421 unsigned int segno;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003422 u64 phb_id;
3423 void *aux;
3424 long rc;
3425
Gavin Shan58d714e2013-07-31 16:47:00 +08003426 pr_info("Initializing IODA%d OPAL PHB %s\n", ioda_type, np->full_name);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003427
3428 prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3429 if (!prop64) {
3430 pr_err(" Missing \"ibm,opal-phbid\" property !\n");
3431 return;
3432 }
3433 phb_id = be64_to_cpup(prop64);
3434 pr_debug(" PHB-ID : 0x%016llx\n", phb_id);
3435
Michael Ellermane39f223f2014-11-18 16:47:35 +11003436 phb = memblock_virt_alloc(sizeof(struct pnv_phb), 0);
Gavin Shan58d714e2013-07-31 16:47:00 +08003437
3438 /* Allocate PCI controller */
Gavin Shan58d714e2013-07-31 16:47:00 +08003439 phb->hose = hose = pcibios_alloc_controller(np);
3440 if (!phb->hose) {
3441 pr_err(" Can't allocate PCI controller for %s\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003442 np->full_name);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003443 memblock_free(__pa(phb), sizeof(struct pnv_phb));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003444 return;
3445 }
3446
3447 spin_lock_init(&phb->lock);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003448 prop32 = of_get_property(np, "bus-range", &len);
3449 if (prop32 && len == 8) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003450 hose->first_busno = be32_to_cpu(prop32[0]);
3451 hose->last_busno = be32_to_cpu(prop32[1]);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003452 } else {
3453 pr_warn(" Broken <bus-range> on %s\n", np->full_name);
3454 hose->first_busno = 0;
3455 hose->last_busno = 0xff;
3456 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003457 hose->private_data = phb;
Gavin Shane9cc17d2013-06-20 13:21:14 +08003458 phb->hub_id = hub_id;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003459 phb->opal_id = phb_id;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003460 phb->type = ioda_type;
Wei Yang781a8682015-03-25 16:23:57 +08003461 mutex_init(&phb->ioda.pe_alloc_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003462
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003463 /* Detect specific models for error handling */
3464 if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3465 phb->model = PNV_PHB_MODEL_P7IOC;
Benjamin Herrenschmidtf3d40c22013-05-04 14:24:32 +00003466 else if (of_device_is_compatible(np, "ibm,power8-pciex"))
Gavin Shanaa0c0332013-04-25 19:20:57 +00003467 phb->model = PNV_PHB_MODEL_PHB3;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003468 else if (of_device_is_compatible(np, "ibm,power8-npu-pciex"))
3469 phb->model = PNV_PHB_MODEL_NPU;
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003470 else
3471 phb->model = PNV_PHB_MODEL_UNKNOWN;
3472
Gavin Shanaa0c0332013-04-25 19:20:57 +00003473 /* Parse 32-bit and IO ranges (if any) */
Gavin Shan2f1ec022013-07-31 16:47:02 +08003474 pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003475
Gavin Shanaa0c0332013-04-25 19:20:57 +00003476 /* Get registers */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003477 phb->regs = of_iomap(np, 0);
3478 if (phb->regs == NULL)
3479 pr_err(" Failed to map registers !\n");
3480
Gavin Shan577c8c82016-05-20 16:41:28 +10003481 /* Initialize TCE kill register */
3482 pnv_pci_ioda_setup_opal_tce_kill(phb);
3483
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003484 /* Initialize more IODA stuff */
Gavin Shan92b8f132016-05-03 15:41:24 +10003485 phb->ioda.total_pe_num = 1;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003486 prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
Gavin Shan36954dc2013-11-04 16:32:47 +08003487 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003488 phb->ioda.total_pe_num = be32_to_cpup(prop32);
Gavin Shan36954dc2013-11-04 16:32:47 +08003489 prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
3490 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003491 phb->ioda.reserved_pe_idx = be32_to_cpup(prop32);
Guo Chao262af552014-07-21 14:42:30 +10003492
Gavin Shanc1275622016-05-20 16:41:29 +10003493 /* Invalidate RID to PE# mapping */
3494 for (segno = 0; segno < ARRAY_SIZE(phb->ioda.pe_rmap); segno++)
3495 phb->ioda.pe_rmap[segno] = IODA_INVALID_PE;
3496
Guo Chao262af552014-07-21 14:42:30 +10003497 /* Parse 64-bit MMIO range */
3498 pnv_ioda_parse_m64_window(phb);
3499
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003500 phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
Gavin Shanaa0c0332013-04-25 19:20:57 +00003501 /* FW Has already off top 64k of M32 space (MSI space) */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003502 phb->ioda.m32_size += 0x10000;
3503
Gavin Shan92b8f132016-05-03 15:41:24 +10003504 phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10003505 phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003506 phb->ioda.io_size = hose->pci_io_size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003507 phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003508 phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3509
Gavin Shan2b923ed2016-05-05 12:04:16 +10003510 /* Calculate how many 32-bit TCE segments we have */
3511 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
3512 PNV_IODA1_DMA32_SEGSIZE;
3513
Gavin Shanc35d2a82013-07-31 16:47:04 +08003514 /* Allocate aux data & arrays. We don't have IO ports on PHB3 */
Alexey Kardashevskiy92a86752016-05-12 15:47:09 +10003515 size = _ALIGN_UP(max_t(unsigned, phb->ioda.total_pe_num, 8) / 8,
3516 sizeof(unsigned long));
Gavin Shan93289d82016-05-03 15:41:29 +10003517 m64map_off = size;
3518 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m64_segmap[0]);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003519 m32map_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003520 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003521 if (phb->type == PNV_PHB_IODA1) {
3522 iomap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003523 size += phb->ioda.total_pe_num * sizeof(phb->ioda.io_segmap[0]);
Gavin Shan2b923ed2016-05-05 12:04:16 +10003524 dma32map_off = size;
3525 size += phb->ioda.dma32_count *
3526 sizeof(phb->ioda.dma32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003527 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003528 pemap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003529 size += phb->ioda.total_pe_num * sizeof(struct pnv_ioda_pe);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003530 aux = memblock_virt_alloc(size, 0);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003531 phb->ioda.pe_alloc = aux;
Gavin Shan93289d82016-05-03 15:41:29 +10003532 phb->ioda.m64_segmap = aux + m64map_off;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003533 phb->ioda.m32_segmap = aux + m32map_off;
Gavin Shan93289d82016-05-03 15:41:29 +10003534 for (segno = 0; segno < phb->ioda.total_pe_num; segno++) {
3535 phb->ioda.m64_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003536 phb->ioda.m32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan93289d82016-05-03 15:41:29 +10003537 }
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003538 if (phb->type == PNV_PHB_IODA1) {
Gavin Shanc35d2a82013-07-31 16:47:04 +08003539 phb->ioda.io_segmap = aux + iomap_off;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003540 for (segno = 0; segno < phb->ioda.total_pe_num; segno++)
3541 phb->ioda.io_segmap[segno] = IODA_INVALID_PE;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003542
3543 phb->ioda.dma32_segmap = aux + dma32map_off;
3544 for (segno = 0; segno < phb->ioda.dma32_count; segno++)
3545 phb->ioda.dma32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003546 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003547 phb->ioda.pe_array = aux + pemap_off;
Gavin Shan92b8f132016-05-03 15:41:24 +10003548 set_bit(phb->ioda.reserved_pe_idx, phb->ioda.pe_alloc);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003549
3550 INIT_LIST_HEAD(&phb->ioda.pe_list);
Wei Yang781a8682015-03-25 16:23:57 +08003551 mutex_init(&phb->ioda.pe_list_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003552
3553 /* Calculate how many 32-bit TCE segments we have */
Gavin Shan2b923ed2016-05-05 12:04:16 +10003554 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
Gavin Shanacce9712016-05-03 15:41:33 +10003555 PNV_IODA1_DMA32_SEGSIZE;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003556
Gavin Shanaa0c0332013-04-25 19:20:57 +00003557#if 0 /* We should really do that ... */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003558 rc = opal_pci_set_phb_mem_window(opal->phb_id,
3559 window_type,
3560 window_num,
3561 starting_real_address,
3562 starting_pci_address,
3563 segment_size);
3564#endif
3565
Guo Chao262af552014-07-21 14:42:30 +10003566 pr_info(" %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
Gavin Shan92b8f132016-05-03 15:41:24 +10003567 phb->ioda.total_pe_num, phb->ioda.reserved_pe_idx,
Guo Chao262af552014-07-21 14:42:30 +10003568 phb->ioda.m32_size, phb->ioda.m32_segsize);
3569 if (phb->ioda.m64_size)
3570 pr_info(" M64: 0x%lx [segment=0x%lx]\n",
3571 phb->ioda.m64_size, phb->ioda.m64_segsize);
3572 if (phb->ioda.io_size)
3573 pr_info(" IO: 0x%x [segment=0x%x]\n",
3574 phb->ioda.io_size, phb->ioda.io_segsize);
3575
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003576
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003577 phb->hose->ops = &pnv_pci_ops;
Gavin Shan49dec922014-07-21 14:42:33 +10003578 phb->get_pe_state = pnv_ioda_get_pe_state;
3579 phb->freeze_pe = pnv_ioda_freeze_pe;
3580 phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003581
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003582 /* Setup MSI support */
3583 pnv_pci_init_ioda_msis(phb);
3584
Gavin Shanc40a4212012-08-20 03:49:20 +00003585 /*
3586 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
3587 * to let the PCI core do resource assignment. It's supposed
3588 * that the PCI core will do correct I/O and MMIO alignment
3589 * for the P2P bridge bars so that each PCI bus (excluding
3590 * the child P2P bridges) can form individual PE.
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003591 */
Gavin Shanfb446ad2012-08-20 03:49:14 +00003592 ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003593
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003594 if (phb->type == PNV_PHB_NPU) {
Alistair Popple5d2aa712015-12-17 13:43:13 +11003595 hose->controller_ops = pnv_npu_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003596 } else {
3597 phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003598 hose->controller_ops = pnv_pci_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003599 }
Michael Ellermanad30cb92015-04-14 09:29:23 +10003600
Wei Yang6e628c72015-03-25 16:23:55 +08003601#ifdef CONFIG_PCI_IOV
3602 ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
Wei Yang5350ab32015-03-25 16:23:56 +08003603 ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
Michael Ellermanad30cb92015-04-14 09:29:23 +10003604#endif
3605
Gavin Shanc40a4212012-08-20 03:49:20 +00003606 pci_add_flags(PCI_REASSIGN_ALL_RSRC);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003607
3608 /* Reset IODA tables to a clean state */
Gavin Shand1a85ee2014-09-30 12:39:05 +10003609 rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003610 if (rc)
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +00003611 pr_warning(" OPAL Error %ld performing IODA table reset !\n", rc);
Gavin Shan361f2a22014-04-24 18:00:25 +10003612
3613 /* If we're running in kdump kerenl, the previous kerenl never
3614 * shutdown PCI devices correctly. We already got IODA table
3615 * cleaned out. So we have to issue PHB reset to stop all PCI
3616 * transactions from previous kerenl.
3617 */
3618 if (is_kdump_kernel()) {
3619 pr_info(" Issue PHB reset ...\n");
Gavin Shancadf3642015-02-16 14:45:47 +11003620 pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
3621 pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
Gavin Shan361f2a22014-04-24 18:00:25 +10003622 }
Guo Chao262af552014-07-21 14:42:30 +10003623
Gavin Shan9e9e8932014-11-12 13:36:05 +11003624 /* Remove M64 resource if we can't configure it successfully */
3625 if (!phb->init_m64 || phb->init_m64(phb))
Guo Chao262af552014-07-21 14:42:30 +10003626 hose->mem_resources[1].flags = 0;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003627}
3628
Bjorn Helgaas67975002013-07-02 12:20:03 -06003629void __init pnv_pci_init_ioda2_phb(struct device_node *np)
Gavin Shanaa0c0332013-04-25 19:20:57 +00003630{
Gavin Shane9cc17d2013-06-20 13:21:14 +08003631 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003632}
3633
Alistair Popple5d2aa712015-12-17 13:43:13 +11003634void __init pnv_pci_init_npu_phb(struct device_node *np)
3635{
3636 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU);
3637}
3638
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003639void __init pnv_pci_init_ioda_hub(struct device_node *np)
3640{
3641 struct device_node *phbn;
Alistair Popplec681b932013-09-23 12:04:57 +10003642 const __be64 *prop64;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003643 u64 hub_id;
3644
3645 pr_info("Probing IODA IO-Hub %s\n", np->full_name);
3646
3647 prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
3648 if (!prop64) {
3649 pr_err(" Missing \"ibm,opal-hubid\" property !\n");
3650 return;
3651 }
3652 hub_id = be64_to_cpup(prop64);
3653 pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
3654
3655 /* Count child PHBs */
3656 for_each_child_of_node(np, phbn) {
3657 /* Look for IODA1 PHBs */
3658 if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
Gavin Shane9cc17d2013-06-20 13:21:14 +08003659 pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003660 }
3661}