Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2013 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 21 | * DEALINGS IN THE SOFTWARE. |
| 22 | * |
| 23 | * Author: Jani Nikula <jani.nikula@intel.com> |
| 24 | */ |
| 25 | |
| 26 | #include <drm/drmP.h> |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 27 | #include <drm/drm_atomic_helper.h> |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 28 | #include <drm/drm_crtc.h> |
| 29 | #include <drm/drm_edid.h> |
| 30 | #include <drm/i915_drm.h> |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 31 | #include <drm/drm_panel.h> |
Jani Nikula | 7e9804f | 2015-01-16 14:27:23 +0200 | [diff] [blame] | 32 | #include <drm/drm_mipi_dsi.h> |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 33 | #include <linux/slab.h> |
Shobhit Kumar | fc45e82 | 2015-06-26 14:32:09 +0530 | [diff] [blame] | 34 | #include <linux/gpio/consumer.h> |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 35 | #include "i915_drv.h" |
| 36 | #include "intel_drv.h" |
| 37 | #include "intel_dsi.h" |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 38 | |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 39 | static const struct { |
| 40 | u16 panel_id; |
| 41 | struct drm_panel * (*init)(struct intel_dsi *intel_dsi, u16 panel_id); |
| 42 | } intel_dsi_drivers[] = { |
Shobhit Kumar | 2ab8b45 | 2014-05-23 21:35:27 +0530 | [diff] [blame] | 43 | { |
| 44 | .panel_id = MIPI_DSI_GENERIC_PANEL_ID, |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 45 | .init = vbt_panel_init, |
Shobhit Kumar | 2ab8b45 | 2014-05-23 21:35:27 +0530 | [diff] [blame] | 46 | }, |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 47 | }; |
| 48 | |
Ramalingam C | 43367ec | 2016-04-07 14:36:06 +0530 | [diff] [blame] | 49 | enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt) |
| 50 | { |
| 51 | /* It just so happens the VBT matches register contents. */ |
| 52 | switch (fmt) { |
| 53 | case VID_MODE_FORMAT_RGB888: |
| 54 | return MIPI_DSI_FMT_RGB888; |
| 55 | case VID_MODE_FORMAT_RGB666: |
| 56 | return MIPI_DSI_FMT_RGB666; |
| 57 | case VID_MODE_FORMAT_RGB666_PACKED: |
| 58 | return MIPI_DSI_FMT_RGB666_PACKED; |
| 59 | case VID_MODE_FORMAT_RGB565: |
| 60 | return MIPI_DSI_FMT_RGB565; |
| 61 | default: |
| 62 | MISSING_CASE(fmt); |
| 63 | return MIPI_DSI_FMT_RGB666; |
| 64 | } |
| 65 | } |
| 66 | |
Jani Nikula | 7f6a6a4 | 2015-01-16 14:27:19 +0200 | [diff] [blame] | 67 | static void wait_for_dsi_fifo_empty(struct intel_dsi *intel_dsi, enum port port) |
Jani Nikula | 3b1808b | 2015-01-16 14:27:18 +0200 | [diff] [blame] | 68 | { |
| 69 | struct drm_encoder *encoder = &intel_dsi->base.base; |
| 70 | struct drm_device *dev = encoder->dev; |
| 71 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jani Nikula | 3b1808b | 2015-01-16 14:27:18 +0200 | [diff] [blame] | 72 | u32 mask; |
| 73 | |
| 74 | mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY | |
| 75 | LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY; |
| 76 | |
| 77 | if (wait_for((I915_READ(MIPI_GEN_FIFO_STAT(port)) & mask) == mask, 100)) |
| 78 | DRM_ERROR("DPI FIFOs are not empty\n"); |
| 79 | } |
| 80 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 81 | static void write_data(struct drm_i915_private *dev_priv, |
| 82 | i915_reg_t reg, |
Jani Nikula | 7e9804f | 2015-01-16 14:27:23 +0200 | [diff] [blame] | 83 | const u8 *data, u32 len) |
| 84 | { |
| 85 | u32 i, j; |
| 86 | |
| 87 | for (i = 0; i < len; i += 4) { |
| 88 | u32 val = 0; |
| 89 | |
| 90 | for (j = 0; j < min_t(u32, len - i, 4); j++) |
| 91 | val |= *data++ << 8 * j; |
| 92 | |
| 93 | I915_WRITE(reg, val); |
| 94 | } |
| 95 | } |
| 96 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 97 | static void read_data(struct drm_i915_private *dev_priv, |
| 98 | i915_reg_t reg, |
Jani Nikula | 7e9804f | 2015-01-16 14:27:23 +0200 | [diff] [blame] | 99 | u8 *data, u32 len) |
| 100 | { |
| 101 | u32 i, j; |
| 102 | |
| 103 | for (i = 0; i < len; i += 4) { |
| 104 | u32 val = I915_READ(reg); |
| 105 | |
| 106 | for (j = 0; j < min_t(u32, len - i, 4); j++) |
| 107 | *data++ = val >> 8 * j; |
| 108 | } |
| 109 | } |
| 110 | |
| 111 | static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host, |
| 112 | const struct mipi_dsi_msg *msg) |
| 113 | { |
| 114 | struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host); |
| 115 | struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev; |
| 116 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 117 | enum port port = intel_dsi_host->port; |
| 118 | struct mipi_dsi_packet packet; |
| 119 | ssize_t ret; |
| 120 | const u8 *header, *data; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 121 | i915_reg_t data_reg, ctrl_reg; |
| 122 | u32 data_mask, ctrl_mask; |
Jani Nikula | 7e9804f | 2015-01-16 14:27:23 +0200 | [diff] [blame] | 123 | |
| 124 | ret = mipi_dsi_create_packet(&packet, msg); |
| 125 | if (ret < 0) |
| 126 | return ret; |
| 127 | |
| 128 | header = packet.header; |
| 129 | data = packet.payload; |
| 130 | |
| 131 | if (msg->flags & MIPI_DSI_MSG_USE_LPM) { |
| 132 | data_reg = MIPI_LP_GEN_DATA(port); |
| 133 | data_mask = LP_DATA_FIFO_FULL; |
| 134 | ctrl_reg = MIPI_LP_GEN_CTRL(port); |
| 135 | ctrl_mask = LP_CTRL_FIFO_FULL; |
| 136 | } else { |
| 137 | data_reg = MIPI_HS_GEN_DATA(port); |
| 138 | data_mask = HS_DATA_FIFO_FULL; |
| 139 | ctrl_reg = MIPI_HS_GEN_CTRL(port); |
| 140 | ctrl_mask = HS_CTRL_FIFO_FULL; |
| 141 | } |
| 142 | |
| 143 | /* note: this is never true for reads */ |
| 144 | if (packet.payload_length) { |
| 145 | |
| 146 | if (wait_for((I915_READ(MIPI_GEN_FIFO_STAT(port)) & data_mask) == 0, 50)) |
| 147 | DRM_ERROR("Timeout waiting for HS/LP DATA FIFO !full\n"); |
| 148 | |
| 149 | write_data(dev_priv, data_reg, packet.payload, |
| 150 | packet.payload_length); |
| 151 | } |
| 152 | |
| 153 | if (msg->rx_len) { |
| 154 | I915_WRITE(MIPI_INTR_STAT(port), GEN_READ_DATA_AVAIL); |
| 155 | } |
| 156 | |
| 157 | if (wait_for((I915_READ(MIPI_GEN_FIFO_STAT(port)) & ctrl_mask) == 0, 50)) { |
| 158 | DRM_ERROR("Timeout waiting for HS/LP CTRL FIFO !full\n"); |
| 159 | } |
| 160 | |
| 161 | I915_WRITE(ctrl_reg, header[2] << 16 | header[1] << 8 | header[0]); |
| 162 | |
| 163 | /* ->rx_len is set only for reads */ |
| 164 | if (msg->rx_len) { |
| 165 | data_mask = GEN_READ_DATA_AVAIL; |
| 166 | if (wait_for((I915_READ(MIPI_INTR_STAT(port)) & data_mask) == data_mask, 50)) |
| 167 | DRM_ERROR("Timeout waiting for read data.\n"); |
| 168 | |
| 169 | read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len); |
| 170 | } |
| 171 | |
| 172 | /* XXX: fix for reads and writes */ |
| 173 | return 4 + packet.payload_length; |
| 174 | } |
| 175 | |
| 176 | static int intel_dsi_host_attach(struct mipi_dsi_host *host, |
| 177 | struct mipi_dsi_device *dsi) |
| 178 | { |
| 179 | return 0; |
| 180 | } |
| 181 | |
| 182 | static int intel_dsi_host_detach(struct mipi_dsi_host *host, |
| 183 | struct mipi_dsi_device *dsi) |
| 184 | { |
| 185 | return 0; |
| 186 | } |
| 187 | |
| 188 | static const struct mipi_dsi_host_ops intel_dsi_host_ops = { |
| 189 | .attach = intel_dsi_host_attach, |
| 190 | .detach = intel_dsi_host_detach, |
| 191 | .transfer = intel_dsi_host_transfer, |
| 192 | }; |
| 193 | |
| 194 | static struct intel_dsi_host *intel_dsi_host_init(struct intel_dsi *intel_dsi, |
| 195 | enum port port) |
| 196 | { |
| 197 | struct intel_dsi_host *host; |
| 198 | struct mipi_dsi_device *device; |
| 199 | |
| 200 | host = kzalloc(sizeof(*host), GFP_KERNEL); |
| 201 | if (!host) |
| 202 | return NULL; |
| 203 | |
| 204 | host->base.ops = &intel_dsi_host_ops; |
| 205 | host->intel_dsi = intel_dsi; |
| 206 | host->port = port; |
| 207 | |
| 208 | /* |
| 209 | * We should call mipi_dsi_host_register(&host->base) here, but we don't |
| 210 | * have a host->dev, and we don't have OF stuff either. So just use the |
| 211 | * dsi framework as a library and hope for the best. Create the dsi |
| 212 | * devices by ourselves here too. Need to be careful though, because we |
| 213 | * don't initialize any of the driver model devices here. |
| 214 | */ |
| 215 | device = kzalloc(sizeof(*device), GFP_KERNEL); |
| 216 | if (!device) { |
| 217 | kfree(host); |
| 218 | return NULL; |
| 219 | } |
| 220 | |
| 221 | device->host = &host->base; |
| 222 | host->device = device; |
| 223 | |
| 224 | return host; |
| 225 | } |
| 226 | |
Jani Nikula | a2581a9 | 2015-01-16 14:27:26 +0200 | [diff] [blame] | 227 | /* |
| 228 | * send a video mode command |
| 229 | * |
| 230 | * XXX: commands with data in MIPI_DPI_DATA? |
| 231 | */ |
| 232 | static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs, |
| 233 | enum port port) |
| 234 | { |
| 235 | struct drm_encoder *encoder = &intel_dsi->base.base; |
| 236 | struct drm_device *dev = encoder->dev; |
| 237 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 238 | u32 mask; |
| 239 | |
| 240 | /* XXX: pipe, hs */ |
| 241 | if (hs) |
| 242 | cmd &= ~DPI_LP_MODE; |
| 243 | else |
| 244 | cmd |= DPI_LP_MODE; |
| 245 | |
| 246 | /* clear bit */ |
| 247 | I915_WRITE(MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT); |
| 248 | |
| 249 | /* XXX: old code skips write if control unchanged */ |
| 250 | if (cmd == I915_READ(MIPI_DPI_CONTROL(port))) |
| 251 | DRM_ERROR("Same special packet %02x twice in a row.\n", cmd); |
| 252 | |
| 253 | I915_WRITE(MIPI_DPI_CONTROL(port), cmd); |
| 254 | |
| 255 | mask = SPL_PKT_SENT_INTERRUPT; |
| 256 | if (wait_for((I915_READ(MIPI_INTR_STAT(port)) & mask) == mask, 100)) |
| 257 | DRM_ERROR("Video mode command 0x%08x send failed.\n", cmd); |
| 258 | |
| 259 | return 0; |
| 260 | } |
| 261 | |
Shobhit Kumar | e9fe51c | 2013-12-10 12:14:55 +0530 | [diff] [blame] | 262 | static void band_gap_reset(struct drm_i915_private *dev_priv) |
Shobhit Kumar | 4ce8c9a | 2013-08-27 15:12:24 +0300 | [diff] [blame] | 263 | { |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 264 | mutex_lock(&dev_priv->sb_lock); |
Shobhit Kumar | 4ce8c9a | 2013-08-27 15:12:24 +0300 | [diff] [blame] | 265 | |
Shobhit Kumar | e9fe51c | 2013-12-10 12:14:55 +0530 | [diff] [blame] | 266 | vlv_flisdsi_write(dev_priv, 0x08, 0x0001); |
| 267 | vlv_flisdsi_write(dev_priv, 0x0F, 0x0005); |
| 268 | vlv_flisdsi_write(dev_priv, 0x0F, 0x0025); |
| 269 | udelay(150); |
| 270 | vlv_flisdsi_write(dev_priv, 0x0F, 0x0000); |
| 271 | vlv_flisdsi_write(dev_priv, 0x08, 0x0000); |
Shobhit Kumar | 4ce8c9a | 2013-08-27 15:12:24 +0300 | [diff] [blame] | 272 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 273 | mutex_unlock(&dev_priv->sb_lock); |
Shobhit Kumar | 4ce8c9a | 2013-08-27 15:12:24 +0300 | [diff] [blame] | 274 | } |
| 275 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 276 | static inline bool is_vid_mode(struct intel_dsi *intel_dsi) |
| 277 | { |
Shobhit Kumar | dfba2e2 | 2014-04-14 11:18:24 +0530 | [diff] [blame] | 278 | return intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 279 | } |
| 280 | |
| 281 | static inline bool is_cmd_mode(struct intel_dsi *intel_dsi) |
| 282 | { |
Shobhit Kumar | dfba2e2 | 2014-04-14 11:18:24 +0530 | [diff] [blame] | 283 | return intel_dsi->operation_mode == INTEL_DSI_COMMAND_MODE; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 284 | } |
| 285 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 286 | static bool intel_dsi_compute_config(struct intel_encoder *encoder, |
Jani Nikula | a65347b | 2015-11-27 12:21:46 +0200 | [diff] [blame] | 287 | struct intel_crtc_state *pipe_config) |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 288 | { |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 289 | struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 290 | struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi, |
| 291 | base); |
| 292 | struct intel_connector *intel_connector = intel_dsi->attached_connector; |
| 293 | struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode; |
Jani Nikula | a65347b | 2015-11-27 12:21:46 +0200 | [diff] [blame] | 294 | struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 295 | |
| 296 | DRM_DEBUG_KMS("\n"); |
| 297 | |
Jani Nikula | a65347b | 2015-11-27 12:21:46 +0200 | [diff] [blame] | 298 | pipe_config->has_dsi_encoder = true; |
| 299 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 300 | if (fixed_mode) |
| 301 | intel_fixed_panel_mode(fixed_mode, adjusted_mode); |
| 302 | |
Shobhit Kumar | f573de5 | 2014-07-30 20:32:37 +0530 | [diff] [blame] | 303 | /* DSI uses short packets for sync events, so clear mode flags for DSI */ |
| 304 | adjusted_mode->flags = 0; |
| 305 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 306 | if (IS_BROXTON(dev_priv)) { |
| 307 | /* Dual link goes to DSI transcoder A. */ |
| 308 | if (intel_dsi->ports == BIT(PORT_C)) |
| 309 | pipe_config->cpu_transcoder = TRANSCODER_DSI_C; |
| 310 | else |
| 311 | pipe_config->cpu_transcoder = TRANSCODER_DSI_A; |
| 312 | } |
| 313 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 314 | return true; |
| 315 | } |
| 316 | |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 317 | static void bxt_dsi_device_ready(struct intel_encoder *encoder) |
Gaurav K Singh | 5505a24 | 2014-12-04 10:58:47 +0530 | [diff] [blame] | 318 | { |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 319 | struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; |
Gaurav K Singh | 5505a24 | 2014-12-04 10:58:47 +0530 | [diff] [blame] | 320 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); |
Gaurav K Singh | 369602d | 2014-12-05 14:09:28 +0530 | [diff] [blame] | 321 | enum port port; |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 322 | u32 val; |
Gaurav K Singh | 5505a24 | 2014-12-04 10:58:47 +0530 | [diff] [blame] | 323 | |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 324 | DRM_DEBUG_KMS("\n"); |
Gaurav K Singh | a9da9bc | 2014-12-05 14:13:41 +0530 | [diff] [blame] | 325 | |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 326 | /* Exit Low power state in 4 steps*/ |
Gaurav K Singh | 369602d | 2014-12-05 14:09:28 +0530 | [diff] [blame] | 327 | for_each_dsi_port(port, intel_dsi->ports) { |
Gaurav K Singh | 369602d | 2014-12-05 14:09:28 +0530 | [diff] [blame] | 328 | |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 329 | /* 1. Enable MIPI PHY transparent latch */ |
| 330 | val = I915_READ(BXT_MIPI_PORT_CTRL(port)); |
| 331 | I915_WRITE(BXT_MIPI_PORT_CTRL(port), val | LP_OUTPUT_HOLD); |
| 332 | usleep_range(2000, 2500); |
| 333 | |
| 334 | /* 2. Enter ULPS */ |
| 335 | val = I915_READ(MIPI_DEVICE_READY(port)); |
| 336 | val &= ~ULPS_STATE_MASK; |
| 337 | val |= (ULPS_STATE_ENTER | DEVICE_READY); |
| 338 | I915_WRITE(MIPI_DEVICE_READY(port), val); |
| 339 | usleep_range(2, 3); |
| 340 | |
| 341 | /* 3. Exit ULPS */ |
| 342 | val = I915_READ(MIPI_DEVICE_READY(port)); |
| 343 | val &= ~ULPS_STATE_MASK; |
| 344 | val |= (ULPS_STATE_EXIT | DEVICE_READY); |
| 345 | I915_WRITE(MIPI_DEVICE_READY(port), val); |
| 346 | usleep_range(1000, 1500); |
| 347 | |
| 348 | /* Clear ULPS and set device ready */ |
| 349 | val = I915_READ(MIPI_DEVICE_READY(port)); |
| 350 | val &= ~ULPS_STATE_MASK; |
| 351 | val |= DEVICE_READY; |
| 352 | I915_WRITE(MIPI_DEVICE_READY(port), val); |
Gaurav K Singh | 369602d | 2014-12-05 14:09:28 +0530 | [diff] [blame] | 353 | } |
Gaurav K Singh | 5505a24 | 2014-12-04 10:58:47 +0530 | [diff] [blame] | 354 | } |
| 355 | |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 356 | static void vlv_dsi_device_ready(struct intel_encoder *encoder) |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 357 | { |
| 358 | struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 359 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); |
| 360 | enum port port; |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 361 | u32 val; |
| 362 | |
| 363 | DRM_DEBUG_KMS("\n"); |
| 364 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 365 | mutex_lock(&dev_priv->sb_lock); |
Shobhit Kumar | 2095f9f | 2014-04-09 13:59:30 +0530 | [diff] [blame] | 366 | /* program rcomp for compliance, reduce from 50 ohms to 45 ohms |
| 367 | * needed everytime after power gate */ |
| 368 | vlv_flisdsi_write(dev_priv, 0x04, 0x0004); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 369 | mutex_unlock(&dev_priv->sb_lock); |
Shobhit Kumar | 2095f9f | 2014-04-09 13:59:30 +0530 | [diff] [blame] | 370 | |
| 371 | /* bandgap reset is needed after everytime we do power gate */ |
| 372 | band_gap_reset(dev_priv); |
| 373 | |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 374 | for_each_dsi_port(port, intel_dsi->ports) { |
Shobhit Kumar | aceb365 | 2014-07-03 16:35:41 +0530 | [diff] [blame] | 375 | |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 376 | I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER); |
| 377 | usleep_range(2500, 3000); |
Shobhit Kumar | aceb365 | 2014-07-03 16:35:41 +0530 | [diff] [blame] | 378 | |
Gaurav K Singh | bf344e8 | 2014-12-07 16:13:54 +0530 | [diff] [blame] | 379 | /* Enable MIPI PHY transparent latch |
| 380 | * Common bit for both MIPI Port A & MIPI Port C |
| 381 | * No similar bit in MIPI Port C reg |
| 382 | */ |
Shobhit Kumar | 4ba7d93 | 2015-02-05 17:08:45 +0530 | [diff] [blame] | 383 | val = I915_READ(MIPI_PORT_CTRL(PORT_A)); |
Gaurav K Singh | bf344e8 | 2014-12-07 16:13:54 +0530 | [diff] [blame] | 384 | I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD); |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 385 | usleep_range(1000, 1500); |
Shobhit Kumar | aceb365 | 2014-07-03 16:35:41 +0530 | [diff] [blame] | 386 | |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 387 | I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_EXIT); |
| 388 | usleep_range(2500, 3000); |
| 389 | |
| 390 | I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY); |
| 391 | usleep_range(2500, 3000); |
| 392 | } |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 393 | } |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 394 | |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 395 | static void intel_dsi_device_ready(struct intel_encoder *encoder) |
| 396 | { |
| 397 | struct drm_device *dev = encoder->base.dev; |
| 398 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 399 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 400 | vlv_dsi_device_ready(encoder); |
| 401 | else if (IS_BROXTON(dev)) |
| 402 | bxt_dsi_device_ready(encoder); |
| 403 | } |
| 404 | |
| 405 | static void intel_dsi_port_enable(struct intel_encoder *encoder) |
| 406 | { |
| 407 | struct drm_device *dev = encoder->base.dev; |
| 408 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 409 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc); |
| 410 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); |
| 411 | enum port port; |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 412 | |
| 413 | if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 414 | u32 temp; |
| 415 | |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 416 | temp = I915_READ(VLV_CHICKEN_3); |
| 417 | temp &= ~PIXEL_OVERLAP_CNT_MASK | |
| 418 | intel_dsi->pixel_overlap << |
| 419 | PIXEL_OVERLAP_CNT_SHIFT; |
| 420 | I915_WRITE(VLV_CHICKEN_3, temp); |
| 421 | } |
| 422 | |
| 423 | for_each_dsi_port(port, intel_dsi->ports) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 424 | i915_reg_t port_ctrl = IS_BROXTON(dev) ? |
| 425 | BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port); |
| 426 | u32 temp; |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 427 | |
| 428 | temp = I915_READ(port_ctrl); |
| 429 | |
| 430 | temp &= ~LANE_CONFIGURATION_MASK; |
| 431 | temp &= ~DUAL_LINK_MODE_MASK; |
| 432 | |
Jani Nikula | 701d25b | 2016-03-18 17:05:43 +0200 | [diff] [blame] | 433 | if (intel_dsi->ports == (BIT(PORT_A) | BIT(PORT_C))) { |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 434 | temp |= (intel_dsi->dual_link - 1) |
| 435 | << DUAL_LINK_MODE_SHIFT; |
| 436 | temp |= intel_crtc->pipe ? |
| 437 | LANE_CONFIGURATION_DUAL_LINK_B : |
| 438 | LANE_CONFIGURATION_DUAL_LINK_A; |
| 439 | } |
| 440 | /* assert ip_tg_enable signal */ |
| 441 | I915_WRITE(port_ctrl, temp | DPI_ENABLE); |
| 442 | POSTING_READ(port_ctrl); |
| 443 | } |
| 444 | } |
| 445 | |
| 446 | static void intel_dsi_port_disable(struct intel_encoder *encoder) |
| 447 | { |
| 448 | struct drm_device *dev = encoder->base.dev; |
| 449 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 450 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); |
| 451 | enum port port; |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 452 | |
| 453 | for_each_dsi_port(port, intel_dsi->ports) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 454 | i915_reg_t port_ctrl = IS_BROXTON(dev) ? |
| 455 | BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port); |
| 456 | u32 temp; |
| 457 | |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 458 | /* de-assert ip_tg_enable signal */ |
Shashank Sharma | b389a45 | 2015-09-01 19:41:44 +0530 | [diff] [blame] | 459 | temp = I915_READ(port_ctrl); |
| 460 | I915_WRITE(port_ctrl, temp & ~DPI_ENABLE); |
| 461 | POSTING_READ(port_ctrl); |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 462 | } |
| 463 | } |
| 464 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 465 | static void intel_dsi_enable(struct intel_encoder *encoder) |
| 466 | { |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 467 | struct drm_device *dev = encoder->base.dev; |
| 468 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 469 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); |
Jani Nikula | 4934b65 | 2015-01-22 15:01:35 +0200 | [diff] [blame] | 470 | enum port port; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 471 | |
| 472 | DRM_DEBUG_KMS("\n"); |
| 473 | |
Jani Nikula | 4934b65 | 2015-01-22 15:01:35 +0200 | [diff] [blame] | 474 | if (is_cmd_mode(intel_dsi)) { |
| 475 | for_each_dsi_port(port, intel_dsi->ports) |
| 476 | I915_WRITE(MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4); |
| 477 | } else { |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 478 | msleep(20); /* XXX */ |
Jani Nikula | f03e417 | 2015-01-16 14:27:16 +0200 | [diff] [blame] | 479 | for_each_dsi_port(port, intel_dsi->ports) |
Jani Nikula | a2581a9 | 2015-01-16 14:27:26 +0200 | [diff] [blame] | 480 | dpi_send_cmd(intel_dsi, TURN_ON, false, port); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 481 | msleep(100); |
| 482 | |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 483 | drm_panel_enable(intel_dsi->panel); |
Shobhit Kumar | 2634fd7 | 2014-04-09 13:59:31 +0530 | [diff] [blame] | 484 | |
Jani Nikula | 7f6a6a4 | 2015-01-16 14:27:19 +0200 | [diff] [blame] | 485 | for_each_dsi_port(port, intel_dsi->ports) |
| 486 | wait_for_dsi_fifo_empty(intel_dsi, port); |
Shobhit Kumar | 1381308 | 2014-07-12 17:17:22 +0530 | [diff] [blame] | 487 | |
Gaurav K Singh | 5505a24 | 2014-12-04 10:58:47 +0530 | [diff] [blame] | 488 | intel_dsi_port_enable(encoder); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 489 | } |
Shobhit Kumar | b029e66 | 2015-06-26 14:32:10 +0530 | [diff] [blame] | 490 | |
| 491 | intel_panel_enable_backlight(intel_dsi->attached_connector); |
Shobhit Kumar | 2634fd7 | 2014-04-09 13:59:31 +0530 | [diff] [blame] | 492 | } |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 493 | |
Jani Nikula | e3488e7 | 2015-11-27 12:21:44 +0200 | [diff] [blame] | 494 | static void intel_dsi_prepare(struct intel_encoder *intel_encoder); |
| 495 | |
Shobhit Kumar | 2634fd7 | 2014-04-09 13:59:31 +0530 | [diff] [blame] | 496 | static void intel_dsi_pre_enable(struct intel_encoder *encoder) |
| 497 | { |
Shobhit Kumar | 20e5bf6 | 2014-04-09 13:59:32 +0530 | [diff] [blame] | 498 | struct drm_device *dev = encoder->base.dev; |
| 499 | struct drm_i915_private *dev_priv = dev->dev_private; |
Shobhit Kumar | 2634fd7 | 2014-04-09 13:59:31 +0530 | [diff] [blame] | 500 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); |
Shobhit Kumar | 20e5bf6 | 2014-04-09 13:59:32 +0530 | [diff] [blame] | 501 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc); |
| 502 | enum pipe pipe = intel_crtc->pipe; |
Jani Nikula | 7f6a6a4 | 2015-01-16 14:27:19 +0200 | [diff] [blame] | 503 | enum port port; |
Shobhit Kumar | 20e5bf6 | 2014-04-09 13:59:32 +0530 | [diff] [blame] | 504 | u32 tmp; |
Shobhit Kumar | 2634fd7 | 2014-04-09 13:59:31 +0530 | [diff] [blame] | 505 | |
| 506 | DRM_DEBUG_KMS("\n"); |
| 507 | |
Ville Syrjälä | f00b568 | 2016-03-15 16:40:03 +0200 | [diff] [blame] | 508 | /* |
| 509 | * The BIOS may leave the PLL in a wonky state where it doesn't |
| 510 | * lock. It needs to be fully powered down to fix it. |
| 511 | */ |
| 512 | intel_disable_dsi_pll(encoder); |
Jani Nikula | e3488e7 | 2015-11-27 12:21:44 +0200 | [diff] [blame] | 513 | intel_enable_dsi_pll(encoder); |
Ville Syrjälä | f00b568 | 2016-03-15 16:40:03 +0200 | [diff] [blame] | 514 | |
Ramalingam C | 58d4d32 | 2016-02-03 18:20:46 +0530 | [diff] [blame] | 515 | intel_dsi_prepare(encoder); |
Jani Nikula | e3488e7 | 2015-11-27 12:21:44 +0200 | [diff] [blame] | 516 | |
Shobhit Kumar | fc45e82 | 2015-06-26 14:32:09 +0530 | [diff] [blame] | 517 | /* Panel Enable over CRC PMIC */ |
| 518 | if (intel_dsi->gpio_panel) |
| 519 | gpiod_set_value_cansleep(intel_dsi->gpio_panel, 1); |
| 520 | |
| 521 | msleep(intel_dsi->panel_on_delay); |
| 522 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 523 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 524 | /* |
| 525 | * Disable DPOunit clock gating, can stall pipe |
| 526 | * and we need DPLL REFA always enabled |
| 527 | */ |
| 528 | tmp = I915_READ(DPLL(pipe)); |
| 529 | tmp |= DPLL_REF_CLK_ENABLE_VLV; |
| 530 | I915_WRITE(DPLL(pipe), tmp); |
Shobhit Kumar | 20e5bf6 | 2014-04-09 13:59:32 +0530 | [diff] [blame] | 531 | |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 532 | /* update the hw state for DPLL */ |
| 533 | intel_crtc->config->dpll_hw_state.dpll = |
| 534 | DPLL_INTEGRATED_REF_CLK_VLV | |
| 535 | DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS; |
Shobhit Kumar | f573de5 | 2014-07-30 20:32:37 +0530 | [diff] [blame] | 536 | |
Shashank Sharma | 37ab081 | 2015-09-01 19:41:42 +0530 | [diff] [blame] | 537 | tmp = I915_READ(DSPCLK_GATE_D); |
| 538 | tmp |= DPOUNIT_CLOCK_GATE_DISABLE; |
| 539 | I915_WRITE(DSPCLK_GATE_D, tmp); |
| 540 | } |
Shobhit Kumar | 2634fd7 | 2014-04-09 13:59:31 +0530 | [diff] [blame] | 541 | |
| 542 | /* put device in ready state */ |
| 543 | intel_dsi_device_ready(encoder); |
| 544 | |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 545 | drm_panel_prepare(intel_dsi->panel); |
Shobhit Kumar | 20e5bf6 | 2014-04-09 13:59:32 +0530 | [diff] [blame] | 546 | |
Jani Nikula | 7f6a6a4 | 2015-01-16 14:27:19 +0200 | [diff] [blame] | 547 | for_each_dsi_port(port, intel_dsi->ports) |
| 548 | wait_for_dsi_fifo_empty(intel_dsi, port); |
Shobhit Kumar | 1381308 | 2014-07-12 17:17:22 +0530 | [diff] [blame] | 549 | |
Shobhit Kumar | 2634fd7 | 2014-04-09 13:59:31 +0530 | [diff] [blame] | 550 | /* Enable port in pre-enable phase itself because as per hw team |
| 551 | * recommendation, port should be enabled befor plane & pipe */ |
| 552 | intel_dsi_enable(encoder); |
| 553 | } |
| 554 | |
| 555 | static void intel_dsi_enable_nop(struct intel_encoder *encoder) |
| 556 | { |
| 557 | DRM_DEBUG_KMS("\n"); |
| 558 | |
| 559 | /* for DSI port enable has to be done before pipe |
| 560 | * and plane enable, so port enable is done in |
| 561 | * pre_enable phase itself unlike other encoders |
| 562 | */ |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 563 | } |
| 564 | |
Imre Deak | c315faf | 2014-05-27 19:00:09 +0300 | [diff] [blame] | 565 | static void intel_dsi_pre_disable(struct intel_encoder *encoder) |
| 566 | { |
| 567 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); |
Jani Nikula | f03e417 | 2015-01-16 14:27:16 +0200 | [diff] [blame] | 568 | enum port port; |
Imre Deak | c315faf | 2014-05-27 19:00:09 +0300 | [diff] [blame] | 569 | |
| 570 | DRM_DEBUG_KMS("\n"); |
| 571 | |
Shobhit Kumar | b029e66 | 2015-06-26 14:32:10 +0530 | [diff] [blame] | 572 | intel_panel_disable_backlight(intel_dsi->attached_connector); |
| 573 | |
Imre Deak | c315faf | 2014-05-27 19:00:09 +0300 | [diff] [blame] | 574 | if (is_vid_mode(intel_dsi)) { |
| 575 | /* Send Shutdown command to the panel in LP mode */ |
Jani Nikula | f03e417 | 2015-01-16 14:27:16 +0200 | [diff] [blame] | 576 | for_each_dsi_port(port, intel_dsi->ports) |
Jani Nikula | a2581a9 | 2015-01-16 14:27:26 +0200 | [diff] [blame] | 577 | dpi_send_cmd(intel_dsi, SHUTDOWN, false, port); |
Imre Deak | c315faf | 2014-05-27 19:00:09 +0300 | [diff] [blame] | 578 | msleep(10); |
| 579 | } |
| 580 | } |
| 581 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 582 | static void intel_dsi_disable(struct intel_encoder *encoder) |
| 583 | { |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 584 | struct drm_device *dev = encoder->base.dev; |
| 585 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 586 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); |
Gaurav K Singh | 384f02a | 2014-12-05 14:22:44 +0530 | [diff] [blame] | 587 | enum port port; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 588 | u32 temp; |
| 589 | |
| 590 | DRM_DEBUG_KMS("\n"); |
| 591 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 592 | if (is_vid_mode(intel_dsi)) { |
Jani Nikula | 7f6a6a4 | 2015-01-16 14:27:19 +0200 | [diff] [blame] | 593 | for_each_dsi_port(port, intel_dsi->ports) |
| 594 | wait_for_dsi_fifo_empty(intel_dsi, port); |
Shobhit Kumar | 1381308 | 2014-07-12 17:17:22 +0530 | [diff] [blame] | 595 | |
Gaurav K Singh | 5505a24 | 2014-12-04 10:58:47 +0530 | [diff] [blame] | 596 | intel_dsi_port_disable(encoder); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 597 | msleep(2); |
| 598 | } |
| 599 | |
Gaurav K Singh | 384f02a | 2014-12-05 14:22:44 +0530 | [diff] [blame] | 600 | for_each_dsi_port(port, intel_dsi->ports) { |
| 601 | /* Panel commands can be sent when clock is in LP11 */ |
| 602 | I915_WRITE(MIPI_DEVICE_READY(port), 0x0); |
Shobhit Kumar | 339023e | 2014-04-09 13:59:34 +0530 | [diff] [blame] | 603 | |
Shashank Sharma | b389a45 | 2015-09-01 19:41:44 +0530 | [diff] [blame] | 604 | intel_dsi_reset_clocks(encoder, port); |
Gaurav K Singh | 384f02a | 2014-12-05 14:22:44 +0530 | [diff] [blame] | 605 | I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP); |
Shobhit Kumar | 339023e | 2014-04-09 13:59:34 +0530 | [diff] [blame] | 606 | |
Gaurav K Singh | 384f02a | 2014-12-05 14:22:44 +0530 | [diff] [blame] | 607 | temp = I915_READ(MIPI_DSI_FUNC_PRG(port)); |
| 608 | temp &= ~VID_MODE_FORMAT_MASK; |
| 609 | I915_WRITE(MIPI_DSI_FUNC_PRG(port), temp); |
Shobhit Kumar | 339023e | 2014-04-09 13:59:34 +0530 | [diff] [blame] | 610 | |
Gaurav K Singh | 384f02a | 2014-12-05 14:22:44 +0530 | [diff] [blame] | 611 | I915_WRITE(MIPI_DEVICE_READY(port), 0x1); |
| 612 | } |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 613 | /* if disable packets are sent before sending shutdown packet then in |
| 614 | * some next enable sequence send turn on packet error is observed */ |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 615 | drm_panel_disable(intel_dsi->panel); |
Shobhit Kumar | 1381308 | 2014-07-12 17:17:22 +0530 | [diff] [blame] | 616 | |
Jani Nikula | 7f6a6a4 | 2015-01-16 14:27:19 +0200 | [diff] [blame] | 617 | for_each_dsi_port(port, intel_dsi->ports) |
| 618 | wait_for_dsi_fifo_empty(intel_dsi, port); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 619 | } |
| 620 | |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 621 | static void intel_dsi_clear_device_ready(struct intel_encoder *encoder) |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 622 | { |
Shashank Sharma | b389a45 | 2015-09-01 19:41:44 +0530 | [diff] [blame] | 623 | struct drm_device *dev = encoder->base.dev; |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 624 | struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; |
Gaurav K Singh | 384f02a | 2014-12-05 14:22:44 +0530 | [diff] [blame] | 625 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); |
| 626 | enum port port; |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 627 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 628 | DRM_DEBUG_KMS("\n"); |
Gaurav K Singh | 384f02a | 2014-12-05 14:22:44 +0530 | [diff] [blame] | 629 | for_each_dsi_port(port, intel_dsi->ports) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 630 | /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */ |
| 631 | i915_reg_t port_ctrl = IS_BROXTON(dev) ? |
| 632 | BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A); |
| 633 | u32 val; |
ymohanma | be4fc04 | 2013-08-27 23:40:56 +0300 | [diff] [blame] | 634 | |
Gaurav K Singh | 384f02a | 2014-12-05 14:22:44 +0530 | [diff] [blame] | 635 | I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY | |
| 636 | ULPS_STATE_ENTER); |
| 637 | usleep_range(2000, 2500); |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 638 | |
Gaurav K Singh | 384f02a | 2014-12-05 14:22:44 +0530 | [diff] [blame] | 639 | I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY | |
| 640 | ULPS_STATE_EXIT); |
| 641 | usleep_range(2000, 2500); |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 642 | |
Gaurav K Singh | 384f02a | 2014-12-05 14:22:44 +0530 | [diff] [blame] | 643 | I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY | |
| 644 | ULPS_STATE_ENTER); |
| 645 | usleep_range(2000, 2500); |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 646 | |
Gaurav K Singh | 384f02a | 2014-12-05 14:22:44 +0530 | [diff] [blame] | 647 | /* Wait till Clock lanes are in LP-00 state for MIPI Port A |
| 648 | * only. MIPI Port C has no similar bit for checking |
| 649 | */ |
Shashank Sharma | b389a45 | 2015-09-01 19:41:44 +0530 | [diff] [blame] | 650 | if (wait_for(((I915_READ(port_ctrl) & AFE_LATCHOUT) |
| 651 | == 0x00000), 30)) |
Gaurav K Singh | 384f02a | 2014-12-05 14:22:44 +0530 | [diff] [blame] | 652 | DRM_ERROR("DSI LP not going Low\n"); |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 653 | |
Shashank Sharma | b389a45 | 2015-09-01 19:41:44 +0530 | [diff] [blame] | 654 | /* Disable MIPI PHY transparent latch */ |
| 655 | val = I915_READ(port_ctrl); |
| 656 | I915_WRITE(port_ctrl, val & ~LP_OUTPUT_HOLD); |
Gaurav K Singh | 384f02a | 2014-12-05 14:22:44 +0530 | [diff] [blame] | 657 | usleep_range(1000, 1500); |
Shobhit Kumar | aceb365 | 2014-07-03 16:35:41 +0530 | [diff] [blame] | 658 | |
Gaurav K Singh | 384f02a | 2014-12-05 14:22:44 +0530 | [diff] [blame] | 659 | I915_WRITE(MIPI_DEVICE_READY(port), 0x00); |
| 660 | usleep_range(2000, 2500); |
| 661 | } |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 662 | |
Shashank Sharma | fe88fc6 | 2015-09-01 19:41:39 +0530 | [diff] [blame] | 663 | intel_disable_dsi_pll(encoder); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 664 | } |
Shobhit Kumar | 20e5bf6 | 2014-04-09 13:59:32 +0530 | [diff] [blame] | 665 | |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 666 | static void intel_dsi_post_disable(struct intel_encoder *encoder) |
| 667 | { |
Shobhit Kumar | 20e5bf6 | 2014-04-09 13:59:32 +0530 | [diff] [blame] | 668 | struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 669 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); |
| 670 | |
| 671 | DRM_DEBUG_KMS("\n"); |
| 672 | |
Imre Deak | c315faf | 2014-05-27 19:00:09 +0300 | [diff] [blame] | 673 | intel_dsi_disable(encoder); |
| 674 | |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 675 | intel_dsi_clear_device_ready(encoder); |
| 676 | |
Uma Shankar | d6e3af5 | 2016-02-18 13:49:26 +0200 | [diff] [blame] | 677 | if (!IS_BROXTON(dev_priv)) { |
| 678 | u32 val; |
| 679 | |
| 680 | val = I915_READ(DSPCLK_GATE_D); |
| 681 | val &= ~DPOUNIT_CLOCK_GATE_DISABLE; |
| 682 | I915_WRITE(DSPCLK_GATE_D, val); |
| 683 | } |
Shobhit Kumar | 20e5bf6 | 2014-04-09 13:59:32 +0530 | [diff] [blame] | 684 | |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 685 | drm_panel_unprepare(intel_dsi->panel); |
Shobhit Kumar | df38e65 | 2014-04-14 11:18:26 +0530 | [diff] [blame] | 686 | |
| 687 | msleep(intel_dsi->panel_off_delay); |
| 688 | msleep(intel_dsi->panel_pwr_cycle_delay); |
Shobhit Kumar | fc45e82 | 2015-06-26 14:32:09 +0530 | [diff] [blame] | 689 | |
| 690 | /* Panel Disable over CRC PMIC */ |
| 691 | if (intel_dsi->gpio_panel) |
| 692 | gpiod_set_value_cansleep(intel_dsi->gpio_panel, 0); |
Shobhit Kumar | 1dbd7cb | 2013-12-11 17:52:05 +0530 | [diff] [blame] | 693 | } |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 694 | |
| 695 | static bool intel_dsi_get_hw_state(struct intel_encoder *encoder, |
| 696 | enum pipe *pipe) |
| 697 | { |
| 698 | struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; |
Gaurav K Singh | c0beefd | 2014-12-09 10:59:20 +0530 | [diff] [blame] | 699 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); |
| 700 | struct drm_device *dev = encoder->base.dev; |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 701 | enum intel_display_power_domain power_domain; |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 702 | enum port port; |
Jani Nikula | 1dcec2f | 2016-03-15 21:51:11 +0200 | [diff] [blame] | 703 | bool active = false; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 704 | |
| 705 | DRM_DEBUG_KMS("\n"); |
| 706 | |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 707 | power_domain = intel_display_port_power_domain(encoder); |
Imre Deak | 3f3f42b | 2016-02-12 18:55:19 +0200 | [diff] [blame] | 708 | if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 709 | return false; |
| 710 | |
Imre Deak | db18b6a | 2016-03-24 12:41:40 +0200 | [diff] [blame] | 711 | /* |
| 712 | * On Broxton the PLL needs to be enabled with a valid divider |
| 713 | * configuration, otherwise accessing DSI registers will hang the |
| 714 | * machine. See BSpec North Display Engine registers/MIPI[BXT]. |
| 715 | */ |
| 716 | if (IS_BROXTON(dev_priv) && !intel_dsi_pll_is_enabled(dev_priv)) |
| 717 | goto out_put_power; |
| 718 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 719 | /* XXX: this only works for one DSI output */ |
Gaurav K Singh | c0beefd | 2014-12-09 10:59:20 +0530 | [diff] [blame] | 720 | for_each_dsi_port(port, intel_dsi->ports) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 721 | i915_reg_t ctrl_reg = IS_BROXTON(dev) ? |
| 722 | BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port); |
Jani Nikula | 1dcec2f | 2016-03-15 21:51:11 +0200 | [diff] [blame] | 723 | bool enabled = I915_READ(ctrl_reg) & DPI_ENABLE; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 724 | |
Gaurav K Singh | c0beefd | 2014-12-09 10:59:20 +0530 | [diff] [blame] | 725 | /* Due to some hardware limitations on BYT, MIPI Port C DPI |
| 726 | * Enable bit does not get set. To check whether DSI Port C |
| 727 | * was enabled in BIOS, check the Pipe B enable bit |
| 728 | */ |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 729 | if (IS_VALLEYVIEW(dev) && port == PORT_C) |
Jani Nikula | 1dcec2f | 2016-03-15 21:51:11 +0200 | [diff] [blame] | 730 | enabled = I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE; |
Gaurav K Singh | c0beefd | 2014-12-09 10:59:20 +0530 | [diff] [blame] | 731 | |
Jani Nikula | 1dcec2f | 2016-03-15 21:51:11 +0200 | [diff] [blame] | 732 | /* Try command mode if video mode not enabled */ |
| 733 | if (!enabled) { |
| 734 | u32 tmp = I915_READ(MIPI_DSI_FUNC_PRG(port)); |
| 735 | enabled = tmp & CMD_MODE_DATA_WIDTH_MASK; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 736 | } |
Jani Nikula | 1dcec2f | 2016-03-15 21:51:11 +0200 | [diff] [blame] | 737 | |
| 738 | if (!enabled) |
| 739 | continue; |
| 740 | |
| 741 | if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY)) |
| 742 | continue; |
| 743 | |
Jani Nikula | 6b93e9c | 2016-03-15 21:51:12 +0200 | [diff] [blame] | 744 | if (IS_BROXTON(dev_priv)) { |
| 745 | u32 tmp = I915_READ(MIPI_CTRL(port)); |
| 746 | tmp &= BXT_PIPE_SELECT_MASK; |
| 747 | tmp >>= BXT_PIPE_SELECT_SHIFT; |
| 748 | |
| 749 | if (WARN_ON(tmp > PIPE_C)) |
| 750 | continue; |
| 751 | |
| 752 | *pipe = tmp; |
| 753 | } else { |
| 754 | *pipe = port == PORT_A ? PIPE_A : PIPE_B; |
| 755 | } |
| 756 | |
Jani Nikula | 1dcec2f | 2016-03-15 21:51:11 +0200 | [diff] [blame] | 757 | active = true; |
| 758 | break; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 759 | } |
Jani Nikula | 1dcec2f | 2016-03-15 21:51:11 +0200 | [diff] [blame] | 760 | |
Imre Deak | db18b6a | 2016-03-24 12:41:40 +0200 | [diff] [blame] | 761 | out_put_power: |
Imre Deak | 3f3f42b | 2016-02-12 18:55:19 +0200 | [diff] [blame] | 762 | intel_display_power_put(dev_priv, power_domain); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 763 | |
Jani Nikula | 1dcec2f | 2016-03-15 21:51:11 +0200 | [diff] [blame] | 764 | return active; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 765 | } |
| 766 | |
Ramalingam C | 6f0e753 | 2016-04-07 14:36:07 +0530 | [diff] [blame] | 767 | static void bxt_dsi_get_pipe_config(struct intel_encoder *encoder, |
| 768 | struct intel_crtc_state *pipe_config) |
| 769 | { |
| 770 | struct drm_device *dev = encoder->base.dev; |
| 771 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 772 | struct drm_display_mode *adjusted_mode = |
| 773 | &pipe_config->base.adjusted_mode; |
| 774 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base); |
| 775 | unsigned int bpp, fmt; |
| 776 | enum port port; |
| 777 | u16 vfp, vsync, vbp; |
| 778 | |
| 779 | /* |
| 780 | * Atleast one port is active as encoder->get_config called only if |
| 781 | * encoder->get_hw_state() returns true. |
| 782 | */ |
| 783 | for_each_dsi_port(port, intel_dsi->ports) { |
| 784 | if (I915_READ(BXT_MIPI_PORT_CTRL(port)) & DPI_ENABLE) |
| 785 | break; |
| 786 | } |
| 787 | |
| 788 | fmt = I915_READ(MIPI_DSI_FUNC_PRG(port)) & VID_MODE_FORMAT_MASK; |
| 789 | pipe_config->pipe_bpp = |
| 790 | mipi_dsi_pixel_format_to_bpp( |
| 791 | pixel_format_from_register_bits(fmt)); |
| 792 | bpp = pipe_config->pipe_bpp; |
| 793 | |
| 794 | /* In terms of pixels */ |
| 795 | adjusted_mode->crtc_hdisplay = |
| 796 | I915_READ(BXT_MIPI_TRANS_HACTIVE(port)); |
| 797 | adjusted_mode->crtc_vdisplay = |
| 798 | I915_READ(BXT_MIPI_TRANS_VACTIVE(port)); |
| 799 | adjusted_mode->crtc_vtotal = |
| 800 | I915_READ(BXT_MIPI_TRANS_VTOTAL(port)); |
| 801 | |
| 802 | /* |
| 803 | * TODO: Retrieve hfp, hsync and hbp. Adjust them for dual link and |
| 804 | * calculate hsync_start, hsync_end, htotal and hblank_end |
| 805 | */ |
| 806 | |
| 807 | /* vertical values are in terms of lines */ |
| 808 | vfp = I915_READ(MIPI_VFP_COUNT(port)); |
| 809 | vsync = I915_READ(MIPI_VSYNC_PADDING_COUNT(port)); |
| 810 | vbp = I915_READ(MIPI_VBP_COUNT(port)); |
| 811 | |
| 812 | adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay; |
| 813 | |
| 814 | adjusted_mode->crtc_vsync_start = |
| 815 | vfp + adjusted_mode->crtc_vdisplay; |
| 816 | adjusted_mode->crtc_vsync_end = |
| 817 | vsync + adjusted_mode->crtc_vsync_start; |
| 818 | adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay; |
| 819 | adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal; |
| 820 | } |
| 821 | |
| 822 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 823 | static void intel_dsi_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 824 | struct intel_crtc_state *pipe_config) |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 825 | { |
Ramalingam C | 6f0e753 | 2016-04-07 14:36:07 +0530 | [diff] [blame] | 826 | struct drm_device *dev = encoder->base.dev; |
Jani Nikula | d7d85d8 | 2016-01-08 12:45:39 +0200 | [diff] [blame] | 827 | u32 pclk; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 828 | DRM_DEBUG_KMS("\n"); |
| 829 | |
Jani Nikula | a65347b | 2015-11-27 12:21:46 +0200 | [diff] [blame] | 830 | pipe_config->has_dsi_encoder = true; |
| 831 | |
Ramalingam C | 6f0e753 | 2016-04-07 14:36:07 +0530 | [diff] [blame] | 832 | if (IS_BROXTON(dev)) |
| 833 | bxt_dsi_get_pipe_config(encoder, pipe_config); |
| 834 | |
Shobhit Kumar | f573de5 | 2014-07-30 20:32:37 +0530 | [diff] [blame] | 835 | /* |
| 836 | * DPLL_MD is not used in case of DSI, reading will get some default value |
| 837 | * set dpll_md = 0 |
| 838 | */ |
| 839 | pipe_config->dpll_hw_state.dpll_md = 0; |
| 840 | |
Jani Nikula | d7d85d8 | 2016-01-08 12:45:39 +0200 | [diff] [blame] | 841 | pclk = intel_dsi_get_pclk(encoder, pipe_config->pipe_bpp); |
Shobhit Kumar | f573de5 | 2014-07-30 20:32:37 +0530 | [diff] [blame] | 842 | if (!pclk) |
| 843 | return; |
| 844 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 845 | pipe_config->base.adjusted_mode.crtc_clock = pclk; |
Shobhit Kumar | f573de5 | 2014-07-30 20:32:37 +0530 | [diff] [blame] | 846 | pipe_config->port_clock = pclk; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 847 | } |
| 848 | |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 849 | static enum drm_mode_status |
| 850 | intel_dsi_mode_valid(struct drm_connector *connector, |
| 851 | struct drm_display_mode *mode) |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 852 | { |
| 853 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 854 | struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode; |
Mika Kahola | 759a1e9 | 2015-08-18 14:37:01 +0300 | [diff] [blame] | 855 | int max_dotclk = to_i915(connector->dev)->max_dotclk_freq; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 856 | |
| 857 | DRM_DEBUG_KMS("\n"); |
| 858 | |
| 859 | if (mode->flags & DRM_MODE_FLAG_DBLSCAN) { |
| 860 | DRM_DEBUG_KMS("MODE_NO_DBLESCAN\n"); |
| 861 | return MODE_NO_DBLESCAN; |
| 862 | } |
| 863 | |
| 864 | if (fixed_mode) { |
| 865 | if (mode->hdisplay > fixed_mode->hdisplay) |
| 866 | return MODE_PANEL; |
| 867 | if (mode->vdisplay > fixed_mode->vdisplay) |
| 868 | return MODE_PANEL; |
Mika Kahola | 759a1e9 | 2015-08-18 14:37:01 +0300 | [diff] [blame] | 869 | if (fixed_mode->clock > max_dotclk) |
| 870 | return MODE_CLOCK_HIGH; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 871 | } |
| 872 | |
Jani Nikula | 36d21f4 | 2015-01-16 14:27:20 +0200 | [diff] [blame] | 873 | return MODE_OK; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 874 | } |
| 875 | |
| 876 | /* return txclkesc cycles in terms of divider and duration in us */ |
| 877 | static u16 txclkesc(u32 divider, unsigned int us) |
| 878 | { |
| 879 | switch (divider) { |
| 880 | case ESCAPE_CLOCK_DIVIDER_1: |
| 881 | default: |
| 882 | return 20 * us; |
| 883 | case ESCAPE_CLOCK_DIVIDER_2: |
| 884 | return 10 * us; |
| 885 | case ESCAPE_CLOCK_DIVIDER_4: |
| 886 | return 5 * us; |
| 887 | } |
| 888 | } |
| 889 | |
| 890 | /* return pixels in terms of txbyteclkhs */ |
Shobhit Kumar | 7f0c860 | 2014-07-30 20:34:57 +0530 | [diff] [blame] | 891 | static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count, |
| 892 | u16 burst_mode_ratio) |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 893 | { |
Shobhit Kumar | 7f0c860 | 2014-07-30 20:34:57 +0530 | [diff] [blame] | 894 | return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio, |
Daniel Vetter | 7f3de83 | 2014-07-30 22:34:27 +0200 | [diff] [blame] | 895 | 8 * 100), lane_count); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 896 | } |
| 897 | |
| 898 | static void set_dsi_timings(struct drm_encoder *encoder, |
Ville Syrjälä | 5e7234c | 2015-09-25 16:37:43 +0300 | [diff] [blame] | 899 | const struct drm_display_mode *adjusted_mode) |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 900 | { |
| 901 | struct drm_device *dev = encoder->dev; |
| 902 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 903 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); |
Gaurav K Singh | aa102d2 | 2014-12-04 10:58:54 +0530 | [diff] [blame] | 904 | enum port port; |
Jani Nikula | 1e78aa0 | 2016-03-16 12:21:40 +0200 | [diff] [blame] | 905 | unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 906 | unsigned int lane_count = intel_dsi->lane_count; |
| 907 | |
| 908 | u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp; |
| 909 | |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 910 | hactive = adjusted_mode->crtc_hdisplay; |
| 911 | hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay; |
| 912 | hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start; |
| 913 | hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 914 | |
Gaurav K Singh | aa102d2 | 2014-12-04 10:58:54 +0530 | [diff] [blame] | 915 | if (intel_dsi->dual_link) { |
| 916 | hactive /= 2; |
| 917 | if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) |
| 918 | hactive += intel_dsi->pixel_overlap; |
| 919 | hfp /= 2; |
| 920 | hsync /= 2; |
| 921 | hbp /= 2; |
| 922 | } |
| 923 | |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 924 | vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay; |
| 925 | vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start; |
| 926 | vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 927 | |
| 928 | /* horizontal values are in terms of high speed byte clock */ |
Shobhit Kumar | 7f0c860 | 2014-07-30 20:34:57 +0530 | [diff] [blame] | 929 | hactive = txbyteclkhs(hactive, bpp, lane_count, |
Daniel Vetter | 7f3de83 | 2014-07-30 22:34:27 +0200 | [diff] [blame] | 930 | intel_dsi->burst_mode_ratio); |
Shobhit Kumar | 7f0c860 | 2014-07-30 20:34:57 +0530 | [diff] [blame] | 931 | hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio); |
| 932 | hsync = txbyteclkhs(hsync, bpp, lane_count, |
Daniel Vetter | 7f3de83 | 2014-07-30 22:34:27 +0200 | [diff] [blame] | 933 | intel_dsi->burst_mode_ratio); |
Shobhit Kumar | 7f0c860 | 2014-07-30 20:34:57 +0530 | [diff] [blame] | 934 | hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 935 | |
Gaurav K Singh | aa102d2 | 2014-12-04 10:58:54 +0530 | [diff] [blame] | 936 | for_each_dsi_port(port, intel_dsi->ports) { |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 937 | if (IS_BROXTON(dev)) { |
| 938 | /* |
| 939 | * Program hdisplay and vdisplay on MIPI transcoder. |
| 940 | * This is different from calculated hactive and |
| 941 | * vactive, as they are calculated per channel basis, |
| 942 | * whereas these values should be based on resolution. |
| 943 | */ |
| 944 | I915_WRITE(BXT_MIPI_TRANS_HACTIVE(port), |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 945 | adjusted_mode->crtc_hdisplay); |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 946 | I915_WRITE(BXT_MIPI_TRANS_VACTIVE(port), |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 947 | adjusted_mode->crtc_vdisplay); |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 948 | I915_WRITE(BXT_MIPI_TRANS_VTOTAL(port), |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 949 | adjusted_mode->crtc_vtotal); |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 950 | } |
| 951 | |
Gaurav K Singh | aa102d2 | 2014-12-04 10:58:54 +0530 | [diff] [blame] | 952 | I915_WRITE(MIPI_HACTIVE_AREA_COUNT(port), hactive); |
| 953 | I915_WRITE(MIPI_HFP_COUNT(port), hfp); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 954 | |
Gaurav K Singh | aa102d2 | 2014-12-04 10:58:54 +0530 | [diff] [blame] | 955 | /* meaningful for video mode non-burst sync pulse mode only, |
| 956 | * can be zero for non-burst sync events and burst modes */ |
| 957 | I915_WRITE(MIPI_HSYNC_PADDING_COUNT(port), hsync); |
| 958 | I915_WRITE(MIPI_HBP_COUNT(port), hbp); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 959 | |
Gaurav K Singh | aa102d2 | 2014-12-04 10:58:54 +0530 | [diff] [blame] | 960 | /* vertical values are in terms of lines */ |
| 961 | I915_WRITE(MIPI_VFP_COUNT(port), vfp); |
| 962 | I915_WRITE(MIPI_VSYNC_PADDING_COUNT(port), vsync); |
| 963 | I915_WRITE(MIPI_VBP_COUNT(port), vbp); |
| 964 | } |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 965 | } |
| 966 | |
Jani Nikula | 1e78aa0 | 2016-03-16 12:21:40 +0200 | [diff] [blame] | 967 | static u32 pixel_format_to_reg(enum mipi_dsi_pixel_format fmt) |
| 968 | { |
| 969 | switch (fmt) { |
| 970 | case MIPI_DSI_FMT_RGB888: |
| 971 | return VID_MODE_FORMAT_RGB888; |
| 972 | case MIPI_DSI_FMT_RGB666: |
| 973 | return VID_MODE_FORMAT_RGB666; |
| 974 | case MIPI_DSI_FMT_RGB666_PACKED: |
| 975 | return VID_MODE_FORMAT_RGB666_PACKED; |
| 976 | case MIPI_DSI_FMT_RGB565: |
| 977 | return VID_MODE_FORMAT_RGB565; |
| 978 | default: |
| 979 | MISSING_CASE(fmt); |
| 980 | return VID_MODE_FORMAT_RGB666; |
| 981 | } |
| 982 | } |
| 983 | |
Daniel Vetter | 07e4fb9 | 2014-04-24 23:54:59 +0200 | [diff] [blame] | 984 | static void intel_dsi_prepare(struct intel_encoder *intel_encoder) |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 985 | { |
| 986 | struct drm_encoder *encoder = &intel_encoder->base; |
| 987 | struct drm_device *dev = encoder->dev; |
| 988 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 989 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc); |
| 990 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 991 | const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode; |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 992 | enum port port; |
Jani Nikula | 1e78aa0 | 2016-03-16 12:21:40 +0200 | [diff] [blame] | 993 | unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 994 | u32 val, tmp; |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 995 | u16 mode_hdisplay; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 996 | |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 997 | DRM_DEBUG_KMS("pipe %c\n", pipe_name(intel_crtc->pipe)); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 998 | |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 999 | mode_hdisplay = adjusted_mode->crtc_hdisplay; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1000 | |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1001 | if (intel_dsi->dual_link) { |
| 1002 | mode_hdisplay /= 2; |
| 1003 | if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) |
| 1004 | mode_hdisplay += intel_dsi->pixel_overlap; |
| 1005 | } |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1006 | |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1007 | for_each_dsi_port(port, intel_dsi->ports) { |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 1008 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 1009 | /* |
| 1010 | * escape clock divider, 20MHz, shared for A and C. |
| 1011 | * device ready must be off when doing this! txclkesc? |
| 1012 | */ |
| 1013 | tmp = I915_READ(MIPI_CTRL(PORT_A)); |
| 1014 | tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK; |
| 1015 | I915_WRITE(MIPI_CTRL(PORT_A), tmp | |
| 1016 | ESCAPE_CLOCK_DIVIDER_1); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1017 | |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 1018 | /* read request priority is per pipe */ |
| 1019 | tmp = I915_READ(MIPI_CTRL(port)); |
| 1020 | tmp &= ~READ_REQUEST_PRIORITY_MASK; |
| 1021 | I915_WRITE(MIPI_CTRL(port), tmp | |
| 1022 | READ_REQUEST_PRIORITY_HIGH); |
| 1023 | } else if (IS_BROXTON(dev)) { |
Deepak M | 56c4897 | 2015-12-09 20:14:04 +0530 | [diff] [blame] | 1024 | enum pipe pipe = intel_crtc->pipe; |
| 1025 | |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 1026 | tmp = I915_READ(MIPI_CTRL(port)); |
| 1027 | tmp &= ~BXT_PIPE_SELECT_MASK; |
| 1028 | |
Deepak M | 56c4897 | 2015-12-09 20:14:04 +0530 | [diff] [blame] | 1029 | tmp |= BXT_PIPE_SELECT(pipe); |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 1030 | I915_WRITE(MIPI_CTRL(port), tmp); |
| 1031 | } |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1032 | |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1033 | /* XXX: why here, why like this? handling in irq handler?! */ |
| 1034 | I915_WRITE(MIPI_INTR_STAT(port), 0xffffffff); |
| 1035 | I915_WRITE(MIPI_INTR_EN(port), 0xffffffff); |
| 1036 | |
| 1037 | I915_WRITE(MIPI_DPHY_PARAM(port), intel_dsi->dphy_reg); |
| 1038 | |
| 1039 | I915_WRITE(MIPI_DPI_RESOLUTION(port), |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 1040 | adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT | |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1041 | mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT); |
| 1042 | } |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1043 | |
| 1044 | set_dsi_timings(encoder, adjusted_mode); |
| 1045 | |
| 1046 | val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT; |
| 1047 | if (is_cmd_mode(intel_dsi)) { |
| 1048 | val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT; |
| 1049 | val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */ |
| 1050 | } else { |
| 1051 | val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT; |
Jani Nikula | 1e78aa0 | 2016-03-16 12:21:40 +0200 | [diff] [blame] | 1052 | val |= pixel_format_to_reg(intel_dsi->pixel_format); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1053 | } |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1054 | |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1055 | tmp = 0; |
Shobhit Kumar | f1c79f1 | 2014-04-09 13:59:33 +0530 | [diff] [blame] | 1056 | if (intel_dsi->eotp_pkt == 0) |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1057 | tmp |= EOT_DISABLE; |
Shobhit Kumar | f1c79f1 | 2014-04-09 13:59:33 +0530 | [diff] [blame] | 1058 | if (intel_dsi->clock_stop) |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1059 | tmp |= CLOCKSTOP; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1060 | |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1061 | for_each_dsi_port(port, intel_dsi->ports) { |
| 1062 | I915_WRITE(MIPI_DSI_FUNC_PRG(port), val); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1063 | |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1064 | /* timeouts for recovery. one frame IIUC. if counter expires, |
| 1065 | * EOT and stop state. */ |
Shobhit Kumar | cf4dbd2 | 2014-04-14 11:18:25 +0530 | [diff] [blame] | 1066 | |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1067 | /* |
| 1068 | * In burst mode, value greater than one DPI line Time in byte |
| 1069 | * clock (txbyteclkhs) To timeout this timer 1+ of the above |
| 1070 | * said value is recommended. |
| 1071 | * |
| 1072 | * In non-burst mode, Value greater than one DPI frame time in |
| 1073 | * byte clock(txbyteclkhs) To timeout this timer 1+ of the above |
| 1074 | * said value is recommended. |
| 1075 | * |
| 1076 | * In DBI only mode, value greater than one DBI frame time in |
| 1077 | * byte clock(txbyteclkhs) To timeout this timer 1+ of the above |
| 1078 | * said value is recommended. |
| 1079 | */ |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1080 | |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1081 | if (is_vid_mode(intel_dsi) && |
| 1082 | intel_dsi->video_mode_format == VIDEO_MODE_BURST) { |
| 1083 | I915_WRITE(MIPI_HS_TX_TIMEOUT(port), |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 1084 | txbyteclkhs(adjusted_mode->crtc_htotal, bpp, |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 1085 | intel_dsi->lane_count, |
| 1086 | intel_dsi->burst_mode_ratio) + 1); |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1087 | } else { |
| 1088 | I915_WRITE(MIPI_HS_TX_TIMEOUT(port), |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 1089 | txbyteclkhs(adjusted_mode->crtc_vtotal * |
| 1090 | adjusted_mode->crtc_htotal, |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 1091 | bpp, intel_dsi->lane_count, |
| 1092 | intel_dsi->burst_mode_ratio) + 1); |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1093 | } |
| 1094 | I915_WRITE(MIPI_LP_RX_TIMEOUT(port), intel_dsi->lp_rx_timeout); |
| 1095 | I915_WRITE(MIPI_TURN_AROUND_TIMEOUT(port), |
| 1096 | intel_dsi->turn_arnd_val); |
| 1097 | I915_WRITE(MIPI_DEVICE_RESET_TIMER(port), |
| 1098 | intel_dsi->rst_timer_val); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1099 | |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1100 | /* dphy stuff */ |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1101 | |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1102 | /* in terms of low power clock */ |
| 1103 | I915_WRITE(MIPI_INIT_COUNT(port), |
| 1104 | txclkesc(intel_dsi->escape_clk_div, 100)); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1105 | |
Shashank Sharma | d2e08c0 | 2015-09-01 19:41:40 +0530 | [diff] [blame] | 1106 | if (IS_BROXTON(dev) && (!intel_dsi->dual_link)) { |
| 1107 | /* |
| 1108 | * BXT spec says write MIPI_INIT_COUNT for |
| 1109 | * both the ports, even if only one is |
| 1110 | * getting used. So write the other port |
| 1111 | * if not in dual link mode. |
| 1112 | */ |
| 1113 | I915_WRITE(MIPI_INIT_COUNT(port == |
| 1114 | PORT_A ? PORT_C : PORT_A), |
| 1115 | intel_dsi->init_count); |
| 1116 | } |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1117 | |
| 1118 | /* recovery disables */ |
Shobhit Kumar | 87c54d0 | 2015-02-03 12:17:35 +0530 | [diff] [blame] | 1119 | I915_WRITE(MIPI_EOT_DISABLE(port), tmp); |
Gaurav K Singh | 24ee0e6 | 2014-12-05 14:24:21 +0530 | [diff] [blame] | 1120 | |
| 1121 | /* in terms of low power clock */ |
| 1122 | I915_WRITE(MIPI_INIT_COUNT(port), intel_dsi->init_count); |
| 1123 | |
| 1124 | /* in terms of txbyteclkhs. actual high to low switch + |
| 1125 | * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK. |
| 1126 | * |
| 1127 | * XXX: write MIPI_STOP_STATE_STALL? |
| 1128 | */ |
| 1129 | I915_WRITE(MIPI_HIGH_LOW_SWITCH_COUNT(port), |
| 1130 | intel_dsi->hs_to_lp_count); |
| 1131 | |
| 1132 | /* XXX: low power clock equivalence in terms of byte clock. |
| 1133 | * the number of byte clocks occupied in one low power clock. |
| 1134 | * based on txbyteclkhs and txclkesc. |
| 1135 | * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL |
| 1136 | * ) / 105.??? |
| 1137 | */ |
| 1138 | I915_WRITE(MIPI_LP_BYTECLK(port), intel_dsi->lp_byte_clk); |
| 1139 | |
| 1140 | /* the bw essential for transmitting 16 long packets containing |
| 1141 | * 252 bytes meant for dcs write memory command is programmed in |
| 1142 | * this register in terms of byte clocks. based on dsi transfer |
| 1143 | * rate and the number of lanes configured the time taken to |
| 1144 | * transmit 16 long packets in a dsi stream varies. */ |
| 1145 | I915_WRITE(MIPI_DBI_BW_CTRL(port), intel_dsi->bw_timer); |
| 1146 | |
| 1147 | I915_WRITE(MIPI_CLK_LANE_SWITCH_TIME_CNT(port), |
| 1148 | intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT | |
| 1149 | intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT); |
| 1150 | |
| 1151 | if (is_vid_mode(intel_dsi)) |
| 1152 | /* Some panels might have resolution which is not a |
| 1153 | * multiple of 64 like 1366 x 768. Enable RANDOM |
| 1154 | * resolution support for such panels by default */ |
| 1155 | I915_WRITE(MIPI_VIDEO_MODE_FORMAT(port), |
| 1156 | intel_dsi->video_frmt_cfg_bits | |
| 1157 | intel_dsi->video_mode_format | |
| 1158 | IP_TG_CONFIG | |
| 1159 | RANDOM_DPI_DISPLAY_RESOLUTION); |
| 1160 | } |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1161 | } |
| 1162 | |
| 1163 | static enum drm_connector_status |
| 1164 | intel_dsi_detect(struct drm_connector *connector, bool force) |
| 1165 | { |
Jani Nikula | 36d21f4 | 2015-01-16 14:27:20 +0200 | [diff] [blame] | 1166 | return connector_status_connected; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1167 | } |
| 1168 | |
| 1169 | static int intel_dsi_get_modes(struct drm_connector *connector) |
| 1170 | { |
| 1171 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 1172 | struct drm_display_mode *mode; |
| 1173 | |
| 1174 | DRM_DEBUG_KMS("\n"); |
| 1175 | |
| 1176 | if (!intel_connector->panel.fixed_mode) { |
| 1177 | DRM_DEBUG_KMS("no fixed mode\n"); |
| 1178 | return 0; |
| 1179 | } |
| 1180 | |
| 1181 | mode = drm_mode_duplicate(connector->dev, |
| 1182 | intel_connector->panel.fixed_mode); |
| 1183 | if (!mode) { |
| 1184 | DRM_DEBUG_KMS("drm_mode_duplicate failed\n"); |
| 1185 | return 0; |
| 1186 | } |
| 1187 | |
| 1188 | drm_mode_probed_add(connector, mode); |
| 1189 | return 1; |
| 1190 | } |
| 1191 | |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 1192 | static void intel_dsi_connector_destroy(struct drm_connector *connector) |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1193 | { |
| 1194 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 1195 | |
| 1196 | DRM_DEBUG_KMS("\n"); |
| 1197 | intel_panel_fini(&intel_connector->panel); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1198 | drm_connector_cleanup(connector); |
| 1199 | kfree(connector); |
| 1200 | } |
| 1201 | |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 1202 | static void intel_dsi_encoder_destroy(struct drm_encoder *encoder) |
| 1203 | { |
| 1204 | struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder); |
| 1205 | |
| 1206 | if (intel_dsi->panel) { |
| 1207 | drm_panel_detach(intel_dsi->panel); |
| 1208 | /* XXX: Logically this call belongs in the panel driver. */ |
| 1209 | drm_panel_remove(intel_dsi->panel); |
| 1210 | } |
Shobhit Kumar | fc45e82 | 2015-06-26 14:32:09 +0530 | [diff] [blame] | 1211 | |
| 1212 | /* dispose of the gpios */ |
| 1213 | if (intel_dsi->gpio_panel) |
| 1214 | gpiod_put(intel_dsi->gpio_panel); |
| 1215 | |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 1216 | intel_encoder_destroy(encoder); |
| 1217 | } |
| 1218 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1219 | static const struct drm_encoder_funcs intel_dsi_funcs = { |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 1220 | .destroy = intel_dsi_encoder_destroy, |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1221 | }; |
| 1222 | |
| 1223 | static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = { |
| 1224 | .get_modes = intel_dsi_get_modes, |
| 1225 | .mode_valid = intel_dsi_mode_valid, |
| 1226 | .best_encoder = intel_best_encoder, |
| 1227 | }; |
| 1228 | |
| 1229 | static const struct drm_connector_funcs intel_dsi_connector_funcs = { |
Maarten Lankhorst | 4d688a2 | 2015-08-05 12:37:06 +0200 | [diff] [blame] | 1230 | .dpms = drm_atomic_helper_connector_dpms, |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1231 | .detect = intel_dsi_detect, |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 1232 | .destroy = intel_dsi_connector_destroy, |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1233 | .fill_modes = drm_helper_probe_single_connector_modes, |
Matt Roper | 2545e4a | 2015-01-22 16:51:27 -0800 | [diff] [blame] | 1234 | .atomic_get_property = intel_connector_atomic_get_property, |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 1235 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, |
Ander Conselvan de Oliveira | 9896972 | 2015-03-20 16:18:06 +0200 | [diff] [blame] | 1236 | .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1237 | }; |
| 1238 | |
Damien Lespiau | 4328633d | 2014-05-28 12:30:56 +0100 | [diff] [blame] | 1239 | void intel_dsi_init(struct drm_device *dev) |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1240 | { |
| 1241 | struct intel_dsi *intel_dsi; |
| 1242 | struct intel_encoder *intel_encoder; |
| 1243 | struct drm_encoder *encoder; |
| 1244 | struct intel_connector *intel_connector; |
| 1245 | struct drm_connector *connector; |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 1246 | struct drm_display_mode *scan, *fixed_mode = NULL; |
Shashank Sharma | b6fdd0f | 2014-05-19 20:54:03 +0530 | [diff] [blame] | 1247 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jani Nikula | 7e9804f | 2015-01-16 14:27:23 +0200 | [diff] [blame] | 1248 | enum port port; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1249 | unsigned int i; |
| 1250 | |
| 1251 | DRM_DEBUG_KMS("\n"); |
| 1252 | |
Shobhit Kumar | 3e6bd01 | 2014-05-27 19:33:59 +0530 | [diff] [blame] | 1253 | /* There is no detection method for MIPI so rely on VBT */ |
Jani Nikula | 7137aec | 2016-03-16 12:43:32 +0200 | [diff] [blame] | 1254 | if (!intel_bios_is_dsi_present(dev_priv, &port)) |
Damien Lespiau | 4328633d | 2014-05-28 12:30:56 +0100 | [diff] [blame] | 1255 | return; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1256 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 1257 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { |
Shashank Sharma | b6fdd0f | 2014-05-19 20:54:03 +0530 | [diff] [blame] | 1258 | dev_priv->mipi_mmio_base = VLV_MIPI_BASE; |
Shashank Sharma | c6c794a | 2016-03-22 12:01:50 +0200 | [diff] [blame] | 1259 | } else if (IS_BROXTON(dev)) { |
| 1260 | dev_priv->mipi_mmio_base = BXT_MIPI_BASE; |
Shashank Sharma | b6fdd0f | 2014-05-19 20:54:03 +0530 | [diff] [blame] | 1261 | } else { |
| 1262 | DRM_ERROR("Unsupported Mipi device to reg base"); |
Christoph Jaeger | 868d665 | 2014-06-13 21:51:22 +0200 | [diff] [blame] | 1263 | return; |
Shashank Sharma | b6fdd0f | 2014-05-19 20:54:03 +0530 | [diff] [blame] | 1264 | } |
| 1265 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1266 | intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL); |
| 1267 | if (!intel_dsi) |
Damien Lespiau | 4328633d | 2014-05-28 12:30:56 +0100 | [diff] [blame] | 1268 | return; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1269 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 1270 | intel_connector = intel_connector_alloc(); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1271 | if (!intel_connector) { |
| 1272 | kfree(intel_dsi); |
Damien Lespiau | 4328633d | 2014-05-28 12:30:56 +0100 | [diff] [blame] | 1273 | return; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1274 | } |
| 1275 | |
| 1276 | intel_encoder = &intel_dsi->base; |
| 1277 | encoder = &intel_encoder->base; |
| 1278 | intel_dsi->attached_connector = intel_connector; |
| 1279 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1280 | connector = &intel_connector->base; |
| 1281 | |
Ville Syrjälä | 13a3d91 | 2015-12-09 16:20:18 +0200 | [diff] [blame] | 1282 | drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI, |
| 1283 | NULL); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1284 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1285 | intel_encoder->compute_config = intel_dsi_compute_config; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1286 | intel_encoder->pre_enable = intel_dsi_pre_enable; |
Shobhit Kumar | 2634fd7 | 2014-04-09 13:59:31 +0530 | [diff] [blame] | 1287 | intel_encoder->enable = intel_dsi_enable_nop; |
Imre Deak | c315faf | 2014-05-27 19:00:09 +0300 | [diff] [blame] | 1288 | intel_encoder->disable = intel_dsi_pre_disable; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1289 | intel_encoder->post_disable = intel_dsi_post_disable; |
| 1290 | intel_encoder->get_hw_state = intel_dsi_get_hw_state; |
| 1291 | intel_encoder->get_config = intel_dsi_get_config; |
| 1292 | |
| 1293 | intel_connector->get_hw_state = intel_connector_get_hw_state; |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 1294 | intel_connector->unregister = intel_connector_unregister; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1295 | |
Jani Nikula | 2e85ab4 | 2016-03-18 17:05:44 +0200 | [diff] [blame] | 1296 | /* |
| 1297 | * On BYT/CHV, pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI |
| 1298 | * port C. BXT isn't limited like this. |
| 1299 | */ |
| 1300 | if (IS_BROXTON(dev_priv)) |
| 1301 | intel_encoder->crtc_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C); |
| 1302 | else if (port == PORT_A) |
Jani Nikula | 701d25b | 2016-03-18 17:05:43 +0200 | [diff] [blame] | 1303 | intel_encoder->crtc_mask = BIT(PIPE_A); |
Jani Nikula | 7137aec | 2016-03-16 12:43:32 +0200 | [diff] [blame] | 1304 | else |
Jani Nikula | 701d25b | 2016-03-18 17:05:43 +0200 | [diff] [blame] | 1305 | intel_encoder->crtc_mask = BIT(PIPE_B); |
Jani Nikula | e7d7cad | 2014-11-14 16:54:21 +0200 | [diff] [blame] | 1306 | |
Gaurav K Singh | 8242578 | 2015-08-03 15:45:32 +0530 | [diff] [blame] | 1307 | if (dev_priv->vbt.dsi.config->dual_link) |
Jani Nikula | 701d25b | 2016-03-18 17:05:43 +0200 | [diff] [blame] | 1308 | intel_dsi->ports = BIT(PORT_A) | BIT(PORT_C); |
Jani Nikula | 7137aec | 2016-03-16 12:43:32 +0200 | [diff] [blame] | 1309 | else |
Jani Nikula | 701d25b | 2016-03-18 17:05:43 +0200 | [diff] [blame] | 1310 | intel_dsi->ports = BIT(port); |
Gaurav K Singh | 8242578 | 2015-08-03 15:45:32 +0530 | [diff] [blame] | 1311 | |
Jani Nikula | 7e9804f | 2015-01-16 14:27:23 +0200 | [diff] [blame] | 1312 | /* Create a DSI host (and a device) for each port. */ |
| 1313 | for_each_dsi_port(port, intel_dsi->ports) { |
| 1314 | struct intel_dsi_host *host; |
| 1315 | |
| 1316 | host = intel_dsi_host_init(intel_dsi, port); |
| 1317 | if (!host) |
| 1318 | goto err; |
| 1319 | |
| 1320 | intel_dsi->dsi_hosts[port] = host; |
| 1321 | } |
| 1322 | |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 1323 | for (i = 0; i < ARRAY_SIZE(intel_dsi_drivers); i++) { |
| 1324 | intel_dsi->panel = intel_dsi_drivers[i].init(intel_dsi, |
| 1325 | intel_dsi_drivers[i].panel_id); |
| 1326 | if (intel_dsi->panel) |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1327 | break; |
| 1328 | } |
| 1329 | |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 1330 | if (!intel_dsi->panel) { |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1331 | DRM_DEBUG_KMS("no device found\n"); |
| 1332 | goto err; |
| 1333 | } |
| 1334 | |
Shobhit Kumar | fc45e82 | 2015-06-26 14:32:09 +0530 | [diff] [blame] | 1335 | /* |
| 1336 | * In case of BYT with CRC PMIC, we need to use GPIO for |
| 1337 | * Panel control. |
| 1338 | */ |
| 1339 | if (dev_priv->vbt.dsi.config->pwm_blc == PPS_BLC_PMIC) { |
| 1340 | intel_dsi->gpio_panel = |
| 1341 | gpiod_get(dev->dev, "panel", GPIOD_OUT_HIGH); |
| 1342 | |
| 1343 | if (IS_ERR(intel_dsi->gpio_panel)) { |
| 1344 | DRM_ERROR("Failed to own gpio for panel control\n"); |
| 1345 | intel_dsi->gpio_panel = NULL; |
| 1346 | } |
| 1347 | } |
| 1348 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1349 | intel_encoder->type = INTEL_OUTPUT_DSI; |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 1350 | intel_encoder->cloneable = 0; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1351 | drm_connector_init(dev, connector, &intel_dsi_connector_funcs, |
| 1352 | DRM_MODE_CONNECTOR_DSI); |
| 1353 | |
| 1354 | drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs); |
| 1355 | |
| 1356 | connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/ |
| 1357 | connector->interlace_allowed = false; |
| 1358 | connector->doublescan_allowed = false; |
| 1359 | |
| 1360 | intel_connector_attach_encoder(intel_connector, intel_encoder); |
| 1361 | |
Thomas Wood | 34ea3d3 | 2014-05-29 16:57:41 +0100 | [diff] [blame] | 1362 | drm_connector_register(connector); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1363 | |
Jani Nikula | 593e062 | 2015-01-23 15:30:56 +0200 | [diff] [blame] | 1364 | drm_panel_attach(intel_dsi->panel, connector); |
| 1365 | |
| 1366 | mutex_lock(&dev->mode_config.mutex); |
| 1367 | drm_panel_get_modes(intel_dsi->panel); |
| 1368 | list_for_each_entry(scan, &connector->probed_modes, head) { |
| 1369 | if ((scan->type & DRM_MODE_TYPE_PREFERRED)) { |
| 1370 | fixed_mode = drm_mode_duplicate(dev, scan); |
| 1371 | break; |
| 1372 | } |
| 1373 | } |
| 1374 | mutex_unlock(&dev->mode_config.mutex); |
| 1375 | |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1376 | if (!fixed_mode) { |
| 1377 | DRM_DEBUG_KMS("no fixed mode\n"); |
| 1378 | goto err; |
| 1379 | } |
| 1380 | |
Vandana Kannan | 4b6ed68 | 2014-02-11 14:26:36 +0530 | [diff] [blame] | 1381 | intel_panel_init(&intel_connector->panel, fixed_mode, NULL); |
Shobhit Kumar | b029e66 | 2015-06-26 14:32:10 +0530 | [diff] [blame] | 1382 | intel_panel_setup_backlight(connector, INVALID_PIPE); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1383 | |
Damien Lespiau | 4328633d | 2014-05-28 12:30:56 +0100 | [diff] [blame] | 1384 | return; |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1385 | |
| 1386 | err: |
| 1387 | drm_encoder_cleanup(&intel_encoder->base); |
| 1388 | kfree(intel_dsi); |
| 1389 | kfree(intel_connector); |
Jani Nikula | 4e64649 | 2013-08-27 15:12:20 +0300 | [diff] [blame] | 1390 | } |