blob: 99eb8fabab606afe28781620301f430e4b776fd4 [file] [log] [blame]
Chris Dearman9318c512006-06-20 17:15:20 +01001/*
2 * Copyright (C) 2006 Chris Dearman (chris@mips.com),
3 */
4#include <linux/init.h>
5#include <linux/kernel.h>
6#include <linux/sched.h>
7#include <linux/mm.h>
8
Ralf Baechle69f24d12013-09-17 10:25:47 +02009#include <asm/cpu-type.h>
Chris Dearman9318c512006-06-20 17:15:20 +010010#include <asm/mipsregs.h>
11#include <asm/bcache.h>
12#include <asm/cacheops.h>
13#include <asm/page.h>
14#include <asm/pgtable.h>
Chris Dearman9318c512006-06-20 17:15:20 +010015#include <asm/mmu_context.h>
16#include <asm/r4kcache.h>
17
18/*
19 * MIPS32/MIPS64 L2 cache handling
20 */
21
22/*
23 * Writeback and invalidate the secondary cache before DMA.
24 */
25static void mips_sc_wback_inv(unsigned long addr, unsigned long size)
26{
Atsushi Nemotoa2c2bc42006-06-22 19:42:43 +090027 blast_scache_range(addr, addr + size);
Chris Dearman9318c512006-06-20 17:15:20 +010028}
29
30/*
31 * Invalidate the secondary cache before DMA.
32 */
33static void mips_sc_inv(unsigned long addr, unsigned long size)
34{
Kevin Cernekee96983ff2009-09-18 19:12:45 -070035 unsigned long lsize = cpu_scache_line_size();
36 unsigned long almask = ~(lsize - 1);
37
38 cache_op(Hit_Writeback_Inv_SD, addr & almask);
39 cache_op(Hit_Writeback_Inv_SD, (addr + size - 1) & almask);
Atsushi Nemotoa2c2bc42006-06-22 19:42:43 +090040 blast_inv_scache_range(addr, addr + size);
Chris Dearman9318c512006-06-20 17:15:20 +010041}
42
43static void mips_sc_enable(void)
44{
45 /* L2 cache is permanently enabled */
46}
47
48static void mips_sc_disable(void)
49{
50 /* L2 cache is permanently enabled */
51}
52
53static struct bcache_ops mips_sc_ops = {
54 .bc_enable = mips_sc_enable,
55 .bc_disable = mips_sc_disable,
56 .bc_wback_inv = mips_sc_wback_inv,
57 .bc_inv = mips_sc_inv
58};
59
Kevin Cernekeeea31a6b2010-10-20 20:05:42 -070060/*
61 * Check if the L2 cache controller is activated on a particular platform.
62 * MTI's L2 controller and the L2 cache controller of Broadcom's BMIPS
63 * cores both use c0_config2's bit 12 as "L2 Bypass" bit, that is the
64 * cache being disabled. However there is no guarantee for this to be
65 * true on all platforms. In an act of stupidity the spec defined bits
66 * 12..15 as implementation defined so below function will eventually have
67 * to be replaced by a platform specific probe.
68 */
69static inline int mips_sc_is_activated(struct cpuinfo_mips *c)
70{
Kevin Cernekee081d8352010-11-02 22:28:01 -070071 unsigned int config2 = read_c0_config2();
72 unsigned int tmp;
73
Kevin Cernekeeea31a6b2010-10-20 20:05:42 -070074 /* Check the bypass bit (L2B) */
Ralf Baechle69f24d12013-09-17 10:25:47 +020075 switch (current_cpu_type()) {
Kevin Cernekeeea31a6b2010-10-20 20:05:42 -070076 case CPU_34K:
77 case CPU_74K:
78 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -060079 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +000080 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +000081 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +000082 case CPU_P5600:
Kevin Cernekeeea31a6b2010-10-20 20:05:42 -070083 case CPU_BMIPS5000:
84 if (config2 & (1 << 12))
85 return 0;
86 }
87
88 tmp = (config2 >> 4) & 0x0f;
89 if (0 < tmp && tmp <= 7)
90 c->scache.linesz = 2 << tmp;
91 else
92 return 0;
Kevin Cernekee081d8352010-11-02 22:28:01 -070093 return 1;
Kevin Cernekeeea31a6b2010-10-20 20:05:42 -070094}
95
Chris Dearman9318c512006-06-20 17:15:20 +010096static inline int __init mips_sc_probe(void)
97{
98 struct cpuinfo_mips *c = &current_cpu_data;
99 unsigned int config1, config2;
100 unsigned int tmp;
101
102 /* Mark as not present until probe completed */
103 c->scache.flags |= MIPS_CACHE_NOT_PRESENT;
104
105 /* Ignore anything but MIPSxx processors */
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +0000106 if (!(c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
107 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)))
Chris Dearman9318c512006-06-20 17:15:20 +0100108 return 0;
109
110 /* Does this MIPS32/MIPS64 CPU have a config2 register? */
111 config1 = read_c0_config1();
112 if (!(config1 & MIPS_CONF_M))
113 return 0;
114
115 config2 = read_c0_config2();
Kevin Cernekeeea31a6b2010-10-20 20:05:42 -0700116
117 if (!mips_sc_is_activated(c))
Chris Dearman9318c512006-06-20 17:15:20 +0100118 return 0;
119
120 tmp = (config2 >> 8) & 0x0f;
121 if (0 <= tmp && tmp <= 7)
122 c->scache.sets = 64 << tmp;
123 else
124 return 0;
125
126 tmp = (config2 >> 0) & 0x0f;
127 if (0 <= tmp && tmp <= 7)
128 c->scache.ways = tmp + 1;
129 else
130 return 0;
131
132 c->scache.waysize = c->scache.sets * c->scache.linesz;
Atsushi Nemotoa2c2bc42006-06-22 19:42:43 +0900133 c->scache.waybit = __ffs(c->scache.waysize);
Chris Dearman9318c512006-06-20 17:15:20 +0100134
135 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
136
137 return 1;
138}
139
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000140int mips_sc_init(void)
Chris Dearman9318c512006-06-20 17:15:20 +0100141{
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100142 int found = mips_sc_probe();
Chris Dearman9318c512006-06-20 17:15:20 +0100143 if (found) {
144 mips_sc_enable();
145 bcops = &mips_sc_ops;
146 }
147 return found;
148}