blob: 0065f6f1daf4ec762050939a2e99731c8c27ae8b [file] [log] [blame]
Sangbeom Kim54227bc2012-07-11 21:07:16 +09001/* irq.h
2 *
3 * Copyright (c) 2012 Samsung Electronics Co., Ltd
4 * http://www.samsung.com
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 *
11 */
12
13#ifndef __LINUX_MFD_SEC_IRQ_H
14#define __LINUX_MFD_SEC_IRQ_H
15
Sangbeom Kim6445b842012-07-11 21:08:11 +090016enum s2mps11_irq {
17 S2MPS11_IRQ_PWRONF,
18 S2MPS11_IRQ_PWRONR,
19 S2MPS11_IRQ_JIGONBF,
20 S2MPS11_IRQ_JIGONBR,
21 S2MPS11_IRQ_ACOKBF,
22 S2MPS11_IRQ_ACOKBR,
23 S2MPS11_IRQ_PWRON1S,
24 S2MPS11_IRQ_MRB,
25
26 S2MPS11_IRQ_RTC60S,
Krzysztof Kozlowski67762092014-02-28 11:41:43 +010027 S2MPS11_IRQ_RTCA0,
Sangbeom Kim6445b842012-07-11 21:08:11 +090028 S2MPS11_IRQ_RTCA1,
Sangbeom Kim6445b842012-07-11 21:08:11 +090029 S2MPS11_IRQ_SMPL,
30 S2MPS11_IRQ_RTC1S,
31 S2MPS11_IRQ_WTSR,
32
33 S2MPS11_IRQ_INT120C,
34 S2MPS11_IRQ_INT140C,
35
36 S2MPS11_IRQ_NR,
37};
38
39#define S2MPS11_IRQ_PWRONF_MASK (1 << 0)
40#define S2MPS11_IRQ_PWRONR_MASK (1 << 1)
41#define S2MPS11_IRQ_JIGONBF_MASK (1 << 2)
42#define S2MPS11_IRQ_JIGONBR_MASK (1 << 3)
43#define S2MPS11_IRQ_ACOKBF_MASK (1 << 4)
44#define S2MPS11_IRQ_ACOKBR_MASK (1 << 5)
45#define S2MPS11_IRQ_PWRON1S_MASK (1 << 6)
46#define S2MPS11_IRQ_MRB_MASK (1 << 7)
47
48#define S2MPS11_IRQ_RTC60S_MASK (1 << 0)
49#define S2MPS11_IRQ_RTCA1_MASK (1 << 1)
Krzysztof Kozlowski67762092014-02-28 11:41:43 +010050#define S2MPS11_IRQ_RTCA0_MASK (1 << 2)
Sangbeom Kim6445b842012-07-11 21:08:11 +090051#define S2MPS11_IRQ_SMPL_MASK (1 << 3)
52#define S2MPS11_IRQ_RTC1S_MASK (1 << 4)
53#define S2MPS11_IRQ_WTSR_MASK (1 << 5)
54
55#define S2MPS11_IRQ_INT120C_MASK (1 << 0)
56#define S2MPS11_IRQ_INT140C_MASK (1 << 1)
57
Krzysztof Kozlowskidc691962014-02-28 11:41:44 +010058enum s2mps14_irq {
59 S2MPS14_IRQ_PWRONF,
60 S2MPS14_IRQ_PWRONR,
61 S2MPS14_IRQ_JIGONBF,
62 S2MPS14_IRQ_JIGONBR,
63 S2MPS14_IRQ_ACOKBF,
64 S2MPS14_IRQ_ACOKBR,
65 S2MPS14_IRQ_PWRON1S,
66 S2MPS14_IRQ_MRB,
67
68 S2MPS14_IRQ_RTC60S,
69 S2MPS14_IRQ_RTCA1,
70 S2MPS14_IRQ_RTCA0,
71 S2MPS14_IRQ_SMPL,
72 S2MPS14_IRQ_RTC1S,
73 S2MPS14_IRQ_WTSR,
74
75 S2MPS14_IRQ_INT120C,
76 S2MPS14_IRQ_INT140C,
77 S2MPS14_IRQ_TSD,
78
79 S2MPS14_IRQ_NR,
80};
81
82/* Masks for interrupts are the same as in s2mps11 */
83#define S2MPS14_IRQ_TSD_MASK (1 << 2)
84
Sangbeom Kim54227bc2012-07-11 21:07:16 +090085enum s5m8767_irq {
86 S5M8767_IRQ_PWRR,
87 S5M8767_IRQ_PWRF,
88 S5M8767_IRQ_PWR1S,
89 S5M8767_IRQ_JIGR,
90 S5M8767_IRQ_JIGF,
91 S5M8767_IRQ_LOWBAT2,
92 S5M8767_IRQ_LOWBAT1,
93
94 S5M8767_IRQ_MRB,
95 S5M8767_IRQ_DVSOK2,
96 S5M8767_IRQ_DVSOK3,
97 S5M8767_IRQ_DVSOK4,
98
99 S5M8767_IRQ_RTC60S,
100 S5M8767_IRQ_RTCA1,
101 S5M8767_IRQ_RTCA2,
102 S5M8767_IRQ_SMPL,
103 S5M8767_IRQ_RTC1S,
104 S5M8767_IRQ_WTSR,
105
106 S5M8767_IRQ_NR,
107};
108
109#define S5M8767_IRQ_PWRR_MASK (1 << 0)
110#define S5M8767_IRQ_PWRF_MASK (1 << 1)
111#define S5M8767_IRQ_PWR1S_MASK (1 << 3)
112#define S5M8767_IRQ_JIGR_MASK (1 << 4)
113#define S5M8767_IRQ_JIGF_MASK (1 << 5)
114#define S5M8767_IRQ_LOWBAT2_MASK (1 << 6)
115#define S5M8767_IRQ_LOWBAT1_MASK (1 << 7)
116
117#define S5M8767_IRQ_MRB_MASK (1 << 2)
118#define S5M8767_IRQ_DVSOK2_MASK (1 << 3)
119#define S5M8767_IRQ_DVSOK3_MASK (1 << 4)
120#define S5M8767_IRQ_DVSOK4_MASK (1 << 5)
121
122#define S5M8767_IRQ_RTC60S_MASK (1 << 0)
123#define S5M8767_IRQ_RTCA1_MASK (1 << 1)
124#define S5M8767_IRQ_RTCA2_MASK (1 << 2)
125#define S5M8767_IRQ_SMPL_MASK (1 << 3)
126#define S5M8767_IRQ_RTC1S_MASK (1 << 4)
127#define S5M8767_IRQ_WTSR_MASK (1 << 5)
128
129enum s5m8763_irq {
130 S5M8763_IRQ_DCINF,
131 S5M8763_IRQ_DCINR,
132 S5M8763_IRQ_JIGF,
133 S5M8763_IRQ_JIGR,
134 S5M8763_IRQ_PWRONF,
135 S5M8763_IRQ_PWRONR,
136
137 S5M8763_IRQ_WTSREVNT,
138 S5M8763_IRQ_SMPLEVNT,
139 S5M8763_IRQ_ALARM1,
140 S5M8763_IRQ_ALARM0,
141
142 S5M8763_IRQ_ONKEY1S,
143 S5M8763_IRQ_TOPOFFR,
144 S5M8763_IRQ_DCINOVPR,
145 S5M8763_IRQ_CHGRSTF,
146 S5M8763_IRQ_DONER,
147 S5M8763_IRQ_CHGFAULT,
148
149 S5M8763_IRQ_LOBAT1,
150 S5M8763_IRQ_LOBAT2,
151
152 S5M8763_IRQ_NR,
153};
154
155#define S5M8763_IRQ_DCINF_MASK (1 << 2)
156#define S5M8763_IRQ_DCINR_MASK (1 << 3)
157#define S5M8763_IRQ_JIGF_MASK (1 << 4)
158#define S5M8763_IRQ_JIGR_MASK (1 << 5)
159#define S5M8763_IRQ_PWRONF_MASK (1 << 6)
160#define S5M8763_IRQ_PWRONR_MASK (1 << 7)
161
162#define S5M8763_IRQ_WTSREVNT_MASK (1 << 0)
163#define S5M8763_IRQ_SMPLEVNT_MASK (1 << 1)
164#define S5M8763_IRQ_ALARM1_MASK (1 << 2)
165#define S5M8763_IRQ_ALARM0_MASK (1 << 3)
166
167#define S5M8763_IRQ_ONKEY1S_MASK (1 << 0)
168#define S5M8763_IRQ_TOPOFFR_MASK (1 << 2)
169#define S5M8763_IRQ_DCINOVPR_MASK (1 << 3)
170#define S5M8763_IRQ_CHGRSTF_MASK (1 << 4)
171#define S5M8763_IRQ_DONER_MASK (1 << 5)
172#define S5M8763_IRQ_CHGFAULT_MASK (1 << 7)
173
174#define S5M8763_IRQ_LOBAT1_MASK (1 << 0)
175#define S5M8763_IRQ_LOBAT2_MASK (1 << 1)
176
177#define S5M8763_ENRAMP (1 << 4)
178
179#endif /* __LINUX_MFD_SEC_IRQ_H */