blob: 94e7df22630efe75a963768b2f6d3a638b826113 [file] [log] [blame]
Kumar Gala16c57b32009-02-10 20:10:44 +00001/*
Yang Li8a56e1e2012-11-01 18:53:42 +00002 * Copyright 2009 Freescale Semiconductor, Inc.
Kumar Gala16c57b32009-02-10 20:10:44 +00003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * provides masks and opcode images for use by code generation, emulation
10 * and for instructions that older assemblers might not know about
11 */
12#ifndef _ASM_POWERPC_PPC_OPCODE_H
13#define _ASM_POWERPC_PPC_OPCODE_H
14
15#include <linux/stringify.h>
16#include <asm/asm-compat.h>
17
Michael Neuling0972def2012-06-25 13:33:22 +000018#define __REG_R0 0
19#define __REG_R1 1
20#define __REG_R2 2
21#define __REG_R3 3
22#define __REG_R4 4
23#define __REG_R5 5
24#define __REG_R6 6
25#define __REG_R7 7
26#define __REG_R8 8
27#define __REG_R9 9
28#define __REG_R10 10
29#define __REG_R11 11
30#define __REG_R12 12
31#define __REG_R13 13
32#define __REG_R14 14
33#define __REG_R15 15
34#define __REG_R16 16
35#define __REG_R17 17
36#define __REG_R18 18
37#define __REG_R19 19
38#define __REG_R20 20
39#define __REG_R21 21
40#define __REG_R22 22
41#define __REG_R23 23
42#define __REG_R24 24
43#define __REG_R25 25
44#define __REG_R26 26
45#define __REG_R27 27
46#define __REG_R28 28
47#define __REG_R29 29
48#define __REG_R30 30
49#define __REG_R31 31
50
Michael Neulingf4c01572012-06-25 13:33:24 +000051#define __REGA0_0 0
52#define __REGA0_R1 1
53#define __REGA0_R2 2
54#define __REGA0_R3 3
55#define __REGA0_R4 4
56#define __REGA0_R5 5
57#define __REGA0_R6 6
58#define __REGA0_R7 7
59#define __REGA0_R8 8
60#define __REGA0_R9 9
61#define __REGA0_R10 10
62#define __REGA0_R11 11
63#define __REGA0_R12 12
64#define __REGA0_R13 13
65#define __REGA0_R14 14
66#define __REGA0_R15 15
67#define __REGA0_R16 16
68#define __REGA0_R17 17
69#define __REGA0_R18 18
70#define __REGA0_R19 19
71#define __REGA0_R20 20
72#define __REGA0_R21 21
73#define __REGA0_R22 22
74#define __REGA0_R23 23
75#define __REGA0_R24 24
76#define __REGA0_R25 25
77#define __REGA0_R26 26
78#define __REGA0_R27 27
79#define __REGA0_R28 28
80#define __REGA0_R29 29
81#define __REGA0_R30 30
82#define __REGA0_R31 31
83
Hongtao Jia9123c5e2013-04-28 13:20:07 +080084/* opcode and xopcode for instructions */
85#define OP_TRAP 3
86#define OP_TRAP_64 2
87
88#define OP_31_XOP_TRAP 4
Bin Lu6f63e812017-02-21 21:12:36 +080089#define OP_31_XOP_LDX 21
Hongtao Jia9123c5e2013-04-28 13:20:07 +080090#define OP_31_XOP_LWZX 23
Bin Lu6f63e812017-02-21 21:12:36 +080091#define OP_31_XOP_LDUX 53
Hongtao Jia9123c5e2013-04-28 13:20:07 +080092#define OP_31_XOP_DCBST 54
93#define OP_31_XOP_LWZUX 55
94#define OP_31_XOP_TRAP_64 68
95#define OP_31_XOP_DCBF 86
96#define OP_31_XOP_LBZX 87
Alexey Kardashevskiy91242fd2017-03-17 19:31:38 +110097#define OP_31_XOP_STDX 149
Hongtao Jia9123c5e2013-04-28 13:20:07 +080098#define OP_31_XOP_STWX 151
99#define OP_31_XOP_STBX 215
100#define OP_31_XOP_LBZUX 119
101#define OP_31_XOP_STBUX 247
102#define OP_31_XOP_LHZX 279
103#define OP_31_XOP_LHZUX 311
104#define OP_31_XOP_MFSPR 339
Bin Lu6f63e812017-02-21 21:12:36 +0800105#define OP_31_XOP_LWAX 341
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800106#define OP_31_XOP_LHAX 343
107#define OP_31_XOP_LHAUX 375
108#define OP_31_XOP_STHX 407
109#define OP_31_XOP_STHUX 439
110#define OP_31_XOP_MTSPR 467
111#define OP_31_XOP_DCBI 470
112#define OP_31_XOP_LWBRX 534
113#define OP_31_XOP_TLBSYNC 566
114#define OP_31_XOP_STWBRX 662
Bin Lu6f63e812017-02-21 21:12:36 +0800115#define OP_31_XOP_STFSX 663
116#define OP_31_XOP_STFSUX 695
117#define OP_31_XOP_STFDX 727
118#define OP_31_XOP_STFDUX 759
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800119#define OP_31_XOP_LHBRX 790
120#define OP_31_XOP_STHBRX 918
Bin Lu6f63e812017-02-21 21:12:36 +0800121#define OP_31_XOP_STFIWX 983
122
123/* VSX Scalar Load Instructions */
124#define OP_31_XOP_LXSDX 588
125#define OP_31_XOP_LXSSPX 524
126#define OP_31_XOP_LXSIWAX 76
127#define OP_31_XOP_LXSIWZX 12
128
129/* VSX Scalar Store Instructions */
130#define OP_31_XOP_STXSDX 716
131#define OP_31_XOP_STXSSPX 652
132#define OP_31_XOP_STXSIWX 140
133
134/* VSX Vector Load Instructions */
135#define OP_31_XOP_LXVD2X 844
136#define OP_31_XOP_LXVW4X 780
137
138/* VSX Vector Load and Splat Instruction */
139#define OP_31_XOP_LXVDSX 332
140
141/* VSX Vector Store Instructions */
142#define OP_31_XOP_STXVD2X 972
143#define OP_31_XOP_STXVW4X 908
144
145#define OP_31_XOP_LFSX 535
146#define OP_31_XOP_LFSUX 567
147#define OP_31_XOP_LFDX 599
148#define OP_31_XOP_LFDUX 631
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800149
150#define OP_LWZ 32
Bin Lu6f63e812017-02-21 21:12:36 +0800151#define OP_STFS 52
152#define OP_STFSU 53
153#define OP_STFD 54
154#define OP_STFDU 55
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800155#define OP_LD 58
156#define OP_LWZU 33
157#define OP_LBZ 34
158#define OP_LBZU 35
159#define OP_STW 36
160#define OP_STWU 37
161#define OP_STD 62
162#define OP_STB 38
163#define OP_STBU 39
164#define OP_LHZ 40
165#define OP_LHZU 41
166#define OP_LHA 42
167#define OP_LHAU 43
168#define OP_STH 44
169#define OP_STHU 45
Bin Lu6f63e812017-02-21 21:12:36 +0800170#define OP_LMW 46
171#define OP_STMW 47
172#define OP_LFS 48
173#define OP_LFSU 49
174#define OP_LFD 50
175#define OP_LFDU 51
176#define OP_STFS 52
177#define OP_STFSU 53
178#define OP_STFD 54
179#define OP_STFDU 55
180#define OP_LQ 56
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800181
Kumar Gala16c57b32009-02-10 20:10:44 +0000182/* sorted alphabetically */
Anshuman Khandual95213952013-04-22 19:42:40 +0000183#define PPC_INST_BHRBE 0x7c00025c
184#define PPC_INST_CLRBHRB 0x7c00035c
Chris Smartae26b362016-06-17 09:33:45 +1000185#define PPC_INST_COPY 0x7c00060c
186#define PPC_INST_COPY_FIRST 0x7c20060c
Chris Smart8a649042016-04-26 10:28:50 +1000187#define PPC_INST_CP_ABORT 0x7c00068c
Kumar Gala16c57b32009-02-10 20:10:44 +0000188#define PPC_INST_DCBA 0x7c0005ec
189#define PPC_INST_DCBA_MASK 0xfc0007fe
190#define PPC_INST_DCBAL 0x7c2005ec
191#define PPC_INST_DCBZL 0x7c2007ec
Tony Breeds1afc1492012-10-02 15:52:19 +0000192#define PPC_INST_ICBT 0x7c00002c
Dan Streetmanedc424f2015-05-07 13:49:13 -0400193#define PPC_INST_ICSWX 0x7c00032d
194#define PPC_INST_ICSWEPX 0x7c00076d
Kumar Gala16c57b32009-02-10 20:10:44 +0000195#define PPC_INST_ISEL 0x7c00001e
196#define PPC_INST_ISEL_MASK 0xfc00003e
Anton Blanchard864b9e62010-02-10 01:02:36 +0000197#define PPC_INST_LDARX 0x7c0000a8
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530198#define PPC_INST_STDCX 0x7c0001ad
Kumar Gala16c57b32009-02-10 20:10:44 +0000199#define PPC_INST_LSWI 0x7c0004aa
200#define PPC_INST_LSWX 0x7c00042a
Kumar Galad6ccb1f2010-03-10 23:33:25 -0600201#define PPC_INST_LWARX 0x7c000028
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530202#define PPC_INST_STWCX 0x7c00012d
Kumar Gala16c57b32009-02-10 20:10:44 +0000203#define PPC_INST_LWSYNC 0x7c2004ac
James Yang9863c282013-07-03 16:26:47 -0500204#define PPC_INST_SYNC 0x7c0004ac
205#define PPC_INST_SYNC_MASK 0xfc0007fe
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200206#define PPC_INST_ISYNC 0x4c00012c
Michael Neulingdfb432c2009-04-29 20:58:01 +0000207#define PPC_INST_LXVD2X 0x7c000698
Kumar Gala16c57b32009-02-10 20:10:44 +0000208#define PPC_INST_MCRXR 0x7c000400
209#define PPC_INST_MCRXR_MASK 0xfc0007fe
210#define PPC_INST_MFSPR_PVR 0x7c1f42a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100211#define PPC_INST_MFSPR_PVR_MASK 0xfc1ffffe
Andy Fleminge16c8762011-12-08 01:20:27 -0600212#define PPC_INST_MFTMR 0x7c0002dc
Kumar Gala16c57b32009-02-10 20:10:44 +0000213#define PPC_INST_MSGSND 0x7c00019c
Paul Mackerras755563b2015-03-19 19:29:01 +1100214#define PPC_INST_MSGCLR 0x7c0001dc
Ian Munsie42d02b82012-11-14 18:49:44 +0000215#define PPC_INST_MSGSNDP 0x7c00011c
Andy Fleminge16c8762011-12-08 01:20:27 -0600216#define PPC_INST_MTTMR 0x7c0003dc
Kumar Gala16c57b32009-02-10 20:10:44 +0000217#define PPC_INST_NOP 0x60000000
Chris Smartae26b362016-06-17 09:33:45 +1000218#define PPC_INST_PASTE 0x7c00070c
219#define PPC_INST_PASTE_LAST 0x7c20070d
Kumar Gala16c57b32009-02-10 20:10:44 +0000220#define PPC_INST_POPCNTB 0x7c0000f4
221#define PPC_INST_POPCNTB_MASK 0xfc0007fe
Anton Blanchardb5f9b662010-12-07 19:58:17 +0000222#define PPC_INST_POPCNTD 0x7c0003f4
223#define PPC_INST_POPCNTW 0x7c0002f4
Kumar Gala16c57b32009-02-10 20:10:44 +0000224#define PPC_INST_RFCI 0x4c000066
225#define PPC_INST_RFDI 0x4c00004e
226#define PPC_INST_RFMCI 0x4c00004c
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000227#define PPC_INST_MFSPR_DSCR 0x7c1102a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100228#define PPC_INST_MFSPR_DSCR_MASK 0xfc1ffffe
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000229#define PPC_INST_MTSPR_DSCR 0x7c1103a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100230#define PPC_INST_MTSPR_DSCR_MASK 0xfc1ffffe
Anton Blanchard73d2fb72013-05-01 20:06:33 +0000231#define PPC_INST_MFSPR_DSCR_USER 0x7c0302a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100232#define PPC_INST_MFSPR_DSCR_USER_MASK 0xfc1ffffe
Anton Blanchard73d2fb72013-05-01 20:06:33 +0000233#define PPC_INST_MTSPR_DSCR_USER 0x7c0303a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100234#define PPC_INST_MTSPR_DSCR_USER_MASK 0xfc1ffffe
Anton Blanchard6dd7a822016-07-01 08:19:45 +1000235#define PPC_INST_MFVSRD 0x7c000066
236#define PPC_INST_MTVSRD 0x7c000166
Paul Mackerras697d3892011-12-12 12:36:37 +0000237#define PPC_INST_SLBFEE 0x7c0007a7
Aneesh Kumar K.V09cf5bc2016-07-13 15:05:27 +0530238#define PPC_INST_SLBIA 0x7c0003e4
Kumar Gala16c57b32009-02-10 20:10:44 +0000239
240#define PPC_INST_STRING 0x7c00042a
241#define PPC_INST_STRING_MASK 0xfc0007fe
242#define PPC_INST_STRING_GEN_MASK 0xfc00067e
243
244#define PPC_INST_STSWI 0x7c0005aa
245#define PPC_INST_STSWX 0x7c00052a
Michael Neulingdfb432c2009-04-29 20:58:01 +0000246#define PPC_INST_STXVD2X 0x7c000798
Milton Miller60dbf432009-04-29 20:58:01 +0000247#define PPC_INST_TLBIE 0x7c000264
Balbir Singh8cd6d3c2016-07-13 15:05:20 +0530248#define PPC_INST_TLBIEL 0x7c000224
Kumar Gala7281f5d2009-04-06 15:25:52 -0500249#define PPC_INST_TLBILX 0x7c000024
Kumar Gala16c57b32009-02-10 20:10:44 +0000250#define PPC_INST_WAIT 0x7c00007c
Benjamin Herrenschmidt29c09e82009-07-23 23:15:11 +0000251#define PPC_INST_TLBIVAX 0x7c000624
252#define PPC_INST_TLBSRX_DOT 0x7c0006a5
Anton Blanchard6dd7a822016-07-01 08:19:45 +1000253#define PPC_INST_VPMSUMW 0x10000488
254#define PPC_INST_VPMSUMD 0x100004c8
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000255#define PPC_INST_XXLOR 0xf0000510
Anton Blanchard926f1602013-09-23 12:04:39 +1000256#define PPC_INST_XXSWAPD 0xf0000250
Michael Neulingb92a66a2012-09-10 00:35:26 +0000257#define PPC_INST_XVCPSGNDP 0xf0000780
Michael Neuling14c39a42013-02-13 16:21:30 +0000258#define PPC_INST_TRECHKPT 0x7c0007dd
259#define PPC_INST_TRECLAIM 0x7c00075d
260#define PPC_INST_TABORT 0x7c00071d
Kumar Gala16c57b32009-02-10 20:10:44 +0000261
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +1100262#define PPC_INST_NAP 0x4c000364
263#define PPC_INST_SLEEP 0x4c0003a4
Shreyas B. Prabhu77b54e92014-12-10 00:26:53 +0530264#define PPC_INST_WINKLE 0x4c0003e4
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +1100265
Shreyas B. Prabhubcef83a2016-07-08 11:50:49 +0530266#define PPC_INST_STOP 0x4c0002e4
267
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000268/* A2 specific instructions */
269#define PPC_INST_ERATWE 0x7c0001a6
270#define PPC_INST_ERATRE 0x7c000166
271#define PPC_INST_ERATILX 0x7c000066
272#define PPC_INST_ERATIVAX 0x7c000666
273#define PPC_INST_ERATSX 0x7c000126
274#define PPC_INST_ERATSX_DOT 0x7c000127
275
Matt Evans0ca87f02011-07-20 15:51:00 +0000276/* Misc instructions for BPF compiler */
Denis Kirjanov4e235762014-10-30 09:12:15 +0300277#define PPC_INST_LBZ 0x88000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000278#define PPC_INST_LD 0xe8000000
279#define PPC_INST_LHZ 0xa0000000
280#define PPC_INST_LWZ 0x80000000
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530281#define PPC_INST_LHBRX 0x7c00062c
282#define PPC_INST_LDBRX 0x7c000428
283#define PPC_INST_STB 0x98000000
284#define PPC_INST_STH 0xb0000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000285#define PPC_INST_STD 0xf8000000
286#define PPC_INST_STDU 0xf8000001
Denis Kirjanov693930d2015-02-17 10:04:39 +0300287#define PPC_INST_STW 0x90000000
288#define PPC_INST_STWU 0x94000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000289#define PPC_INST_MFLR 0x7c0802a6
290#define PPC_INST_MTLR 0x7c0803a6
Naveen N. Raoce076142016-09-24 02:05:01 +0530291#define PPC_INST_MTCTR 0x7c0903a6
Matt Evans0ca87f02011-07-20 15:51:00 +0000292#define PPC_INST_CMPWI 0x2c000000
293#define PPC_INST_CMPDI 0x2c200000
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530294#define PPC_INST_CMPW 0x7c000000
295#define PPC_INST_CMPD 0x7c200000
Matt Evans0ca87f02011-07-20 15:51:00 +0000296#define PPC_INST_CMPLW 0x7c000040
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530297#define PPC_INST_CMPLD 0x7c200040
Matt Evans0ca87f02011-07-20 15:51:00 +0000298#define PPC_INST_CMPLWI 0x28000000
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530299#define PPC_INST_CMPLDI 0x28200000
Matt Evans0ca87f02011-07-20 15:51:00 +0000300#define PPC_INST_ADDI 0x38000000
301#define PPC_INST_ADDIS 0x3c000000
302#define PPC_INST_ADD 0x7c000214
303#define PPC_INST_SUB 0x7c000050
304#define PPC_INST_BLR 0x4e800020
305#define PPC_INST_BLRL 0x4e800021
Naveen N. Raoce076142016-09-24 02:05:01 +0530306#define PPC_INST_BCTR 0x4e800420
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530307#define PPC_INST_MULLD 0x7c0001d2
Matt Evans0ca87f02011-07-20 15:51:00 +0000308#define PPC_INST_MULLW 0x7c0001d6
309#define PPC_INST_MULHWU 0x7c000016
310#define PPC_INST_MULLI 0x1c000000
Vladimir Murzina40a2b62013-09-28 10:22:00 +0200311#define PPC_INST_DIVWU 0x7c000396
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530312#define PPC_INST_DIVD 0x7c0003d2
Matt Evans0ca87f02011-07-20 15:51:00 +0000313#define PPC_INST_RLWINM 0x54000000
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530314#define PPC_INST_RLWIMI 0x50000000
315#define PPC_INST_RLDICL 0x78000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000316#define PPC_INST_RLDICR 0x78000004
317#define PPC_INST_SLW 0x7c000030
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530318#define PPC_INST_SLD 0x7c000036
Matt Evans0ca87f02011-07-20 15:51:00 +0000319#define PPC_INST_SRW 0x7c000430
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530320#define PPC_INST_SRD 0x7c000436
321#define PPC_INST_SRAD 0x7c000634
322#define PPC_INST_SRADI 0x7c000674
Matt Evans0ca87f02011-07-20 15:51:00 +0000323#define PPC_INST_AND 0x7c000038
324#define PPC_INST_ANDDOT 0x7c000039
325#define PPC_INST_OR 0x7c000378
Daniel Borkmann02871902012-11-08 11:39:41 +0000326#define PPC_INST_XOR 0x7c000278
Matt Evans0ca87f02011-07-20 15:51:00 +0000327#define PPC_INST_ANDI 0x70000000
328#define PPC_INST_ORI 0x60000000
329#define PPC_INST_ORIS 0x64000000
Daniel Borkmann02871902012-11-08 11:39:41 +0000330#define PPC_INST_XORI 0x68000000
331#define PPC_INST_XORIS 0x6c000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000332#define PPC_INST_NEG 0x7c0000d0
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530333#define PPC_INST_EXTSW 0x7c0007b4
Matt Evans0ca87f02011-07-20 15:51:00 +0000334#define PPC_INST_BRANCH 0x48000000
335#define PPC_INST_BRANCH_COND 0x40800000
Michael Neuling4404a9f2012-06-25 13:33:13 +0000336#define PPC_INST_LBZCIX 0x7c0006aa
337#define PPC_INST_STBCIX 0x7c0007aa
Ravi Bangoria4ceae132017-02-14 14:46:43 +0530338#define PPC_INST_LWZX 0x7c00002e
339#define PPC_INST_LFSX 0x7c00042e
340#define PPC_INST_STFSX 0x7c00052e
341#define PPC_INST_LFDX 0x7c0004ae
342#define PPC_INST_STFDX 0x7c0005ae
343#define PPC_INST_LVX 0x7c0000ce
344#define PPC_INST_STVX 0x7c0001ce
Matt Evans0ca87f02011-07-20 15:51:00 +0000345
Kumar Gala16c57b32009-02-10 20:10:44 +0000346/* macros to insert fields into opcodes */
Michael Neuling55a5db12012-06-25 13:33:20 +0000347#define ___PPC_RA(a) (((a) & 0x1f) << 16)
348#define ___PPC_RB(b) (((b) & 0x1f) << 11)
349#define ___PPC_RS(s) (((s) & 0x1f) << 21)
350#define ___PPC_RT(t) ___PPC_RS(t)
Balbir Singh8cd6d3c2016-07-13 15:05:20 +0530351#define ___PPC_R(r) (((r) & 0x1) << 16)
352#define ___PPC_PRS(prs) (((prs) & 0x1) << 17)
353#define ___PPC_RIC(ric) (((ric) & 0x3) << 18)
Michael Neuling0b7673c2012-06-25 13:33:23 +0000354#define __PPC_RA(a) ___PPC_RA(__REG_##a)
Michael Neulingf4c01572012-06-25 13:33:24 +0000355#define __PPC_RA0(a) ___PPC_RA(__REGA0_##a)
Michael Neuling0b7673c2012-06-25 13:33:23 +0000356#define __PPC_RB(b) ___PPC_RB(__REG_##b)
357#define __PPC_RS(s) ___PPC_RS(__REG_##s)
358#define __PPC_RT(t) ___PPC_RT(__REG_##t)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000359#define __PPC_XA(a) ((((a) & 0x1f) << 16) | (((a) & 0x20) >> 3))
360#define __PPC_XB(b) ((((b) & 0x1f) << 11) | (((b) & 0x20) >> 4))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000361#define __PPC_XS(s) ((((s) & 0x1f) << 21) | (((s) & 0x20) >> 5))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000362#define __PPC_XT(s) __PPC_XS(s)
Michael Neulingda6b43c2009-04-29 20:58:01 +0000363#define __PPC_T_TLB(t) (((t) & 0x3) << 21)
364#define __PPC_WC(w) (((w) & 0x3) << 21)
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000365#define __PPC_WS(w) (((w) & 0x1f) << 11)
Matt Evans0ca87f02011-07-20 15:51:00 +0000366#define __PPC_SH(s) __PPC_WS(s)
Naveen N. Raoc233f592017-02-08 14:27:29 +0530367#define __PPC_SH64(s) (__PPC_SH(s) | (((s) & 0x20) >> 4))
Matt Evans0ca87f02011-07-20 15:51:00 +0000368#define __PPC_MB(s) (((s) & 0x1f) << 6)
369#define __PPC_ME(s) (((s) & 0x1f) << 1)
Naveen N. Rao277285b2016-06-22 21:55:04 +0530370#define __PPC_MB64(s) (__PPC_MB(s) | ((s) & 0x20))
371#define __PPC_ME64(s) __PPC_MB64(s)
Matt Evans0ca87f02011-07-20 15:51:00 +0000372#define __PPC_BI(s) (((s) & 0x1f) << 16)
Tony Breeds1afc1492012-10-02 15:52:19 +0000373#define __PPC_CT(t) (((t) & 0x0f) << 21)
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000374
Anton Blanchard4e14a4d2010-02-10 00:57:28 +0000375/*
Kumar Galad6ccb1f2010-03-10 23:33:25 -0600376 * Only use the larx hint bit on 64bit CPUs. e500v1/v2 based CPUs will treat a
377 * larx with EH set as an illegal instruction.
Anton Blanchard4e14a4d2010-02-10 00:57:28 +0000378 */
379#ifdef CONFIG_PPC64
380#define __PPC_EH(eh) (((eh) & 0x1) << 0)
381#else
382#define __PPC_EH(eh) 0
383#endif
Kumar Gala16c57b32009-02-10 20:10:44 +0000384
385/* Deal with instructions that older assemblers aren't aware of */
Chris Smart8a649042016-04-26 10:28:50 +1000386#define PPC_CP_ABORT stringify_in_c(.long PPC_INST_CP_ABORT)
Kumar Gala16c57b32009-02-10 20:10:44 +0000387#define PPC_DCBAL(a, b) stringify_in_c(.long PPC_INST_DCBAL | \
388 __PPC_RA(a) | __PPC_RB(b))
389#define PPC_DCBZL(a, b) stringify_in_c(.long PPC_INST_DCBZL | \
390 __PPC_RA(a) | __PPC_RB(b))
Anton Blanchard864b9e62010-02-10 01:02:36 +0000391#define PPC_LDARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LDARX | \
Michael Neulingcdaade712012-06-25 13:33:21 +0000392 ___PPC_RT(t) | ___PPC_RA(a) | \
393 ___PPC_RB(b) | __PPC_EH(eh))
Anton Blanchard4e14a4d2010-02-10 00:57:28 +0000394#define PPC_LWARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LWARX | \
Michael Neulingcdaade712012-06-25 13:33:21 +0000395 ___PPC_RT(t) | ___PPC_RA(a) | \
396 ___PPC_RB(b) | __PPC_EH(eh))
Kumar Gala16c57b32009-02-10 20:10:44 +0000397#define PPC_MSGSND(b) stringify_in_c(.long PPC_INST_MSGSND | \
Michael Neulingcdaade712012-06-25 13:33:21 +0000398 ___PPC_RB(b))
Paul Mackerras755563b2015-03-19 19:29:01 +1100399#define PPC_MSGCLR(b) stringify_in_c(.long PPC_INST_MSGCLR | \
400 ___PPC_RB(b))
Ian Munsie42d02b82012-11-14 18:49:44 +0000401#define PPC_MSGSNDP(b) stringify_in_c(.long PPC_INST_MSGSNDP | \
402 ___PPC_RB(b))
Anton Blanchardb5f9b662010-12-07 19:58:17 +0000403#define PPC_POPCNTB(a, s) stringify_in_c(.long PPC_INST_POPCNTB | \
404 __PPC_RA(a) | __PPC_RS(s))
405#define PPC_POPCNTD(a, s) stringify_in_c(.long PPC_INST_POPCNTD | \
406 __PPC_RA(a) | __PPC_RS(s))
407#define PPC_POPCNTW(a, s) stringify_in_c(.long PPC_INST_POPCNTW | \
408 __PPC_RA(a) | __PPC_RS(s))
Kumar Gala16c57b32009-02-10 20:10:44 +0000409#define PPC_RFCI stringify_in_c(.long PPC_INST_RFCI)
410#define PPC_RFDI stringify_in_c(.long PPC_INST_RFDI)
411#define PPC_RFMCI stringify_in_c(.long PPC_INST_RFMCI)
412#define PPC_TLBILX(t, a, b) stringify_in_c(.long PPC_INST_TLBILX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000413 __PPC_T_TLB(t) | __PPC_RA0(a) | __PPC_RB(b))
Kumar Gala16c57b32009-02-10 20:10:44 +0000414#define PPC_TLBILX_ALL(a, b) PPC_TLBILX(0, a, b)
415#define PPC_TLBILX_PID(a, b) PPC_TLBILX(1, a, b)
416#define PPC_TLBILX_VA(a, b) PPC_TLBILX(3, a, b)
Kumar Gala16c57b32009-02-10 20:10:44 +0000417#define PPC_WAIT(w) stringify_in_c(.long PPC_INST_WAIT | \
418 __PPC_WC(w))
Milton Miller60dbf432009-04-29 20:58:01 +0000419#define PPC_TLBIE(lp,a) stringify_in_c(.long PPC_INST_TLBIE | \
Michael Neulingcdaade712012-06-25 13:33:21 +0000420 ___PPC_RB(a) | ___PPC_RS(lp))
Balbir Singh8cd6d3c2016-07-13 15:05:20 +0530421#define PPC_TLBIE_5(rb,rs,ric,prs,r) \
422 stringify_in_c(.long PPC_INST_TLBIE | \
423 ___PPC_RB(rb) | ___PPC_RS(rs) | \
424 ___PPC_RIC(ric) | ___PPC_PRS(prs) | \
425 ___PPC_R(r))
426#define PPC_TLBIEL(rb,rs,ric,prs,r) \
427 stringify_in_c(.long PPC_INST_TLBIEL | \
428 ___PPC_RB(rb) | ___PPC_RS(rs) | \
429 ___PPC_RIC(ric) | ___PPC_PRS(prs) | \
430 ___PPC_R(r))
Benjamin Herrenschmidt29c09e82009-07-23 23:15:11 +0000431#define PPC_TLBSRX_DOT(a,b) stringify_in_c(.long PPC_INST_TLBSRX_DOT | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000432 __PPC_RA0(a) | __PPC_RB(b))
Benjamin Herrenschmidt29c09e82009-07-23 23:15:11 +0000433#define PPC_TLBIVAX(a,b) stringify_in_c(.long PPC_INST_TLBIVAX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000434 __PPC_RA0(a) | __PPC_RB(b))
Kumar Gala16c57b32009-02-10 20:10:44 +0000435
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000436#define PPC_ERATWE(s, a, w) stringify_in_c(.long PPC_INST_ERATWE | \
437 __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w))
438#define PPC_ERATRE(s, a, w) stringify_in_c(.long PPC_INST_ERATRE | \
439 __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w))
440#define PPC_ERATILX(t, a, b) stringify_in_c(.long PPC_INST_ERATILX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000441 __PPC_T_TLB(t) | __PPC_RA0(a) | \
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000442 __PPC_RB(b))
443#define PPC_ERATIVAX(s, a, b) stringify_in_c(.long PPC_INST_ERATIVAX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000444 __PPC_RS(s) | __PPC_RA0(a) | __PPC_RB(b))
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000445#define PPC_ERATSX(t, a, w) stringify_in_c(.long PPC_INST_ERATSX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000446 __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b))
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000447#define PPC_ERATSX_DOT(t, a, w) stringify_in_c(.long PPC_INST_ERATSX_DOT | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000448 __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b))
Paul Mackerras697d3892011-12-12 12:36:37 +0000449#define PPC_SLBFEE_DOT(t, b) stringify_in_c(.long PPC_INST_SLBFEE | \
450 __PPC_RT(t) | __PPC_RB(b))
Tony Breeds1afc1492012-10-02 15:52:19 +0000451#define PPC_ICBT(c,a,b) stringify_in_c(.long PPC_INST_ICBT | \
452 __PPC_CT(c) | __PPC_RA0(a) | __PPC_RB(b))
Michael Neuling4404a9f2012-06-25 13:33:13 +0000453/* PASemi instructions */
454#define LBZCIX(t,a,b) stringify_in_c(.long PPC_INST_LBZCIX | \
455 __PPC_RT(t) | __PPC_RA(a) | __PPC_RB(b))
456#define STBCIX(s,a,b) stringify_in_c(.long PPC_INST_STBCIX | \
457 __PPC_RS(s) | __PPC_RA(a) | __PPC_RB(b))
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000458
Michael Neulingdfb432c2009-04-29 20:58:01 +0000459/*
460 * Define what the VSX XX1 form instructions will look like, then add
461 * the 128 bit load store instructions based on that.
462 */
463#define VSX_XX1(s, a, b) (__PPC_XS(s) | __PPC_RA(a) | __PPC_RB(b))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000464#define VSX_XX3(t, a, b) (__PPC_XT(t) | __PPC_XA(a) | __PPC_XB(b))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000465#define STXVD2X(s, a, b) stringify_in_c(.long PPC_INST_STXVD2X | \
Michael Neuling178f2ae2012-06-25 13:33:19 +0000466 VSX_XX1((s), a, b))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000467#define LXVD2X(s, a, b) stringify_in_c(.long PPC_INST_LXVD2X | \
Michael Neuling178f2ae2012-06-25 13:33:19 +0000468 VSX_XX1((s), a, b))
Anton Blanchard6dd7a822016-07-01 08:19:45 +1000469#define MFVRD(a, t) stringify_in_c(.long PPC_INST_MFVSRD | \
470 VSX_XX1((t)+32, a, R0))
471#define MTVRD(t, a) stringify_in_c(.long PPC_INST_MTVSRD | \
472 VSX_XX1((t)+32, a, R0))
473#define VPMSUMW(t, a, b) stringify_in_c(.long PPC_INST_VPMSUMW | \
474 VSX_XX3((t), a, b))
475#define VPMSUMD(t, a, b) stringify_in_c(.long PPC_INST_VPMSUMD | \
476 VSX_XX3((t), a, b))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000477#define XXLOR(t, a, b) stringify_in_c(.long PPC_INST_XXLOR | \
Michael Neuling178f2ae2012-06-25 13:33:19 +0000478 VSX_XX3((t), a, b))
Anton Blanchard926f1602013-09-23 12:04:39 +1000479#define XXSWAPD(t, a) stringify_in_c(.long PPC_INST_XXSWAPD | \
480 VSX_XX3((t), a, a))
Michael Neulingb92a66a2012-09-10 00:35:26 +0000481#define XVCPSGNDP(t, a, b) stringify_in_c(.long (PPC_INST_XVCPSGNDP | \
482 VSX_XX3((t), (a), (b))))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000483
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +1100484#define PPC_NAP stringify_in_c(.long PPC_INST_NAP)
485#define PPC_SLEEP stringify_in_c(.long PPC_INST_SLEEP)
Shreyas B. Prabhu77b54e92014-12-10 00:26:53 +0530486#define PPC_WINKLE stringify_in_c(.long PPC_INST_WINKLE)
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +1100487
Shreyas B. Prabhubcef83a2016-07-08 11:50:49 +0530488#define PPC_STOP stringify_in_c(.long PPC_INST_STOP)
489
Anshuman Khandual95213952013-04-22 19:42:40 +0000490/* BHRB instructions */
491#define PPC_CLRBHRB stringify_in_c(.long PPC_INST_CLRBHRB)
492#define PPC_MFBHRBE(r, n) stringify_in_c(.long PPC_INST_BHRBE | \
493 __PPC_RT(r) | \
494 (((n) & 0x3ff) << 11))
495
Michael Neuling14c39a42013-02-13 16:21:30 +0000496/* Transactional memory instructions */
497#define TRECHKPT stringify_in_c(.long PPC_INST_TRECHKPT)
498#define TRECLAIM(r) stringify_in_c(.long PPC_INST_TRECLAIM \
499 | __PPC_RA(r))
500#define TABORT(r) stringify_in_c(.long PPC_INST_TABORT \
501 | __PPC_RA(r))
502
Andy Fleminge16c8762011-12-08 01:20:27 -0600503/* book3e thread control instructions */
504#define TMRN(x) ((((x) & 0x1f) << 16) | (((x) & 0x3e0) << 6))
505#define MTTMR(tmr, r) stringify_in_c(.long PPC_INST_MTTMR | \
506 TMRN(tmr) | ___PPC_RS(r))
507#define MFTMR(tmr, r) stringify_in_c(.long PPC_INST_MFTMR | \
508 TMRN(tmr) | ___PPC_RT(r))
509
Dan Streetmanedc424f2015-05-07 13:49:13 -0400510/* Coprocessor instructions */
511#define PPC_ICSWX(s, a, b) stringify_in_c(.long PPC_INST_ICSWX | \
512 ___PPC_RS(s) | \
513 ___PPC_RA(a) | \
514 ___PPC_RB(b))
515#define PPC_ICSWEPX(s, a, b) stringify_in_c(.long PPC_INST_ICSWEPX | \
516 ___PPC_RS(s) | \
517 ___PPC_RA(a) | \
518 ___PPC_RB(b))
519
Aneesh Kumar K.V09cf5bc2016-07-13 15:05:27 +0530520#define PPC_SLBIA(IH) stringify_in_c(.long PPC_INST_SLBIA | \
521 ((IH & 0x7) << 21))
Michael Neuling96ed1fe2016-11-18 14:08:56 +1100522#define PPC_INVALIDATE_ERAT PPC_SLBIA(7)
Dan Streetmanedc424f2015-05-07 13:49:13 -0400523
Kumar Gala16c57b32009-02-10 20:10:44 +0000524#endif /* _ASM_POWERPC_PPC_OPCODE_H */