blob: 9e49ffafce28f030ea3108e3d7f60cce36aa73fa [file] [log] [blame]
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
4 * Copyright(c) 2013 - 2014 Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
17 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#include "i40e.h"
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000028#include <linux/ptp_classify.h>
29
30/* The XL710 timesync is very much like Intel's 82599 design when it comes to
31 * the fundamental clock design. However, the clock operations are much simpler
32 * in the XL710 because the device supports a full 64 bits of nanoseconds.
33 * Because the field is so wide, we can forgo the cycle counter and just
34 * operate with the nanosecond field directly without fear of overflow.
35 *
36 * Much like the 82599, the update period is dependent upon the link speed:
37 * At 40Gb link or no link, the period is 1.6ns.
38 * At 10Gb link, the period is multiplied by 2. (3.2ns)
39 * At 1Gb link, the period is multiplied by 20. (32ns)
40 * 1588 functionality is not supported at 100Mbps.
41 */
42#define I40E_PTP_40GB_INCVAL 0x0199999999ULL
43#define I40E_PTP_10GB_INCVAL 0x0333333333ULL
44#define I40E_PTP_1GB_INCVAL 0x2000000000ULL
45
Jesse Brandeburg41a1d042015-06-04 16:24:02 -040046#define I40E_PRTTSYN_CTL1_TSYNTYPE_V1 BIT(I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
47#define I40E_PRTTSYN_CTL1_TSYNTYPE_V2 (2 << \
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000048 I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000049
50/**
51 * i40e_ptp_read - Read the PHC time from the device
52 * @pf: Board private structure
53 * @ts: timespec structure to hold the current time value
54 *
55 * This function reads the PRTTSYN_TIME registers and stores them in a
56 * timespec. However, since the registers are 64 bits of nanoseconds, we must
57 * convert the result to a timespec before we can return.
58 **/
Richard Cochran6f7a9b82015-03-29 23:12:02 +020059static void i40e_ptp_read(struct i40e_pf *pf, struct timespec64 *ts)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000060{
61 struct i40e_hw *hw = &pf->hw;
62 u32 hi, lo;
63 u64 ns;
64
65 /* The timer latches on the lowest register read. */
66 lo = rd32(hw, I40E_PRTTSYN_TIME_L);
67 hi = rd32(hw, I40E_PRTTSYN_TIME_H);
68
69 ns = (((u64)hi) << 32) | lo;
70
Richard Cochran6f7a9b82015-03-29 23:12:02 +020071 *ts = ns_to_timespec64(ns);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000072}
73
74/**
75 * i40e_ptp_write - Write the PHC time to the device
76 * @pf: Board private structure
77 * @ts: timespec structure that holds the new time value
78 *
79 * This function writes the PRTTSYN_TIME registers with the user value. Since
80 * we receive a timespec from the stack, we must convert that timespec into
81 * nanoseconds before programming the registers.
82 **/
Richard Cochran6f7a9b82015-03-29 23:12:02 +020083static void i40e_ptp_write(struct i40e_pf *pf, const struct timespec64 *ts)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000084{
85 struct i40e_hw *hw = &pf->hw;
Richard Cochran6f7a9b82015-03-29 23:12:02 +020086 u64 ns = timespec64_to_ns(ts);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000087
88 /* The timer will not update until the high register is written, so
89 * write the low register first.
90 */
91 wr32(hw, I40E_PRTTSYN_TIME_L, ns & 0xFFFFFFFF);
92 wr32(hw, I40E_PRTTSYN_TIME_H, ns >> 32);
93}
94
95/**
96 * i40e_ptp_convert_to_hwtstamp - Convert device clock to system time
97 * @hwtstamps: Timestamp structure to update
98 * @timestamp: Timestamp from the hardware
99 *
100 * We need to convert the NIC clock value into a hwtstamp which can be used by
101 * the upper level timestamping functions. Since the timestamp is simply a 64-
102 * bit nanosecond value, we can call ns_to_ktime directly to handle this.
103 **/
104static void i40e_ptp_convert_to_hwtstamp(struct skb_shared_hwtstamps *hwtstamps,
105 u64 timestamp)
106{
107 memset(hwtstamps, 0, sizeof(*hwtstamps));
108
109 hwtstamps->hwtstamp = ns_to_ktime(timestamp);
110}
111
112/**
113 * i40e_ptp_adjfreq - Adjust the PHC frequency
114 * @ptp: The PTP clock structure
115 * @ppb: Parts per billion adjustment from the base
116 *
117 * Adjust the frequency of the PHC by the indicated parts per billion from the
118 * base frequency.
119 **/
120static int i40e_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
121{
122 struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
123 struct i40e_hw *hw = &pf->hw;
124 u64 adj, freq, diff;
125 int neg_adj = 0;
126
127 if (ppb < 0) {
128 neg_adj = 1;
129 ppb = -ppb;
130 }
131
132 smp_mb(); /* Force any pending update before accessing. */
133 adj = ACCESS_ONCE(pf->ptp_base_adj);
134
135 freq = adj;
136 freq *= ppb;
137 diff = div_u64(freq, 1000000000ULL);
138
139 if (neg_adj)
140 adj -= diff;
141 else
142 adj += diff;
143
144 wr32(hw, I40E_PRTTSYN_INC_L, adj & 0xFFFFFFFF);
145 wr32(hw, I40E_PRTTSYN_INC_H, adj >> 32);
146
147 return 0;
148}
149
150/**
151 * i40e_ptp_adjtime - Adjust the PHC time
152 * @ptp: The PTP clock structure
153 * @delta: Offset in nanoseconds to adjust the PHC time by
154 *
155 * Adjust the frequency of the PHC by the indicated parts per billion from the
156 * base frequency.
157 **/
158static int i40e_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
159{
160 struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
Jesse Brandeburgcdc3d932016-04-13 03:08:28 -0700161 struct timespec64 now, then;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000162
Jesse Brandeburgcdc3d932016-04-13 03:08:28 -0700163 then = ns_to_timespec64(delta);
Jacob Keller19551262016-10-05 09:30:43 -0700164 mutex_lock(&pf->tmreg_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000165
166 i40e_ptp_read(pf, &now);
Richard Cochran6f7a9b82015-03-29 23:12:02 +0200167 now = timespec64_add(now, then);
168 i40e_ptp_write(pf, (const struct timespec64 *)&now);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000169
Jacob Keller19551262016-10-05 09:30:43 -0700170 mutex_unlock(&pf->tmreg_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000171
172 return 0;
173}
174
175/**
176 * i40e_ptp_gettime - Get the time of the PHC
177 * @ptp: The PTP clock structure
178 * @ts: timespec structure to hold the current time value
179 *
180 * Read the device clock and return the correct value on ns, after converting it
181 * into a timespec struct.
182 **/
Richard Cochran6f7a9b82015-03-29 23:12:02 +0200183static int i40e_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000184{
185 struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000186
Jacob Keller19551262016-10-05 09:30:43 -0700187 mutex_lock(&pf->tmreg_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000188 i40e_ptp_read(pf, ts);
Jacob Keller19551262016-10-05 09:30:43 -0700189 mutex_unlock(&pf->tmreg_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000190
191 return 0;
192}
193
194/**
195 * i40e_ptp_settime - Set the time of the PHC
196 * @ptp: The PTP clock structure
197 * @ts: timespec structure that holds the new time value
198 *
199 * Set the device clock to the user input value. The conversion from timespec
200 * to ns happens in the write function.
201 **/
202static int i40e_ptp_settime(struct ptp_clock_info *ptp,
Richard Cochran6f7a9b82015-03-29 23:12:02 +0200203 const struct timespec64 *ts)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000204{
205 struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000206
Jacob Keller19551262016-10-05 09:30:43 -0700207 mutex_lock(&pf->tmreg_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000208 i40e_ptp_write(pf, ts);
Jacob Keller19551262016-10-05 09:30:43 -0700209 mutex_unlock(&pf->tmreg_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000210
211 return 0;
212}
213
214/**
Jacob Keller69d1a70c2014-06-04 04:22:42 +0000215 * i40e_ptp_feature_enable - Enable/disable ancillary features of the PHC subsystem
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000216 * @ptp: The PTP clock structure
217 * @rq: The requested feature to change
218 * @on: Enable/disable flag
219 *
220 * The XL710 does not support any of the ancillary features of the PHC
221 * subsystem, so this function may just return.
222 **/
Jacob Keller69d1a70c2014-06-04 04:22:42 +0000223static int i40e_ptp_feature_enable(struct ptp_clock_info *ptp,
224 struct ptp_clock_request *rq, int on)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000225{
226 return -EOPNOTSUPP;
227}
228
229/**
Jacob Keller12490502016-10-05 09:30:44 -0700230 * i40e_ptp_update_latch_events - Read I40E_PRTTSYN_STAT_1 and latch events
231 * @pf: the PF data structure
232 *
233 * This function reads I40E_PRTTSYN_STAT_1 and updates the corresponding timers
234 * for noticed latch events. This allows the driver to keep track of the first
235 * time a latch event was noticed which will be used to help clear out Rx
236 * timestamps for packets that got dropped or lost.
237 *
238 * This function will return the current value of I40E_PRTTSYN_STAT_1 and is
239 * expected to be called only while under the ptp_rx_lock.
240 **/
241static u32 i40e_ptp_get_rx_events(struct i40e_pf *pf)
242{
243 struct i40e_hw *hw = &pf->hw;
244 u32 prttsyn_stat, new_latch_events;
245 int i;
246
247 prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1);
248 new_latch_events = prttsyn_stat & ~pf->latch_event_flags;
249
250 /* Update the jiffies time for any newly latched timestamp. This
251 * ensures that we store the time that we first discovered a timestamp
252 * was latched by the hardware. The service task will later determine
253 * if we should free the latch and drop that timestamp should too much
254 * time pass. This flow ensures that we only update jiffies for new
255 * events latched since the last time we checked, and not all events
256 * currently latched, so that the service task accounting remains
257 * accurate.
258 */
259 for (i = 0; i < 4; i++) {
260 if (new_latch_events & BIT(i))
261 pf->latch_events[i] = jiffies;
262 }
263
264 /* Finally, we store the current status of the Rx timestamp latches */
265 pf->latch_event_flags = prttsyn_stat;
266
267 return prttsyn_stat;
268}
269
270/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000271 * i40e_ptp_rx_hang - Detect error case when Rx timestamp registers are hung
272 * @vsi: The VSI with the rings relevant to 1588
273 *
274 * This watchdog task is scheduled to detect error case where hardware has
275 * dropped an Rx packet that was timestamped when the ring is full. The
276 * particular error is rare but leaves the device in a state unable to timestamp
277 * any future packets.
278 **/
279void i40e_ptp_rx_hang(struct i40e_vsi *vsi)
280{
281 struct i40e_pf *pf = vsi->back;
282 struct i40e_hw *hw = &pf->hw;
Jacob Keller12490502016-10-05 09:30:44 -0700283 int i;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000284
Jacob Kellerb535a012014-12-14 01:55:14 +0000285 /* Since we cannot turn off the Rx timestamp logic if the device is
286 * configured for Tx timestamping, we check if Rx timestamping is
287 * configured. We don't want to spuriously warn about Rx timestamp
288 * hangs if we don't care about the timestamps.
289 */
290 if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000291 return;
292
Jacob Keller12490502016-10-05 09:30:44 -0700293 spin_lock_bh(&pf->ptp_rx_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000294
Jacob Keller12490502016-10-05 09:30:44 -0700295 /* Update current latch times for Rx events */
296 i40e_ptp_get_rx_events(pf);
297
298 /* Check all the currently latched Rx events and see whether they have
299 * been latched for over a second. It is assumed that any timestamp
300 * should have been cleared within this time, or else it was captured
301 * for a dropped frame that the driver never received. Thus, we will
302 * clear any timestamp that has been latched for over 1 second.
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000303 */
Jacob Keller12490502016-10-05 09:30:44 -0700304 for (i = 0; i < 4; i++) {
305 if ((pf->latch_event_flags & BIT(i)) &&
306 time_is_before_jiffies(pf->latch_events[i] + HZ)) {
307 rd32(hw, I40E_PRTTSYN_RXTIME_H(i));
308 pf->latch_event_flags &= ~BIT(i);
309 pf->rx_hwtstamp_cleared++;
310 dev_warn(&pf->pdev->dev,
311 "Clearing a missed Rx timestamp event for RXTIME[%d]\n",
312 i);
313 }
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000314 }
315
Jacob Keller12490502016-10-05 09:30:44 -0700316 spin_unlock_bh(&pf->ptp_rx_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000317}
318
319/**
320 * i40e_ptp_tx_hwtstamp - Utility function which returns the Tx timestamp
321 * @pf: Board private structure
322 *
323 * Read the value of the Tx timestamp from the registers, convert it into a
324 * value consumable by the stack, and store that result into the shhwtstamps
325 * struct before returning it up the stack.
326 **/
327void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf)
328{
329 struct skb_shared_hwtstamps shhwtstamps;
330 struct i40e_hw *hw = &pf->hw;
331 u32 hi, lo;
332 u64 ns;
333
Jacob Keller22b47772014-12-14 01:55:09 +0000334 if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_tx)
335 return;
336
337 /* don't attempt to timestamp if we don't have an skb */
338 if (!pf->ptp_tx_skb)
339 return;
340
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000341 lo = rd32(hw, I40E_PRTTSYN_TXTIME_L);
342 hi = rd32(hw, I40E_PRTTSYN_TXTIME_H);
343
344 ns = (((u64)hi) << 32) | lo;
345
346 i40e_ptp_convert_to_hwtstamp(&shhwtstamps, ns);
347 skb_tstamp_tx(pf->ptp_tx_skb, &shhwtstamps);
348 dev_kfree_skb_any(pf->ptp_tx_skb);
349 pf->ptp_tx_skb = NULL;
Jakub Kicinski9ce34f02014-03-15 14:55:42 +0000350 clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, &pf->state);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000351}
352
353/**
354 * i40e_ptp_rx_hwtstamp - Utility function which checks for an Rx timestamp
355 * @pf: Board private structure
356 * @skb: Particular skb to send timestamp with
357 * @index: Index into the receive timestamp registers for the timestamp
358 *
359 * The XL710 receives a notification in the receive descriptor with an offset
360 * into the set of RXTIME registers where the timestamp is for that skb. This
361 * function goes and fetches the receive timestamp from that offset, if a valid
362 * one exists. The RXTIME registers are in ns, so we must convert the result
363 * first.
364 **/
365void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index)
366{
367 u32 prttsyn_stat, hi, lo;
368 struct i40e_hw *hw;
369 u64 ns;
370
371 /* Since we cannot turn off the Rx timestamp logic if the device is
372 * doing Tx timestamping, check if Rx timestamping is configured.
373 */
Jacob Keller22b47772014-12-14 01:55:09 +0000374 if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000375 return;
376
377 hw = &pf->hw;
378
Jacob Keller12490502016-10-05 09:30:44 -0700379 spin_lock_bh(&pf->ptp_rx_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000380
Jacob Keller12490502016-10-05 09:30:44 -0700381 /* Get current Rx events and update latch times */
382 prttsyn_stat = i40e_ptp_get_rx_events(pf);
383
384 /* TODO: Should we warn about missing Rx timestamp event? */
385 if (!(prttsyn_stat & BIT(index))) {
386 spin_unlock_bh(&pf->ptp_rx_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000387 return;
Jacob Keller12490502016-10-05 09:30:44 -0700388 }
389
390 /* Clear the latched event since we're about to read its register */
391 pf->latch_event_flags &= ~BIT(index);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000392
393 lo = rd32(hw, I40E_PRTTSYN_RXTIME_L(index));
394 hi = rd32(hw, I40E_PRTTSYN_RXTIME_H(index));
395
Jacob Keller12490502016-10-05 09:30:44 -0700396 spin_unlock_bh(&pf->ptp_rx_lock);
397
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000398 ns = (((u64)hi) << 32) | lo;
399
400 i40e_ptp_convert_to_hwtstamp(skb_hwtstamps(skb), ns);
401}
402
403/**
404 * i40e_ptp_set_increment - Utility function to update clock increment rate
405 * @pf: Board private structure
406 *
407 * During a link change, the DMA frequency that drives the 1588 logic will
408 * change. In order to keep the PRTTSYN_TIME registers in units of nanoseconds,
409 * we must update the increment value per clock tick.
410 **/
411void i40e_ptp_set_increment(struct i40e_pf *pf)
412{
413 struct i40e_link_status *hw_link_info;
414 struct i40e_hw *hw = &pf->hw;
415 u64 incval;
416
417 hw_link_info = &hw->phy.link_info;
418
419 i40e_aq_get_link_info(&pf->hw, true, NULL, NULL);
420
421 switch (hw_link_info->link_speed) {
422 case I40E_LINK_SPEED_10GB:
423 incval = I40E_PTP_10GB_INCVAL;
424 break;
425 case I40E_LINK_SPEED_1GB:
426 incval = I40E_PTP_1GB_INCVAL;
427 break;
428 case I40E_LINK_SPEED_100MB:
Shannon Nelsone684fa32014-11-11 03:15:03 +0000429 {
430 static int warn_once;
431
432 if (!warn_once) {
433 dev_warn(&pf->pdev->dev,
434 "1588 functionality is not supported at 100 Mbps. Stopping the PHC.\n");
435 warn_once++;
436 }
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000437 incval = 0;
438 break;
Shannon Nelsone684fa32014-11-11 03:15:03 +0000439 }
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000440 case I40E_LINK_SPEED_40GB:
441 default:
442 incval = I40E_PTP_40GB_INCVAL;
443 break;
444 }
445
446 /* Write the new increment value into the increment register. The
447 * hardware will not update the clock until both registers have been
448 * written.
449 */
450 wr32(hw, I40E_PRTTSYN_INC_L, incval & 0xFFFFFFFF);
451 wr32(hw, I40E_PRTTSYN_INC_H, incval >> 32);
452
453 /* Update the base adjustement value. */
454 ACCESS_ONCE(pf->ptp_base_adj) = incval;
455 smp_mb(); /* Force the above update. */
456}
457
458/**
459 * i40e_ptp_get_ts_config - ioctl interface to read the HW timestamping
460 * @pf: Board private structure
461 * @ifreq: ioctl data
462 *
463 * Obtain the current hardware timestamping settigs as requested. To do this,
464 * keep a shadow copy of the timestamp settings rather than attempting to
465 * deconstruct it from the registers.
466 **/
467int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
468{
469 struct hwtstamp_config *config = &pf->tstamp_config;
470
Jacob Kellerfe88bda2014-11-11 20:05:58 +0000471 if (!(pf->flags & I40E_FLAG_PTP))
472 return -EOPNOTSUPP;
473
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000474 return copy_to_user(ifr->ifr_data, config, sizeof(*config)) ?
475 -EFAULT : 0;
476}
477
478/**
Jacob Keller18946452014-06-04 06:08:29 +0000479 * i40e_ptp_set_timestamp_mode - setup hardware for requested timestamp mode
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000480 * @pf: Board private structure
Jacob Keller18946452014-06-04 06:08:29 +0000481 * @config: hwtstamp settings requested or saved
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000482 *
Jacob Keller18946452014-06-04 06:08:29 +0000483 * Control hardware registers to enter the specific mode requested by the
484 * user. Also used during reset path to ensure that timestamp settings are
485 * maintained.
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000486 *
Jacob Keller18946452014-06-04 06:08:29 +0000487 * Note: modifies config in place, and may update the requested mode to be
488 * more broad if the specific filter is not directly supported.
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000489 **/
Jacob Keller18946452014-06-04 06:08:29 +0000490static int i40e_ptp_set_timestamp_mode(struct i40e_pf *pf,
491 struct hwtstamp_config *config)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000492{
493 struct i40e_hw *hw = &pf->hw;
Jacob Kellerfe88bda2014-11-11 20:05:58 +0000494 u32 tsyntype, regval;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000495
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000496 /* Reserved for future extensions. */
497 if (config->flags)
498 return -EINVAL;
499
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000500 switch (config->tx_type) {
501 case HWTSTAMP_TX_OFF:
502 pf->ptp_tx = false;
503 break;
504 case HWTSTAMP_TX_ON:
505 pf->ptp_tx = true;
506 break;
507 default:
508 return -ERANGE;
509 }
510
511 switch (config->rx_filter) {
512 case HWTSTAMP_FILTER_NONE:
513 pf->ptp_rx = false;
Jacob Keller4fda14c2014-12-14 01:55:15 +0000514 /* We set the type to V1, but do not enable UDP packet
515 * recognition. In this way, we should be as close to
516 * disabling PTP Rx timestamps as possible since V1 packets
517 * are always UDP, since L2 packets are a V2 feature.
518 */
519 tsyntype = I40E_PRTTSYN_CTL1_TSYNTYPE_V1;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000520 break;
521 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
522 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
523 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Jacob Keller1e28e862016-11-11 12:39:25 -0800524 if (!(pf->flags & I40E_FLAG_PTP_L4_CAPABLE))
525 return -ERANGE;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000526 pf->ptp_rx = true;
527 tsyntype = I40E_PRTTSYN_CTL1_V1MESSTYPE0_MASK |
528 I40E_PRTTSYN_CTL1_TSYNTYPE_V1 |
529 I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
530 config->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
531 break;
532 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000533 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
534 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000535 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
536 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000537 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Jacob Keller1e28e862016-11-11 12:39:25 -0800538 if (!(pf->flags & I40E_FLAG_PTP_L4_CAPABLE))
539 return -ERANGE;
540 /* fall through */
541 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
542 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
543 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000544 pf->ptp_rx = true;
545 tsyntype = I40E_PRTTSYN_CTL1_V2MESSTYPE0_MASK |
Jacob Keller1e28e862016-11-11 12:39:25 -0800546 I40E_PRTTSYN_CTL1_TSYNTYPE_V2;
547 if (pf->flags & I40E_FLAG_PTP_L4_CAPABLE) {
548 tsyntype |= I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
549 config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
550 } else {
551 config->rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
552 }
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000553 break;
554 case HWTSTAMP_FILTER_ALL:
555 default:
556 return -ERANGE;
557 }
558
559 /* Clear out all 1588-related registers to clear and unlatch them. */
Jacob Keller12490502016-10-05 09:30:44 -0700560 spin_lock_bh(&pf->ptp_rx_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000561 rd32(hw, I40E_PRTTSYN_STAT_0);
562 rd32(hw, I40E_PRTTSYN_TXTIME_H);
563 rd32(hw, I40E_PRTTSYN_RXTIME_H(0));
564 rd32(hw, I40E_PRTTSYN_RXTIME_H(1));
565 rd32(hw, I40E_PRTTSYN_RXTIME_H(2));
566 rd32(hw, I40E_PRTTSYN_RXTIME_H(3));
Jacob Keller12490502016-10-05 09:30:44 -0700567 pf->latch_event_flags = 0;
568 spin_unlock_bh(&pf->ptp_rx_lock);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000569
570 /* Enable/disable the Tx timestamp interrupt based on user input. */
571 regval = rd32(hw, I40E_PRTTSYN_CTL0);
572 if (pf->ptp_tx)
573 regval |= I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
574 else
575 regval &= ~I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
576 wr32(hw, I40E_PRTTSYN_CTL0, regval);
577
578 regval = rd32(hw, I40E_PFINT_ICR0_ENA);
579 if (pf->ptp_tx)
580 regval |= I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
581 else
582 regval &= ~I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
583 wr32(hw, I40E_PFINT_ICR0_ENA, regval);
584
Jacob Keller4fda14c2014-12-14 01:55:15 +0000585 /* Although there is no simple on/off switch for Rx, we "disable" Rx
586 * timestamps by setting to V1 only mode and clear the UDP
587 * recognition. This ought to disable all PTP Rx timestamps as V1
588 * packets are always over UDP. Note that software is configured to
589 * ignore Rx timestamps via the pf->ptp_rx flag.
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000590 */
Jacob Keller4fda14c2014-12-14 01:55:15 +0000591 regval = rd32(hw, I40E_PRTTSYN_CTL1);
592 /* clear everything but the enable bit */
593 regval &= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
594 /* now enable bits for desired Rx timestamps */
595 regval |= tsyntype;
596 wr32(hw, I40E_PRTTSYN_CTL1, regval);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000597
Jacob Keller18946452014-06-04 06:08:29 +0000598 return 0;
599}
600
601/**
602 * i40e_ptp_set_ts_config - ioctl interface to control the HW timestamping
603 * @pf: Board private structure
604 * @ifreq: ioctl data
605 *
606 * Respond to the user filter requests and make the appropriate hardware
607 * changes here. The XL710 cannot support splitting of the Tx/Rx timestamping
608 * logic, so keep track in software of whether to indicate these timestamps
609 * or not.
610 *
611 * It is permissible to "upgrade" the user request to a broader filter, as long
612 * as the user receives the timestamps they care about and the user is notified
613 * the filter has been broadened.
614 **/
615int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
616{
Jacob Kellerd19af2a2014-06-04 04:22:44 +0000617 struct hwtstamp_config config;
Jacob Keller18946452014-06-04 06:08:29 +0000618 int err;
619
Jacob Kellerfe88bda2014-11-11 20:05:58 +0000620 if (!(pf->flags & I40E_FLAG_PTP))
621 return -EOPNOTSUPP;
622
Jacob Kellerd19af2a2014-06-04 04:22:44 +0000623 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
Jacob Keller18946452014-06-04 06:08:29 +0000624 return -EFAULT;
625
Jacob Kellerd19af2a2014-06-04 04:22:44 +0000626 err = i40e_ptp_set_timestamp_mode(pf, &config);
Jacob Keller18946452014-06-04 06:08:29 +0000627 if (err)
628 return err;
629
Jacob Kellerd19af2a2014-06-04 04:22:44 +0000630 /* save these settings for future reference */
631 pf->tstamp_config = config;
632
633 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000634 -EFAULT : 0;
635}
636
637/**
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000638 * i40e_ptp_create_clock - Create PTP clock device for userspace
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000639 * @pf: Board private structure
640 *
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000641 * This function creates a new PTP clock device. It only creates one if we
642 * don't already have one, so it is safe to call. Will return error if it
643 * can't create one, but success if we already have a device. Should be used
644 * by i40e_ptp_init to create clock initially, and prevent global resets from
645 * creating new clock devices.
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000646 **/
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000647static long i40e_ptp_create_clock(struct i40e_pf *pf)
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000648{
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000649 /* no need to create a clock device if we already have one */
650 if (!IS_ERR_OR_NULL(pf->ptp_clock))
651 return 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000652
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000653 strncpy(pf->ptp_caps.name, i40e_driver_name, sizeof(pf->ptp_caps.name));
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000654 pf->ptp_caps.owner = THIS_MODULE;
655 pf->ptp_caps.max_adj = 999999999;
656 pf->ptp_caps.n_ext_ts = 0;
657 pf->ptp_caps.pps = 0;
658 pf->ptp_caps.adjfreq = i40e_ptp_adjfreq;
659 pf->ptp_caps.adjtime = i40e_ptp_adjtime;
Richard Cochran6f7a9b82015-03-29 23:12:02 +0200660 pf->ptp_caps.gettime64 = i40e_ptp_gettime;
661 pf->ptp_caps.settime64 = i40e_ptp_settime;
Jacob Keller69d1a70c2014-06-04 04:22:42 +0000662 pf->ptp_caps.enable = i40e_ptp_feature_enable;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000663
664 /* Attempt to register the clock before enabling the hardware. */
665 pf->ptp_clock = ptp_clock_register(&pf->ptp_caps, &pf->pdev->dev);
Jesse Brandeburg6995b362015-08-28 17:55:54 -0400666 if (IS_ERR(pf->ptp_clock))
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000667 return PTR_ERR(pf->ptp_clock);
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000668
669 /* clear the hwtstamp settings here during clock create, instead of
670 * during regular init, so that we can maintain settings across a
671 * reset or suspend.
672 */
673 pf->tstamp_config.rx_filter = HWTSTAMP_FILTER_NONE;
674 pf->tstamp_config.tx_type = HWTSTAMP_TX_OFF;
675
676 return 0;
677}
678
679/**
680 * i40e_ptp_init - Initialize the 1588 support after device probe or reset
681 * @pf: Board private structure
682 *
683 * This function sets device up for 1588 support. The first time it is run, it
684 * will create a PHC clock device. It does not create a clock device if one
685 * already exists. It also reconfigures the device after a reset.
686 **/
687void i40e_ptp_init(struct i40e_pf *pf)
688{
689 struct net_device *netdev = pf->vsi[pf->lan_vsi]->netdev;
690 struct i40e_hw *hw = &pf->hw;
Jacob Kellerfe88bda2014-11-11 20:05:58 +0000691 u32 pf_id;
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000692 long err;
693
Jacob Kellerfe88bda2014-11-11 20:05:58 +0000694 /* Only one PF is assigned to control 1588 logic per port. Do not
695 * enable any support for PFs not assigned via PRTTSYN_CTL0.PF_ID
696 */
697 pf_id = (rd32(hw, I40E_PRTTSYN_CTL0) & I40E_PRTTSYN_CTL0_PF_ID_MASK) >>
698 I40E_PRTTSYN_CTL0_PF_ID_SHIFT;
699 if (hw->pf_id != pf_id) {
700 pf->flags &= ~I40E_FLAG_PTP;
701 dev_info(&pf->pdev->dev, "%s: PTP not supported on %s\n",
702 __func__,
703 netdev->name);
704 return;
705 }
706
Jacob Keller19551262016-10-05 09:30:43 -0700707 mutex_init(&pf->tmreg_lock);
Jacob Keller12490502016-10-05 09:30:44 -0700708 spin_lock_init(&pf->ptp_rx_lock);
Jacob Kellerfbd5e2d2014-06-04 04:22:45 +0000709
710 /* ensure we have a clock device */
711 err = i40e_ptp_create_clock(pf);
712 if (err) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000713 pf->ptp_clock = NULL;
714 dev_err(&pf->pdev->dev, "%s: ptp_clock_register failed\n",
715 __func__);
Nicolas Pitreefee95f2016-09-20 19:25:58 -0400716 } else if (pf->ptp_clock) {
Richard Cochran6f7a9b82015-03-29 23:12:02 +0200717 struct timespec64 ts;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000718 u32 regval;
719
Shannon Nelson6dec1012015-09-28 14:12:30 -0400720 if (pf->hw.debug_mask & I40E_DEBUG_LAN)
721 dev_info(&pf->pdev->dev, "PHC enabled\n");
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000722 pf->flags |= I40E_FLAG_PTP;
723
724 /* Ensure the clocks are running. */
725 regval = rd32(hw, I40E_PRTTSYN_CTL0);
726 regval |= I40E_PRTTSYN_CTL0_TSYNENA_MASK;
727 wr32(hw, I40E_PRTTSYN_CTL0, regval);
728 regval = rd32(hw, I40E_PRTTSYN_CTL1);
729 regval |= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
730 wr32(hw, I40E_PRTTSYN_CTL1, regval);
731
732 /* Set the increment value per clock tick. */
733 i40e_ptp_set_increment(pf);
734
Jacob Keller18946452014-06-04 06:08:29 +0000735 /* reset timestamping mode */
736 i40e_ptp_set_timestamp_mode(pf, &pf->tstamp_config);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000737
738 /* Set the clock value. */
Richard Cochran6f7a9b82015-03-29 23:12:02 +0200739 ts = ktime_to_timespec64(ktime_get_real());
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000740 i40e_ptp_settime(&pf->ptp_caps, &ts);
741 }
742}
743
744/**
745 * i40e_ptp_stop - Disable the driver/hardware support and unregister the PHC
746 * @pf: Board private structure
747 *
748 * This function handles the cleanup work required from the initialization by
749 * clearing out the important information and unregistering the PHC.
750 **/
751void i40e_ptp_stop(struct i40e_pf *pf)
752{
753 pf->flags &= ~I40E_FLAG_PTP;
754 pf->ptp_tx = false;
755 pf->ptp_rx = false;
756
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000757 if (pf->ptp_tx_skb) {
758 dev_kfree_skb_any(pf->ptp_tx_skb);
759 pf->ptp_tx_skb = NULL;
Jakub Kicinski9ce34f02014-03-15 14:55:42 +0000760 clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, &pf->state);
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000761 }
762
763 if (pf->ptp_clock) {
764 ptp_clock_unregister(pf->ptp_clock);
765 pf->ptp_clock = NULL;
766 dev_info(&pf->pdev->dev, "%s: removed PHC on %s\n", __func__,
767 pf->vsi[pf->lan_vsi]->netdev->name);
768 }
769}